uvd_v5_0.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Christian König <christian.koenig@amd.com>
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_uvd.h"
  28. #include "vid.h"
  29. #include "uvd/uvd_5_0_d.h"
  30. #include "uvd/uvd_5_0_sh_mask.h"
  31. #include "oss/oss_2_0_d.h"
  32. #include "oss/oss_2_0_sh_mask.h"
  33. #include "vi.h"
  34. static void uvd_v5_0_set_ring_funcs(struct amdgpu_device *adev);
  35. static void uvd_v5_0_set_irq_funcs(struct amdgpu_device *adev);
  36. static int uvd_v5_0_start(struct amdgpu_device *adev);
  37. static void uvd_v5_0_stop(struct amdgpu_device *adev);
  38. /**
  39. * uvd_v5_0_ring_get_rptr - get read pointer
  40. *
  41. * @ring: amdgpu_ring pointer
  42. *
  43. * Returns the current hardware read pointer
  44. */
  45. static uint32_t uvd_v5_0_ring_get_rptr(struct amdgpu_ring *ring)
  46. {
  47. struct amdgpu_device *adev = ring->adev;
  48. return RREG32(mmUVD_RBC_RB_RPTR);
  49. }
  50. /**
  51. * uvd_v5_0_ring_get_wptr - get write pointer
  52. *
  53. * @ring: amdgpu_ring pointer
  54. *
  55. * Returns the current hardware write pointer
  56. */
  57. static uint32_t uvd_v5_0_ring_get_wptr(struct amdgpu_ring *ring)
  58. {
  59. struct amdgpu_device *adev = ring->adev;
  60. return RREG32(mmUVD_RBC_RB_WPTR);
  61. }
  62. /**
  63. * uvd_v5_0_ring_set_wptr - set write pointer
  64. *
  65. * @ring: amdgpu_ring pointer
  66. *
  67. * Commits the write pointer to the hardware
  68. */
  69. static void uvd_v5_0_ring_set_wptr(struct amdgpu_ring *ring)
  70. {
  71. struct amdgpu_device *adev = ring->adev;
  72. WREG32(mmUVD_RBC_RB_WPTR, ring->wptr);
  73. }
  74. static int uvd_v5_0_early_init(void *handle)
  75. {
  76. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  77. uvd_v5_0_set_ring_funcs(adev);
  78. uvd_v5_0_set_irq_funcs(adev);
  79. return 0;
  80. }
  81. static int uvd_v5_0_sw_init(void *handle)
  82. {
  83. struct amdgpu_ring *ring;
  84. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  85. int r;
  86. /* UVD TRAP */
  87. r = amdgpu_irq_add_id(adev, 124, &adev->uvd.irq);
  88. if (r)
  89. return r;
  90. r = amdgpu_uvd_sw_init(adev);
  91. if (r)
  92. return r;
  93. r = amdgpu_uvd_resume(adev);
  94. if (r)
  95. return r;
  96. ring = &adev->uvd.ring;
  97. sprintf(ring->name, "uvd");
  98. r = amdgpu_ring_init(adev, ring, 512, CP_PACKET2, 0xf,
  99. &adev->uvd.irq, 0, AMDGPU_RING_TYPE_UVD);
  100. return r;
  101. }
  102. static int uvd_v5_0_sw_fini(void *handle)
  103. {
  104. int r;
  105. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  106. r = amdgpu_uvd_suspend(adev);
  107. if (r)
  108. return r;
  109. r = amdgpu_uvd_sw_fini(adev);
  110. if (r)
  111. return r;
  112. return r;
  113. }
  114. /**
  115. * uvd_v5_0_hw_init - start and test UVD block
  116. *
  117. * @adev: amdgpu_device pointer
  118. *
  119. * Initialize the hardware, boot up the VCPU and do some testing
  120. */
  121. static int uvd_v5_0_hw_init(void *handle)
  122. {
  123. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  124. struct amdgpu_ring *ring = &adev->uvd.ring;
  125. uint32_t tmp;
  126. int r;
  127. /* raise clocks while booting up the VCPU */
  128. amdgpu_asic_set_uvd_clocks(adev, 53300, 40000);
  129. r = uvd_v5_0_start(adev);
  130. if (r)
  131. goto done;
  132. ring->ready = true;
  133. r = amdgpu_ring_test_ring(ring);
  134. if (r) {
  135. ring->ready = false;
  136. goto done;
  137. }
  138. r = amdgpu_ring_alloc(ring, 10);
  139. if (r) {
  140. DRM_ERROR("amdgpu: ring failed to lock UVD ring (%d).\n", r);
  141. goto done;
  142. }
  143. tmp = PACKET0(mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
  144. amdgpu_ring_write(ring, tmp);
  145. amdgpu_ring_write(ring, 0xFFFFF);
  146. tmp = PACKET0(mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
  147. amdgpu_ring_write(ring, tmp);
  148. amdgpu_ring_write(ring, 0xFFFFF);
  149. tmp = PACKET0(mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
  150. amdgpu_ring_write(ring, tmp);
  151. amdgpu_ring_write(ring, 0xFFFFF);
  152. /* Clear timeout status bits */
  153. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_TIMEOUT_STATUS, 0));
  154. amdgpu_ring_write(ring, 0x8);
  155. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_CNTL, 0));
  156. amdgpu_ring_write(ring, 3);
  157. amdgpu_ring_commit(ring);
  158. done:
  159. /* lower clocks again */
  160. amdgpu_asic_set_uvd_clocks(adev, 0, 0);
  161. if (!r)
  162. DRM_INFO("UVD initialized successfully.\n");
  163. return r;
  164. }
  165. /**
  166. * uvd_v5_0_hw_fini - stop the hardware block
  167. *
  168. * @adev: amdgpu_device pointer
  169. *
  170. * Stop the UVD block, mark ring as not ready any more
  171. */
  172. static int uvd_v5_0_hw_fini(void *handle)
  173. {
  174. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  175. struct amdgpu_ring *ring = &adev->uvd.ring;
  176. uvd_v5_0_stop(adev);
  177. ring->ready = false;
  178. return 0;
  179. }
  180. static int uvd_v5_0_suspend(void *handle)
  181. {
  182. int r;
  183. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  184. r = uvd_v5_0_hw_fini(adev);
  185. if (r)
  186. return r;
  187. r = amdgpu_uvd_suspend(adev);
  188. if (r)
  189. return r;
  190. return r;
  191. }
  192. static int uvd_v5_0_resume(void *handle)
  193. {
  194. int r;
  195. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  196. r = amdgpu_uvd_resume(adev);
  197. if (r)
  198. return r;
  199. r = uvd_v5_0_hw_init(adev);
  200. if (r)
  201. return r;
  202. return r;
  203. }
  204. /**
  205. * uvd_v5_0_mc_resume - memory controller programming
  206. *
  207. * @adev: amdgpu_device pointer
  208. *
  209. * Let the UVD memory controller know it's offsets
  210. */
  211. static void uvd_v5_0_mc_resume(struct amdgpu_device *adev)
  212. {
  213. uint64_t offset;
  214. uint32_t size;
  215. /* programm memory controller bits 0-27 */
  216. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  217. lower_32_bits(adev->uvd.gpu_addr));
  218. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  219. upper_32_bits(adev->uvd.gpu_addr));
  220. offset = AMDGPU_UVD_FIRMWARE_OFFSET;
  221. size = AMDGPU_GPU_PAGE_ALIGN(adev->uvd.fw->size + 4);
  222. WREG32(mmUVD_VCPU_CACHE_OFFSET0, offset >> 3);
  223. WREG32(mmUVD_VCPU_CACHE_SIZE0, size);
  224. offset += size;
  225. size = AMDGPU_UVD_HEAP_SIZE;
  226. WREG32(mmUVD_VCPU_CACHE_OFFSET1, offset >> 3);
  227. WREG32(mmUVD_VCPU_CACHE_SIZE1, size);
  228. offset += size;
  229. size = AMDGPU_UVD_STACK_SIZE +
  230. (AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles);
  231. WREG32(mmUVD_VCPU_CACHE_OFFSET2, offset >> 3);
  232. WREG32(mmUVD_VCPU_CACHE_SIZE2, size);
  233. WREG32(mmUVD_UDEC_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  234. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  235. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  236. }
  237. /**
  238. * uvd_v5_0_start - start UVD block
  239. *
  240. * @adev: amdgpu_device pointer
  241. *
  242. * Setup and start the UVD block
  243. */
  244. static int uvd_v5_0_start(struct amdgpu_device *adev)
  245. {
  246. struct amdgpu_ring *ring = &adev->uvd.ring;
  247. uint32_t rb_bufsz, tmp;
  248. uint32_t lmi_swap_cntl;
  249. uint32_t mp_swap_cntl;
  250. int i, j, r;
  251. /*disable DPG */
  252. WREG32_P(mmUVD_POWER_STATUS, 0, ~(1 << 2));
  253. /* disable byte swapping */
  254. lmi_swap_cntl = 0;
  255. mp_swap_cntl = 0;
  256. uvd_v5_0_mc_resume(adev);
  257. /* disable clock gating */
  258. WREG32(mmUVD_CGC_GATE, 0);
  259. /* disable interupt */
  260. WREG32_P(mmUVD_MASTINT_EN, 0, ~(1 << 1));
  261. /* stall UMC and register bus before resetting VCPU */
  262. WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  263. mdelay(1);
  264. /* put LMI, VCPU, RBC etc... into reset */
  265. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  266. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK | UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  267. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK | UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  268. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK | UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  269. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  270. mdelay(5);
  271. /* take UVD block out of reset */
  272. WREG32_P(mmSRBM_SOFT_RESET, 0, ~SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK);
  273. mdelay(5);
  274. /* initialize UVD memory controller */
  275. WREG32(mmUVD_LMI_CTRL, 0x40 | (1 << 8) | (1 << 13) |
  276. (1 << 21) | (1 << 9) | (1 << 20));
  277. #ifdef __BIG_ENDIAN
  278. /* swap (8 in 32) RB and IB */
  279. lmi_swap_cntl = 0xa;
  280. mp_swap_cntl = 0;
  281. #endif
  282. WREG32(mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  283. WREG32(mmUVD_MP_SWAP_CNTL, mp_swap_cntl);
  284. WREG32(mmUVD_MPC_SET_MUXA0, 0x40c2040);
  285. WREG32(mmUVD_MPC_SET_MUXA1, 0x0);
  286. WREG32(mmUVD_MPC_SET_MUXB0, 0x40c2040);
  287. WREG32(mmUVD_MPC_SET_MUXB1, 0x0);
  288. WREG32(mmUVD_MPC_SET_ALU, 0);
  289. WREG32(mmUVD_MPC_SET_MUX, 0x88);
  290. /* take all subblocks out of reset, except VCPU */
  291. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  292. mdelay(5);
  293. /* enable VCPU clock */
  294. WREG32(mmUVD_VCPU_CNTL, 1 << 9);
  295. /* enable UMC */
  296. WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
  297. /* boot up the VCPU */
  298. WREG32(mmUVD_SOFT_RESET, 0);
  299. mdelay(10);
  300. for (i = 0; i < 10; ++i) {
  301. uint32_t status;
  302. for (j = 0; j < 100; ++j) {
  303. status = RREG32(mmUVD_STATUS);
  304. if (status & 2)
  305. break;
  306. mdelay(10);
  307. }
  308. r = 0;
  309. if (status & 2)
  310. break;
  311. DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
  312. WREG32_P(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK,
  313. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  314. mdelay(10);
  315. WREG32_P(mmUVD_SOFT_RESET, 0, ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  316. mdelay(10);
  317. r = -1;
  318. }
  319. if (r) {
  320. DRM_ERROR("UVD not responding, giving up!!!\n");
  321. return r;
  322. }
  323. /* enable master interrupt */
  324. WREG32_P(mmUVD_MASTINT_EN, 3 << 1, ~(3 << 1));
  325. /* clear the bit 4 of UVD_STATUS */
  326. WREG32_P(mmUVD_STATUS, 0, ~(2 << 1));
  327. rb_bufsz = order_base_2(ring->ring_size);
  328. tmp = 0;
  329. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
  330. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  331. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  332. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  333. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  334. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  335. /* force RBC into idle state */
  336. WREG32(mmUVD_RBC_RB_CNTL, tmp);
  337. /* set the write pointer delay */
  338. WREG32(mmUVD_RBC_RB_WPTR_CNTL, 0);
  339. /* set the wb address */
  340. WREG32(mmUVD_RBC_RB_RPTR_ADDR, (upper_32_bits(ring->gpu_addr) >> 2));
  341. /* programm the RB_BASE for ring buffer */
  342. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
  343. lower_32_bits(ring->gpu_addr));
  344. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
  345. upper_32_bits(ring->gpu_addr));
  346. /* Initialize the ring buffer's read and write pointers */
  347. WREG32(mmUVD_RBC_RB_RPTR, 0);
  348. ring->wptr = RREG32(mmUVD_RBC_RB_RPTR);
  349. WREG32(mmUVD_RBC_RB_WPTR, ring->wptr);
  350. WREG32_P(mmUVD_RBC_RB_CNTL, 0, ~UVD_RBC_RB_CNTL__RB_NO_FETCH_MASK);
  351. return 0;
  352. }
  353. /**
  354. * uvd_v5_0_stop - stop UVD block
  355. *
  356. * @adev: amdgpu_device pointer
  357. *
  358. * stop the UVD block
  359. */
  360. static void uvd_v5_0_stop(struct amdgpu_device *adev)
  361. {
  362. /* force RBC into idle state */
  363. WREG32(mmUVD_RBC_RB_CNTL, 0x11010101);
  364. /* Stall UMC and register bus before resetting VCPU */
  365. WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  366. mdelay(1);
  367. /* put VCPU into reset */
  368. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  369. mdelay(5);
  370. /* disable VCPU clock */
  371. WREG32(mmUVD_VCPU_CNTL, 0x0);
  372. /* Unstall UMC and register bus */
  373. WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
  374. }
  375. /**
  376. * uvd_v5_0_ring_emit_fence - emit an fence & trap command
  377. *
  378. * @ring: amdgpu_ring pointer
  379. * @fence: fence to emit
  380. *
  381. * Write a fence and a trap command to the ring.
  382. */
  383. static void uvd_v5_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  384. unsigned flags)
  385. {
  386. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  387. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  388. amdgpu_ring_write(ring, seq);
  389. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  390. amdgpu_ring_write(ring, addr & 0xffffffff);
  391. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  392. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  393. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  394. amdgpu_ring_write(ring, 0);
  395. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  396. amdgpu_ring_write(ring, 0);
  397. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  398. amdgpu_ring_write(ring, 0);
  399. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  400. amdgpu_ring_write(ring, 2);
  401. }
  402. /**
  403. * uvd_v5_0_ring_test_ring - register write test
  404. *
  405. * @ring: amdgpu_ring pointer
  406. *
  407. * Test if we can successfully write to the context register
  408. */
  409. static int uvd_v5_0_ring_test_ring(struct amdgpu_ring *ring)
  410. {
  411. struct amdgpu_device *adev = ring->adev;
  412. uint32_t tmp = 0;
  413. unsigned i;
  414. int r;
  415. WREG32(mmUVD_CONTEXT_ID, 0xCAFEDEAD);
  416. r = amdgpu_ring_alloc(ring, 3);
  417. if (r) {
  418. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  419. ring->idx, r);
  420. return r;
  421. }
  422. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  423. amdgpu_ring_write(ring, 0xDEADBEEF);
  424. amdgpu_ring_commit(ring);
  425. for (i = 0; i < adev->usec_timeout; i++) {
  426. tmp = RREG32(mmUVD_CONTEXT_ID);
  427. if (tmp == 0xDEADBEEF)
  428. break;
  429. DRM_UDELAY(1);
  430. }
  431. if (i < adev->usec_timeout) {
  432. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  433. ring->idx, i);
  434. } else {
  435. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  436. ring->idx, tmp);
  437. r = -EINVAL;
  438. }
  439. return r;
  440. }
  441. /**
  442. * uvd_v5_0_ring_emit_ib - execute indirect buffer
  443. *
  444. * @ring: amdgpu_ring pointer
  445. * @ib: indirect buffer to execute
  446. *
  447. * Write ring commands to execute the indirect buffer
  448. */
  449. static void uvd_v5_0_ring_emit_ib(struct amdgpu_ring *ring,
  450. struct amdgpu_ib *ib)
  451. {
  452. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_LOW, 0));
  453. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  454. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH, 0));
  455. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  456. amdgpu_ring_write(ring, PACKET0(mmUVD_RBC_IB_SIZE, 0));
  457. amdgpu_ring_write(ring, ib->length_dw);
  458. }
  459. /**
  460. * uvd_v5_0_ring_test_ib - test ib execution
  461. *
  462. * @ring: amdgpu_ring pointer
  463. *
  464. * Test if we can successfully execute an IB
  465. */
  466. static int uvd_v5_0_ring_test_ib(struct amdgpu_ring *ring)
  467. {
  468. struct amdgpu_device *adev = ring->adev;
  469. struct fence *fence = NULL;
  470. int r;
  471. r = amdgpu_asic_set_uvd_clocks(adev, 53300, 40000);
  472. if (r) {
  473. DRM_ERROR("amdgpu: failed to raise UVD clocks (%d).\n", r);
  474. return r;
  475. }
  476. r = amdgpu_uvd_get_create_msg(ring, 1, NULL);
  477. if (r) {
  478. DRM_ERROR("amdgpu: failed to get create msg (%d).\n", r);
  479. goto error;
  480. }
  481. r = amdgpu_uvd_get_destroy_msg(ring, 1, true, &fence);
  482. if (r) {
  483. DRM_ERROR("amdgpu: failed to get destroy ib (%d).\n", r);
  484. goto error;
  485. }
  486. r = fence_wait(fence, false);
  487. if (r) {
  488. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  489. goto error;
  490. }
  491. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  492. error:
  493. fence_put(fence);
  494. amdgpu_asic_set_uvd_clocks(adev, 0, 0);
  495. return r;
  496. }
  497. static bool uvd_v5_0_is_idle(void *handle)
  498. {
  499. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  500. return !(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK);
  501. }
  502. static int uvd_v5_0_wait_for_idle(void *handle)
  503. {
  504. unsigned i;
  505. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  506. for (i = 0; i < adev->usec_timeout; i++) {
  507. if (!(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK))
  508. return 0;
  509. }
  510. return -ETIMEDOUT;
  511. }
  512. static int uvd_v5_0_soft_reset(void *handle)
  513. {
  514. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  515. uvd_v5_0_stop(adev);
  516. WREG32_P(mmSRBM_SOFT_RESET, SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK,
  517. ~SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK);
  518. mdelay(5);
  519. return uvd_v5_0_start(adev);
  520. }
  521. static int uvd_v5_0_set_interrupt_state(struct amdgpu_device *adev,
  522. struct amdgpu_irq_src *source,
  523. unsigned type,
  524. enum amdgpu_interrupt_state state)
  525. {
  526. // TODO
  527. return 0;
  528. }
  529. static int uvd_v5_0_process_interrupt(struct amdgpu_device *adev,
  530. struct amdgpu_irq_src *source,
  531. struct amdgpu_iv_entry *entry)
  532. {
  533. DRM_DEBUG("IH: UVD TRAP\n");
  534. amdgpu_fence_process(&adev->uvd.ring);
  535. return 0;
  536. }
  537. static void uvd_v5_0_set_sw_clock_gating(struct amdgpu_device *adev)
  538. {
  539. uint32_t data, data1, data2, suvd_flags;
  540. data = RREG32(mmUVD_CGC_CTRL);
  541. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  542. data2 = RREG32(mmUVD_SUVD_CGC_CTRL);
  543. data &= ~(UVD_CGC_CTRL__CLK_OFF_DELAY_MASK |
  544. UVD_CGC_CTRL__CLK_GATE_DLY_TIMER_MASK);
  545. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  546. UVD_SUVD_CGC_GATE__SIT_MASK |
  547. UVD_SUVD_CGC_GATE__SMP_MASK |
  548. UVD_SUVD_CGC_GATE__SCM_MASK |
  549. UVD_SUVD_CGC_GATE__SDB_MASK;
  550. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK |
  551. (1 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_GATE_DLY_TIMER)) |
  552. (4 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_OFF_DELAY));
  553. data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK |
  554. UVD_CGC_CTRL__UDEC_CM_MODE_MASK |
  555. UVD_CGC_CTRL__UDEC_IT_MODE_MASK |
  556. UVD_CGC_CTRL__UDEC_DB_MODE_MASK |
  557. UVD_CGC_CTRL__UDEC_MP_MODE_MASK |
  558. UVD_CGC_CTRL__SYS_MODE_MASK |
  559. UVD_CGC_CTRL__UDEC_MODE_MASK |
  560. UVD_CGC_CTRL__MPEG2_MODE_MASK |
  561. UVD_CGC_CTRL__REGS_MODE_MASK |
  562. UVD_CGC_CTRL__RBC_MODE_MASK |
  563. UVD_CGC_CTRL__LMI_MC_MODE_MASK |
  564. UVD_CGC_CTRL__LMI_UMC_MODE_MASK |
  565. UVD_CGC_CTRL__IDCT_MODE_MASK |
  566. UVD_CGC_CTRL__MPRD_MODE_MASK |
  567. UVD_CGC_CTRL__MPC_MODE_MASK |
  568. UVD_CGC_CTRL__LBSI_MODE_MASK |
  569. UVD_CGC_CTRL__LRBBM_MODE_MASK |
  570. UVD_CGC_CTRL__WCB_MODE_MASK |
  571. UVD_CGC_CTRL__VCPU_MODE_MASK |
  572. UVD_CGC_CTRL__JPEG_MODE_MASK |
  573. UVD_CGC_CTRL__SCPU_MODE_MASK);
  574. data2 &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK |
  575. UVD_SUVD_CGC_CTRL__SIT_MODE_MASK |
  576. UVD_SUVD_CGC_CTRL__SMP_MODE_MASK |
  577. UVD_SUVD_CGC_CTRL__SCM_MODE_MASK |
  578. UVD_SUVD_CGC_CTRL__SDB_MODE_MASK);
  579. data1 |= suvd_flags;
  580. WREG32(mmUVD_CGC_CTRL, data);
  581. WREG32(mmUVD_CGC_GATE, 0);
  582. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  583. WREG32(mmUVD_SUVD_CGC_CTRL, data2);
  584. }
  585. #if 0
  586. static void uvd_v5_0_set_hw_clock_gating(struct amdgpu_device *adev)
  587. {
  588. uint32_t data, data1, cgc_flags, suvd_flags;
  589. data = RREG32(mmUVD_CGC_GATE);
  590. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  591. cgc_flags = UVD_CGC_GATE__SYS_MASK |
  592. UVD_CGC_GATE__UDEC_MASK |
  593. UVD_CGC_GATE__MPEG2_MASK |
  594. UVD_CGC_GATE__RBC_MASK |
  595. UVD_CGC_GATE__LMI_MC_MASK |
  596. UVD_CGC_GATE__IDCT_MASK |
  597. UVD_CGC_GATE__MPRD_MASK |
  598. UVD_CGC_GATE__MPC_MASK |
  599. UVD_CGC_GATE__LBSI_MASK |
  600. UVD_CGC_GATE__LRBBM_MASK |
  601. UVD_CGC_GATE__UDEC_RE_MASK |
  602. UVD_CGC_GATE__UDEC_CM_MASK |
  603. UVD_CGC_GATE__UDEC_IT_MASK |
  604. UVD_CGC_GATE__UDEC_DB_MASK |
  605. UVD_CGC_GATE__UDEC_MP_MASK |
  606. UVD_CGC_GATE__WCB_MASK |
  607. UVD_CGC_GATE__VCPU_MASK |
  608. UVD_CGC_GATE__SCPU_MASK;
  609. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  610. UVD_SUVD_CGC_GATE__SIT_MASK |
  611. UVD_SUVD_CGC_GATE__SMP_MASK |
  612. UVD_SUVD_CGC_GATE__SCM_MASK |
  613. UVD_SUVD_CGC_GATE__SDB_MASK;
  614. data |= cgc_flags;
  615. data1 |= suvd_flags;
  616. WREG32(mmUVD_CGC_GATE, data);
  617. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  618. }
  619. #endif
  620. static int uvd_v5_0_set_clockgating_state(void *handle,
  621. enum amd_clockgating_state state)
  622. {
  623. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  624. bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
  625. static int curstate = -1;
  626. if (!(adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG))
  627. return 0;
  628. if (curstate == state)
  629. return 0;
  630. curstate = state;
  631. if (enable) {
  632. /* disable HW gating and enable Sw gating */
  633. uvd_v5_0_set_sw_clock_gating(adev);
  634. } else {
  635. /* wait for STATUS to clear */
  636. if (uvd_v5_0_wait_for_idle(handle))
  637. return -EBUSY;
  638. /* enable HW gates because UVD is idle */
  639. /* uvd_v5_0_set_hw_clock_gating(adev); */
  640. }
  641. return 0;
  642. }
  643. static int uvd_v5_0_set_powergating_state(void *handle,
  644. enum amd_powergating_state state)
  645. {
  646. /* This doesn't actually powergate the UVD block.
  647. * That's done in the dpm code via the SMC. This
  648. * just re-inits the block as necessary. The actual
  649. * gating still happens in the dpm code. We should
  650. * revisit this when there is a cleaner line between
  651. * the smc and the hw blocks
  652. */
  653. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  654. if (!(adev->pg_flags & AMD_PG_SUPPORT_UVD))
  655. return 0;
  656. if (state == AMD_PG_STATE_GATE) {
  657. uvd_v5_0_stop(adev);
  658. return 0;
  659. } else {
  660. return uvd_v5_0_start(adev);
  661. }
  662. }
  663. const struct amd_ip_funcs uvd_v5_0_ip_funcs = {
  664. .early_init = uvd_v5_0_early_init,
  665. .late_init = NULL,
  666. .sw_init = uvd_v5_0_sw_init,
  667. .sw_fini = uvd_v5_0_sw_fini,
  668. .hw_init = uvd_v5_0_hw_init,
  669. .hw_fini = uvd_v5_0_hw_fini,
  670. .suspend = uvd_v5_0_suspend,
  671. .resume = uvd_v5_0_resume,
  672. .is_idle = uvd_v5_0_is_idle,
  673. .wait_for_idle = uvd_v5_0_wait_for_idle,
  674. .soft_reset = uvd_v5_0_soft_reset,
  675. .set_clockgating_state = uvd_v5_0_set_clockgating_state,
  676. .set_powergating_state = uvd_v5_0_set_powergating_state,
  677. };
  678. static const struct amdgpu_ring_funcs uvd_v5_0_ring_funcs = {
  679. .get_rptr = uvd_v5_0_ring_get_rptr,
  680. .get_wptr = uvd_v5_0_ring_get_wptr,
  681. .set_wptr = uvd_v5_0_ring_set_wptr,
  682. .parse_cs = amdgpu_uvd_ring_parse_cs,
  683. .emit_ib = uvd_v5_0_ring_emit_ib,
  684. .emit_fence = uvd_v5_0_ring_emit_fence,
  685. .test_ring = uvd_v5_0_ring_test_ring,
  686. .test_ib = uvd_v5_0_ring_test_ib,
  687. .insert_nop = amdgpu_ring_insert_nop,
  688. .pad_ib = amdgpu_ring_generic_pad_ib,
  689. };
  690. static void uvd_v5_0_set_ring_funcs(struct amdgpu_device *adev)
  691. {
  692. adev->uvd.ring.funcs = &uvd_v5_0_ring_funcs;
  693. }
  694. static const struct amdgpu_irq_src_funcs uvd_v5_0_irq_funcs = {
  695. .set = uvd_v5_0_set_interrupt_state,
  696. .process = uvd_v5_0_process_interrupt,
  697. };
  698. static void uvd_v5_0_set_irq_funcs(struct amdgpu_device *adev)
  699. {
  700. adev->uvd.irq.num_types = 1;
  701. adev->uvd.irq.funcs = &uvd_v5_0_irq_funcs;
  702. }