sdma_v2_4.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_ucode.h"
  28. #include "amdgpu_trace.h"
  29. #include "vi.h"
  30. #include "vid.h"
  31. #include "oss/oss_2_4_d.h"
  32. #include "oss/oss_2_4_sh_mask.h"
  33. #include "gmc/gmc_7_1_d.h"
  34. #include "gmc/gmc_7_1_sh_mask.h"
  35. #include "gca/gfx_8_0_d.h"
  36. #include "gca/gfx_8_0_enum.h"
  37. #include "gca/gfx_8_0_sh_mask.h"
  38. #include "bif/bif_5_0_d.h"
  39. #include "bif/bif_5_0_sh_mask.h"
  40. #include "iceland_sdma_pkt_open.h"
  41. static void sdma_v2_4_set_ring_funcs(struct amdgpu_device *adev);
  42. static void sdma_v2_4_set_buffer_funcs(struct amdgpu_device *adev);
  43. static void sdma_v2_4_set_vm_pte_funcs(struct amdgpu_device *adev);
  44. static void sdma_v2_4_set_irq_funcs(struct amdgpu_device *adev);
  45. MODULE_FIRMWARE("amdgpu/topaz_sdma.bin");
  46. MODULE_FIRMWARE("amdgpu/topaz_sdma1.bin");
  47. static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
  48. {
  49. SDMA0_REGISTER_OFFSET,
  50. SDMA1_REGISTER_OFFSET
  51. };
  52. static const u32 golden_settings_iceland_a11[] =
  53. {
  54. mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
  55. mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
  56. mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
  57. mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
  58. };
  59. static const u32 iceland_mgcg_cgcg_init[] =
  60. {
  61. mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
  62. mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
  63. };
  64. /*
  65. * sDMA - System DMA
  66. * Starting with CIK, the GPU has new asynchronous
  67. * DMA engines. These engines are used for compute
  68. * and gfx. There are two DMA engines (SDMA0, SDMA1)
  69. * and each one supports 1 ring buffer used for gfx
  70. * and 2 queues used for compute.
  71. *
  72. * The programming model is very similar to the CP
  73. * (ring buffer, IBs, etc.), but sDMA has it's own
  74. * packet format that is different from the PM4 format
  75. * used by the CP. sDMA supports copying data, writing
  76. * embedded data, solid fills, and a number of other
  77. * things. It also has support for tiling/detiling of
  78. * buffers.
  79. */
  80. static void sdma_v2_4_init_golden_registers(struct amdgpu_device *adev)
  81. {
  82. switch (adev->asic_type) {
  83. case CHIP_TOPAZ:
  84. amdgpu_program_register_sequence(adev,
  85. iceland_mgcg_cgcg_init,
  86. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  87. amdgpu_program_register_sequence(adev,
  88. golden_settings_iceland_a11,
  89. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  90. break;
  91. default:
  92. break;
  93. }
  94. }
  95. /**
  96. * sdma_v2_4_init_microcode - load ucode images from disk
  97. *
  98. * @adev: amdgpu_device pointer
  99. *
  100. * Use the firmware interface to load the ucode images into
  101. * the driver (not loaded into hw).
  102. * Returns 0 on success, error on failure.
  103. */
  104. static int sdma_v2_4_init_microcode(struct amdgpu_device *adev)
  105. {
  106. const char *chip_name;
  107. char fw_name[30];
  108. int err = 0, i;
  109. struct amdgpu_firmware_info *info = NULL;
  110. const struct common_firmware_header *header = NULL;
  111. const struct sdma_firmware_header_v1_0 *hdr;
  112. DRM_DEBUG("\n");
  113. switch (adev->asic_type) {
  114. case CHIP_TOPAZ:
  115. chip_name = "topaz";
  116. break;
  117. default: BUG();
  118. }
  119. for (i = 0; i < adev->sdma.num_instances; i++) {
  120. if (i == 0)
  121. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma.bin", chip_name);
  122. else
  123. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma1.bin", chip_name);
  124. err = request_firmware(&adev->sdma.instance[i].fw, fw_name, adev->dev);
  125. if (err)
  126. goto out;
  127. err = amdgpu_ucode_validate(adev->sdma.instance[i].fw);
  128. if (err)
  129. goto out;
  130. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
  131. adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
  132. adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
  133. if (adev->sdma.instance[i].feature_version >= 20)
  134. adev->sdma.instance[i].burst_nop = true;
  135. if (adev->firmware.smu_load) {
  136. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_SDMA0 + i];
  137. info->ucode_id = AMDGPU_UCODE_ID_SDMA0 + i;
  138. info->fw = adev->sdma.instance[i].fw;
  139. header = (const struct common_firmware_header *)info->fw->data;
  140. adev->firmware.fw_size +=
  141. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  142. }
  143. }
  144. out:
  145. if (err) {
  146. printk(KERN_ERR
  147. "sdma_v2_4: Failed to load firmware \"%s\"\n",
  148. fw_name);
  149. for (i = 0; i < adev->sdma.num_instances; i++) {
  150. release_firmware(adev->sdma.instance[i].fw);
  151. adev->sdma.instance[i].fw = NULL;
  152. }
  153. }
  154. return err;
  155. }
  156. /**
  157. * sdma_v2_4_ring_get_rptr - get the current read pointer
  158. *
  159. * @ring: amdgpu ring pointer
  160. *
  161. * Get the current rptr from the hardware (VI+).
  162. */
  163. static uint32_t sdma_v2_4_ring_get_rptr(struct amdgpu_ring *ring)
  164. {
  165. u32 rptr;
  166. /* XXX check if swapping is necessary on BE */
  167. rptr = ring->adev->wb.wb[ring->rptr_offs] >> 2;
  168. return rptr;
  169. }
  170. /**
  171. * sdma_v2_4_ring_get_wptr - get the current write pointer
  172. *
  173. * @ring: amdgpu ring pointer
  174. *
  175. * Get the current wptr from the hardware (VI+).
  176. */
  177. static uint32_t sdma_v2_4_ring_get_wptr(struct amdgpu_ring *ring)
  178. {
  179. struct amdgpu_device *adev = ring->adev;
  180. int me = (ring == &ring->adev->sdma.instance[0].ring) ? 0 : 1;
  181. u32 wptr = RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) >> 2;
  182. return wptr;
  183. }
  184. /**
  185. * sdma_v2_4_ring_set_wptr - commit the write pointer
  186. *
  187. * @ring: amdgpu ring pointer
  188. *
  189. * Write the wptr back to the hardware (VI+).
  190. */
  191. static void sdma_v2_4_ring_set_wptr(struct amdgpu_ring *ring)
  192. {
  193. struct amdgpu_device *adev = ring->adev;
  194. int me = (ring == &ring->adev->sdma.instance[0].ring) ? 0 : 1;
  195. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], ring->wptr << 2);
  196. }
  197. static void sdma_v2_4_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  198. {
  199. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  200. int i;
  201. for (i = 0; i < count; i++)
  202. if (sdma && sdma->burst_nop && (i == 0))
  203. amdgpu_ring_write(ring, ring->nop |
  204. SDMA_PKT_NOP_HEADER_COUNT(count - 1));
  205. else
  206. amdgpu_ring_write(ring, ring->nop);
  207. }
  208. /**
  209. * sdma_v2_4_ring_emit_ib - Schedule an IB on the DMA engine
  210. *
  211. * @ring: amdgpu ring pointer
  212. * @ib: IB object to schedule
  213. *
  214. * Schedule an IB in the DMA ring (VI).
  215. */
  216. static void sdma_v2_4_ring_emit_ib(struct amdgpu_ring *ring,
  217. struct amdgpu_ib *ib)
  218. {
  219. u32 vmid = ib->vm_id & 0xf;
  220. u32 next_rptr = ring->wptr + 5;
  221. while ((next_rptr & 7) != 2)
  222. next_rptr++;
  223. next_rptr += 6;
  224. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  225. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
  226. amdgpu_ring_write(ring, lower_32_bits(ring->next_rptr_gpu_addr) & 0xfffffffc);
  227. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr));
  228. amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1));
  229. amdgpu_ring_write(ring, next_rptr);
  230. /* IB packet must end on a 8 DW boundary */
  231. sdma_v2_4_ring_insert_nop(ring, (10 - (ring->wptr & 7)) % 8);
  232. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_INDIRECT) |
  233. SDMA_PKT_INDIRECT_HEADER_VMID(vmid));
  234. /* base must be 32 byte aligned */
  235. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr) & 0xffffffe0);
  236. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  237. amdgpu_ring_write(ring, ib->length_dw);
  238. amdgpu_ring_write(ring, 0);
  239. amdgpu_ring_write(ring, 0);
  240. }
  241. /**
  242. * sdma_v2_4_hdp_flush_ring_emit - emit an hdp flush on the DMA ring
  243. *
  244. * @ring: amdgpu ring pointer
  245. *
  246. * Emit an hdp flush packet on the requested DMA ring.
  247. */
  248. static void sdma_v2_4_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  249. {
  250. u32 ref_and_mask = 0;
  251. if (ring == &ring->adev->sdma.instance[0].ring)
  252. ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA0, 1);
  253. else
  254. ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA1, 1);
  255. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  256. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(1) |
  257. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3)); /* == */
  258. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
  259. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
  260. amdgpu_ring_write(ring, ref_and_mask); /* reference */
  261. amdgpu_ring_write(ring, ref_and_mask); /* mask */
  262. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  263. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
  264. }
  265. static void sdma_v2_4_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  266. {
  267. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  268. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  269. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  270. amdgpu_ring_write(ring, 1);
  271. }
  272. /**
  273. * sdma_v2_4_ring_emit_fence - emit a fence on the DMA ring
  274. *
  275. * @ring: amdgpu ring pointer
  276. * @fence: amdgpu fence object
  277. *
  278. * Add a DMA fence packet to the ring to write
  279. * the fence seq number and DMA trap packet to generate
  280. * an interrupt if needed (VI).
  281. */
  282. static void sdma_v2_4_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  283. unsigned flags)
  284. {
  285. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  286. /* write the fence */
  287. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
  288. amdgpu_ring_write(ring, lower_32_bits(addr));
  289. amdgpu_ring_write(ring, upper_32_bits(addr));
  290. amdgpu_ring_write(ring, lower_32_bits(seq));
  291. /* optionally write high bits as well */
  292. if (write64bit) {
  293. addr += 4;
  294. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
  295. amdgpu_ring_write(ring, lower_32_bits(addr));
  296. amdgpu_ring_write(ring, upper_32_bits(addr));
  297. amdgpu_ring_write(ring, upper_32_bits(seq));
  298. }
  299. /* generate an interrupt */
  300. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_TRAP));
  301. amdgpu_ring_write(ring, SDMA_PKT_TRAP_INT_CONTEXT_INT_CONTEXT(0));
  302. }
  303. /**
  304. * sdma_v2_4_gfx_stop - stop the gfx async dma engines
  305. *
  306. * @adev: amdgpu_device pointer
  307. *
  308. * Stop the gfx async dma ring buffers (VI).
  309. */
  310. static void sdma_v2_4_gfx_stop(struct amdgpu_device *adev)
  311. {
  312. struct amdgpu_ring *sdma0 = &adev->sdma.instance[0].ring;
  313. struct amdgpu_ring *sdma1 = &adev->sdma.instance[1].ring;
  314. u32 rb_cntl, ib_cntl;
  315. int i;
  316. if ((adev->mman.buffer_funcs_ring == sdma0) ||
  317. (adev->mman.buffer_funcs_ring == sdma1))
  318. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  319. for (i = 0; i < adev->sdma.num_instances; i++) {
  320. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  321. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 0);
  322. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  323. ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
  324. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 0);
  325. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  326. }
  327. sdma0->ready = false;
  328. sdma1->ready = false;
  329. }
  330. /**
  331. * sdma_v2_4_rlc_stop - stop the compute async dma engines
  332. *
  333. * @adev: amdgpu_device pointer
  334. *
  335. * Stop the compute async dma queues (VI).
  336. */
  337. static void sdma_v2_4_rlc_stop(struct amdgpu_device *adev)
  338. {
  339. /* XXX todo */
  340. }
  341. /**
  342. * sdma_v2_4_enable - stop the async dma engines
  343. *
  344. * @adev: amdgpu_device pointer
  345. * @enable: enable/disable the DMA MEs.
  346. *
  347. * Halt or unhalt the async dma engines (VI).
  348. */
  349. static void sdma_v2_4_enable(struct amdgpu_device *adev, bool enable)
  350. {
  351. u32 f32_cntl;
  352. int i;
  353. if (enable == false) {
  354. sdma_v2_4_gfx_stop(adev);
  355. sdma_v2_4_rlc_stop(adev);
  356. }
  357. for (i = 0; i < adev->sdma.num_instances; i++) {
  358. f32_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
  359. if (enable)
  360. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 0);
  361. else
  362. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 1);
  363. WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], f32_cntl);
  364. }
  365. }
  366. /**
  367. * sdma_v2_4_gfx_resume - setup and start the async dma engines
  368. *
  369. * @adev: amdgpu_device pointer
  370. *
  371. * Set up the gfx DMA ring buffers and enable them (VI).
  372. * Returns 0 for success, error for failure.
  373. */
  374. static int sdma_v2_4_gfx_resume(struct amdgpu_device *adev)
  375. {
  376. struct amdgpu_ring *ring;
  377. u32 rb_cntl, ib_cntl;
  378. u32 rb_bufsz;
  379. u32 wb_offset;
  380. int i, j, r;
  381. for (i = 0; i < adev->sdma.num_instances; i++) {
  382. ring = &adev->sdma.instance[i].ring;
  383. wb_offset = (ring->rptr_offs * 4);
  384. mutex_lock(&adev->srbm_mutex);
  385. for (j = 0; j < 16; j++) {
  386. vi_srbm_select(adev, 0, 0, 0, j);
  387. /* SDMA GFX */
  388. WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
  389. WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
  390. }
  391. vi_srbm_select(adev, 0, 0, 0, 0);
  392. mutex_unlock(&adev->srbm_mutex);
  393. WREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i],
  394. adev->gfx.config.gb_addr_config & 0x70);
  395. WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
  396. /* Set ring buffer size in dwords */
  397. rb_bufsz = order_base_2(ring->ring_size / 4);
  398. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  399. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SIZE, rb_bufsz);
  400. #ifdef __BIG_ENDIAN
  401. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SWAP_ENABLE, 1);
  402. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL,
  403. RPTR_WRITEBACK_SWAP_ENABLE, 1);
  404. #endif
  405. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  406. /* Initialize the ring buffer's read and write pointers */
  407. WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
  408. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
  409. /* set the wb address whether it's enabled or not */
  410. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
  411. upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  412. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
  413. lower_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC);
  414. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RPTR_WRITEBACK_ENABLE, 1);
  415. WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
  416. WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
  417. ring->wptr = 0;
  418. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], ring->wptr << 2);
  419. /* enable DMA RB */
  420. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 1);
  421. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  422. ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
  423. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 1);
  424. #ifdef __BIG_ENDIAN
  425. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_SWAP_ENABLE, 1);
  426. #endif
  427. /* enable DMA IBs */
  428. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  429. ring->ready = true;
  430. r = amdgpu_ring_test_ring(ring);
  431. if (r) {
  432. ring->ready = false;
  433. return r;
  434. }
  435. if (adev->mman.buffer_funcs_ring == ring)
  436. amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
  437. }
  438. return 0;
  439. }
  440. /**
  441. * sdma_v2_4_rlc_resume - setup and start the async dma engines
  442. *
  443. * @adev: amdgpu_device pointer
  444. *
  445. * Set up the compute DMA queues and enable them (VI).
  446. * Returns 0 for success, error for failure.
  447. */
  448. static int sdma_v2_4_rlc_resume(struct amdgpu_device *adev)
  449. {
  450. /* XXX todo */
  451. return 0;
  452. }
  453. /**
  454. * sdma_v2_4_load_microcode - load the sDMA ME ucode
  455. *
  456. * @adev: amdgpu_device pointer
  457. *
  458. * Loads the sDMA0/1 ucode.
  459. * Returns 0 for success, -EINVAL if the ucode is not available.
  460. */
  461. static int sdma_v2_4_load_microcode(struct amdgpu_device *adev)
  462. {
  463. const struct sdma_firmware_header_v1_0 *hdr;
  464. const __le32 *fw_data;
  465. u32 fw_size;
  466. int i, j;
  467. /* halt the MEs */
  468. sdma_v2_4_enable(adev, false);
  469. for (i = 0; i < adev->sdma.num_instances; i++) {
  470. if (!adev->sdma.instance[i].fw)
  471. return -EINVAL;
  472. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
  473. amdgpu_ucode_print_sdma_hdr(&hdr->header);
  474. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  475. fw_data = (const __le32 *)
  476. (adev->sdma.instance[i].fw->data +
  477. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  478. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
  479. for (j = 0; j < fw_size; j++)
  480. WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
  481. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma.instance[i].fw_version);
  482. }
  483. return 0;
  484. }
  485. /**
  486. * sdma_v2_4_start - setup and start the async dma engines
  487. *
  488. * @adev: amdgpu_device pointer
  489. *
  490. * Set up the DMA engines and enable them (VI).
  491. * Returns 0 for success, error for failure.
  492. */
  493. static int sdma_v2_4_start(struct amdgpu_device *adev)
  494. {
  495. int r;
  496. if (!adev->firmware.smu_load) {
  497. r = sdma_v2_4_load_microcode(adev);
  498. if (r)
  499. return r;
  500. } else {
  501. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  502. AMDGPU_UCODE_ID_SDMA0);
  503. if (r)
  504. return -EINVAL;
  505. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  506. AMDGPU_UCODE_ID_SDMA1);
  507. if (r)
  508. return -EINVAL;
  509. }
  510. /* unhalt the MEs */
  511. sdma_v2_4_enable(adev, true);
  512. /* start the gfx rings and rlc compute queues */
  513. r = sdma_v2_4_gfx_resume(adev);
  514. if (r)
  515. return r;
  516. r = sdma_v2_4_rlc_resume(adev);
  517. if (r)
  518. return r;
  519. return 0;
  520. }
  521. /**
  522. * sdma_v2_4_ring_test_ring - simple async dma engine test
  523. *
  524. * @ring: amdgpu_ring structure holding ring information
  525. *
  526. * Test the DMA engine by writing using it to write an
  527. * value to memory. (VI).
  528. * Returns 0 for success, error for failure.
  529. */
  530. static int sdma_v2_4_ring_test_ring(struct amdgpu_ring *ring)
  531. {
  532. struct amdgpu_device *adev = ring->adev;
  533. unsigned i;
  534. unsigned index;
  535. int r;
  536. u32 tmp;
  537. u64 gpu_addr;
  538. r = amdgpu_wb_get(adev, &index);
  539. if (r) {
  540. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  541. return r;
  542. }
  543. gpu_addr = adev->wb.gpu_addr + (index * 4);
  544. tmp = 0xCAFEDEAD;
  545. adev->wb.wb[index] = cpu_to_le32(tmp);
  546. r = amdgpu_ring_alloc(ring, 5);
  547. if (r) {
  548. DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
  549. amdgpu_wb_free(adev, index);
  550. return r;
  551. }
  552. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  553. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
  554. amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
  555. amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
  556. amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1));
  557. amdgpu_ring_write(ring, 0xDEADBEEF);
  558. amdgpu_ring_commit(ring);
  559. for (i = 0; i < adev->usec_timeout; i++) {
  560. tmp = le32_to_cpu(adev->wb.wb[index]);
  561. if (tmp == 0xDEADBEEF)
  562. break;
  563. DRM_UDELAY(1);
  564. }
  565. if (i < adev->usec_timeout) {
  566. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  567. } else {
  568. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  569. ring->idx, tmp);
  570. r = -EINVAL;
  571. }
  572. amdgpu_wb_free(adev, index);
  573. return r;
  574. }
  575. /**
  576. * sdma_v2_4_ring_test_ib - test an IB on the DMA engine
  577. *
  578. * @ring: amdgpu_ring structure holding ring information
  579. *
  580. * Test a simple IB in the DMA ring (VI).
  581. * Returns 0 on success, error on failure.
  582. */
  583. static int sdma_v2_4_ring_test_ib(struct amdgpu_ring *ring)
  584. {
  585. struct amdgpu_device *adev = ring->adev;
  586. struct amdgpu_ib ib;
  587. struct fence *f = NULL;
  588. unsigned i;
  589. unsigned index;
  590. int r;
  591. u32 tmp = 0;
  592. u64 gpu_addr;
  593. r = amdgpu_wb_get(adev, &index);
  594. if (r) {
  595. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  596. return r;
  597. }
  598. gpu_addr = adev->wb.gpu_addr + (index * 4);
  599. tmp = 0xCAFEDEAD;
  600. adev->wb.wb[index] = cpu_to_le32(tmp);
  601. memset(&ib, 0, sizeof(ib));
  602. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  603. if (r) {
  604. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  605. goto err0;
  606. }
  607. ib.ptr[0] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  608. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
  609. ib.ptr[1] = lower_32_bits(gpu_addr);
  610. ib.ptr[2] = upper_32_bits(gpu_addr);
  611. ib.ptr[3] = SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1);
  612. ib.ptr[4] = 0xDEADBEEF;
  613. ib.ptr[5] = SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  614. ib.ptr[6] = SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  615. ib.ptr[7] = SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  616. ib.length_dw = 8;
  617. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  618. if (r)
  619. goto err1;
  620. r = fence_wait(f, false);
  621. if (r) {
  622. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  623. goto err1;
  624. }
  625. for (i = 0; i < adev->usec_timeout; i++) {
  626. tmp = le32_to_cpu(adev->wb.wb[index]);
  627. if (tmp == 0xDEADBEEF)
  628. break;
  629. DRM_UDELAY(1);
  630. }
  631. if (i < adev->usec_timeout) {
  632. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  633. ring->idx, i);
  634. goto err1;
  635. } else {
  636. DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
  637. r = -EINVAL;
  638. }
  639. err1:
  640. fence_put(f);
  641. amdgpu_ib_free(adev, &ib, NULL);
  642. fence_put(f);
  643. err0:
  644. amdgpu_wb_free(adev, index);
  645. return r;
  646. }
  647. /**
  648. * sdma_v2_4_vm_copy_pte - update PTEs by copying them from the GART
  649. *
  650. * @ib: indirect buffer to fill with commands
  651. * @pe: addr of the page entry
  652. * @src: src addr to copy from
  653. * @count: number of page entries to update
  654. *
  655. * Update PTEs by copying them from the GART using sDMA (CIK).
  656. */
  657. static void sdma_v2_4_vm_copy_pte(struct amdgpu_ib *ib,
  658. uint64_t pe, uint64_t src,
  659. unsigned count)
  660. {
  661. while (count) {
  662. unsigned bytes = count * 8;
  663. if (bytes > 0x1FFFF8)
  664. bytes = 0x1FFFF8;
  665. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
  666. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
  667. ib->ptr[ib->length_dw++] = bytes;
  668. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  669. ib->ptr[ib->length_dw++] = lower_32_bits(src);
  670. ib->ptr[ib->length_dw++] = upper_32_bits(src);
  671. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  672. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  673. pe += bytes;
  674. src += bytes;
  675. count -= bytes / 8;
  676. }
  677. }
  678. /**
  679. * sdma_v2_4_vm_write_pte - update PTEs by writing them manually
  680. *
  681. * @ib: indirect buffer to fill with commands
  682. * @pe: addr of the page entry
  683. * @addr: dst addr to write into pe
  684. * @count: number of page entries to update
  685. * @incr: increase next addr by incr bytes
  686. * @flags: access flags
  687. *
  688. * Update PTEs by writing them manually using sDMA (CIK).
  689. */
  690. static void sdma_v2_4_vm_write_pte(struct amdgpu_ib *ib,
  691. const dma_addr_t *pages_addr, uint64_t pe,
  692. uint64_t addr, unsigned count,
  693. uint32_t incr, uint32_t flags)
  694. {
  695. uint64_t value;
  696. unsigned ndw;
  697. while (count) {
  698. ndw = count * 2;
  699. if (ndw > 0xFFFFE)
  700. ndw = 0xFFFFE;
  701. /* for non-physically contiguous pages (system) */
  702. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  703. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
  704. ib->ptr[ib->length_dw++] = pe;
  705. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  706. ib->ptr[ib->length_dw++] = ndw;
  707. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  708. value = amdgpu_vm_map_gart(pages_addr, addr);
  709. addr += incr;
  710. value |= flags;
  711. ib->ptr[ib->length_dw++] = value;
  712. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  713. }
  714. }
  715. }
  716. /**
  717. * sdma_v2_4_vm_set_pte_pde - update the page tables using sDMA
  718. *
  719. * @ib: indirect buffer to fill with commands
  720. * @pe: addr of the page entry
  721. * @addr: dst addr to write into pe
  722. * @count: number of page entries to update
  723. * @incr: increase next addr by incr bytes
  724. * @flags: access flags
  725. *
  726. * Update the page tables using sDMA (CIK).
  727. */
  728. static void sdma_v2_4_vm_set_pte_pde(struct amdgpu_ib *ib,
  729. uint64_t pe,
  730. uint64_t addr, unsigned count,
  731. uint32_t incr, uint32_t flags)
  732. {
  733. uint64_t value;
  734. unsigned ndw;
  735. while (count) {
  736. ndw = count;
  737. if (ndw > 0x7FFFF)
  738. ndw = 0x7FFFF;
  739. if (flags & AMDGPU_PTE_VALID)
  740. value = addr;
  741. else
  742. value = 0;
  743. /* for physically contiguous pages (vram) */
  744. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_GEN_PTEPDE);
  745. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  746. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  747. ib->ptr[ib->length_dw++] = flags; /* mask */
  748. ib->ptr[ib->length_dw++] = 0;
  749. ib->ptr[ib->length_dw++] = value; /* value */
  750. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  751. ib->ptr[ib->length_dw++] = incr; /* increment size */
  752. ib->ptr[ib->length_dw++] = 0;
  753. ib->ptr[ib->length_dw++] = ndw; /* number of entries */
  754. pe += ndw * 8;
  755. addr += ndw * incr;
  756. count -= ndw;
  757. }
  758. }
  759. /**
  760. * sdma_v2_4_ring_pad_ib - pad the IB to the required number of dw
  761. *
  762. * @ib: indirect buffer to fill with padding
  763. *
  764. */
  765. static void sdma_v2_4_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
  766. {
  767. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  768. u32 pad_count;
  769. int i;
  770. pad_count = (8 - (ib->length_dw & 0x7)) % 8;
  771. for (i = 0; i < pad_count; i++)
  772. if (sdma && sdma->burst_nop && (i == 0))
  773. ib->ptr[ib->length_dw++] =
  774. SDMA_PKT_HEADER_OP(SDMA_OP_NOP) |
  775. SDMA_PKT_NOP_HEADER_COUNT(pad_count - 1);
  776. else
  777. ib->ptr[ib->length_dw++] =
  778. SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  779. }
  780. /**
  781. * sdma_v2_4_ring_emit_pipeline_sync - sync the pipeline
  782. *
  783. * @ring: amdgpu_ring pointer
  784. *
  785. * Make sure all previous operations are completed (CIK).
  786. */
  787. static void sdma_v2_4_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  788. {
  789. uint32_t seq = ring->fence_drv.sync_seq;
  790. uint64_t addr = ring->fence_drv.gpu_addr;
  791. /* wait for idle */
  792. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  793. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
  794. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3) | /* equal */
  795. SDMA_PKT_POLL_REGMEM_HEADER_MEM_POLL(1));
  796. amdgpu_ring_write(ring, addr & 0xfffffffc);
  797. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  798. amdgpu_ring_write(ring, seq); /* reference */
  799. amdgpu_ring_write(ring, 0xfffffff); /* mask */
  800. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  801. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(4)); /* retry count, poll interval */
  802. }
  803. /**
  804. * sdma_v2_4_ring_emit_vm_flush - cik vm flush using sDMA
  805. *
  806. * @ring: amdgpu_ring pointer
  807. * @vm: amdgpu_vm pointer
  808. *
  809. * Update the page table base and flush the VM TLB
  810. * using sDMA (VI).
  811. */
  812. static void sdma_v2_4_ring_emit_vm_flush(struct amdgpu_ring *ring,
  813. unsigned vm_id, uint64_t pd_addr)
  814. {
  815. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  816. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  817. if (vm_id < 8) {
  818. amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  819. } else {
  820. amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  821. }
  822. amdgpu_ring_write(ring, pd_addr >> 12);
  823. /* flush TLB */
  824. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  825. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  826. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  827. amdgpu_ring_write(ring, 1 << vm_id);
  828. /* wait for flush */
  829. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  830. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
  831. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(0)); /* always */
  832. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  833. amdgpu_ring_write(ring, 0);
  834. amdgpu_ring_write(ring, 0); /* reference */
  835. amdgpu_ring_write(ring, 0); /* mask */
  836. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  837. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
  838. }
  839. static int sdma_v2_4_early_init(void *handle)
  840. {
  841. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  842. adev->sdma.num_instances = SDMA_MAX_INSTANCE;
  843. sdma_v2_4_set_ring_funcs(adev);
  844. sdma_v2_4_set_buffer_funcs(adev);
  845. sdma_v2_4_set_vm_pte_funcs(adev);
  846. sdma_v2_4_set_irq_funcs(adev);
  847. return 0;
  848. }
  849. static int sdma_v2_4_sw_init(void *handle)
  850. {
  851. struct amdgpu_ring *ring;
  852. int r, i;
  853. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  854. /* SDMA trap event */
  855. r = amdgpu_irq_add_id(adev, 224, &adev->sdma.trap_irq);
  856. if (r)
  857. return r;
  858. /* SDMA Privileged inst */
  859. r = amdgpu_irq_add_id(adev, 241, &adev->sdma.illegal_inst_irq);
  860. if (r)
  861. return r;
  862. /* SDMA Privileged inst */
  863. r = amdgpu_irq_add_id(adev, 247, &adev->sdma.illegal_inst_irq);
  864. if (r)
  865. return r;
  866. r = sdma_v2_4_init_microcode(adev);
  867. if (r) {
  868. DRM_ERROR("Failed to load sdma firmware!\n");
  869. return r;
  870. }
  871. for (i = 0; i < adev->sdma.num_instances; i++) {
  872. ring = &adev->sdma.instance[i].ring;
  873. ring->ring_obj = NULL;
  874. ring->use_doorbell = false;
  875. sprintf(ring->name, "sdma%d", i);
  876. r = amdgpu_ring_init(adev, ring, 1024,
  877. SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP), 0xf,
  878. &adev->sdma.trap_irq,
  879. (i == 0) ?
  880. AMDGPU_SDMA_IRQ_TRAP0 : AMDGPU_SDMA_IRQ_TRAP1,
  881. AMDGPU_RING_TYPE_SDMA);
  882. if (r)
  883. return r;
  884. }
  885. return r;
  886. }
  887. static int sdma_v2_4_sw_fini(void *handle)
  888. {
  889. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  890. int i;
  891. for (i = 0; i < adev->sdma.num_instances; i++)
  892. amdgpu_ring_fini(&adev->sdma.instance[i].ring);
  893. return 0;
  894. }
  895. static int sdma_v2_4_hw_init(void *handle)
  896. {
  897. int r;
  898. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  899. sdma_v2_4_init_golden_registers(adev);
  900. r = sdma_v2_4_start(adev);
  901. if (r)
  902. return r;
  903. return r;
  904. }
  905. static int sdma_v2_4_hw_fini(void *handle)
  906. {
  907. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  908. sdma_v2_4_enable(adev, false);
  909. return 0;
  910. }
  911. static int sdma_v2_4_suspend(void *handle)
  912. {
  913. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  914. return sdma_v2_4_hw_fini(adev);
  915. }
  916. static int sdma_v2_4_resume(void *handle)
  917. {
  918. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  919. return sdma_v2_4_hw_init(adev);
  920. }
  921. static bool sdma_v2_4_is_idle(void *handle)
  922. {
  923. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  924. u32 tmp = RREG32(mmSRBM_STATUS2);
  925. if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
  926. SRBM_STATUS2__SDMA1_BUSY_MASK))
  927. return false;
  928. return true;
  929. }
  930. static int sdma_v2_4_wait_for_idle(void *handle)
  931. {
  932. unsigned i;
  933. u32 tmp;
  934. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  935. for (i = 0; i < adev->usec_timeout; i++) {
  936. tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
  937. SRBM_STATUS2__SDMA1_BUSY_MASK);
  938. if (!tmp)
  939. return 0;
  940. udelay(1);
  941. }
  942. return -ETIMEDOUT;
  943. }
  944. static int sdma_v2_4_soft_reset(void *handle)
  945. {
  946. u32 srbm_soft_reset = 0;
  947. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  948. u32 tmp = RREG32(mmSRBM_STATUS2);
  949. if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK) {
  950. /* sdma0 */
  951. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  952. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 0);
  953. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  954. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
  955. }
  956. if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK) {
  957. /* sdma1 */
  958. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  959. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 0);
  960. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  961. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
  962. }
  963. if (srbm_soft_reset) {
  964. tmp = RREG32(mmSRBM_SOFT_RESET);
  965. tmp |= srbm_soft_reset;
  966. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  967. WREG32(mmSRBM_SOFT_RESET, tmp);
  968. tmp = RREG32(mmSRBM_SOFT_RESET);
  969. udelay(50);
  970. tmp &= ~srbm_soft_reset;
  971. WREG32(mmSRBM_SOFT_RESET, tmp);
  972. tmp = RREG32(mmSRBM_SOFT_RESET);
  973. /* Wait a little for things to settle down */
  974. udelay(50);
  975. }
  976. return 0;
  977. }
  978. static int sdma_v2_4_set_trap_irq_state(struct amdgpu_device *adev,
  979. struct amdgpu_irq_src *src,
  980. unsigned type,
  981. enum amdgpu_interrupt_state state)
  982. {
  983. u32 sdma_cntl;
  984. switch (type) {
  985. case AMDGPU_SDMA_IRQ_TRAP0:
  986. switch (state) {
  987. case AMDGPU_IRQ_STATE_DISABLE:
  988. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  989. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
  990. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  991. break;
  992. case AMDGPU_IRQ_STATE_ENABLE:
  993. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  994. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
  995. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  996. break;
  997. default:
  998. break;
  999. }
  1000. break;
  1001. case AMDGPU_SDMA_IRQ_TRAP1:
  1002. switch (state) {
  1003. case AMDGPU_IRQ_STATE_DISABLE:
  1004. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  1005. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
  1006. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  1007. break;
  1008. case AMDGPU_IRQ_STATE_ENABLE:
  1009. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  1010. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
  1011. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  1012. break;
  1013. default:
  1014. break;
  1015. }
  1016. break;
  1017. default:
  1018. break;
  1019. }
  1020. return 0;
  1021. }
  1022. static int sdma_v2_4_process_trap_irq(struct amdgpu_device *adev,
  1023. struct amdgpu_irq_src *source,
  1024. struct amdgpu_iv_entry *entry)
  1025. {
  1026. u8 instance_id, queue_id;
  1027. instance_id = (entry->ring_id & 0x3) >> 0;
  1028. queue_id = (entry->ring_id & 0xc) >> 2;
  1029. DRM_DEBUG("IH: SDMA trap\n");
  1030. switch (instance_id) {
  1031. case 0:
  1032. switch (queue_id) {
  1033. case 0:
  1034. amdgpu_fence_process(&adev->sdma.instance[0].ring);
  1035. break;
  1036. case 1:
  1037. /* XXX compute */
  1038. break;
  1039. case 2:
  1040. /* XXX compute */
  1041. break;
  1042. }
  1043. break;
  1044. case 1:
  1045. switch (queue_id) {
  1046. case 0:
  1047. amdgpu_fence_process(&adev->sdma.instance[1].ring);
  1048. break;
  1049. case 1:
  1050. /* XXX compute */
  1051. break;
  1052. case 2:
  1053. /* XXX compute */
  1054. break;
  1055. }
  1056. break;
  1057. }
  1058. return 0;
  1059. }
  1060. static int sdma_v2_4_process_illegal_inst_irq(struct amdgpu_device *adev,
  1061. struct amdgpu_irq_src *source,
  1062. struct amdgpu_iv_entry *entry)
  1063. {
  1064. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  1065. schedule_work(&adev->reset_work);
  1066. return 0;
  1067. }
  1068. static int sdma_v2_4_set_clockgating_state(void *handle,
  1069. enum amd_clockgating_state state)
  1070. {
  1071. /* XXX handled via the smc on VI */
  1072. return 0;
  1073. }
  1074. static int sdma_v2_4_set_powergating_state(void *handle,
  1075. enum amd_powergating_state state)
  1076. {
  1077. return 0;
  1078. }
  1079. const struct amd_ip_funcs sdma_v2_4_ip_funcs = {
  1080. .early_init = sdma_v2_4_early_init,
  1081. .late_init = NULL,
  1082. .sw_init = sdma_v2_4_sw_init,
  1083. .sw_fini = sdma_v2_4_sw_fini,
  1084. .hw_init = sdma_v2_4_hw_init,
  1085. .hw_fini = sdma_v2_4_hw_fini,
  1086. .suspend = sdma_v2_4_suspend,
  1087. .resume = sdma_v2_4_resume,
  1088. .is_idle = sdma_v2_4_is_idle,
  1089. .wait_for_idle = sdma_v2_4_wait_for_idle,
  1090. .soft_reset = sdma_v2_4_soft_reset,
  1091. .set_clockgating_state = sdma_v2_4_set_clockgating_state,
  1092. .set_powergating_state = sdma_v2_4_set_powergating_state,
  1093. };
  1094. static const struct amdgpu_ring_funcs sdma_v2_4_ring_funcs = {
  1095. .get_rptr = sdma_v2_4_ring_get_rptr,
  1096. .get_wptr = sdma_v2_4_ring_get_wptr,
  1097. .set_wptr = sdma_v2_4_ring_set_wptr,
  1098. .parse_cs = NULL,
  1099. .emit_ib = sdma_v2_4_ring_emit_ib,
  1100. .emit_fence = sdma_v2_4_ring_emit_fence,
  1101. .emit_pipeline_sync = sdma_v2_4_ring_emit_pipeline_sync,
  1102. .emit_vm_flush = sdma_v2_4_ring_emit_vm_flush,
  1103. .emit_hdp_flush = sdma_v2_4_ring_emit_hdp_flush,
  1104. .emit_hdp_invalidate = sdma_v2_4_ring_emit_hdp_invalidate,
  1105. .test_ring = sdma_v2_4_ring_test_ring,
  1106. .test_ib = sdma_v2_4_ring_test_ib,
  1107. .insert_nop = sdma_v2_4_ring_insert_nop,
  1108. .pad_ib = sdma_v2_4_ring_pad_ib,
  1109. };
  1110. static void sdma_v2_4_set_ring_funcs(struct amdgpu_device *adev)
  1111. {
  1112. int i;
  1113. for (i = 0; i < adev->sdma.num_instances; i++)
  1114. adev->sdma.instance[i].ring.funcs = &sdma_v2_4_ring_funcs;
  1115. }
  1116. static const struct amdgpu_irq_src_funcs sdma_v2_4_trap_irq_funcs = {
  1117. .set = sdma_v2_4_set_trap_irq_state,
  1118. .process = sdma_v2_4_process_trap_irq,
  1119. };
  1120. static const struct amdgpu_irq_src_funcs sdma_v2_4_illegal_inst_irq_funcs = {
  1121. .process = sdma_v2_4_process_illegal_inst_irq,
  1122. };
  1123. static void sdma_v2_4_set_irq_funcs(struct amdgpu_device *adev)
  1124. {
  1125. adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
  1126. adev->sdma.trap_irq.funcs = &sdma_v2_4_trap_irq_funcs;
  1127. adev->sdma.illegal_inst_irq.funcs = &sdma_v2_4_illegal_inst_irq_funcs;
  1128. }
  1129. /**
  1130. * sdma_v2_4_emit_copy_buffer - copy buffer using the sDMA engine
  1131. *
  1132. * @ring: amdgpu_ring structure holding ring information
  1133. * @src_offset: src GPU address
  1134. * @dst_offset: dst GPU address
  1135. * @byte_count: number of bytes to xfer
  1136. *
  1137. * Copy GPU buffers using the DMA engine (VI).
  1138. * Used by the amdgpu ttm implementation to move pages if
  1139. * registered as the asic copy callback.
  1140. */
  1141. static void sdma_v2_4_emit_copy_buffer(struct amdgpu_ib *ib,
  1142. uint64_t src_offset,
  1143. uint64_t dst_offset,
  1144. uint32_t byte_count)
  1145. {
  1146. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
  1147. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
  1148. ib->ptr[ib->length_dw++] = byte_count;
  1149. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  1150. ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
  1151. ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
  1152. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1153. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1154. }
  1155. /**
  1156. * sdma_v2_4_emit_fill_buffer - fill buffer using the sDMA engine
  1157. *
  1158. * @ring: amdgpu_ring structure holding ring information
  1159. * @src_data: value to write to buffer
  1160. * @dst_offset: dst GPU address
  1161. * @byte_count: number of bytes to xfer
  1162. *
  1163. * Fill GPU buffers using the DMA engine (VI).
  1164. */
  1165. static void sdma_v2_4_emit_fill_buffer(struct amdgpu_ib *ib,
  1166. uint32_t src_data,
  1167. uint64_t dst_offset,
  1168. uint32_t byte_count)
  1169. {
  1170. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_CONST_FILL);
  1171. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1172. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1173. ib->ptr[ib->length_dw++] = src_data;
  1174. ib->ptr[ib->length_dw++] = byte_count;
  1175. }
  1176. static const struct amdgpu_buffer_funcs sdma_v2_4_buffer_funcs = {
  1177. .copy_max_bytes = 0x1fffff,
  1178. .copy_num_dw = 7,
  1179. .emit_copy_buffer = sdma_v2_4_emit_copy_buffer,
  1180. .fill_max_bytes = 0x1fffff,
  1181. .fill_num_dw = 7,
  1182. .emit_fill_buffer = sdma_v2_4_emit_fill_buffer,
  1183. };
  1184. static void sdma_v2_4_set_buffer_funcs(struct amdgpu_device *adev)
  1185. {
  1186. if (adev->mman.buffer_funcs == NULL) {
  1187. adev->mman.buffer_funcs = &sdma_v2_4_buffer_funcs;
  1188. adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
  1189. }
  1190. }
  1191. static const struct amdgpu_vm_pte_funcs sdma_v2_4_vm_pte_funcs = {
  1192. .copy_pte = sdma_v2_4_vm_copy_pte,
  1193. .write_pte = sdma_v2_4_vm_write_pte,
  1194. .set_pte_pde = sdma_v2_4_vm_set_pte_pde,
  1195. };
  1196. static void sdma_v2_4_set_vm_pte_funcs(struct amdgpu_device *adev)
  1197. {
  1198. unsigned i;
  1199. if (adev->vm_manager.vm_pte_funcs == NULL) {
  1200. adev->vm_manager.vm_pte_funcs = &sdma_v2_4_vm_pte_funcs;
  1201. for (i = 0; i < adev->sdma.num_instances; i++)
  1202. adev->vm_manager.vm_pte_rings[i] =
  1203. &adev->sdma.instance[i].ring;
  1204. adev->vm_manager.vm_pte_num_rings = adev->sdma.num_instances;
  1205. }
  1206. }