gfx_v8_0.c 212 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vid.h"
  29. #include "amdgpu_ucode.h"
  30. #include "amdgpu_atombios.h"
  31. #include "clearstate_vi.h"
  32. #include "gmc/gmc_8_2_d.h"
  33. #include "gmc/gmc_8_2_sh_mask.h"
  34. #include "oss/oss_3_0_d.h"
  35. #include "oss/oss_3_0_sh_mask.h"
  36. #include "bif/bif_5_0_d.h"
  37. #include "bif/bif_5_0_sh_mask.h"
  38. #include "gca/gfx_8_0_d.h"
  39. #include "gca/gfx_8_0_enum.h"
  40. #include "gca/gfx_8_0_sh_mask.h"
  41. #include "gca/gfx_8_0_enum.h"
  42. #include "dce/dce_10_0_d.h"
  43. #include "dce/dce_10_0_sh_mask.h"
  44. #define GFX8_NUM_GFX_RINGS 1
  45. #define GFX8_NUM_COMPUTE_RINGS 8
  46. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  47. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  48. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  49. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  50. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  51. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  52. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  53. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  54. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  55. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  56. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  57. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  58. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  59. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  60. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  61. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  62. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  63. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  64. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  65. /* BPM SERDES CMD */
  66. #define SET_BPM_SERDES_CMD 1
  67. #define CLE_BPM_SERDES_CMD 0
  68. /* BPM Register Address*/
  69. enum {
  70. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  71. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  72. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  73. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  74. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  75. BPM_REG_FGCG_MAX
  76. };
  77. #define RLC_FormatDirectRegListLength 14
  78. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  79. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  80. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  81. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  82. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  83. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  84. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  85. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  86. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  87. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  88. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  89. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  90. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  91. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  92. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  95. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  96. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  97. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  98. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  100. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  101. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  102. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  103. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  106. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  107. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  108. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  109. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  110. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  118. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  119. {
  120. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  121. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  122. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  123. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  124. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  125. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  126. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  127. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  128. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  129. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  130. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  131. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  132. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  133. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  134. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  135. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  136. };
  137. static const u32 golden_settings_tonga_a11[] =
  138. {
  139. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  140. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  141. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  142. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  143. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  144. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  145. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  146. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  147. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  148. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  149. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  150. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  151. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  152. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  153. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  154. };
  155. static const u32 tonga_golden_common_all[] =
  156. {
  157. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  158. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  159. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  160. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  161. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  162. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  163. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  164. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  165. };
  166. static const u32 tonga_mgcg_cgcg_init[] =
  167. {
  168. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  169. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  170. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  171. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  172. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  173. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  174. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  175. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  176. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  177. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  178. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  179. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  180. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  181. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  182. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  183. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  184. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  185. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  186. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  187. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  188. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  189. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  190. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  191. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  192. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  193. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  194. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  195. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  196. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  197. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  198. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  199. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  200. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  201. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  202. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  203. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  204. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  205. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  206. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  207. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  208. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  209. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  210. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  211. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  212. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  213. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  214. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  215. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  216. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  217. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  218. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  219. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  220. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  221. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  222. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  223. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  224. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  225. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  226. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  227. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  228. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  229. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  230. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  231. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  232. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  233. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  234. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  235. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  236. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  237. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  238. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  239. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  240. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  241. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  242. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  243. };
  244. static const u32 golden_settings_polaris11_a11[] =
  245. {
  246. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  247. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  248. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  249. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  250. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  251. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  252. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  253. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  254. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  255. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  256. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  257. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  258. };
  259. static const u32 polaris11_golden_common_all[] =
  260. {
  261. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  262. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  263. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  264. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  265. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  266. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  267. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  268. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  269. };
  270. static const u32 golden_settings_polaris10_a11[] =
  271. {
  272. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  273. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  274. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  275. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  276. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  277. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  278. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  279. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  280. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  281. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  282. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  283. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  284. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  285. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  286. };
  287. static const u32 polaris10_golden_common_all[] =
  288. {
  289. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  290. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  291. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  292. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  293. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  294. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  295. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  296. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  297. };
  298. static const u32 fiji_golden_common_all[] =
  299. {
  300. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  301. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  302. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  303. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  304. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  305. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  306. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  307. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  308. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  309. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  310. };
  311. static const u32 golden_settings_fiji_a10[] =
  312. {
  313. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  314. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  315. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  316. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  317. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  318. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  319. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  320. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  321. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  322. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  323. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  324. };
  325. static const u32 fiji_mgcg_cgcg_init[] =
  326. {
  327. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  328. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  329. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  330. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  331. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  332. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  333. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  334. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  335. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  336. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  337. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  338. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  339. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  340. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  341. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  342. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  343. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  344. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  345. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  346. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  347. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  348. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  349. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  350. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  351. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  352. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  353. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  354. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  355. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  356. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  357. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  358. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  359. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  360. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  361. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  362. };
  363. static const u32 golden_settings_iceland_a11[] =
  364. {
  365. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  366. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  367. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  368. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  369. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  370. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  371. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  372. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  373. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  374. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  375. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  376. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  377. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  378. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  379. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  380. };
  381. static const u32 iceland_golden_common_all[] =
  382. {
  383. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  384. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  385. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  386. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  387. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  388. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  389. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  390. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  391. };
  392. static const u32 iceland_mgcg_cgcg_init[] =
  393. {
  394. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  395. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  396. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  397. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  398. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  399. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  400. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  401. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  402. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  403. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  404. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  405. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  406. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  407. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  408. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  409. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  410. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  411. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  412. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  413. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  414. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  415. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  416. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  417. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  418. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  419. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  420. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  421. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  422. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  423. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  424. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  425. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  426. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  427. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  428. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  429. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  430. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  431. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  432. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  433. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  434. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  435. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  436. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  437. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  438. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  439. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  440. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  441. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  442. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  443. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  444. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  445. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  446. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  447. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  448. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  449. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  450. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  451. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  452. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  453. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  454. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  455. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  456. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  457. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  458. };
  459. static const u32 cz_golden_settings_a11[] =
  460. {
  461. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  462. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  463. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  464. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  465. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  466. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  467. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  468. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  469. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  470. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  471. };
  472. static const u32 cz_golden_common_all[] =
  473. {
  474. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  475. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  476. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  477. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  478. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  479. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  480. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  481. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  482. };
  483. static const u32 cz_mgcg_cgcg_init[] =
  484. {
  485. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  486. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  487. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  488. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  489. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  490. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  491. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  492. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  493. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  494. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  495. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  496. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  497. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  498. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  499. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  500. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  501. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  502. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  503. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  504. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  505. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  506. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  507. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  508. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  509. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  510. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  511. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  512. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  513. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  514. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  515. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  516. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  517. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  518. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  519. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  520. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  521. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  522. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  523. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  524. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  525. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  526. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  527. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  528. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  529. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  530. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  531. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  532. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  533. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  534. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  535. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  536. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  537. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  538. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  539. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  540. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  541. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  542. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  543. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  544. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  545. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  546. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  547. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  548. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  549. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  550. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  551. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  552. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  553. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  554. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  555. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  556. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  557. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  558. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  559. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  560. };
  561. static const u32 stoney_golden_settings_a11[] =
  562. {
  563. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  564. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  565. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  566. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  567. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  568. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  569. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  570. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  571. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  572. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  573. };
  574. static const u32 stoney_golden_common_all[] =
  575. {
  576. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  577. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  578. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  579. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  580. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  581. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  582. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  583. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  584. };
  585. static const u32 stoney_mgcg_cgcg_init[] =
  586. {
  587. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  588. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  589. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  590. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  591. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  592. mmATC_MISC_CG, 0xffffffff, 0x000c0200,
  593. };
  594. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  595. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  596. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  597. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  598. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  599. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  600. {
  601. switch (adev->asic_type) {
  602. case CHIP_TOPAZ:
  603. amdgpu_program_register_sequence(adev,
  604. iceland_mgcg_cgcg_init,
  605. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  606. amdgpu_program_register_sequence(adev,
  607. golden_settings_iceland_a11,
  608. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  609. amdgpu_program_register_sequence(adev,
  610. iceland_golden_common_all,
  611. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  612. break;
  613. case CHIP_FIJI:
  614. amdgpu_program_register_sequence(adev,
  615. fiji_mgcg_cgcg_init,
  616. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  617. amdgpu_program_register_sequence(adev,
  618. golden_settings_fiji_a10,
  619. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  620. amdgpu_program_register_sequence(adev,
  621. fiji_golden_common_all,
  622. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  623. break;
  624. case CHIP_TONGA:
  625. amdgpu_program_register_sequence(adev,
  626. tonga_mgcg_cgcg_init,
  627. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  628. amdgpu_program_register_sequence(adev,
  629. golden_settings_tonga_a11,
  630. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  631. amdgpu_program_register_sequence(adev,
  632. tonga_golden_common_all,
  633. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  634. break;
  635. case CHIP_POLARIS11:
  636. amdgpu_program_register_sequence(adev,
  637. golden_settings_polaris11_a11,
  638. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  639. amdgpu_program_register_sequence(adev,
  640. polaris11_golden_common_all,
  641. (const u32)ARRAY_SIZE(polaris11_golden_common_all));
  642. break;
  643. case CHIP_POLARIS10:
  644. amdgpu_program_register_sequence(adev,
  645. golden_settings_polaris10_a11,
  646. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  647. amdgpu_program_register_sequence(adev,
  648. polaris10_golden_common_all,
  649. (const u32)ARRAY_SIZE(polaris10_golden_common_all));
  650. break;
  651. case CHIP_CARRIZO:
  652. amdgpu_program_register_sequence(adev,
  653. cz_mgcg_cgcg_init,
  654. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  655. amdgpu_program_register_sequence(adev,
  656. cz_golden_settings_a11,
  657. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  658. amdgpu_program_register_sequence(adev,
  659. cz_golden_common_all,
  660. (const u32)ARRAY_SIZE(cz_golden_common_all));
  661. break;
  662. case CHIP_STONEY:
  663. amdgpu_program_register_sequence(adev,
  664. stoney_mgcg_cgcg_init,
  665. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  666. amdgpu_program_register_sequence(adev,
  667. stoney_golden_settings_a11,
  668. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  669. amdgpu_program_register_sequence(adev,
  670. stoney_golden_common_all,
  671. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  672. break;
  673. default:
  674. break;
  675. }
  676. }
  677. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  678. {
  679. int i;
  680. adev->gfx.scratch.num_reg = 7;
  681. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  682. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  683. adev->gfx.scratch.free[i] = true;
  684. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  685. }
  686. }
  687. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  688. {
  689. struct amdgpu_device *adev = ring->adev;
  690. uint32_t scratch;
  691. uint32_t tmp = 0;
  692. unsigned i;
  693. int r;
  694. r = amdgpu_gfx_scratch_get(adev, &scratch);
  695. if (r) {
  696. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  697. return r;
  698. }
  699. WREG32(scratch, 0xCAFEDEAD);
  700. r = amdgpu_ring_alloc(ring, 3);
  701. if (r) {
  702. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  703. ring->idx, r);
  704. amdgpu_gfx_scratch_free(adev, scratch);
  705. return r;
  706. }
  707. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  708. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  709. amdgpu_ring_write(ring, 0xDEADBEEF);
  710. amdgpu_ring_commit(ring);
  711. for (i = 0; i < adev->usec_timeout; i++) {
  712. tmp = RREG32(scratch);
  713. if (tmp == 0xDEADBEEF)
  714. break;
  715. DRM_UDELAY(1);
  716. }
  717. if (i < adev->usec_timeout) {
  718. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  719. ring->idx, i);
  720. } else {
  721. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  722. ring->idx, scratch, tmp);
  723. r = -EINVAL;
  724. }
  725. amdgpu_gfx_scratch_free(adev, scratch);
  726. return r;
  727. }
  728. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring)
  729. {
  730. struct amdgpu_device *adev = ring->adev;
  731. struct amdgpu_ib ib;
  732. struct fence *f = NULL;
  733. uint32_t scratch;
  734. uint32_t tmp = 0;
  735. unsigned i;
  736. int r;
  737. r = amdgpu_gfx_scratch_get(adev, &scratch);
  738. if (r) {
  739. DRM_ERROR("amdgpu: failed to get scratch reg (%d).\n", r);
  740. return r;
  741. }
  742. WREG32(scratch, 0xCAFEDEAD);
  743. memset(&ib, 0, sizeof(ib));
  744. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  745. if (r) {
  746. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  747. goto err1;
  748. }
  749. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  750. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  751. ib.ptr[2] = 0xDEADBEEF;
  752. ib.length_dw = 3;
  753. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  754. if (r)
  755. goto err2;
  756. r = fence_wait(f, false);
  757. if (r) {
  758. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  759. goto err2;
  760. }
  761. for (i = 0; i < adev->usec_timeout; i++) {
  762. tmp = RREG32(scratch);
  763. if (tmp == 0xDEADBEEF)
  764. break;
  765. DRM_UDELAY(1);
  766. }
  767. if (i < adev->usec_timeout) {
  768. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  769. ring->idx, i);
  770. goto err2;
  771. } else {
  772. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  773. scratch, tmp);
  774. r = -EINVAL;
  775. }
  776. err2:
  777. fence_put(f);
  778. amdgpu_ib_free(adev, &ib, NULL);
  779. fence_put(f);
  780. err1:
  781. amdgpu_gfx_scratch_free(adev, scratch);
  782. return r;
  783. }
  784. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  785. {
  786. const char *chip_name;
  787. char fw_name[30];
  788. int err;
  789. struct amdgpu_firmware_info *info = NULL;
  790. const struct common_firmware_header *header = NULL;
  791. const struct gfx_firmware_header_v1_0 *cp_hdr;
  792. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  793. unsigned int *tmp = NULL, i;
  794. DRM_DEBUG("\n");
  795. switch (adev->asic_type) {
  796. case CHIP_TOPAZ:
  797. chip_name = "topaz";
  798. break;
  799. case CHIP_TONGA:
  800. chip_name = "tonga";
  801. break;
  802. case CHIP_CARRIZO:
  803. chip_name = "carrizo";
  804. break;
  805. case CHIP_FIJI:
  806. chip_name = "fiji";
  807. break;
  808. case CHIP_POLARIS11:
  809. chip_name = "polaris11";
  810. break;
  811. case CHIP_POLARIS10:
  812. chip_name = "polaris10";
  813. break;
  814. case CHIP_STONEY:
  815. chip_name = "stoney";
  816. break;
  817. default:
  818. BUG();
  819. }
  820. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  821. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  822. if (err)
  823. goto out;
  824. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  825. if (err)
  826. goto out;
  827. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  828. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  829. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  830. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  831. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  832. if (err)
  833. goto out;
  834. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  835. if (err)
  836. goto out;
  837. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  838. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  839. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  840. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  841. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  842. if (err)
  843. goto out;
  844. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  845. if (err)
  846. goto out;
  847. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  848. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  849. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  850. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  851. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  852. if (err)
  853. goto out;
  854. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  855. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  856. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  857. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  858. adev->gfx.rlc.save_and_restore_offset =
  859. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  860. adev->gfx.rlc.clear_state_descriptor_offset =
  861. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  862. adev->gfx.rlc.avail_scratch_ram_locations =
  863. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  864. adev->gfx.rlc.reg_restore_list_size =
  865. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  866. adev->gfx.rlc.reg_list_format_start =
  867. le32_to_cpu(rlc_hdr->reg_list_format_start);
  868. adev->gfx.rlc.reg_list_format_separate_start =
  869. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  870. adev->gfx.rlc.starting_offsets_start =
  871. le32_to_cpu(rlc_hdr->starting_offsets_start);
  872. adev->gfx.rlc.reg_list_format_size_bytes =
  873. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  874. adev->gfx.rlc.reg_list_size_bytes =
  875. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  876. adev->gfx.rlc.register_list_format =
  877. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  878. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  879. if (!adev->gfx.rlc.register_list_format) {
  880. err = -ENOMEM;
  881. goto out;
  882. }
  883. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  884. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  885. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  886. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  887. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  888. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  889. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  890. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  891. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  892. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  893. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  894. if (err)
  895. goto out;
  896. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  897. if (err)
  898. goto out;
  899. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  900. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  901. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  902. if ((adev->asic_type != CHIP_STONEY) &&
  903. (adev->asic_type != CHIP_TOPAZ)) {
  904. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  905. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  906. if (!err) {
  907. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  908. if (err)
  909. goto out;
  910. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  911. adev->gfx.mec2_fw->data;
  912. adev->gfx.mec2_fw_version =
  913. le32_to_cpu(cp_hdr->header.ucode_version);
  914. adev->gfx.mec2_feature_version =
  915. le32_to_cpu(cp_hdr->ucode_feature_version);
  916. } else {
  917. err = 0;
  918. adev->gfx.mec2_fw = NULL;
  919. }
  920. }
  921. if (adev->firmware.smu_load) {
  922. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  923. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  924. info->fw = adev->gfx.pfp_fw;
  925. header = (const struct common_firmware_header *)info->fw->data;
  926. adev->firmware.fw_size +=
  927. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  928. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  929. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  930. info->fw = adev->gfx.me_fw;
  931. header = (const struct common_firmware_header *)info->fw->data;
  932. adev->firmware.fw_size +=
  933. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  934. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  935. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  936. info->fw = adev->gfx.ce_fw;
  937. header = (const struct common_firmware_header *)info->fw->data;
  938. adev->firmware.fw_size +=
  939. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  940. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  941. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  942. info->fw = adev->gfx.rlc_fw;
  943. header = (const struct common_firmware_header *)info->fw->data;
  944. adev->firmware.fw_size +=
  945. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  946. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  947. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  948. info->fw = adev->gfx.mec_fw;
  949. header = (const struct common_firmware_header *)info->fw->data;
  950. adev->firmware.fw_size +=
  951. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  952. if (adev->gfx.mec2_fw) {
  953. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  954. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  955. info->fw = adev->gfx.mec2_fw;
  956. header = (const struct common_firmware_header *)info->fw->data;
  957. adev->firmware.fw_size +=
  958. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  959. }
  960. }
  961. out:
  962. if (err) {
  963. dev_err(adev->dev,
  964. "gfx8: Failed to load firmware \"%s\"\n",
  965. fw_name);
  966. release_firmware(adev->gfx.pfp_fw);
  967. adev->gfx.pfp_fw = NULL;
  968. release_firmware(adev->gfx.me_fw);
  969. adev->gfx.me_fw = NULL;
  970. release_firmware(adev->gfx.ce_fw);
  971. adev->gfx.ce_fw = NULL;
  972. release_firmware(adev->gfx.rlc_fw);
  973. adev->gfx.rlc_fw = NULL;
  974. release_firmware(adev->gfx.mec_fw);
  975. adev->gfx.mec_fw = NULL;
  976. release_firmware(adev->gfx.mec2_fw);
  977. adev->gfx.mec2_fw = NULL;
  978. }
  979. return err;
  980. }
  981. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  982. volatile u32 *buffer)
  983. {
  984. u32 count = 0, i;
  985. const struct cs_section_def *sect = NULL;
  986. const struct cs_extent_def *ext = NULL;
  987. if (adev->gfx.rlc.cs_data == NULL)
  988. return;
  989. if (buffer == NULL)
  990. return;
  991. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  992. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  993. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  994. buffer[count++] = cpu_to_le32(0x80000000);
  995. buffer[count++] = cpu_to_le32(0x80000000);
  996. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  997. for (ext = sect->section; ext->extent != NULL; ++ext) {
  998. if (sect->id == SECT_CONTEXT) {
  999. buffer[count++] =
  1000. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1001. buffer[count++] = cpu_to_le32(ext->reg_index -
  1002. PACKET3_SET_CONTEXT_REG_START);
  1003. for (i = 0; i < ext->reg_count; i++)
  1004. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1005. } else {
  1006. return;
  1007. }
  1008. }
  1009. }
  1010. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1011. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1012. PACKET3_SET_CONTEXT_REG_START);
  1013. switch (adev->asic_type) {
  1014. case CHIP_TONGA:
  1015. case CHIP_POLARIS10:
  1016. buffer[count++] = cpu_to_le32(0x16000012);
  1017. buffer[count++] = cpu_to_le32(0x0000002A);
  1018. break;
  1019. case CHIP_POLARIS11:
  1020. buffer[count++] = cpu_to_le32(0x16000012);
  1021. buffer[count++] = cpu_to_le32(0x00000000);
  1022. break;
  1023. case CHIP_FIJI:
  1024. buffer[count++] = cpu_to_le32(0x3a00161a);
  1025. buffer[count++] = cpu_to_le32(0x0000002e);
  1026. break;
  1027. case CHIP_TOPAZ:
  1028. case CHIP_CARRIZO:
  1029. buffer[count++] = cpu_to_le32(0x00000002);
  1030. buffer[count++] = cpu_to_le32(0x00000000);
  1031. break;
  1032. case CHIP_STONEY:
  1033. buffer[count++] = cpu_to_le32(0x00000000);
  1034. buffer[count++] = cpu_to_le32(0x00000000);
  1035. break;
  1036. default:
  1037. buffer[count++] = cpu_to_le32(0x00000000);
  1038. buffer[count++] = cpu_to_le32(0x00000000);
  1039. break;
  1040. }
  1041. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1042. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1043. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1044. buffer[count++] = cpu_to_le32(0);
  1045. }
  1046. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1047. {
  1048. int r;
  1049. /* clear state block */
  1050. if (adev->gfx.rlc.clear_state_obj) {
  1051. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1052. if (unlikely(r != 0))
  1053. dev_warn(adev->dev, "(%d) reserve RLC c bo failed\n", r);
  1054. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  1055. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1056. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  1057. adev->gfx.rlc.clear_state_obj = NULL;
  1058. }
  1059. }
  1060. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1061. {
  1062. volatile u32 *dst_ptr;
  1063. u32 dws;
  1064. const struct cs_section_def *cs_data;
  1065. int r;
  1066. adev->gfx.rlc.cs_data = vi_cs_data;
  1067. cs_data = adev->gfx.rlc.cs_data;
  1068. if (cs_data) {
  1069. /* clear state block */
  1070. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1071. if (adev->gfx.rlc.clear_state_obj == NULL) {
  1072. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  1073. AMDGPU_GEM_DOMAIN_VRAM,
  1074. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  1075. NULL, NULL,
  1076. &adev->gfx.rlc.clear_state_obj);
  1077. if (r) {
  1078. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1079. gfx_v8_0_rlc_fini(adev);
  1080. return r;
  1081. }
  1082. }
  1083. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1084. if (unlikely(r != 0)) {
  1085. gfx_v8_0_rlc_fini(adev);
  1086. return r;
  1087. }
  1088. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1089. &adev->gfx.rlc.clear_state_gpu_addr);
  1090. if (r) {
  1091. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1092. dev_warn(adev->dev, "(%d) pin RLC c bo failed\n", r);
  1093. gfx_v8_0_rlc_fini(adev);
  1094. return r;
  1095. }
  1096. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  1097. if (r) {
  1098. dev_warn(adev->dev, "(%d) map RLC c bo failed\n", r);
  1099. gfx_v8_0_rlc_fini(adev);
  1100. return r;
  1101. }
  1102. /* set up the cs buffer */
  1103. dst_ptr = adev->gfx.rlc.cs_ptr;
  1104. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1105. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1106. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1107. }
  1108. return 0;
  1109. }
  1110. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1111. {
  1112. int r;
  1113. if (adev->gfx.mec.hpd_eop_obj) {
  1114. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1115. if (unlikely(r != 0))
  1116. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  1117. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  1118. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1119. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  1120. adev->gfx.mec.hpd_eop_obj = NULL;
  1121. }
  1122. }
  1123. #define MEC_HPD_SIZE 2048
  1124. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1125. {
  1126. int r;
  1127. u32 *hpd;
  1128. /*
  1129. * we assign only 1 pipe because all other pipes will
  1130. * be handled by KFD
  1131. */
  1132. adev->gfx.mec.num_mec = 1;
  1133. adev->gfx.mec.num_pipe = 1;
  1134. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  1135. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  1136. r = amdgpu_bo_create(adev,
  1137. adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2,
  1138. PAGE_SIZE, true,
  1139. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  1140. &adev->gfx.mec.hpd_eop_obj);
  1141. if (r) {
  1142. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1143. return r;
  1144. }
  1145. }
  1146. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1147. if (unlikely(r != 0)) {
  1148. gfx_v8_0_mec_fini(adev);
  1149. return r;
  1150. }
  1151. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  1152. &adev->gfx.mec.hpd_eop_gpu_addr);
  1153. if (r) {
  1154. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  1155. gfx_v8_0_mec_fini(adev);
  1156. return r;
  1157. }
  1158. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  1159. if (r) {
  1160. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  1161. gfx_v8_0_mec_fini(adev);
  1162. return r;
  1163. }
  1164. memset(hpd, 0, adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2);
  1165. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1166. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1167. return 0;
  1168. }
  1169. static const u32 vgpr_init_compute_shader[] =
  1170. {
  1171. 0x7e000209, 0x7e020208,
  1172. 0x7e040207, 0x7e060206,
  1173. 0x7e080205, 0x7e0a0204,
  1174. 0x7e0c0203, 0x7e0e0202,
  1175. 0x7e100201, 0x7e120200,
  1176. 0x7e140209, 0x7e160208,
  1177. 0x7e180207, 0x7e1a0206,
  1178. 0x7e1c0205, 0x7e1e0204,
  1179. 0x7e200203, 0x7e220202,
  1180. 0x7e240201, 0x7e260200,
  1181. 0x7e280209, 0x7e2a0208,
  1182. 0x7e2c0207, 0x7e2e0206,
  1183. 0x7e300205, 0x7e320204,
  1184. 0x7e340203, 0x7e360202,
  1185. 0x7e380201, 0x7e3a0200,
  1186. 0x7e3c0209, 0x7e3e0208,
  1187. 0x7e400207, 0x7e420206,
  1188. 0x7e440205, 0x7e460204,
  1189. 0x7e480203, 0x7e4a0202,
  1190. 0x7e4c0201, 0x7e4e0200,
  1191. 0x7e500209, 0x7e520208,
  1192. 0x7e540207, 0x7e560206,
  1193. 0x7e580205, 0x7e5a0204,
  1194. 0x7e5c0203, 0x7e5e0202,
  1195. 0x7e600201, 0x7e620200,
  1196. 0x7e640209, 0x7e660208,
  1197. 0x7e680207, 0x7e6a0206,
  1198. 0x7e6c0205, 0x7e6e0204,
  1199. 0x7e700203, 0x7e720202,
  1200. 0x7e740201, 0x7e760200,
  1201. 0x7e780209, 0x7e7a0208,
  1202. 0x7e7c0207, 0x7e7e0206,
  1203. 0xbf8a0000, 0xbf810000,
  1204. };
  1205. static const u32 sgpr_init_compute_shader[] =
  1206. {
  1207. 0xbe8a0100, 0xbe8c0102,
  1208. 0xbe8e0104, 0xbe900106,
  1209. 0xbe920108, 0xbe940100,
  1210. 0xbe960102, 0xbe980104,
  1211. 0xbe9a0106, 0xbe9c0108,
  1212. 0xbe9e0100, 0xbea00102,
  1213. 0xbea20104, 0xbea40106,
  1214. 0xbea60108, 0xbea80100,
  1215. 0xbeaa0102, 0xbeac0104,
  1216. 0xbeae0106, 0xbeb00108,
  1217. 0xbeb20100, 0xbeb40102,
  1218. 0xbeb60104, 0xbeb80106,
  1219. 0xbeba0108, 0xbebc0100,
  1220. 0xbebe0102, 0xbec00104,
  1221. 0xbec20106, 0xbec40108,
  1222. 0xbec60100, 0xbec80102,
  1223. 0xbee60004, 0xbee70005,
  1224. 0xbeea0006, 0xbeeb0007,
  1225. 0xbee80008, 0xbee90009,
  1226. 0xbefc0000, 0xbf8a0000,
  1227. 0xbf810000, 0x00000000,
  1228. };
  1229. static const u32 vgpr_init_regs[] =
  1230. {
  1231. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1232. mmCOMPUTE_RESOURCE_LIMITS, 0,
  1233. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1234. mmCOMPUTE_NUM_THREAD_Y, 1,
  1235. mmCOMPUTE_NUM_THREAD_Z, 1,
  1236. mmCOMPUTE_PGM_RSRC2, 20,
  1237. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1238. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1239. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1240. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1241. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1242. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1243. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1244. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1245. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1246. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1247. };
  1248. static const u32 sgpr1_init_regs[] =
  1249. {
  1250. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1251. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1252. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1253. mmCOMPUTE_NUM_THREAD_Y, 1,
  1254. mmCOMPUTE_NUM_THREAD_Z, 1,
  1255. mmCOMPUTE_PGM_RSRC2, 20,
  1256. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1257. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1258. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1259. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1260. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1261. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1262. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1263. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1264. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1265. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1266. };
  1267. static const u32 sgpr2_init_regs[] =
  1268. {
  1269. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1270. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1271. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1272. mmCOMPUTE_NUM_THREAD_Y, 1,
  1273. mmCOMPUTE_NUM_THREAD_Z, 1,
  1274. mmCOMPUTE_PGM_RSRC2, 20,
  1275. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1276. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1277. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1278. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1279. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1280. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1281. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1282. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1283. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1284. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1285. };
  1286. static const u32 sec_ded_counter_registers[] =
  1287. {
  1288. mmCPC_EDC_ATC_CNT,
  1289. mmCPC_EDC_SCRATCH_CNT,
  1290. mmCPC_EDC_UCODE_CNT,
  1291. mmCPF_EDC_ATC_CNT,
  1292. mmCPF_EDC_ROQ_CNT,
  1293. mmCPF_EDC_TAG_CNT,
  1294. mmCPG_EDC_ATC_CNT,
  1295. mmCPG_EDC_DMA_CNT,
  1296. mmCPG_EDC_TAG_CNT,
  1297. mmDC_EDC_CSINVOC_CNT,
  1298. mmDC_EDC_RESTORE_CNT,
  1299. mmDC_EDC_STATE_CNT,
  1300. mmGDS_EDC_CNT,
  1301. mmGDS_EDC_GRBM_CNT,
  1302. mmGDS_EDC_OA_DED,
  1303. mmSPI_EDC_CNT,
  1304. mmSQC_ATC_EDC_GATCL1_CNT,
  1305. mmSQC_EDC_CNT,
  1306. mmSQ_EDC_DED_CNT,
  1307. mmSQ_EDC_INFO,
  1308. mmSQ_EDC_SEC_CNT,
  1309. mmTCC_EDC_CNT,
  1310. mmTCP_ATC_EDC_GATCL1_CNT,
  1311. mmTCP_EDC_CNT,
  1312. mmTD_EDC_CNT
  1313. };
  1314. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1315. {
  1316. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1317. struct amdgpu_ib ib;
  1318. struct fence *f = NULL;
  1319. int r, i;
  1320. u32 tmp;
  1321. unsigned total_size, vgpr_offset, sgpr_offset;
  1322. u64 gpu_addr;
  1323. /* only supported on CZ */
  1324. if (adev->asic_type != CHIP_CARRIZO)
  1325. return 0;
  1326. /* bail if the compute ring is not ready */
  1327. if (!ring->ready)
  1328. return 0;
  1329. tmp = RREG32(mmGB_EDC_MODE);
  1330. WREG32(mmGB_EDC_MODE, 0);
  1331. total_size =
  1332. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1333. total_size +=
  1334. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1335. total_size +=
  1336. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1337. total_size = ALIGN(total_size, 256);
  1338. vgpr_offset = total_size;
  1339. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1340. sgpr_offset = total_size;
  1341. total_size += sizeof(sgpr_init_compute_shader);
  1342. /* allocate an indirect buffer to put the commands in */
  1343. memset(&ib, 0, sizeof(ib));
  1344. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1345. if (r) {
  1346. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1347. return r;
  1348. }
  1349. /* load the compute shaders */
  1350. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1351. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1352. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1353. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1354. /* init the ib length to 0 */
  1355. ib.length_dw = 0;
  1356. /* VGPR */
  1357. /* write the register state for the compute dispatch */
  1358. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1359. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1360. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1361. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1362. }
  1363. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1364. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1365. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1366. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1367. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1368. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1369. /* write dispatch packet */
  1370. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1371. ib.ptr[ib.length_dw++] = 8; /* x */
  1372. ib.ptr[ib.length_dw++] = 1; /* y */
  1373. ib.ptr[ib.length_dw++] = 1; /* z */
  1374. ib.ptr[ib.length_dw++] =
  1375. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1376. /* write CS partial flush packet */
  1377. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1378. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1379. /* SGPR1 */
  1380. /* write the register state for the compute dispatch */
  1381. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1382. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1383. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1384. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1385. }
  1386. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1387. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1388. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1389. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1390. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1391. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1392. /* write dispatch packet */
  1393. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1394. ib.ptr[ib.length_dw++] = 8; /* x */
  1395. ib.ptr[ib.length_dw++] = 1; /* y */
  1396. ib.ptr[ib.length_dw++] = 1; /* z */
  1397. ib.ptr[ib.length_dw++] =
  1398. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1399. /* write CS partial flush packet */
  1400. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1401. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1402. /* SGPR2 */
  1403. /* write the register state for the compute dispatch */
  1404. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1405. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1406. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1407. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1408. }
  1409. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1410. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1411. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1412. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1413. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1414. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1415. /* write dispatch packet */
  1416. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1417. ib.ptr[ib.length_dw++] = 8; /* x */
  1418. ib.ptr[ib.length_dw++] = 1; /* y */
  1419. ib.ptr[ib.length_dw++] = 1; /* z */
  1420. ib.ptr[ib.length_dw++] =
  1421. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1422. /* write CS partial flush packet */
  1423. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1424. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1425. /* shedule the ib on the ring */
  1426. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  1427. if (r) {
  1428. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1429. goto fail;
  1430. }
  1431. /* wait for the GPU to finish processing the IB */
  1432. r = fence_wait(f, false);
  1433. if (r) {
  1434. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1435. goto fail;
  1436. }
  1437. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1438. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1439. WREG32(mmGB_EDC_MODE, tmp);
  1440. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1441. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1442. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1443. /* read back registers to clear the counters */
  1444. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1445. RREG32(sec_ded_counter_registers[i]);
  1446. fail:
  1447. fence_put(f);
  1448. amdgpu_ib_free(adev, &ib, NULL);
  1449. fence_put(f);
  1450. return r;
  1451. }
  1452. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1453. {
  1454. u32 gb_addr_config;
  1455. u32 mc_shared_chmap, mc_arb_ramcfg;
  1456. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1457. u32 tmp;
  1458. int ret;
  1459. switch (adev->asic_type) {
  1460. case CHIP_TOPAZ:
  1461. adev->gfx.config.max_shader_engines = 1;
  1462. adev->gfx.config.max_tile_pipes = 2;
  1463. adev->gfx.config.max_cu_per_sh = 6;
  1464. adev->gfx.config.max_sh_per_se = 1;
  1465. adev->gfx.config.max_backends_per_se = 2;
  1466. adev->gfx.config.max_texture_channel_caches = 2;
  1467. adev->gfx.config.max_gprs = 256;
  1468. adev->gfx.config.max_gs_threads = 32;
  1469. adev->gfx.config.max_hw_contexts = 8;
  1470. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1471. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1472. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1473. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1474. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1475. break;
  1476. case CHIP_FIJI:
  1477. adev->gfx.config.max_shader_engines = 4;
  1478. adev->gfx.config.max_tile_pipes = 16;
  1479. adev->gfx.config.max_cu_per_sh = 16;
  1480. adev->gfx.config.max_sh_per_se = 1;
  1481. adev->gfx.config.max_backends_per_se = 4;
  1482. adev->gfx.config.max_texture_channel_caches = 16;
  1483. adev->gfx.config.max_gprs = 256;
  1484. adev->gfx.config.max_gs_threads = 32;
  1485. adev->gfx.config.max_hw_contexts = 8;
  1486. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1487. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1488. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1489. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1490. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1491. break;
  1492. case CHIP_POLARIS11:
  1493. ret = amdgpu_atombios_get_gfx_info(adev);
  1494. if (ret)
  1495. return ret;
  1496. adev->gfx.config.max_gprs = 256;
  1497. adev->gfx.config.max_gs_threads = 32;
  1498. adev->gfx.config.max_hw_contexts = 8;
  1499. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1500. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1501. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1502. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1503. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1504. break;
  1505. case CHIP_POLARIS10:
  1506. ret = amdgpu_atombios_get_gfx_info(adev);
  1507. if (ret)
  1508. return ret;
  1509. adev->gfx.config.max_gprs = 256;
  1510. adev->gfx.config.max_gs_threads = 32;
  1511. adev->gfx.config.max_hw_contexts = 8;
  1512. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1513. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1514. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1515. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1516. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1517. break;
  1518. case CHIP_TONGA:
  1519. adev->gfx.config.max_shader_engines = 4;
  1520. adev->gfx.config.max_tile_pipes = 8;
  1521. adev->gfx.config.max_cu_per_sh = 8;
  1522. adev->gfx.config.max_sh_per_se = 1;
  1523. adev->gfx.config.max_backends_per_se = 2;
  1524. adev->gfx.config.max_texture_channel_caches = 8;
  1525. adev->gfx.config.max_gprs = 256;
  1526. adev->gfx.config.max_gs_threads = 32;
  1527. adev->gfx.config.max_hw_contexts = 8;
  1528. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1529. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1530. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1531. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1532. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1533. break;
  1534. case CHIP_CARRIZO:
  1535. adev->gfx.config.max_shader_engines = 1;
  1536. adev->gfx.config.max_tile_pipes = 2;
  1537. adev->gfx.config.max_sh_per_se = 1;
  1538. adev->gfx.config.max_backends_per_se = 2;
  1539. switch (adev->pdev->revision) {
  1540. case 0xc4:
  1541. case 0x84:
  1542. case 0xc8:
  1543. case 0xcc:
  1544. case 0xe1:
  1545. case 0xe3:
  1546. /* B10 */
  1547. adev->gfx.config.max_cu_per_sh = 8;
  1548. break;
  1549. case 0xc5:
  1550. case 0x81:
  1551. case 0x85:
  1552. case 0xc9:
  1553. case 0xcd:
  1554. case 0xe2:
  1555. case 0xe4:
  1556. /* B8 */
  1557. adev->gfx.config.max_cu_per_sh = 6;
  1558. break;
  1559. case 0xc6:
  1560. case 0xca:
  1561. case 0xce:
  1562. case 0x88:
  1563. /* B6 */
  1564. adev->gfx.config.max_cu_per_sh = 6;
  1565. break;
  1566. case 0xc7:
  1567. case 0x87:
  1568. case 0xcb:
  1569. case 0xe5:
  1570. case 0x89:
  1571. default:
  1572. /* B4 */
  1573. adev->gfx.config.max_cu_per_sh = 4;
  1574. break;
  1575. }
  1576. adev->gfx.config.max_texture_channel_caches = 2;
  1577. adev->gfx.config.max_gprs = 256;
  1578. adev->gfx.config.max_gs_threads = 32;
  1579. adev->gfx.config.max_hw_contexts = 8;
  1580. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1581. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1582. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1583. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1584. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1585. break;
  1586. case CHIP_STONEY:
  1587. adev->gfx.config.max_shader_engines = 1;
  1588. adev->gfx.config.max_tile_pipes = 2;
  1589. adev->gfx.config.max_sh_per_se = 1;
  1590. adev->gfx.config.max_backends_per_se = 1;
  1591. switch (adev->pdev->revision) {
  1592. case 0xc0:
  1593. case 0xc1:
  1594. case 0xc2:
  1595. case 0xc4:
  1596. case 0xc8:
  1597. case 0xc9:
  1598. adev->gfx.config.max_cu_per_sh = 3;
  1599. break;
  1600. case 0xd0:
  1601. case 0xd1:
  1602. case 0xd2:
  1603. default:
  1604. adev->gfx.config.max_cu_per_sh = 2;
  1605. break;
  1606. }
  1607. adev->gfx.config.max_texture_channel_caches = 2;
  1608. adev->gfx.config.max_gprs = 256;
  1609. adev->gfx.config.max_gs_threads = 16;
  1610. adev->gfx.config.max_hw_contexts = 8;
  1611. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1612. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1613. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1614. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1615. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1616. break;
  1617. default:
  1618. adev->gfx.config.max_shader_engines = 2;
  1619. adev->gfx.config.max_tile_pipes = 4;
  1620. adev->gfx.config.max_cu_per_sh = 2;
  1621. adev->gfx.config.max_sh_per_se = 1;
  1622. adev->gfx.config.max_backends_per_se = 2;
  1623. adev->gfx.config.max_texture_channel_caches = 4;
  1624. adev->gfx.config.max_gprs = 256;
  1625. adev->gfx.config.max_gs_threads = 32;
  1626. adev->gfx.config.max_hw_contexts = 8;
  1627. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1628. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1629. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1630. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1631. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1632. break;
  1633. }
  1634. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1635. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1636. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1637. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1638. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1639. if (adev->flags & AMD_IS_APU) {
  1640. /* Get memory bank mapping mode. */
  1641. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1642. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1643. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1644. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1645. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1646. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1647. /* Validate settings in case only one DIMM installed. */
  1648. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1649. dimm00_addr_map = 0;
  1650. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1651. dimm01_addr_map = 0;
  1652. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1653. dimm10_addr_map = 0;
  1654. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1655. dimm11_addr_map = 0;
  1656. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1657. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1658. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1659. adev->gfx.config.mem_row_size_in_kb = 2;
  1660. else
  1661. adev->gfx.config.mem_row_size_in_kb = 1;
  1662. } else {
  1663. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1664. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1665. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1666. adev->gfx.config.mem_row_size_in_kb = 4;
  1667. }
  1668. adev->gfx.config.shader_engine_tile_size = 32;
  1669. adev->gfx.config.num_gpus = 1;
  1670. adev->gfx.config.multi_gpu_tile_size = 64;
  1671. /* fix up row size */
  1672. switch (adev->gfx.config.mem_row_size_in_kb) {
  1673. case 1:
  1674. default:
  1675. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1676. break;
  1677. case 2:
  1678. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1679. break;
  1680. case 4:
  1681. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1682. break;
  1683. }
  1684. adev->gfx.config.gb_addr_config = gb_addr_config;
  1685. return 0;
  1686. }
  1687. static int gfx_v8_0_sw_init(void *handle)
  1688. {
  1689. int i, r;
  1690. struct amdgpu_ring *ring;
  1691. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1692. /* EOP Event */
  1693. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  1694. if (r)
  1695. return r;
  1696. /* Privileged reg */
  1697. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  1698. if (r)
  1699. return r;
  1700. /* Privileged inst */
  1701. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  1702. if (r)
  1703. return r;
  1704. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1705. gfx_v8_0_scratch_init(adev);
  1706. r = gfx_v8_0_init_microcode(adev);
  1707. if (r) {
  1708. DRM_ERROR("Failed to load gfx firmware!\n");
  1709. return r;
  1710. }
  1711. r = gfx_v8_0_rlc_init(adev);
  1712. if (r) {
  1713. DRM_ERROR("Failed to init rlc BOs!\n");
  1714. return r;
  1715. }
  1716. r = gfx_v8_0_mec_init(adev);
  1717. if (r) {
  1718. DRM_ERROR("Failed to init MEC BOs!\n");
  1719. return r;
  1720. }
  1721. /* set up the gfx ring */
  1722. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1723. ring = &adev->gfx.gfx_ring[i];
  1724. ring->ring_obj = NULL;
  1725. sprintf(ring->name, "gfx");
  1726. /* no gfx doorbells on iceland */
  1727. if (adev->asic_type != CHIP_TOPAZ) {
  1728. ring->use_doorbell = true;
  1729. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1730. }
  1731. r = amdgpu_ring_init(adev, ring, 1024,
  1732. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1733. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP,
  1734. AMDGPU_RING_TYPE_GFX);
  1735. if (r)
  1736. return r;
  1737. }
  1738. /* set up the compute queues */
  1739. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1740. unsigned irq_type;
  1741. /* max 32 queues per MEC */
  1742. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  1743. DRM_ERROR("Too many (%d) compute rings!\n", i);
  1744. break;
  1745. }
  1746. ring = &adev->gfx.compute_ring[i];
  1747. ring->ring_obj = NULL;
  1748. ring->use_doorbell = true;
  1749. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  1750. ring->me = 1; /* first MEC */
  1751. ring->pipe = i / 8;
  1752. ring->queue = i % 8;
  1753. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1754. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  1755. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1756. r = amdgpu_ring_init(adev, ring, 1024,
  1757. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1758. &adev->gfx.eop_irq, irq_type,
  1759. AMDGPU_RING_TYPE_COMPUTE);
  1760. if (r)
  1761. return r;
  1762. }
  1763. /* reserve GDS, GWS and OA resource for gfx */
  1764. r = amdgpu_bo_create(adev, adev->gds.mem.gfx_partition_size,
  1765. PAGE_SIZE, true,
  1766. AMDGPU_GEM_DOMAIN_GDS, 0, NULL,
  1767. NULL, &adev->gds.gds_gfx_bo);
  1768. if (r)
  1769. return r;
  1770. r = amdgpu_bo_create(adev, adev->gds.gws.gfx_partition_size,
  1771. PAGE_SIZE, true,
  1772. AMDGPU_GEM_DOMAIN_GWS, 0, NULL,
  1773. NULL, &adev->gds.gws_gfx_bo);
  1774. if (r)
  1775. return r;
  1776. r = amdgpu_bo_create(adev, adev->gds.oa.gfx_partition_size,
  1777. PAGE_SIZE, true,
  1778. AMDGPU_GEM_DOMAIN_OA, 0, NULL,
  1779. NULL, &adev->gds.oa_gfx_bo);
  1780. if (r)
  1781. return r;
  1782. adev->gfx.ce_ram_size = 0x8000;
  1783. r = gfx_v8_0_gpu_early_init(adev);
  1784. if (r)
  1785. return r;
  1786. return 0;
  1787. }
  1788. static int gfx_v8_0_sw_fini(void *handle)
  1789. {
  1790. int i;
  1791. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1792. amdgpu_bo_unref(&adev->gds.oa_gfx_bo);
  1793. amdgpu_bo_unref(&adev->gds.gws_gfx_bo);
  1794. amdgpu_bo_unref(&adev->gds.gds_gfx_bo);
  1795. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1796. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1797. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1798. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1799. gfx_v8_0_mec_fini(adev);
  1800. gfx_v8_0_rlc_fini(adev);
  1801. kfree(adev->gfx.rlc.register_list_format);
  1802. return 0;
  1803. }
  1804. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1805. {
  1806. uint32_t *modearray, *mod2array;
  1807. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  1808. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  1809. u32 reg_offset;
  1810. modearray = adev->gfx.config.tile_mode_array;
  1811. mod2array = adev->gfx.config.macrotile_mode_array;
  1812. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1813. modearray[reg_offset] = 0;
  1814. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1815. mod2array[reg_offset] = 0;
  1816. switch (adev->asic_type) {
  1817. case CHIP_TOPAZ:
  1818. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1819. PIPE_CONFIG(ADDR_SURF_P2) |
  1820. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1821. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1822. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1823. PIPE_CONFIG(ADDR_SURF_P2) |
  1824. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1825. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1826. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1827. PIPE_CONFIG(ADDR_SURF_P2) |
  1828. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1829. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1830. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1831. PIPE_CONFIG(ADDR_SURF_P2) |
  1832. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1833. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1834. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1835. PIPE_CONFIG(ADDR_SURF_P2) |
  1836. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1837. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1838. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1839. PIPE_CONFIG(ADDR_SURF_P2) |
  1840. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1841. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1842. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1843. PIPE_CONFIG(ADDR_SURF_P2) |
  1844. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1845. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1846. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1847. PIPE_CONFIG(ADDR_SURF_P2));
  1848. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1849. PIPE_CONFIG(ADDR_SURF_P2) |
  1850. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1851. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1852. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1853. PIPE_CONFIG(ADDR_SURF_P2) |
  1854. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1855. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1856. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1857. PIPE_CONFIG(ADDR_SURF_P2) |
  1858. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1859. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1860. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1861. PIPE_CONFIG(ADDR_SURF_P2) |
  1862. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1863. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1864. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1865. PIPE_CONFIG(ADDR_SURF_P2) |
  1866. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1867. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1868. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1869. PIPE_CONFIG(ADDR_SURF_P2) |
  1870. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1871. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1872. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1873. PIPE_CONFIG(ADDR_SURF_P2) |
  1874. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1875. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1876. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1877. PIPE_CONFIG(ADDR_SURF_P2) |
  1878. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1879. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1880. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1881. PIPE_CONFIG(ADDR_SURF_P2) |
  1882. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1883. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1884. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1885. PIPE_CONFIG(ADDR_SURF_P2) |
  1886. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1887. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1888. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1889. PIPE_CONFIG(ADDR_SURF_P2) |
  1890. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1891. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1892. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1893. PIPE_CONFIG(ADDR_SURF_P2) |
  1894. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1895. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1896. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1897. PIPE_CONFIG(ADDR_SURF_P2) |
  1898. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1899. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1900. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1901. PIPE_CONFIG(ADDR_SURF_P2) |
  1902. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1903. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1904. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1905. PIPE_CONFIG(ADDR_SURF_P2) |
  1906. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1907. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1908. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1909. PIPE_CONFIG(ADDR_SURF_P2) |
  1910. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1911. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1912. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1913. PIPE_CONFIG(ADDR_SURF_P2) |
  1914. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1915. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1916. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1917. PIPE_CONFIG(ADDR_SURF_P2) |
  1918. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1919. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1920. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1921. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1922. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1923. NUM_BANKS(ADDR_SURF_8_BANK));
  1924. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1925. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1926. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1927. NUM_BANKS(ADDR_SURF_8_BANK));
  1928. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1929. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1930. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1931. NUM_BANKS(ADDR_SURF_8_BANK));
  1932. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1933. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1934. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1935. NUM_BANKS(ADDR_SURF_8_BANK));
  1936. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1937. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1938. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1939. NUM_BANKS(ADDR_SURF_8_BANK));
  1940. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1941. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1942. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1943. NUM_BANKS(ADDR_SURF_8_BANK));
  1944. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1945. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1946. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1947. NUM_BANKS(ADDR_SURF_8_BANK));
  1948. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1949. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1950. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1951. NUM_BANKS(ADDR_SURF_16_BANK));
  1952. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1953. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1954. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1955. NUM_BANKS(ADDR_SURF_16_BANK));
  1956. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1957. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1958. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1959. NUM_BANKS(ADDR_SURF_16_BANK));
  1960. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1961. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1962. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1963. NUM_BANKS(ADDR_SURF_16_BANK));
  1964. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1965. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1966. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1967. NUM_BANKS(ADDR_SURF_16_BANK));
  1968. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1969. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1970. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1971. NUM_BANKS(ADDR_SURF_16_BANK));
  1972. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1973. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1974. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1975. NUM_BANKS(ADDR_SURF_8_BANK));
  1976. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1977. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  1978. reg_offset != 23)
  1979. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  1980. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1981. if (reg_offset != 7)
  1982. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  1983. break;
  1984. case CHIP_FIJI:
  1985. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1986. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1987. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1988. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1989. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1990. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1991. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1992. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1993. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1994. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1995. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1996. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1997. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1998. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1999. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2000. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2001. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2002. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2003. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2004. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2005. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2006. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2007. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2008. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2009. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2010. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2011. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2012. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2013. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2014. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2015. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2016. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2017. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2018. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2019. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2020. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2021. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2022. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2023. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2024. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2025. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2026. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2027. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2028. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2029. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2030. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2031. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2032. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2033. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2034. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2035. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2036. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2037. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2038. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2039. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2040. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2041. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2042. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2043. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2044. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2045. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2046. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2047. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2048. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2049. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2050. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2051. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2052. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2053. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2054. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2055. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2056. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2057. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2058. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2059. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2060. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2061. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2062. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2063. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2064. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2065. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2066. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2067. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2068. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2069. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2070. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2071. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2072. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2073. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2074. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2075. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2076. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2077. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2078. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2079. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2080. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2081. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2082. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2083. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2084. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2085. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2086. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2087. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2088. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2089. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2090. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2091. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2092. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2093. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2094. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2095. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2096. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2097. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2098. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2099. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2100. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2101. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2102. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2103. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2104. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2105. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2106. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2107. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2108. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2109. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2110. NUM_BANKS(ADDR_SURF_8_BANK));
  2111. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2112. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2113. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2114. NUM_BANKS(ADDR_SURF_8_BANK));
  2115. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2116. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2117. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2118. NUM_BANKS(ADDR_SURF_8_BANK));
  2119. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2120. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2121. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2122. NUM_BANKS(ADDR_SURF_8_BANK));
  2123. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2124. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2125. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2126. NUM_BANKS(ADDR_SURF_8_BANK));
  2127. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2128. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2129. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2130. NUM_BANKS(ADDR_SURF_8_BANK));
  2131. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2132. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2133. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2134. NUM_BANKS(ADDR_SURF_8_BANK));
  2135. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2136. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2137. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2138. NUM_BANKS(ADDR_SURF_8_BANK));
  2139. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2140. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2141. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2142. NUM_BANKS(ADDR_SURF_8_BANK));
  2143. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2144. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2145. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2146. NUM_BANKS(ADDR_SURF_8_BANK));
  2147. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2148. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2149. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2150. NUM_BANKS(ADDR_SURF_8_BANK));
  2151. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2152. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2153. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2154. NUM_BANKS(ADDR_SURF_8_BANK));
  2155. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2156. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2157. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2158. NUM_BANKS(ADDR_SURF_8_BANK));
  2159. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2160. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2161. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2162. NUM_BANKS(ADDR_SURF_4_BANK));
  2163. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2164. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2165. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2166. if (reg_offset != 7)
  2167. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2168. break;
  2169. case CHIP_TONGA:
  2170. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2171. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2172. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2173. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2174. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2175. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2176. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2177. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2178. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2179. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2180. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2181. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2182. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2183. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2184. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2185. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2186. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2187. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2188. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2189. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2190. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2191. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2192. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2193. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2194. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2195. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2196. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2197. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2198. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2199. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2200. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2201. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2202. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2203. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2204. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2205. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2206. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2207. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2208. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2209. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2210. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2211. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2212. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2213. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2214. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2215. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2216. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2217. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2218. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2219. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2220. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2221. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2222. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2223. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2224. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2225. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2226. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2227. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2228. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2229. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2230. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2231. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2232. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2233. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2234. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2235. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2236. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2237. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2238. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2239. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2240. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2241. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2242. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2243. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2244. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2245. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2246. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2247. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2248. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2249. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2250. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2251. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2252. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2253. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2254. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2255. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2256. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2257. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2258. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2259. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2260. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2261. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2262. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2263. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2264. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2265. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2266. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2267. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2268. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2269. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2270. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2271. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2272. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2273. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2274. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2275. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2276. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2277. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2278. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2279. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2280. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2281. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2282. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2283. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2284. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2285. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2286. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2287. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2288. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2289. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2290. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2291. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2292. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2293. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2294. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2295. NUM_BANKS(ADDR_SURF_16_BANK));
  2296. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2297. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2298. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2299. NUM_BANKS(ADDR_SURF_16_BANK));
  2300. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2301. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2302. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2303. NUM_BANKS(ADDR_SURF_16_BANK));
  2304. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2305. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2306. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2307. NUM_BANKS(ADDR_SURF_16_BANK));
  2308. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2309. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2310. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2311. NUM_BANKS(ADDR_SURF_16_BANK));
  2312. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2313. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2314. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2315. NUM_BANKS(ADDR_SURF_16_BANK));
  2316. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2317. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2318. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2319. NUM_BANKS(ADDR_SURF_16_BANK));
  2320. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2321. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2322. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2323. NUM_BANKS(ADDR_SURF_16_BANK));
  2324. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2325. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2326. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2327. NUM_BANKS(ADDR_SURF_16_BANK));
  2328. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2329. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2330. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2331. NUM_BANKS(ADDR_SURF_16_BANK));
  2332. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2333. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2334. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2335. NUM_BANKS(ADDR_SURF_16_BANK));
  2336. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2337. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2338. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2339. NUM_BANKS(ADDR_SURF_8_BANK));
  2340. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2341. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2342. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2343. NUM_BANKS(ADDR_SURF_4_BANK));
  2344. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2345. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2346. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2347. NUM_BANKS(ADDR_SURF_4_BANK));
  2348. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2349. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2350. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2351. if (reg_offset != 7)
  2352. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2353. break;
  2354. case CHIP_POLARIS11:
  2355. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2356. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2357. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2358. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2359. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2360. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2361. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2362. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2363. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2364. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2365. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2366. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2367. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2368. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2369. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2370. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2371. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2372. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2373. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2374. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2375. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2376. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2377. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2378. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2379. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2380. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2381. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2382. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2383. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2384. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2385. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2386. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2387. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2388. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2389. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2390. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2391. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2392. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2393. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2394. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2395. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2396. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2397. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2398. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2399. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2400. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2401. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2402. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2403. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2404. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2405. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2406. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2407. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2408. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2409. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2410. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2411. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2412. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2413. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2414. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2415. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2416. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2417. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2418. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2419. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2420. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2421. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2422. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2423. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2424. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2425. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2426. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2427. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2428. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2429. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2430. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2431. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2432. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2433. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2434. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2435. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2436. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2437. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2438. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2439. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2440. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2441. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2442. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2443. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2444. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2445. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2446. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2447. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2448. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2449. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2450. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2451. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2452. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2453. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2454. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2455. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2456. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2457. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2458. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2459. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2460. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2461. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2462. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2463. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2464. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2465. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2466. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2467. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2468. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2469. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2470. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2471. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2472. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2473. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2474. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2475. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2476. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2477. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2478. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2479. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2480. NUM_BANKS(ADDR_SURF_16_BANK));
  2481. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2482. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2483. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2484. NUM_BANKS(ADDR_SURF_16_BANK));
  2485. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2486. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2487. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2488. NUM_BANKS(ADDR_SURF_16_BANK));
  2489. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2490. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2491. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2492. NUM_BANKS(ADDR_SURF_16_BANK));
  2493. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2494. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2495. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2496. NUM_BANKS(ADDR_SURF_16_BANK));
  2497. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2498. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2499. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2500. NUM_BANKS(ADDR_SURF_16_BANK));
  2501. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2502. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2503. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2504. NUM_BANKS(ADDR_SURF_16_BANK));
  2505. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2506. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2507. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2508. NUM_BANKS(ADDR_SURF_16_BANK));
  2509. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2510. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2511. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2512. NUM_BANKS(ADDR_SURF_16_BANK));
  2513. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2514. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2515. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2516. NUM_BANKS(ADDR_SURF_16_BANK));
  2517. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2518. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2519. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2520. NUM_BANKS(ADDR_SURF_16_BANK));
  2521. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2522. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2523. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2524. NUM_BANKS(ADDR_SURF_16_BANK));
  2525. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2526. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2527. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2528. NUM_BANKS(ADDR_SURF_8_BANK));
  2529. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2530. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2531. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2532. NUM_BANKS(ADDR_SURF_4_BANK));
  2533. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2534. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2535. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2536. if (reg_offset != 7)
  2537. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2538. break;
  2539. case CHIP_POLARIS10:
  2540. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2541. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2542. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2543. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2544. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2545. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2546. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2547. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2548. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2549. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2550. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2551. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2552. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2553. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2554. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2555. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2556. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2557. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2558. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2559. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2560. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2561. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2562. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2563. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2564. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2565. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2566. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2567. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2568. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2569. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2570. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2571. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2572. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2573. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2574. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2575. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2576. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2577. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2578. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2579. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2580. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2581. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2582. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2583. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2584. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2585. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2586. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2587. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2588. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2589. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2590. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2591. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2592. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2593. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2594. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2595. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2596. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2597. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2598. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2599. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2600. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2601. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2602. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2603. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2604. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2605. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2606. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2607. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2608. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2609. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2610. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2611. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2612. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2613. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2614. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2615. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2616. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2617. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2618. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2619. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2620. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2621. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2622. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2623. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2624. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2625. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2626. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2627. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2628. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2629. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2630. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2631. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2632. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2633. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2634. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2635. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2636. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2637. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2638. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2639. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2640. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2641. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2642. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2643. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2644. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2645. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2646. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2647. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2648. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2649. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2650. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2651. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2652. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2653. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2654. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2655. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2656. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2657. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2658. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2659. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2660. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2661. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2662. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2663. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2664. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2665. NUM_BANKS(ADDR_SURF_16_BANK));
  2666. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2667. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2668. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2669. NUM_BANKS(ADDR_SURF_16_BANK));
  2670. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2671. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2672. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2673. NUM_BANKS(ADDR_SURF_16_BANK));
  2674. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2675. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2676. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2677. NUM_BANKS(ADDR_SURF_16_BANK));
  2678. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2679. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2680. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2681. NUM_BANKS(ADDR_SURF_16_BANK));
  2682. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2683. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2684. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2685. NUM_BANKS(ADDR_SURF_16_BANK));
  2686. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2687. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2688. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2689. NUM_BANKS(ADDR_SURF_16_BANK));
  2690. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2691. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2692. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2693. NUM_BANKS(ADDR_SURF_16_BANK));
  2694. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2695. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2696. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2697. NUM_BANKS(ADDR_SURF_16_BANK));
  2698. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2699. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2700. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2701. NUM_BANKS(ADDR_SURF_16_BANK));
  2702. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2703. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2704. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2705. NUM_BANKS(ADDR_SURF_16_BANK));
  2706. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2707. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2708. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2709. NUM_BANKS(ADDR_SURF_8_BANK));
  2710. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2711. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2712. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2713. NUM_BANKS(ADDR_SURF_4_BANK));
  2714. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2715. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2716. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2717. NUM_BANKS(ADDR_SURF_4_BANK));
  2718. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2719. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2720. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2721. if (reg_offset != 7)
  2722. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2723. break;
  2724. case CHIP_STONEY:
  2725. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2726. PIPE_CONFIG(ADDR_SURF_P2) |
  2727. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2728. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2729. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2730. PIPE_CONFIG(ADDR_SURF_P2) |
  2731. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2732. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2733. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2734. PIPE_CONFIG(ADDR_SURF_P2) |
  2735. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2736. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2737. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2738. PIPE_CONFIG(ADDR_SURF_P2) |
  2739. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2740. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2741. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2742. PIPE_CONFIG(ADDR_SURF_P2) |
  2743. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2744. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2745. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2746. PIPE_CONFIG(ADDR_SURF_P2) |
  2747. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2748. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2749. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2750. PIPE_CONFIG(ADDR_SURF_P2) |
  2751. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2752. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2753. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2754. PIPE_CONFIG(ADDR_SURF_P2));
  2755. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2756. PIPE_CONFIG(ADDR_SURF_P2) |
  2757. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2758. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2759. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2760. PIPE_CONFIG(ADDR_SURF_P2) |
  2761. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2762. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2763. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2764. PIPE_CONFIG(ADDR_SURF_P2) |
  2765. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2766. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2767. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2768. PIPE_CONFIG(ADDR_SURF_P2) |
  2769. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2770. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2771. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2772. PIPE_CONFIG(ADDR_SURF_P2) |
  2773. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2774. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2775. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2776. PIPE_CONFIG(ADDR_SURF_P2) |
  2777. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2778. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2779. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2780. PIPE_CONFIG(ADDR_SURF_P2) |
  2781. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2782. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2783. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2784. PIPE_CONFIG(ADDR_SURF_P2) |
  2785. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2786. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2787. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2788. PIPE_CONFIG(ADDR_SURF_P2) |
  2789. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2790. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2791. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2792. PIPE_CONFIG(ADDR_SURF_P2) |
  2793. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2794. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2795. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2796. PIPE_CONFIG(ADDR_SURF_P2) |
  2797. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2798. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2799. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2800. PIPE_CONFIG(ADDR_SURF_P2) |
  2801. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2802. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2803. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2804. PIPE_CONFIG(ADDR_SURF_P2) |
  2805. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2806. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2807. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2808. PIPE_CONFIG(ADDR_SURF_P2) |
  2809. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2810. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2811. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2812. PIPE_CONFIG(ADDR_SURF_P2) |
  2813. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2814. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2815. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2816. PIPE_CONFIG(ADDR_SURF_P2) |
  2817. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2818. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2819. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2820. PIPE_CONFIG(ADDR_SURF_P2) |
  2821. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2822. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2823. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2824. PIPE_CONFIG(ADDR_SURF_P2) |
  2825. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2826. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2827. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2828. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2829. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2830. NUM_BANKS(ADDR_SURF_8_BANK));
  2831. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2832. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2833. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2834. NUM_BANKS(ADDR_SURF_8_BANK));
  2835. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2836. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2837. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2838. NUM_BANKS(ADDR_SURF_8_BANK));
  2839. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2840. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2841. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2842. NUM_BANKS(ADDR_SURF_8_BANK));
  2843. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2844. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2845. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2846. NUM_BANKS(ADDR_SURF_8_BANK));
  2847. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2848. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2849. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2850. NUM_BANKS(ADDR_SURF_8_BANK));
  2851. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2852. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2853. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2854. NUM_BANKS(ADDR_SURF_8_BANK));
  2855. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2856. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2857. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2858. NUM_BANKS(ADDR_SURF_16_BANK));
  2859. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2860. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2861. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2862. NUM_BANKS(ADDR_SURF_16_BANK));
  2863. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2864. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2865. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2866. NUM_BANKS(ADDR_SURF_16_BANK));
  2867. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2868. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2869. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2870. NUM_BANKS(ADDR_SURF_16_BANK));
  2871. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2872. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2873. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2874. NUM_BANKS(ADDR_SURF_16_BANK));
  2875. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2876. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2877. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2878. NUM_BANKS(ADDR_SURF_16_BANK));
  2879. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2880. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2881. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2882. NUM_BANKS(ADDR_SURF_8_BANK));
  2883. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2884. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2885. reg_offset != 23)
  2886. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2887. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2888. if (reg_offset != 7)
  2889. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2890. break;
  2891. default:
  2892. dev_warn(adev->dev,
  2893. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  2894. adev->asic_type);
  2895. case CHIP_CARRIZO:
  2896. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2897. PIPE_CONFIG(ADDR_SURF_P2) |
  2898. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2899. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2900. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2901. PIPE_CONFIG(ADDR_SURF_P2) |
  2902. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2903. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2904. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2905. PIPE_CONFIG(ADDR_SURF_P2) |
  2906. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2907. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2908. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2909. PIPE_CONFIG(ADDR_SURF_P2) |
  2910. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2911. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2912. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2913. PIPE_CONFIG(ADDR_SURF_P2) |
  2914. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2915. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2916. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2917. PIPE_CONFIG(ADDR_SURF_P2) |
  2918. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2919. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2920. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2921. PIPE_CONFIG(ADDR_SURF_P2) |
  2922. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2923. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2924. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2925. PIPE_CONFIG(ADDR_SURF_P2));
  2926. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2927. PIPE_CONFIG(ADDR_SURF_P2) |
  2928. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2929. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2930. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2931. PIPE_CONFIG(ADDR_SURF_P2) |
  2932. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2933. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2934. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2935. PIPE_CONFIG(ADDR_SURF_P2) |
  2936. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2937. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2938. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2939. PIPE_CONFIG(ADDR_SURF_P2) |
  2940. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2941. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2942. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2943. PIPE_CONFIG(ADDR_SURF_P2) |
  2944. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2945. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2946. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2947. PIPE_CONFIG(ADDR_SURF_P2) |
  2948. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2949. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2950. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2951. PIPE_CONFIG(ADDR_SURF_P2) |
  2952. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2953. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2954. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2955. PIPE_CONFIG(ADDR_SURF_P2) |
  2956. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2957. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2958. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2959. PIPE_CONFIG(ADDR_SURF_P2) |
  2960. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2961. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2962. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2963. PIPE_CONFIG(ADDR_SURF_P2) |
  2964. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2965. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2966. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2967. PIPE_CONFIG(ADDR_SURF_P2) |
  2968. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2969. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2970. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2971. PIPE_CONFIG(ADDR_SURF_P2) |
  2972. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2973. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2974. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2975. PIPE_CONFIG(ADDR_SURF_P2) |
  2976. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2977. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2978. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2979. PIPE_CONFIG(ADDR_SURF_P2) |
  2980. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2981. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2982. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2983. PIPE_CONFIG(ADDR_SURF_P2) |
  2984. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2985. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2986. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2987. PIPE_CONFIG(ADDR_SURF_P2) |
  2988. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2989. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2990. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2991. PIPE_CONFIG(ADDR_SURF_P2) |
  2992. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2993. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2994. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2995. PIPE_CONFIG(ADDR_SURF_P2) |
  2996. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2997. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2998. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2999. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3000. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3001. NUM_BANKS(ADDR_SURF_8_BANK));
  3002. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3003. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3004. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3005. NUM_BANKS(ADDR_SURF_8_BANK));
  3006. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3007. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3008. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3009. NUM_BANKS(ADDR_SURF_8_BANK));
  3010. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3011. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3012. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3013. NUM_BANKS(ADDR_SURF_8_BANK));
  3014. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3015. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3016. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3017. NUM_BANKS(ADDR_SURF_8_BANK));
  3018. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3019. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3020. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3021. NUM_BANKS(ADDR_SURF_8_BANK));
  3022. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3023. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3024. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3025. NUM_BANKS(ADDR_SURF_8_BANK));
  3026. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3027. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3028. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3029. NUM_BANKS(ADDR_SURF_16_BANK));
  3030. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3031. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3032. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3033. NUM_BANKS(ADDR_SURF_16_BANK));
  3034. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3035. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3036. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3037. NUM_BANKS(ADDR_SURF_16_BANK));
  3038. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3039. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3040. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3041. NUM_BANKS(ADDR_SURF_16_BANK));
  3042. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3043. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3044. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3045. NUM_BANKS(ADDR_SURF_16_BANK));
  3046. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3047. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3048. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3049. NUM_BANKS(ADDR_SURF_16_BANK));
  3050. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3051. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3052. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3053. NUM_BANKS(ADDR_SURF_8_BANK));
  3054. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3055. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3056. reg_offset != 23)
  3057. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3058. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3059. if (reg_offset != 7)
  3060. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3061. break;
  3062. }
  3063. }
  3064. void gfx_v8_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num)
  3065. {
  3066. u32 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3067. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) {
  3068. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3069. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3070. } else if (se_num == 0xffffffff) {
  3071. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3072. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3073. } else if (sh_num == 0xffffffff) {
  3074. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3075. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3076. } else {
  3077. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3078. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3079. }
  3080. WREG32(mmGRBM_GFX_INDEX, data);
  3081. }
  3082. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  3083. {
  3084. return (u32)((1ULL << bit_width) - 1);
  3085. }
  3086. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3087. {
  3088. u32 data, mask;
  3089. data = RREG32(mmCC_RB_BACKEND_DISABLE);
  3090. data |= RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3091. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  3092. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  3093. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  3094. adev->gfx.config.max_sh_per_se);
  3095. return (~data) & mask;
  3096. }
  3097. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3098. {
  3099. int i, j;
  3100. u32 data;
  3101. u32 active_rbs = 0;
  3102. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3103. adev->gfx.config.max_sh_per_se;
  3104. mutex_lock(&adev->grbm_idx_mutex);
  3105. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3106. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3107. gfx_v8_0_select_se_sh(adev, i, j);
  3108. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3109. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3110. rb_bitmap_width_per_sh);
  3111. }
  3112. }
  3113. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3114. mutex_unlock(&adev->grbm_idx_mutex);
  3115. adev->gfx.config.backend_enable_mask = active_rbs;
  3116. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3117. }
  3118. /**
  3119. * gfx_v8_0_init_compute_vmid - gart enable
  3120. *
  3121. * @rdev: amdgpu_device pointer
  3122. *
  3123. * Initialize compute vmid sh_mem registers
  3124. *
  3125. */
  3126. #define DEFAULT_SH_MEM_BASES (0x6000)
  3127. #define FIRST_COMPUTE_VMID (8)
  3128. #define LAST_COMPUTE_VMID (16)
  3129. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3130. {
  3131. int i;
  3132. uint32_t sh_mem_config;
  3133. uint32_t sh_mem_bases;
  3134. /*
  3135. * Configure apertures:
  3136. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3137. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3138. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3139. */
  3140. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3141. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3142. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3143. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3144. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3145. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3146. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3147. mutex_lock(&adev->srbm_mutex);
  3148. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3149. vi_srbm_select(adev, 0, 0, 0, i);
  3150. /* CP and shaders */
  3151. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3152. WREG32(mmSH_MEM_APE1_BASE, 1);
  3153. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3154. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3155. }
  3156. vi_srbm_select(adev, 0, 0, 0, 0);
  3157. mutex_unlock(&adev->srbm_mutex);
  3158. }
  3159. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3160. {
  3161. u32 tmp;
  3162. int i;
  3163. tmp = RREG32(mmGRBM_CNTL);
  3164. tmp = REG_SET_FIELD(tmp, GRBM_CNTL, READ_TIMEOUT, 0xff);
  3165. WREG32(mmGRBM_CNTL, tmp);
  3166. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3167. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3168. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3169. gfx_v8_0_tiling_mode_table_init(adev);
  3170. gfx_v8_0_setup_rb(adev);
  3171. /* XXX SH_MEM regs */
  3172. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3173. mutex_lock(&adev->srbm_mutex);
  3174. for (i = 0; i < 16; i++) {
  3175. vi_srbm_select(adev, 0, 0, 0, i);
  3176. /* CP and shaders */
  3177. if (i == 0) {
  3178. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3179. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3180. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3181. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3182. WREG32(mmSH_MEM_CONFIG, tmp);
  3183. } else {
  3184. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3185. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_NC);
  3186. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3187. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3188. WREG32(mmSH_MEM_CONFIG, tmp);
  3189. }
  3190. WREG32(mmSH_MEM_APE1_BASE, 1);
  3191. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3192. WREG32(mmSH_MEM_BASES, 0);
  3193. }
  3194. vi_srbm_select(adev, 0, 0, 0, 0);
  3195. mutex_unlock(&adev->srbm_mutex);
  3196. gfx_v8_0_init_compute_vmid(adev);
  3197. mutex_lock(&adev->grbm_idx_mutex);
  3198. /*
  3199. * making sure that the following register writes will be broadcasted
  3200. * to all the shaders
  3201. */
  3202. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3203. WREG32(mmPA_SC_FIFO_SIZE,
  3204. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3205. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3206. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3207. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3208. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3209. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3210. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3211. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3212. mutex_unlock(&adev->grbm_idx_mutex);
  3213. }
  3214. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3215. {
  3216. u32 i, j, k;
  3217. u32 mask;
  3218. mutex_lock(&adev->grbm_idx_mutex);
  3219. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3220. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3221. gfx_v8_0_select_se_sh(adev, i, j);
  3222. for (k = 0; k < adev->usec_timeout; k++) {
  3223. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3224. break;
  3225. udelay(1);
  3226. }
  3227. }
  3228. }
  3229. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3230. mutex_unlock(&adev->grbm_idx_mutex);
  3231. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3232. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3233. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3234. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3235. for (k = 0; k < adev->usec_timeout; k++) {
  3236. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3237. break;
  3238. udelay(1);
  3239. }
  3240. }
  3241. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3242. bool enable)
  3243. {
  3244. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3245. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3246. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3247. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3248. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3249. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3250. }
  3251. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3252. {
  3253. /* csib */
  3254. WREG32(mmRLC_CSIB_ADDR_HI,
  3255. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3256. WREG32(mmRLC_CSIB_ADDR_LO,
  3257. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3258. WREG32(mmRLC_CSIB_LENGTH,
  3259. adev->gfx.rlc.clear_state_size);
  3260. }
  3261. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3262. int ind_offset,
  3263. int list_size,
  3264. int *unique_indices,
  3265. int *indices_count,
  3266. int max_indices,
  3267. int *ind_start_offsets,
  3268. int *offset_count,
  3269. int max_offset)
  3270. {
  3271. int indices;
  3272. bool new_entry = true;
  3273. for (; ind_offset < list_size; ind_offset++) {
  3274. if (new_entry) {
  3275. new_entry = false;
  3276. ind_start_offsets[*offset_count] = ind_offset;
  3277. *offset_count = *offset_count + 1;
  3278. BUG_ON(*offset_count >= max_offset);
  3279. }
  3280. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3281. new_entry = true;
  3282. continue;
  3283. }
  3284. ind_offset += 2;
  3285. /* look for the matching indice */
  3286. for (indices = 0;
  3287. indices < *indices_count;
  3288. indices++) {
  3289. if (unique_indices[indices] ==
  3290. register_list_format[ind_offset])
  3291. break;
  3292. }
  3293. if (indices >= *indices_count) {
  3294. unique_indices[*indices_count] =
  3295. register_list_format[ind_offset];
  3296. indices = *indices_count;
  3297. *indices_count = *indices_count + 1;
  3298. BUG_ON(*indices_count >= max_indices);
  3299. }
  3300. register_list_format[ind_offset] = indices;
  3301. }
  3302. }
  3303. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3304. {
  3305. int i, temp, data;
  3306. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3307. int indices_count = 0;
  3308. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3309. int offset_count = 0;
  3310. int list_size;
  3311. unsigned int *register_list_format =
  3312. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3313. if (register_list_format == NULL)
  3314. return -ENOMEM;
  3315. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3316. adev->gfx.rlc.reg_list_format_size_bytes);
  3317. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3318. RLC_FormatDirectRegListLength,
  3319. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3320. unique_indices,
  3321. &indices_count,
  3322. sizeof(unique_indices) / sizeof(int),
  3323. indirect_start_offsets,
  3324. &offset_count,
  3325. sizeof(indirect_start_offsets)/sizeof(int));
  3326. /* save and restore list */
  3327. temp = RREG32(mmRLC_SRM_CNTL);
  3328. temp |= RLC_SRM_CNTL__AUTO_INCR_ADDR_MASK;
  3329. WREG32(mmRLC_SRM_CNTL, temp);
  3330. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3331. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3332. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3333. /* indirect list */
  3334. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3335. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3336. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3337. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3338. list_size = list_size >> 1;
  3339. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3340. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3341. /* starting offsets starts */
  3342. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3343. adev->gfx.rlc.starting_offsets_start);
  3344. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  3345. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3346. indirect_start_offsets[i]);
  3347. /* unique indices */
  3348. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3349. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3350. for (i = 0; i < sizeof(unique_indices) / sizeof(int); i++) {
  3351. amdgpu_mm_wreg(adev, temp + i, unique_indices[i] & 0x3FFFF, false);
  3352. amdgpu_mm_wreg(adev, data + i, unique_indices[i] >> 20, false);
  3353. }
  3354. kfree(register_list_format);
  3355. return 0;
  3356. }
  3357. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3358. {
  3359. uint32_t data;
  3360. data = RREG32(mmRLC_SRM_CNTL);
  3361. data |= RLC_SRM_CNTL__SRM_ENABLE_MASK;
  3362. WREG32(mmRLC_SRM_CNTL, data);
  3363. }
  3364. static void polaris11_init_power_gating(struct amdgpu_device *adev)
  3365. {
  3366. uint32_t data;
  3367. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3368. AMD_PG_SUPPORT_GFX_SMG |
  3369. AMD_PG_SUPPORT_GFX_DMG)) {
  3370. data = RREG32(mmCP_RB_WPTR_POLL_CNTL);
  3371. data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
  3372. data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  3373. WREG32(mmCP_RB_WPTR_POLL_CNTL, data);
  3374. data = 0;
  3375. data |= (0x10 << RLC_PG_DELAY__POWER_UP_DELAY__SHIFT);
  3376. data |= (0x10 << RLC_PG_DELAY__POWER_DOWN_DELAY__SHIFT);
  3377. data |= (0x10 << RLC_PG_DELAY__CMD_PROPAGATE_DELAY__SHIFT);
  3378. data |= (0x10 << RLC_PG_DELAY__MEM_SLEEP_DELAY__SHIFT);
  3379. WREG32(mmRLC_PG_DELAY, data);
  3380. data = RREG32(mmRLC_PG_DELAY_2);
  3381. data &= ~RLC_PG_DELAY_2__SERDES_CMD_DELAY_MASK;
  3382. data |= (0x3 << RLC_PG_DELAY_2__SERDES_CMD_DELAY__SHIFT);
  3383. WREG32(mmRLC_PG_DELAY_2, data);
  3384. data = RREG32(mmRLC_AUTO_PG_CTRL);
  3385. data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  3386. data |= (0x55f0 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  3387. WREG32(mmRLC_AUTO_PG_CTRL, data);
  3388. }
  3389. }
  3390. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3391. {
  3392. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3393. AMD_PG_SUPPORT_GFX_SMG |
  3394. AMD_PG_SUPPORT_GFX_DMG |
  3395. AMD_PG_SUPPORT_CP |
  3396. AMD_PG_SUPPORT_GDS |
  3397. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  3398. gfx_v8_0_init_csb(adev);
  3399. gfx_v8_0_init_save_restore_list(adev);
  3400. gfx_v8_0_enable_save_restore_machine(adev);
  3401. if (adev->asic_type == CHIP_POLARIS11)
  3402. polaris11_init_power_gating(adev);
  3403. }
  3404. }
  3405. void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3406. {
  3407. u32 tmp = RREG32(mmRLC_CNTL);
  3408. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
  3409. WREG32(mmRLC_CNTL, tmp);
  3410. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3411. gfx_v8_0_wait_for_rlc_serdes(adev);
  3412. }
  3413. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3414. {
  3415. u32 tmp = RREG32(mmGRBM_SOFT_RESET);
  3416. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3417. WREG32(mmGRBM_SOFT_RESET, tmp);
  3418. udelay(50);
  3419. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3420. WREG32(mmGRBM_SOFT_RESET, tmp);
  3421. udelay(50);
  3422. }
  3423. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3424. {
  3425. u32 tmp = RREG32(mmRLC_CNTL);
  3426. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 1);
  3427. WREG32(mmRLC_CNTL, tmp);
  3428. /* carrizo do enable cp interrupt after cp inited */
  3429. if (!(adev->flags & AMD_IS_APU))
  3430. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3431. udelay(50);
  3432. }
  3433. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3434. {
  3435. const struct rlc_firmware_header_v2_0 *hdr;
  3436. const __le32 *fw_data;
  3437. unsigned i, fw_size;
  3438. if (!adev->gfx.rlc_fw)
  3439. return -EINVAL;
  3440. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3441. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3442. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3443. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3444. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3445. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3446. for (i = 0; i < fw_size; i++)
  3447. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3448. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3449. return 0;
  3450. }
  3451. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3452. {
  3453. int r;
  3454. gfx_v8_0_rlc_stop(adev);
  3455. /* disable CG */
  3456. WREG32(mmRLC_CGCG_CGLS_CTRL, 0);
  3457. if (adev->asic_type == CHIP_POLARIS11 ||
  3458. adev->asic_type == CHIP_POLARIS10)
  3459. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, 0);
  3460. /* disable PG */
  3461. WREG32(mmRLC_PG_CNTL, 0);
  3462. gfx_v8_0_rlc_reset(adev);
  3463. gfx_v8_0_init_pg(adev);
  3464. if (!adev->pp_enabled) {
  3465. if (!adev->firmware.smu_load) {
  3466. /* legacy rlc firmware loading */
  3467. r = gfx_v8_0_rlc_load_microcode(adev);
  3468. if (r)
  3469. return r;
  3470. } else {
  3471. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3472. AMDGPU_UCODE_ID_RLC_G);
  3473. if (r)
  3474. return -EINVAL;
  3475. }
  3476. }
  3477. gfx_v8_0_rlc_start(adev);
  3478. return 0;
  3479. }
  3480. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3481. {
  3482. int i;
  3483. u32 tmp = RREG32(mmCP_ME_CNTL);
  3484. if (enable) {
  3485. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3486. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3487. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3488. } else {
  3489. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3490. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3491. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3492. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3493. adev->gfx.gfx_ring[i].ready = false;
  3494. }
  3495. WREG32(mmCP_ME_CNTL, tmp);
  3496. udelay(50);
  3497. }
  3498. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3499. {
  3500. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  3501. const struct gfx_firmware_header_v1_0 *ce_hdr;
  3502. const struct gfx_firmware_header_v1_0 *me_hdr;
  3503. const __le32 *fw_data;
  3504. unsigned i, fw_size;
  3505. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  3506. return -EINVAL;
  3507. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  3508. adev->gfx.pfp_fw->data;
  3509. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  3510. adev->gfx.ce_fw->data;
  3511. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  3512. adev->gfx.me_fw->data;
  3513. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  3514. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  3515. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  3516. gfx_v8_0_cp_gfx_enable(adev, false);
  3517. /* PFP */
  3518. fw_data = (const __le32 *)
  3519. (adev->gfx.pfp_fw->data +
  3520. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3521. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3522. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  3523. for (i = 0; i < fw_size; i++)
  3524. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3525. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  3526. /* CE */
  3527. fw_data = (const __le32 *)
  3528. (adev->gfx.ce_fw->data +
  3529. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3530. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3531. WREG32(mmCP_CE_UCODE_ADDR, 0);
  3532. for (i = 0; i < fw_size; i++)
  3533. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3534. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  3535. /* ME */
  3536. fw_data = (const __le32 *)
  3537. (adev->gfx.me_fw->data +
  3538. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3539. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3540. WREG32(mmCP_ME_RAM_WADDR, 0);
  3541. for (i = 0; i < fw_size; i++)
  3542. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3543. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  3544. return 0;
  3545. }
  3546. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3547. {
  3548. u32 count = 0;
  3549. const struct cs_section_def *sect = NULL;
  3550. const struct cs_extent_def *ext = NULL;
  3551. /* begin clear state */
  3552. count += 2;
  3553. /* context control state */
  3554. count += 3;
  3555. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3556. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3557. if (sect->id == SECT_CONTEXT)
  3558. count += 2 + ext->reg_count;
  3559. else
  3560. return 0;
  3561. }
  3562. }
  3563. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3564. count += 4;
  3565. /* end clear state */
  3566. count += 2;
  3567. /* clear state */
  3568. count += 2;
  3569. return count;
  3570. }
  3571. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  3572. {
  3573. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  3574. const struct cs_section_def *sect = NULL;
  3575. const struct cs_extent_def *ext = NULL;
  3576. int r, i;
  3577. /* init the CP */
  3578. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  3579. WREG32(mmCP_ENDIAN_SWAP, 0);
  3580. WREG32(mmCP_DEVICE_ID, 1);
  3581. gfx_v8_0_cp_gfx_enable(adev, true);
  3582. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  3583. if (r) {
  3584. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  3585. return r;
  3586. }
  3587. /* clear state buffer */
  3588. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3589. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3590. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3591. amdgpu_ring_write(ring, 0x80000000);
  3592. amdgpu_ring_write(ring, 0x80000000);
  3593. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3594. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3595. if (sect->id == SECT_CONTEXT) {
  3596. amdgpu_ring_write(ring,
  3597. PACKET3(PACKET3_SET_CONTEXT_REG,
  3598. ext->reg_count));
  3599. amdgpu_ring_write(ring,
  3600. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3601. for (i = 0; i < ext->reg_count; i++)
  3602. amdgpu_ring_write(ring, ext->extent[i]);
  3603. }
  3604. }
  3605. }
  3606. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3607. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3608. switch (adev->asic_type) {
  3609. case CHIP_TONGA:
  3610. case CHIP_POLARIS10:
  3611. amdgpu_ring_write(ring, 0x16000012);
  3612. amdgpu_ring_write(ring, 0x0000002A);
  3613. break;
  3614. case CHIP_POLARIS11:
  3615. amdgpu_ring_write(ring, 0x16000012);
  3616. amdgpu_ring_write(ring, 0x00000000);
  3617. break;
  3618. case CHIP_FIJI:
  3619. amdgpu_ring_write(ring, 0x3a00161a);
  3620. amdgpu_ring_write(ring, 0x0000002e);
  3621. break;
  3622. case CHIP_TOPAZ:
  3623. case CHIP_CARRIZO:
  3624. amdgpu_ring_write(ring, 0x00000002);
  3625. amdgpu_ring_write(ring, 0x00000000);
  3626. break;
  3627. case CHIP_STONEY:
  3628. amdgpu_ring_write(ring, 0x00000000);
  3629. amdgpu_ring_write(ring, 0x00000000);
  3630. break;
  3631. default:
  3632. BUG();
  3633. }
  3634. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3635. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3636. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3637. amdgpu_ring_write(ring, 0);
  3638. /* init the CE partitions */
  3639. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3640. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3641. amdgpu_ring_write(ring, 0x8000);
  3642. amdgpu_ring_write(ring, 0x8000);
  3643. amdgpu_ring_commit(ring);
  3644. return 0;
  3645. }
  3646. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  3647. {
  3648. struct amdgpu_ring *ring;
  3649. u32 tmp;
  3650. u32 rb_bufsz;
  3651. u64 rb_addr, rptr_addr;
  3652. int r;
  3653. /* Set the write pointer delay */
  3654. WREG32(mmCP_RB_WPTR_DELAY, 0);
  3655. /* set the RB to use vmid 0 */
  3656. WREG32(mmCP_RB_VMID, 0);
  3657. /* Set ring buffer size */
  3658. ring = &adev->gfx.gfx_ring[0];
  3659. rb_bufsz = order_base_2(ring->ring_size / 8);
  3660. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  3661. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  3662. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  3663. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  3664. #ifdef __BIG_ENDIAN
  3665. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  3666. #endif
  3667. WREG32(mmCP_RB0_CNTL, tmp);
  3668. /* Initialize the ring buffer's read and write pointers */
  3669. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  3670. ring->wptr = 0;
  3671. WREG32(mmCP_RB0_WPTR, ring->wptr);
  3672. /* set the wb address wether it's enabled or not */
  3673. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  3674. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  3675. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  3676. mdelay(1);
  3677. WREG32(mmCP_RB0_CNTL, tmp);
  3678. rb_addr = ring->gpu_addr >> 8;
  3679. WREG32(mmCP_RB0_BASE, rb_addr);
  3680. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  3681. /* no gfx doorbells on iceland */
  3682. if (adev->asic_type != CHIP_TOPAZ) {
  3683. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  3684. if (ring->use_doorbell) {
  3685. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3686. DOORBELL_OFFSET, ring->doorbell_index);
  3687. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3688. DOORBELL_HIT, 0);
  3689. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3690. DOORBELL_EN, 1);
  3691. } else {
  3692. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3693. DOORBELL_EN, 0);
  3694. }
  3695. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  3696. if (adev->asic_type == CHIP_TONGA) {
  3697. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  3698. DOORBELL_RANGE_LOWER,
  3699. AMDGPU_DOORBELL_GFX_RING0);
  3700. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  3701. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  3702. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  3703. }
  3704. }
  3705. /* start the ring */
  3706. gfx_v8_0_cp_gfx_start(adev);
  3707. ring->ready = true;
  3708. r = amdgpu_ring_test_ring(ring);
  3709. if (r) {
  3710. ring->ready = false;
  3711. return r;
  3712. }
  3713. return 0;
  3714. }
  3715. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  3716. {
  3717. int i;
  3718. if (enable) {
  3719. WREG32(mmCP_MEC_CNTL, 0);
  3720. } else {
  3721. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  3722. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3723. adev->gfx.compute_ring[i].ready = false;
  3724. }
  3725. udelay(50);
  3726. }
  3727. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  3728. {
  3729. const struct gfx_firmware_header_v1_0 *mec_hdr;
  3730. const __le32 *fw_data;
  3731. unsigned i, fw_size;
  3732. if (!adev->gfx.mec_fw)
  3733. return -EINVAL;
  3734. gfx_v8_0_cp_compute_enable(adev, false);
  3735. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  3736. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  3737. fw_data = (const __le32 *)
  3738. (adev->gfx.mec_fw->data +
  3739. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  3740. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  3741. /* MEC1 */
  3742. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  3743. for (i = 0; i < fw_size; i++)
  3744. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  3745. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  3746. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  3747. if (adev->gfx.mec2_fw) {
  3748. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  3749. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  3750. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  3751. fw_data = (const __le32 *)
  3752. (adev->gfx.mec2_fw->data +
  3753. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  3754. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  3755. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  3756. for (i = 0; i < fw_size; i++)
  3757. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  3758. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  3759. }
  3760. return 0;
  3761. }
  3762. struct vi_mqd {
  3763. uint32_t header; /* ordinal0 */
  3764. uint32_t compute_dispatch_initiator; /* ordinal1 */
  3765. uint32_t compute_dim_x; /* ordinal2 */
  3766. uint32_t compute_dim_y; /* ordinal3 */
  3767. uint32_t compute_dim_z; /* ordinal4 */
  3768. uint32_t compute_start_x; /* ordinal5 */
  3769. uint32_t compute_start_y; /* ordinal6 */
  3770. uint32_t compute_start_z; /* ordinal7 */
  3771. uint32_t compute_num_thread_x; /* ordinal8 */
  3772. uint32_t compute_num_thread_y; /* ordinal9 */
  3773. uint32_t compute_num_thread_z; /* ordinal10 */
  3774. uint32_t compute_pipelinestat_enable; /* ordinal11 */
  3775. uint32_t compute_perfcount_enable; /* ordinal12 */
  3776. uint32_t compute_pgm_lo; /* ordinal13 */
  3777. uint32_t compute_pgm_hi; /* ordinal14 */
  3778. uint32_t compute_tba_lo; /* ordinal15 */
  3779. uint32_t compute_tba_hi; /* ordinal16 */
  3780. uint32_t compute_tma_lo; /* ordinal17 */
  3781. uint32_t compute_tma_hi; /* ordinal18 */
  3782. uint32_t compute_pgm_rsrc1; /* ordinal19 */
  3783. uint32_t compute_pgm_rsrc2; /* ordinal20 */
  3784. uint32_t compute_vmid; /* ordinal21 */
  3785. uint32_t compute_resource_limits; /* ordinal22 */
  3786. uint32_t compute_static_thread_mgmt_se0; /* ordinal23 */
  3787. uint32_t compute_static_thread_mgmt_se1; /* ordinal24 */
  3788. uint32_t compute_tmpring_size; /* ordinal25 */
  3789. uint32_t compute_static_thread_mgmt_se2; /* ordinal26 */
  3790. uint32_t compute_static_thread_mgmt_se3; /* ordinal27 */
  3791. uint32_t compute_restart_x; /* ordinal28 */
  3792. uint32_t compute_restart_y; /* ordinal29 */
  3793. uint32_t compute_restart_z; /* ordinal30 */
  3794. uint32_t compute_thread_trace_enable; /* ordinal31 */
  3795. uint32_t compute_misc_reserved; /* ordinal32 */
  3796. uint32_t compute_dispatch_id; /* ordinal33 */
  3797. uint32_t compute_threadgroup_id; /* ordinal34 */
  3798. uint32_t compute_relaunch; /* ordinal35 */
  3799. uint32_t compute_wave_restore_addr_lo; /* ordinal36 */
  3800. uint32_t compute_wave_restore_addr_hi; /* ordinal37 */
  3801. uint32_t compute_wave_restore_control; /* ordinal38 */
  3802. uint32_t reserved9; /* ordinal39 */
  3803. uint32_t reserved10; /* ordinal40 */
  3804. uint32_t reserved11; /* ordinal41 */
  3805. uint32_t reserved12; /* ordinal42 */
  3806. uint32_t reserved13; /* ordinal43 */
  3807. uint32_t reserved14; /* ordinal44 */
  3808. uint32_t reserved15; /* ordinal45 */
  3809. uint32_t reserved16; /* ordinal46 */
  3810. uint32_t reserved17; /* ordinal47 */
  3811. uint32_t reserved18; /* ordinal48 */
  3812. uint32_t reserved19; /* ordinal49 */
  3813. uint32_t reserved20; /* ordinal50 */
  3814. uint32_t reserved21; /* ordinal51 */
  3815. uint32_t reserved22; /* ordinal52 */
  3816. uint32_t reserved23; /* ordinal53 */
  3817. uint32_t reserved24; /* ordinal54 */
  3818. uint32_t reserved25; /* ordinal55 */
  3819. uint32_t reserved26; /* ordinal56 */
  3820. uint32_t reserved27; /* ordinal57 */
  3821. uint32_t reserved28; /* ordinal58 */
  3822. uint32_t reserved29; /* ordinal59 */
  3823. uint32_t reserved30; /* ordinal60 */
  3824. uint32_t reserved31; /* ordinal61 */
  3825. uint32_t reserved32; /* ordinal62 */
  3826. uint32_t reserved33; /* ordinal63 */
  3827. uint32_t reserved34; /* ordinal64 */
  3828. uint32_t compute_user_data_0; /* ordinal65 */
  3829. uint32_t compute_user_data_1; /* ordinal66 */
  3830. uint32_t compute_user_data_2; /* ordinal67 */
  3831. uint32_t compute_user_data_3; /* ordinal68 */
  3832. uint32_t compute_user_data_4; /* ordinal69 */
  3833. uint32_t compute_user_data_5; /* ordinal70 */
  3834. uint32_t compute_user_data_6; /* ordinal71 */
  3835. uint32_t compute_user_data_7; /* ordinal72 */
  3836. uint32_t compute_user_data_8; /* ordinal73 */
  3837. uint32_t compute_user_data_9; /* ordinal74 */
  3838. uint32_t compute_user_data_10; /* ordinal75 */
  3839. uint32_t compute_user_data_11; /* ordinal76 */
  3840. uint32_t compute_user_data_12; /* ordinal77 */
  3841. uint32_t compute_user_data_13; /* ordinal78 */
  3842. uint32_t compute_user_data_14; /* ordinal79 */
  3843. uint32_t compute_user_data_15; /* ordinal80 */
  3844. uint32_t cp_compute_csinvoc_count_lo; /* ordinal81 */
  3845. uint32_t cp_compute_csinvoc_count_hi; /* ordinal82 */
  3846. uint32_t reserved35; /* ordinal83 */
  3847. uint32_t reserved36; /* ordinal84 */
  3848. uint32_t reserved37; /* ordinal85 */
  3849. uint32_t cp_mqd_query_time_lo; /* ordinal86 */
  3850. uint32_t cp_mqd_query_time_hi; /* ordinal87 */
  3851. uint32_t cp_mqd_connect_start_time_lo; /* ordinal88 */
  3852. uint32_t cp_mqd_connect_start_time_hi; /* ordinal89 */
  3853. uint32_t cp_mqd_connect_end_time_lo; /* ordinal90 */
  3854. uint32_t cp_mqd_connect_end_time_hi; /* ordinal91 */
  3855. uint32_t cp_mqd_connect_end_wf_count; /* ordinal92 */
  3856. uint32_t cp_mqd_connect_end_pq_rptr; /* ordinal93 */
  3857. uint32_t cp_mqd_connect_end_pq_wptr; /* ordinal94 */
  3858. uint32_t cp_mqd_connect_end_ib_rptr; /* ordinal95 */
  3859. uint32_t reserved38; /* ordinal96 */
  3860. uint32_t reserved39; /* ordinal97 */
  3861. uint32_t cp_mqd_save_start_time_lo; /* ordinal98 */
  3862. uint32_t cp_mqd_save_start_time_hi; /* ordinal99 */
  3863. uint32_t cp_mqd_save_end_time_lo; /* ordinal100 */
  3864. uint32_t cp_mqd_save_end_time_hi; /* ordinal101 */
  3865. uint32_t cp_mqd_restore_start_time_lo; /* ordinal102 */
  3866. uint32_t cp_mqd_restore_start_time_hi; /* ordinal103 */
  3867. uint32_t cp_mqd_restore_end_time_lo; /* ordinal104 */
  3868. uint32_t cp_mqd_restore_end_time_hi; /* ordinal105 */
  3869. uint32_t reserved40; /* ordinal106 */
  3870. uint32_t reserved41; /* ordinal107 */
  3871. uint32_t gds_cs_ctxsw_cnt0; /* ordinal108 */
  3872. uint32_t gds_cs_ctxsw_cnt1; /* ordinal109 */
  3873. uint32_t gds_cs_ctxsw_cnt2; /* ordinal110 */
  3874. uint32_t gds_cs_ctxsw_cnt3; /* ordinal111 */
  3875. uint32_t reserved42; /* ordinal112 */
  3876. uint32_t reserved43; /* ordinal113 */
  3877. uint32_t cp_pq_exe_status_lo; /* ordinal114 */
  3878. uint32_t cp_pq_exe_status_hi; /* ordinal115 */
  3879. uint32_t cp_packet_id_lo; /* ordinal116 */
  3880. uint32_t cp_packet_id_hi; /* ordinal117 */
  3881. uint32_t cp_packet_exe_status_lo; /* ordinal118 */
  3882. uint32_t cp_packet_exe_status_hi; /* ordinal119 */
  3883. uint32_t gds_save_base_addr_lo; /* ordinal120 */
  3884. uint32_t gds_save_base_addr_hi; /* ordinal121 */
  3885. uint32_t gds_save_mask_lo; /* ordinal122 */
  3886. uint32_t gds_save_mask_hi; /* ordinal123 */
  3887. uint32_t ctx_save_base_addr_lo; /* ordinal124 */
  3888. uint32_t ctx_save_base_addr_hi; /* ordinal125 */
  3889. uint32_t reserved44; /* ordinal126 */
  3890. uint32_t reserved45; /* ordinal127 */
  3891. uint32_t cp_mqd_base_addr_lo; /* ordinal128 */
  3892. uint32_t cp_mqd_base_addr_hi; /* ordinal129 */
  3893. uint32_t cp_hqd_active; /* ordinal130 */
  3894. uint32_t cp_hqd_vmid; /* ordinal131 */
  3895. uint32_t cp_hqd_persistent_state; /* ordinal132 */
  3896. uint32_t cp_hqd_pipe_priority; /* ordinal133 */
  3897. uint32_t cp_hqd_queue_priority; /* ordinal134 */
  3898. uint32_t cp_hqd_quantum; /* ordinal135 */
  3899. uint32_t cp_hqd_pq_base_lo; /* ordinal136 */
  3900. uint32_t cp_hqd_pq_base_hi; /* ordinal137 */
  3901. uint32_t cp_hqd_pq_rptr; /* ordinal138 */
  3902. uint32_t cp_hqd_pq_rptr_report_addr_lo; /* ordinal139 */
  3903. uint32_t cp_hqd_pq_rptr_report_addr_hi; /* ordinal140 */
  3904. uint32_t cp_hqd_pq_wptr_poll_addr; /* ordinal141 */
  3905. uint32_t cp_hqd_pq_wptr_poll_addr_hi; /* ordinal142 */
  3906. uint32_t cp_hqd_pq_doorbell_control; /* ordinal143 */
  3907. uint32_t cp_hqd_pq_wptr; /* ordinal144 */
  3908. uint32_t cp_hqd_pq_control; /* ordinal145 */
  3909. uint32_t cp_hqd_ib_base_addr_lo; /* ordinal146 */
  3910. uint32_t cp_hqd_ib_base_addr_hi; /* ordinal147 */
  3911. uint32_t cp_hqd_ib_rptr; /* ordinal148 */
  3912. uint32_t cp_hqd_ib_control; /* ordinal149 */
  3913. uint32_t cp_hqd_iq_timer; /* ordinal150 */
  3914. uint32_t cp_hqd_iq_rptr; /* ordinal151 */
  3915. uint32_t cp_hqd_dequeue_request; /* ordinal152 */
  3916. uint32_t cp_hqd_dma_offload; /* ordinal153 */
  3917. uint32_t cp_hqd_sema_cmd; /* ordinal154 */
  3918. uint32_t cp_hqd_msg_type; /* ordinal155 */
  3919. uint32_t cp_hqd_atomic0_preop_lo; /* ordinal156 */
  3920. uint32_t cp_hqd_atomic0_preop_hi; /* ordinal157 */
  3921. uint32_t cp_hqd_atomic1_preop_lo; /* ordinal158 */
  3922. uint32_t cp_hqd_atomic1_preop_hi; /* ordinal159 */
  3923. uint32_t cp_hqd_hq_status0; /* ordinal160 */
  3924. uint32_t cp_hqd_hq_control0; /* ordinal161 */
  3925. uint32_t cp_mqd_control; /* ordinal162 */
  3926. uint32_t cp_hqd_hq_status1; /* ordinal163 */
  3927. uint32_t cp_hqd_hq_control1; /* ordinal164 */
  3928. uint32_t cp_hqd_eop_base_addr_lo; /* ordinal165 */
  3929. uint32_t cp_hqd_eop_base_addr_hi; /* ordinal166 */
  3930. uint32_t cp_hqd_eop_control; /* ordinal167 */
  3931. uint32_t cp_hqd_eop_rptr; /* ordinal168 */
  3932. uint32_t cp_hqd_eop_wptr; /* ordinal169 */
  3933. uint32_t cp_hqd_eop_done_events; /* ordinal170 */
  3934. uint32_t cp_hqd_ctx_save_base_addr_lo; /* ordinal171 */
  3935. uint32_t cp_hqd_ctx_save_base_addr_hi; /* ordinal172 */
  3936. uint32_t cp_hqd_ctx_save_control; /* ordinal173 */
  3937. uint32_t cp_hqd_cntl_stack_offset; /* ordinal174 */
  3938. uint32_t cp_hqd_cntl_stack_size; /* ordinal175 */
  3939. uint32_t cp_hqd_wg_state_offset; /* ordinal176 */
  3940. uint32_t cp_hqd_ctx_save_size; /* ordinal177 */
  3941. uint32_t cp_hqd_gds_resource_state; /* ordinal178 */
  3942. uint32_t cp_hqd_error; /* ordinal179 */
  3943. uint32_t cp_hqd_eop_wptr_mem; /* ordinal180 */
  3944. uint32_t cp_hqd_eop_dones; /* ordinal181 */
  3945. uint32_t reserved46; /* ordinal182 */
  3946. uint32_t reserved47; /* ordinal183 */
  3947. uint32_t reserved48; /* ordinal184 */
  3948. uint32_t reserved49; /* ordinal185 */
  3949. uint32_t reserved50; /* ordinal186 */
  3950. uint32_t reserved51; /* ordinal187 */
  3951. uint32_t reserved52; /* ordinal188 */
  3952. uint32_t reserved53; /* ordinal189 */
  3953. uint32_t reserved54; /* ordinal190 */
  3954. uint32_t reserved55; /* ordinal191 */
  3955. uint32_t iqtimer_pkt_header; /* ordinal192 */
  3956. uint32_t iqtimer_pkt_dw0; /* ordinal193 */
  3957. uint32_t iqtimer_pkt_dw1; /* ordinal194 */
  3958. uint32_t iqtimer_pkt_dw2; /* ordinal195 */
  3959. uint32_t iqtimer_pkt_dw3; /* ordinal196 */
  3960. uint32_t iqtimer_pkt_dw4; /* ordinal197 */
  3961. uint32_t iqtimer_pkt_dw5; /* ordinal198 */
  3962. uint32_t iqtimer_pkt_dw6; /* ordinal199 */
  3963. uint32_t iqtimer_pkt_dw7; /* ordinal200 */
  3964. uint32_t iqtimer_pkt_dw8; /* ordinal201 */
  3965. uint32_t iqtimer_pkt_dw9; /* ordinal202 */
  3966. uint32_t iqtimer_pkt_dw10; /* ordinal203 */
  3967. uint32_t iqtimer_pkt_dw11; /* ordinal204 */
  3968. uint32_t iqtimer_pkt_dw12; /* ordinal205 */
  3969. uint32_t iqtimer_pkt_dw13; /* ordinal206 */
  3970. uint32_t iqtimer_pkt_dw14; /* ordinal207 */
  3971. uint32_t iqtimer_pkt_dw15; /* ordinal208 */
  3972. uint32_t iqtimer_pkt_dw16; /* ordinal209 */
  3973. uint32_t iqtimer_pkt_dw17; /* ordinal210 */
  3974. uint32_t iqtimer_pkt_dw18; /* ordinal211 */
  3975. uint32_t iqtimer_pkt_dw19; /* ordinal212 */
  3976. uint32_t iqtimer_pkt_dw20; /* ordinal213 */
  3977. uint32_t iqtimer_pkt_dw21; /* ordinal214 */
  3978. uint32_t iqtimer_pkt_dw22; /* ordinal215 */
  3979. uint32_t iqtimer_pkt_dw23; /* ordinal216 */
  3980. uint32_t iqtimer_pkt_dw24; /* ordinal217 */
  3981. uint32_t iqtimer_pkt_dw25; /* ordinal218 */
  3982. uint32_t iqtimer_pkt_dw26; /* ordinal219 */
  3983. uint32_t iqtimer_pkt_dw27; /* ordinal220 */
  3984. uint32_t iqtimer_pkt_dw28; /* ordinal221 */
  3985. uint32_t iqtimer_pkt_dw29; /* ordinal222 */
  3986. uint32_t iqtimer_pkt_dw30; /* ordinal223 */
  3987. uint32_t iqtimer_pkt_dw31; /* ordinal224 */
  3988. uint32_t reserved56; /* ordinal225 */
  3989. uint32_t reserved57; /* ordinal226 */
  3990. uint32_t reserved58; /* ordinal227 */
  3991. uint32_t set_resources_header; /* ordinal228 */
  3992. uint32_t set_resources_dw1; /* ordinal229 */
  3993. uint32_t set_resources_dw2; /* ordinal230 */
  3994. uint32_t set_resources_dw3; /* ordinal231 */
  3995. uint32_t set_resources_dw4; /* ordinal232 */
  3996. uint32_t set_resources_dw5; /* ordinal233 */
  3997. uint32_t set_resources_dw6; /* ordinal234 */
  3998. uint32_t set_resources_dw7; /* ordinal235 */
  3999. uint32_t reserved59; /* ordinal236 */
  4000. uint32_t reserved60; /* ordinal237 */
  4001. uint32_t reserved61; /* ordinal238 */
  4002. uint32_t reserved62; /* ordinal239 */
  4003. uint32_t reserved63; /* ordinal240 */
  4004. uint32_t reserved64; /* ordinal241 */
  4005. uint32_t reserved65; /* ordinal242 */
  4006. uint32_t reserved66; /* ordinal243 */
  4007. uint32_t reserved67; /* ordinal244 */
  4008. uint32_t reserved68; /* ordinal245 */
  4009. uint32_t reserved69; /* ordinal246 */
  4010. uint32_t reserved70; /* ordinal247 */
  4011. uint32_t reserved71; /* ordinal248 */
  4012. uint32_t reserved72; /* ordinal249 */
  4013. uint32_t reserved73; /* ordinal250 */
  4014. uint32_t reserved74; /* ordinal251 */
  4015. uint32_t reserved75; /* ordinal252 */
  4016. uint32_t reserved76; /* ordinal253 */
  4017. uint32_t reserved77; /* ordinal254 */
  4018. uint32_t reserved78; /* ordinal255 */
  4019. uint32_t reserved_t[256]; /* Reserve 256 dword buffer used by ucode */
  4020. };
  4021. static void gfx_v8_0_cp_compute_fini(struct amdgpu_device *adev)
  4022. {
  4023. int i, r;
  4024. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4025. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4026. if (ring->mqd_obj) {
  4027. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4028. if (unlikely(r != 0))
  4029. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  4030. amdgpu_bo_unpin(ring->mqd_obj);
  4031. amdgpu_bo_unreserve(ring->mqd_obj);
  4032. amdgpu_bo_unref(&ring->mqd_obj);
  4033. ring->mqd_obj = NULL;
  4034. }
  4035. }
  4036. }
  4037. static int gfx_v8_0_cp_compute_resume(struct amdgpu_device *adev)
  4038. {
  4039. int r, i, j;
  4040. u32 tmp;
  4041. bool use_doorbell = true;
  4042. u64 hqd_gpu_addr;
  4043. u64 mqd_gpu_addr;
  4044. u64 eop_gpu_addr;
  4045. u64 wb_gpu_addr;
  4046. u32 *buf;
  4047. struct vi_mqd *mqd;
  4048. /* init the pipes */
  4049. mutex_lock(&adev->srbm_mutex);
  4050. for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
  4051. int me = (i < 4) ? 1 : 2;
  4052. int pipe = (i < 4) ? i : (i - 4);
  4053. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  4054. eop_gpu_addr >>= 8;
  4055. vi_srbm_select(adev, me, pipe, 0, 0);
  4056. /* write the EOP addr */
  4057. WREG32(mmCP_HQD_EOP_BASE_ADDR, eop_gpu_addr);
  4058. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  4059. /* set the VMID assigned */
  4060. WREG32(mmCP_HQD_VMID, 0);
  4061. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4062. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4063. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4064. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  4065. WREG32(mmCP_HQD_EOP_CONTROL, tmp);
  4066. }
  4067. vi_srbm_select(adev, 0, 0, 0, 0);
  4068. mutex_unlock(&adev->srbm_mutex);
  4069. /* init the queues. Just two for now. */
  4070. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4071. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4072. if (ring->mqd_obj == NULL) {
  4073. r = amdgpu_bo_create(adev,
  4074. sizeof(struct vi_mqd),
  4075. PAGE_SIZE, true,
  4076. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  4077. NULL, &ring->mqd_obj);
  4078. if (r) {
  4079. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  4080. return r;
  4081. }
  4082. }
  4083. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4084. if (unlikely(r != 0)) {
  4085. gfx_v8_0_cp_compute_fini(adev);
  4086. return r;
  4087. }
  4088. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  4089. &mqd_gpu_addr);
  4090. if (r) {
  4091. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  4092. gfx_v8_0_cp_compute_fini(adev);
  4093. return r;
  4094. }
  4095. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  4096. if (r) {
  4097. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  4098. gfx_v8_0_cp_compute_fini(adev);
  4099. return r;
  4100. }
  4101. /* init the mqd struct */
  4102. memset(buf, 0, sizeof(struct vi_mqd));
  4103. mqd = (struct vi_mqd *)buf;
  4104. mqd->header = 0xC0310800;
  4105. mqd->compute_pipelinestat_enable = 0x00000001;
  4106. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4107. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4108. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4109. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4110. mqd->compute_misc_reserved = 0x00000003;
  4111. mutex_lock(&adev->srbm_mutex);
  4112. vi_srbm_select(adev, ring->me,
  4113. ring->pipe,
  4114. ring->queue, 0);
  4115. /* disable wptr polling */
  4116. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  4117. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4118. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  4119. mqd->cp_hqd_eop_base_addr_lo =
  4120. RREG32(mmCP_HQD_EOP_BASE_ADDR);
  4121. mqd->cp_hqd_eop_base_addr_hi =
  4122. RREG32(mmCP_HQD_EOP_BASE_ADDR_HI);
  4123. /* enable doorbell? */
  4124. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4125. if (use_doorbell) {
  4126. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4127. } else {
  4128. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  4129. }
  4130. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  4131. mqd->cp_hqd_pq_doorbell_control = tmp;
  4132. /* disable the queue if it's active */
  4133. mqd->cp_hqd_dequeue_request = 0;
  4134. mqd->cp_hqd_pq_rptr = 0;
  4135. mqd->cp_hqd_pq_wptr= 0;
  4136. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  4137. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  4138. for (j = 0; j < adev->usec_timeout; j++) {
  4139. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  4140. break;
  4141. udelay(1);
  4142. }
  4143. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  4144. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  4145. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4146. }
  4147. /* set the pointer to the MQD */
  4148. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  4149. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  4150. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  4151. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  4152. /* set MQD vmid to 0 */
  4153. tmp = RREG32(mmCP_MQD_CONTROL);
  4154. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4155. WREG32(mmCP_MQD_CONTROL, tmp);
  4156. mqd->cp_mqd_control = tmp;
  4157. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4158. hqd_gpu_addr = ring->gpu_addr >> 8;
  4159. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4160. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4161. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  4162. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  4163. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4164. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4165. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4166. (order_base_2(ring->ring_size / 4) - 1));
  4167. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4168. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4169. #ifdef __BIG_ENDIAN
  4170. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4171. #endif
  4172. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4173. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4174. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4175. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4176. WREG32(mmCP_HQD_PQ_CONTROL, tmp);
  4177. mqd->cp_hqd_pq_control = tmp;
  4178. /* set the wb address wether it's enabled or not */
  4179. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4180. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4181. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4182. upper_32_bits(wb_gpu_addr) & 0xffff;
  4183. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  4184. mqd->cp_hqd_pq_rptr_report_addr_lo);
  4185. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  4186. mqd->cp_hqd_pq_rptr_report_addr_hi);
  4187. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4188. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4189. mqd->cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  4190. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4191. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr);
  4192. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  4193. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  4194. /* enable the doorbell if requested */
  4195. if (use_doorbell) {
  4196. if ((adev->asic_type == CHIP_CARRIZO) ||
  4197. (adev->asic_type == CHIP_FIJI) ||
  4198. (adev->asic_type == CHIP_STONEY) ||
  4199. (adev->asic_type == CHIP_POLARIS11) ||
  4200. (adev->asic_type == CHIP_POLARIS10)) {
  4201. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  4202. AMDGPU_DOORBELL_KIQ << 2);
  4203. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  4204. AMDGPU_DOORBELL_MEC_RING7 << 2);
  4205. }
  4206. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4207. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4208. DOORBELL_OFFSET, ring->doorbell_index);
  4209. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4210. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  4211. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  4212. mqd->cp_hqd_pq_doorbell_control = tmp;
  4213. } else {
  4214. mqd->cp_hqd_pq_doorbell_control = 0;
  4215. }
  4216. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  4217. mqd->cp_hqd_pq_doorbell_control);
  4218. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4219. ring->wptr = 0;
  4220. mqd->cp_hqd_pq_wptr = ring->wptr;
  4221. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4222. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4223. /* set the vmid for the queue */
  4224. mqd->cp_hqd_vmid = 0;
  4225. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  4226. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4227. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4228. WREG32(mmCP_HQD_PERSISTENT_STATE, tmp);
  4229. mqd->cp_hqd_persistent_state = tmp;
  4230. if (adev->asic_type == CHIP_STONEY ||
  4231. adev->asic_type == CHIP_POLARIS11 ||
  4232. adev->asic_type == CHIP_POLARIS10) {
  4233. tmp = RREG32(mmCP_ME1_PIPE3_INT_CNTL);
  4234. tmp = REG_SET_FIELD(tmp, CP_ME1_PIPE3_INT_CNTL, GENERIC2_INT_ENABLE, 1);
  4235. WREG32(mmCP_ME1_PIPE3_INT_CNTL, tmp);
  4236. }
  4237. /* activate the queue */
  4238. mqd->cp_hqd_active = 1;
  4239. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  4240. vi_srbm_select(adev, 0, 0, 0, 0);
  4241. mutex_unlock(&adev->srbm_mutex);
  4242. amdgpu_bo_kunmap(ring->mqd_obj);
  4243. amdgpu_bo_unreserve(ring->mqd_obj);
  4244. }
  4245. if (use_doorbell) {
  4246. tmp = RREG32(mmCP_PQ_STATUS);
  4247. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4248. WREG32(mmCP_PQ_STATUS, tmp);
  4249. }
  4250. gfx_v8_0_cp_compute_enable(adev, true);
  4251. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4252. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4253. ring->ready = true;
  4254. r = amdgpu_ring_test_ring(ring);
  4255. if (r)
  4256. ring->ready = false;
  4257. }
  4258. return 0;
  4259. }
  4260. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4261. {
  4262. int r;
  4263. if (!(adev->flags & AMD_IS_APU))
  4264. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4265. if (!adev->pp_enabled) {
  4266. if (!adev->firmware.smu_load) {
  4267. /* legacy firmware loading */
  4268. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4269. if (r)
  4270. return r;
  4271. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4272. if (r)
  4273. return r;
  4274. } else {
  4275. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4276. AMDGPU_UCODE_ID_CP_CE);
  4277. if (r)
  4278. return -EINVAL;
  4279. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4280. AMDGPU_UCODE_ID_CP_PFP);
  4281. if (r)
  4282. return -EINVAL;
  4283. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4284. AMDGPU_UCODE_ID_CP_ME);
  4285. if (r)
  4286. return -EINVAL;
  4287. if (adev->asic_type == CHIP_TOPAZ) {
  4288. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4289. if (r)
  4290. return r;
  4291. } else {
  4292. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4293. AMDGPU_UCODE_ID_CP_MEC1);
  4294. if (r)
  4295. return -EINVAL;
  4296. }
  4297. }
  4298. }
  4299. r = gfx_v8_0_cp_gfx_resume(adev);
  4300. if (r)
  4301. return r;
  4302. r = gfx_v8_0_cp_compute_resume(adev);
  4303. if (r)
  4304. return r;
  4305. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4306. return 0;
  4307. }
  4308. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4309. {
  4310. gfx_v8_0_cp_gfx_enable(adev, enable);
  4311. gfx_v8_0_cp_compute_enable(adev, enable);
  4312. }
  4313. static int gfx_v8_0_hw_init(void *handle)
  4314. {
  4315. int r;
  4316. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4317. gfx_v8_0_init_golden_registers(adev);
  4318. gfx_v8_0_gpu_init(adev);
  4319. r = gfx_v8_0_rlc_resume(adev);
  4320. if (r)
  4321. return r;
  4322. r = gfx_v8_0_cp_resume(adev);
  4323. if (r)
  4324. return r;
  4325. return r;
  4326. }
  4327. static int gfx_v8_0_hw_fini(void *handle)
  4328. {
  4329. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4330. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4331. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4332. gfx_v8_0_cp_enable(adev, false);
  4333. gfx_v8_0_rlc_stop(adev);
  4334. gfx_v8_0_cp_compute_fini(adev);
  4335. amdgpu_set_powergating_state(adev,
  4336. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_UNGATE);
  4337. return 0;
  4338. }
  4339. static int gfx_v8_0_suspend(void *handle)
  4340. {
  4341. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4342. return gfx_v8_0_hw_fini(adev);
  4343. }
  4344. static int gfx_v8_0_resume(void *handle)
  4345. {
  4346. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4347. return gfx_v8_0_hw_init(adev);
  4348. }
  4349. static bool gfx_v8_0_is_idle(void *handle)
  4350. {
  4351. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4352. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4353. return false;
  4354. else
  4355. return true;
  4356. }
  4357. static int gfx_v8_0_wait_for_idle(void *handle)
  4358. {
  4359. unsigned i;
  4360. u32 tmp;
  4361. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4362. for (i = 0; i < adev->usec_timeout; i++) {
  4363. /* read MC_STATUS */
  4364. tmp = RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK;
  4365. if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
  4366. return 0;
  4367. udelay(1);
  4368. }
  4369. return -ETIMEDOUT;
  4370. }
  4371. static int gfx_v8_0_soft_reset(void *handle)
  4372. {
  4373. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4374. u32 tmp;
  4375. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4376. /* GRBM_STATUS */
  4377. tmp = RREG32(mmGRBM_STATUS);
  4378. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4379. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4380. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4381. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4382. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4383. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  4384. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4385. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4386. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4387. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4388. }
  4389. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4390. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4391. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4392. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4393. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4394. }
  4395. /* GRBM_STATUS2 */
  4396. tmp = RREG32(mmGRBM_STATUS2);
  4397. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4398. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4399. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4400. /* SRBM_STATUS */
  4401. tmp = RREG32(mmSRBM_STATUS);
  4402. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4403. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4404. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4405. if (grbm_soft_reset || srbm_soft_reset) {
  4406. /* stop the rlc */
  4407. gfx_v8_0_rlc_stop(adev);
  4408. /* Disable GFX parsing/prefetching */
  4409. gfx_v8_0_cp_gfx_enable(adev, false);
  4410. /* Disable MEC parsing/prefetching */
  4411. gfx_v8_0_cp_compute_enable(adev, false);
  4412. if (grbm_soft_reset || srbm_soft_reset) {
  4413. tmp = RREG32(mmGMCON_DEBUG);
  4414. tmp = REG_SET_FIELD(tmp,
  4415. GMCON_DEBUG, GFX_STALL, 1);
  4416. tmp = REG_SET_FIELD(tmp,
  4417. GMCON_DEBUG, GFX_CLEAR, 1);
  4418. WREG32(mmGMCON_DEBUG, tmp);
  4419. udelay(50);
  4420. }
  4421. if (grbm_soft_reset) {
  4422. tmp = RREG32(mmGRBM_SOFT_RESET);
  4423. tmp |= grbm_soft_reset;
  4424. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4425. WREG32(mmGRBM_SOFT_RESET, tmp);
  4426. tmp = RREG32(mmGRBM_SOFT_RESET);
  4427. udelay(50);
  4428. tmp &= ~grbm_soft_reset;
  4429. WREG32(mmGRBM_SOFT_RESET, tmp);
  4430. tmp = RREG32(mmGRBM_SOFT_RESET);
  4431. }
  4432. if (srbm_soft_reset) {
  4433. tmp = RREG32(mmSRBM_SOFT_RESET);
  4434. tmp |= srbm_soft_reset;
  4435. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4436. WREG32(mmSRBM_SOFT_RESET, tmp);
  4437. tmp = RREG32(mmSRBM_SOFT_RESET);
  4438. udelay(50);
  4439. tmp &= ~srbm_soft_reset;
  4440. WREG32(mmSRBM_SOFT_RESET, tmp);
  4441. tmp = RREG32(mmSRBM_SOFT_RESET);
  4442. }
  4443. if (grbm_soft_reset || srbm_soft_reset) {
  4444. tmp = RREG32(mmGMCON_DEBUG);
  4445. tmp = REG_SET_FIELD(tmp,
  4446. GMCON_DEBUG, GFX_STALL, 0);
  4447. tmp = REG_SET_FIELD(tmp,
  4448. GMCON_DEBUG, GFX_CLEAR, 0);
  4449. WREG32(mmGMCON_DEBUG, tmp);
  4450. }
  4451. /* Wait a little for things to settle down */
  4452. udelay(50);
  4453. }
  4454. return 0;
  4455. }
  4456. /**
  4457. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  4458. *
  4459. * @adev: amdgpu_device pointer
  4460. *
  4461. * Fetches a GPU clock counter snapshot.
  4462. * Returns the 64 bit clock counter snapshot.
  4463. */
  4464. uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  4465. {
  4466. uint64_t clock;
  4467. mutex_lock(&adev->gfx.gpu_clock_mutex);
  4468. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4469. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  4470. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4471. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  4472. return clock;
  4473. }
  4474. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  4475. uint32_t vmid,
  4476. uint32_t gds_base, uint32_t gds_size,
  4477. uint32_t gws_base, uint32_t gws_size,
  4478. uint32_t oa_base, uint32_t oa_size)
  4479. {
  4480. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  4481. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  4482. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  4483. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  4484. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  4485. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  4486. /* GDS Base */
  4487. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4488. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4489. WRITE_DATA_DST_SEL(0)));
  4490. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  4491. amdgpu_ring_write(ring, 0);
  4492. amdgpu_ring_write(ring, gds_base);
  4493. /* GDS Size */
  4494. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4495. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4496. WRITE_DATA_DST_SEL(0)));
  4497. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  4498. amdgpu_ring_write(ring, 0);
  4499. amdgpu_ring_write(ring, gds_size);
  4500. /* GWS */
  4501. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4502. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4503. WRITE_DATA_DST_SEL(0)));
  4504. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  4505. amdgpu_ring_write(ring, 0);
  4506. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  4507. /* OA */
  4508. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4509. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4510. WRITE_DATA_DST_SEL(0)));
  4511. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  4512. amdgpu_ring_write(ring, 0);
  4513. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  4514. }
  4515. static int gfx_v8_0_early_init(void *handle)
  4516. {
  4517. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4518. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  4519. adev->gfx.num_compute_rings = GFX8_NUM_COMPUTE_RINGS;
  4520. gfx_v8_0_set_ring_funcs(adev);
  4521. gfx_v8_0_set_irq_funcs(adev);
  4522. gfx_v8_0_set_gds_init(adev);
  4523. gfx_v8_0_set_rlc_funcs(adev);
  4524. return 0;
  4525. }
  4526. static int gfx_v8_0_late_init(void *handle)
  4527. {
  4528. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4529. int r;
  4530. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  4531. if (r)
  4532. return r;
  4533. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  4534. if (r)
  4535. return r;
  4536. /* requires IBs so do in late init after IB pool is initialized */
  4537. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  4538. if (r)
  4539. return r;
  4540. amdgpu_set_powergating_state(adev,
  4541. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_GATE);
  4542. return 0;
  4543. }
  4544. static void polaris11_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  4545. bool enable)
  4546. {
  4547. uint32_t data, temp;
  4548. /* Send msg to SMU via Powerplay */
  4549. amdgpu_set_powergating_state(adev,
  4550. AMD_IP_BLOCK_TYPE_SMC,
  4551. enable ? AMD_PG_STATE_GATE : AMD_PG_STATE_UNGATE);
  4552. if (enable) {
  4553. /* Enable static MGPG */
  4554. temp = data = RREG32(mmRLC_PG_CNTL);
  4555. data |= RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  4556. if (temp != data)
  4557. WREG32(mmRLC_PG_CNTL, data);
  4558. } else {
  4559. temp = data = RREG32(mmRLC_PG_CNTL);
  4560. data &= ~RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  4561. if (temp != data)
  4562. WREG32(mmRLC_PG_CNTL, data);
  4563. }
  4564. }
  4565. static void polaris11_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  4566. bool enable)
  4567. {
  4568. uint32_t data, temp;
  4569. if (enable) {
  4570. /* Enable dynamic MGPG */
  4571. temp = data = RREG32(mmRLC_PG_CNTL);
  4572. data |= RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  4573. if (temp != data)
  4574. WREG32(mmRLC_PG_CNTL, data);
  4575. } else {
  4576. temp = data = RREG32(mmRLC_PG_CNTL);
  4577. data &= ~RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  4578. if (temp != data)
  4579. WREG32(mmRLC_PG_CNTL, data);
  4580. }
  4581. }
  4582. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  4583. bool enable)
  4584. {
  4585. uint32_t data, temp;
  4586. if (enable) {
  4587. /* Enable quick PG */
  4588. temp = data = RREG32(mmRLC_PG_CNTL);
  4589. data |= 0x100000;
  4590. if (temp != data)
  4591. WREG32(mmRLC_PG_CNTL, data);
  4592. } else {
  4593. temp = data = RREG32(mmRLC_PG_CNTL);
  4594. data &= ~0x100000;
  4595. if (temp != data)
  4596. WREG32(mmRLC_PG_CNTL, data);
  4597. }
  4598. }
  4599. static int gfx_v8_0_set_powergating_state(void *handle,
  4600. enum amd_powergating_state state)
  4601. {
  4602. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4603. if (!(adev->pg_flags & AMD_PG_SUPPORT_GFX_PG))
  4604. return 0;
  4605. switch (adev->asic_type) {
  4606. case CHIP_POLARIS11:
  4607. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG)
  4608. polaris11_enable_gfx_static_mg_power_gating(adev,
  4609. state == AMD_PG_STATE_GATE ? true : false);
  4610. else if (adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG)
  4611. polaris11_enable_gfx_dynamic_mg_power_gating(adev,
  4612. state == AMD_PG_STATE_GATE ? true : false);
  4613. else
  4614. polaris11_enable_gfx_quick_mg_power_gating(adev,
  4615. state == AMD_PG_STATE_GATE ? true : false);
  4616. break;
  4617. default:
  4618. break;
  4619. }
  4620. return 0;
  4621. }
  4622. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  4623. uint32_t reg_addr, uint32_t cmd)
  4624. {
  4625. uint32_t data;
  4626. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  4627. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  4628. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  4629. data = RREG32(mmRLC_SERDES_WR_CTRL);
  4630. if (adev->asic_type == CHIP_STONEY)
  4631. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  4632. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  4633. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  4634. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  4635. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  4636. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  4637. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  4638. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  4639. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  4640. else
  4641. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  4642. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  4643. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  4644. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  4645. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  4646. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  4647. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  4648. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  4649. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  4650. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  4651. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  4652. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  4653. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  4654. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  4655. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  4656. WREG32(mmRLC_SERDES_WR_CTRL, data);
  4657. }
  4658. #define MSG_ENTER_RLC_SAFE_MODE 1
  4659. #define MSG_EXIT_RLC_SAFE_MODE 0
  4660. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  4661. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  4662. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  4663. static void cz_enter_rlc_safe_mode(struct amdgpu_device *adev)
  4664. {
  4665. u32 data = 0;
  4666. unsigned i;
  4667. data = RREG32(mmRLC_CNTL);
  4668. if ((data & RLC_CNTL__RLC_ENABLE_F32_MASK) == 0)
  4669. return;
  4670. if ((adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) ||
  4671. (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG | AMD_PG_SUPPORT_GFX_SMG |
  4672. AMD_PG_SUPPORT_GFX_DMG))) {
  4673. data |= RLC_GPR_REG2__REQ_MASK;
  4674. data &= ~RLC_GPR_REG2__MESSAGE_MASK;
  4675. data |= (MSG_ENTER_RLC_SAFE_MODE << RLC_GPR_REG2__MESSAGE__SHIFT);
  4676. WREG32(mmRLC_GPR_REG2, data);
  4677. for (i = 0; i < adev->usec_timeout; i++) {
  4678. if ((RREG32(mmRLC_GPM_STAT) &
  4679. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  4680. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  4681. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  4682. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  4683. break;
  4684. udelay(1);
  4685. }
  4686. for (i = 0; i < adev->usec_timeout; i++) {
  4687. if ((RREG32(mmRLC_GPR_REG2) & RLC_GPR_REG2__REQ_MASK) == 0)
  4688. break;
  4689. udelay(1);
  4690. }
  4691. adev->gfx.rlc.in_safe_mode = true;
  4692. }
  4693. }
  4694. static void cz_exit_rlc_safe_mode(struct amdgpu_device *adev)
  4695. {
  4696. u32 data;
  4697. unsigned i;
  4698. data = RREG32(mmRLC_CNTL);
  4699. if ((data & RLC_CNTL__RLC_ENABLE_F32_MASK) == 0)
  4700. return;
  4701. if ((adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) ||
  4702. (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG | AMD_PG_SUPPORT_GFX_SMG |
  4703. AMD_PG_SUPPORT_GFX_DMG))) {
  4704. data |= RLC_GPR_REG2__REQ_MASK;
  4705. data &= ~RLC_GPR_REG2__MESSAGE_MASK;
  4706. data |= (MSG_EXIT_RLC_SAFE_MODE << RLC_GPR_REG2__MESSAGE__SHIFT);
  4707. WREG32(mmRLC_GPR_REG2, data);
  4708. adev->gfx.rlc.in_safe_mode = false;
  4709. }
  4710. for (i = 0; i < adev->usec_timeout; i++) {
  4711. if ((RREG32(mmRLC_GPR_REG2) & RLC_GPR_REG2__REQ_MASK) == 0)
  4712. break;
  4713. udelay(1);
  4714. }
  4715. }
  4716. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  4717. {
  4718. u32 data;
  4719. unsigned i;
  4720. data = RREG32(mmRLC_CNTL);
  4721. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  4722. return;
  4723. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  4724. data |= RLC_SAFE_MODE__CMD_MASK;
  4725. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  4726. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  4727. WREG32(mmRLC_SAFE_MODE, data);
  4728. for (i = 0; i < adev->usec_timeout; i++) {
  4729. if ((RREG32(mmRLC_GPM_STAT) &
  4730. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  4731. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  4732. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  4733. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  4734. break;
  4735. udelay(1);
  4736. }
  4737. for (i = 0; i < adev->usec_timeout; i++) {
  4738. if ((RREG32(mmRLC_SAFE_MODE) & RLC_SAFE_MODE__CMD_MASK) == 0)
  4739. break;
  4740. udelay(1);
  4741. }
  4742. adev->gfx.rlc.in_safe_mode = true;
  4743. }
  4744. }
  4745. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  4746. {
  4747. u32 data = 0;
  4748. unsigned i;
  4749. data = RREG32(mmRLC_CNTL);
  4750. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  4751. return;
  4752. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  4753. if (adev->gfx.rlc.in_safe_mode) {
  4754. data |= RLC_SAFE_MODE__CMD_MASK;
  4755. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  4756. WREG32(mmRLC_SAFE_MODE, data);
  4757. adev->gfx.rlc.in_safe_mode = false;
  4758. }
  4759. }
  4760. for (i = 0; i < adev->usec_timeout; i++) {
  4761. if ((RREG32(mmRLC_SAFE_MODE) & RLC_SAFE_MODE__CMD_MASK) == 0)
  4762. break;
  4763. udelay(1);
  4764. }
  4765. }
  4766. static void gfx_v8_0_nop_enter_rlc_safe_mode(struct amdgpu_device *adev)
  4767. {
  4768. adev->gfx.rlc.in_safe_mode = true;
  4769. }
  4770. static void gfx_v8_0_nop_exit_rlc_safe_mode(struct amdgpu_device *adev)
  4771. {
  4772. adev->gfx.rlc.in_safe_mode = false;
  4773. }
  4774. static const struct amdgpu_rlc_funcs cz_rlc_funcs = {
  4775. .enter_safe_mode = cz_enter_rlc_safe_mode,
  4776. .exit_safe_mode = cz_exit_rlc_safe_mode
  4777. };
  4778. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  4779. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  4780. .exit_safe_mode = iceland_exit_rlc_safe_mode
  4781. };
  4782. static const struct amdgpu_rlc_funcs gfx_v8_0_nop_rlc_funcs = {
  4783. .enter_safe_mode = gfx_v8_0_nop_enter_rlc_safe_mode,
  4784. .exit_safe_mode = gfx_v8_0_nop_exit_rlc_safe_mode
  4785. };
  4786. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  4787. bool enable)
  4788. {
  4789. uint32_t temp, data;
  4790. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  4791. /* It is disabled by HW by default */
  4792. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  4793. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  4794. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  4795. /* 1 - RLC memory Light sleep */
  4796. temp = data = RREG32(mmRLC_MEM_SLP_CNTL);
  4797. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  4798. if (temp != data)
  4799. WREG32(mmRLC_MEM_SLP_CNTL, data);
  4800. }
  4801. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  4802. /* 2 - CP memory Light sleep */
  4803. temp = data = RREG32(mmCP_MEM_SLP_CNTL);
  4804. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  4805. if (temp != data)
  4806. WREG32(mmCP_MEM_SLP_CNTL, data);
  4807. }
  4808. }
  4809. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  4810. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4811. if (adev->flags & AMD_IS_APU)
  4812. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  4813. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  4814. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  4815. else
  4816. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  4817. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  4818. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  4819. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  4820. if (temp != data)
  4821. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  4822. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4823. gfx_v8_0_wait_for_rlc_serdes(adev);
  4824. /* 5 - clear mgcg override */
  4825. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  4826. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  4827. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  4828. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  4829. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  4830. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  4831. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  4832. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  4833. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  4834. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  4835. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  4836. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  4837. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  4838. if (temp != data)
  4839. WREG32(mmCGTS_SM_CTRL_REG, data);
  4840. }
  4841. udelay(50);
  4842. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4843. gfx_v8_0_wait_for_rlc_serdes(adev);
  4844. } else {
  4845. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  4846. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4847. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  4848. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  4849. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  4850. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  4851. if (temp != data)
  4852. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  4853. /* 2 - disable MGLS in RLC */
  4854. data = RREG32(mmRLC_MEM_SLP_CNTL);
  4855. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  4856. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  4857. WREG32(mmRLC_MEM_SLP_CNTL, data);
  4858. }
  4859. /* 3 - disable MGLS in CP */
  4860. data = RREG32(mmCP_MEM_SLP_CNTL);
  4861. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  4862. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  4863. WREG32(mmCP_MEM_SLP_CNTL, data);
  4864. }
  4865. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  4866. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  4867. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  4868. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  4869. if (temp != data)
  4870. WREG32(mmCGTS_SM_CTRL_REG, data);
  4871. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4872. gfx_v8_0_wait_for_rlc_serdes(adev);
  4873. /* 6 - set mgcg override */
  4874. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  4875. udelay(50);
  4876. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4877. gfx_v8_0_wait_for_rlc_serdes(adev);
  4878. }
  4879. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  4880. }
  4881. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  4882. bool enable)
  4883. {
  4884. uint32_t temp, temp1, data, data1;
  4885. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  4886. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  4887. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  4888. /* 1 enable cntx_empty_int_enable/cntx_busy_int_enable/
  4889. * Cmp_busy/GFX_Idle interrupts
  4890. */
  4891. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4892. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4893. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  4894. if (temp1 != data1)
  4895. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  4896. /* 2 wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4897. gfx_v8_0_wait_for_rlc_serdes(adev);
  4898. /* 3 - clear cgcg override */
  4899. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  4900. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4901. gfx_v8_0_wait_for_rlc_serdes(adev);
  4902. /* 4 - write cmd to set CGLS */
  4903. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  4904. /* 5 - enable cgcg */
  4905. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  4906. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  4907. /* enable cgls*/
  4908. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  4909. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4910. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  4911. if (temp1 != data1)
  4912. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  4913. } else {
  4914. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  4915. }
  4916. if (temp != data)
  4917. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  4918. } else {
  4919. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  4920. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4921. /* TEST CGCG */
  4922. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4923. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  4924. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  4925. if (temp1 != data1)
  4926. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  4927. /* read gfx register to wake up cgcg */
  4928. RREG32(mmCB_CGTT_SCLK_CTRL);
  4929. RREG32(mmCB_CGTT_SCLK_CTRL);
  4930. RREG32(mmCB_CGTT_SCLK_CTRL);
  4931. RREG32(mmCB_CGTT_SCLK_CTRL);
  4932. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4933. gfx_v8_0_wait_for_rlc_serdes(adev);
  4934. /* write cmd to Set CGCG Overrride */
  4935. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  4936. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4937. gfx_v8_0_wait_for_rlc_serdes(adev);
  4938. /* write cmd to Clear CGLS */
  4939. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  4940. /* disable cgcg, cgls should be disabled too. */
  4941. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  4942. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  4943. if (temp != data)
  4944. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  4945. }
  4946. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  4947. }
  4948. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  4949. bool enable)
  4950. {
  4951. if (enable) {
  4952. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  4953. * === MGCG + MGLS + TS(CG/LS) ===
  4954. */
  4955. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  4956. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  4957. } else {
  4958. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  4959. * === CGCG + CGLS ===
  4960. */
  4961. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  4962. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  4963. }
  4964. return 0;
  4965. }
  4966. static int gfx_v8_0_set_clockgating_state(void *handle,
  4967. enum amd_clockgating_state state)
  4968. {
  4969. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4970. switch (adev->asic_type) {
  4971. case CHIP_FIJI:
  4972. case CHIP_CARRIZO:
  4973. case CHIP_STONEY:
  4974. gfx_v8_0_update_gfx_clock_gating(adev,
  4975. state == AMD_CG_STATE_GATE ? true : false);
  4976. break;
  4977. default:
  4978. break;
  4979. }
  4980. return 0;
  4981. }
  4982. static u32 gfx_v8_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  4983. {
  4984. u32 rptr;
  4985. rptr = ring->adev->wb.wb[ring->rptr_offs];
  4986. return rptr;
  4987. }
  4988. static u32 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  4989. {
  4990. struct amdgpu_device *adev = ring->adev;
  4991. u32 wptr;
  4992. if (ring->use_doorbell)
  4993. /* XXX check if swapping is necessary on BE */
  4994. wptr = ring->adev->wb.wb[ring->wptr_offs];
  4995. else
  4996. wptr = RREG32(mmCP_RB0_WPTR);
  4997. return wptr;
  4998. }
  4999. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5000. {
  5001. struct amdgpu_device *adev = ring->adev;
  5002. if (ring->use_doorbell) {
  5003. /* XXX check if swapping is necessary on BE */
  5004. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  5005. WDOORBELL32(ring->doorbell_index, ring->wptr);
  5006. } else {
  5007. WREG32(mmCP_RB0_WPTR, ring->wptr);
  5008. (void)RREG32(mmCP_RB0_WPTR);
  5009. }
  5010. }
  5011. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5012. {
  5013. u32 ref_and_mask, reg_mem_engine;
  5014. if (ring->type == AMDGPU_RING_TYPE_COMPUTE) {
  5015. switch (ring->me) {
  5016. case 1:
  5017. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5018. break;
  5019. case 2:
  5020. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5021. break;
  5022. default:
  5023. return;
  5024. }
  5025. reg_mem_engine = 0;
  5026. } else {
  5027. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5028. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5029. }
  5030. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5031. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5032. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5033. reg_mem_engine));
  5034. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5035. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5036. amdgpu_ring_write(ring, ref_and_mask);
  5037. amdgpu_ring_write(ring, ref_and_mask);
  5038. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5039. }
  5040. static void gfx_v8_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  5041. {
  5042. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5043. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5044. WRITE_DATA_DST_SEL(0) |
  5045. WR_CONFIRM));
  5046. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  5047. amdgpu_ring_write(ring, 0);
  5048. amdgpu_ring_write(ring, 1);
  5049. }
  5050. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5051. struct amdgpu_ib *ib)
  5052. {
  5053. bool need_ctx_switch = ring->current_ctx != ib->ctx;
  5054. u32 header, control = 0;
  5055. u32 next_rptr = ring->wptr + 5;
  5056. /* drop the CE preamble IB for the same context */
  5057. if ((ib->flags & AMDGPU_IB_FLAG_PREAMBLE) && !need_ctx_switch)
  5058. return;
  5059. if (need_ctx_switch)
  5060. next_rptr += 2;
  5061. next_rptr += 4;
  5062. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5063. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  5064. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  5065. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  5066. amdgpu_ring_write(ring, next_rptr);
  5067. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  5068. if (need_ctx_switch) {
  5069. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5070. amdgpu_ring_write(ring, 0);
  5071. }
  5072. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5073. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5074. else
  5075. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5076. control |= ib->length_dw | (ib->vm_id << 24);
  5077. amdgpu_ring_write(ring, header);
  5078. amdgpu_ring_write(ring,
  5079. #ifdef __BIG_ENDIAN
  5080. (2 << 0) |
  5081. #endif
  5082. (ib->gpu_addr & 0xFFFFFFFC));
  5083. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5084. amdgpu_ring_write(ring, control);
  5085. }
  5086. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5087. struct amdgpu_ib *ib)
  5088. {
  5089. u32 header, control = 0;
  5090. u32 next_rptr = ring->wptr + 5;
  5091. control |= INDIRECT_BUFFER_VALID;
  5092. next_rptr += 4;
  5093. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5094. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  5095. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  5096. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  5097. amdgpu_ring_write(ring, next_rptr);
  5098. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5099. control |= ib->length_dw | (ib->vm_id << 24);
  5100. amdgpu_ring_write(ring, header);
  5101. amdgpu_ring_write(ring,
  5102. #ifdef __BIG_ENDIAN
  5103. (2 << 0) |
  5104. #endif
  5105. (ib->gpu_addr & 0xFFFFFFFC));
  5106. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5107. amdgpu_ring_write(ring, control);
  5108. }
  5109. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5110. u64 seq, unsigned flags)
  5111. {
  5112. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5113. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5114. /* EVENT_WRITE_EOP - flush caches, send int */
  5115. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5116. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5117. EOP_TC_ACTION_EN |
  5118. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5119. EVENT_INDEX(5)));
  5120. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5121. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5122. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5123. amdgpu_ring_write(ring, lower_32_bits(seq));
  5124. amdgpu_ring_write(ring, upper_32_bits(seq));
  5125. }
  5126. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5127. {
  5128. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  5129. uint32_t seq = ring->fence_drv.sync_seq;
  5130. uint64_t addr = ring->fence_drv.gpu_addr;
  5131. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5132. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5133. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5134. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5135. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5136. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5137. amdgpu_ring_write(ring, seq);
  5138. amdgpu_ring_write(ring, 0xffffffff);
  5139. amdgpu_ring_write(ring, 4); /* poll interval */
  5140. if (usepfp) {
  5141. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  5142. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5143. amdgpu_ring_write(ring, 0);
  5144. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5145. amdgpu_ring_write(ring, 0);
  5146. }
  5147. }
  5148. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5149. unsigned vm_id, uint64_t pd_addr)
  5150. {
  5151. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  5152. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5153. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5154. WRITE_DATA_DST_SEL(0)) |
  5155. WR_CONFIRM);
  5156. if (vm_id < 8) {
  5157. amdgpu_ring_write(ring,
  5158. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  5159. } else {
  5160. amdgpu_ring_write(ring,
  5161. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  5162. }
  5163. amdgpu_ring_write(ring, 0);
  5164. amdgpu_ring_write(ring, pd_addr >> 12);
  5165. /* bits 0-15 are the VM contexts0-15 */
  5166. /* invalidate the cache */
  5167. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5168. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5169. WRITE_DATA_DST_SEL(0)));
  5170. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5171. amdgpu_ring_write(ring, 0);
  5172. amdgpu_ring_write(ring, 1 << vm_id);
  5173. /* wait for the invalidate to complete */
  5174. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5175. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5176. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5177. WAIT_REG_MEM_ENGINE(0))); /* me */
  5178. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5179. amdgpu_ring_write(ring, 0);
  5180. amdgpu_ring_write(ring, 0); /* ref */
  5181. amdgpu_ring_write(ring, 0); /* mask */
  5182. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5183. /* compute doesn't have PFP */
  5184. if (usepfp) {
  5185. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5186. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5187. amdgpu_ring_write(ring, 0x0);
  5188. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5189. amdgpu_ring_write(ring, 0);
  5190. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5191. amdgpu_ring_write(ring, 0);
  5192. }
  5193. }
  5194. static u32 gfx_v8_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  5195. {
  5196. return ring->adev->wb.wb[ring->rptr_offs];
  5197. }
  5198. static u32 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5199. {
  5200. return ring->adev->wb.wb[ring->wptr_offs];
  5201. }
  5202. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5203. {
  5204. struct amdgpu_device *adev = ring->adev;
  5205. /* XXX check if swapping is necessary on BE */
  5206. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  5207. WDOORBELL32(ring->doorbell_index, ring->wptr);
  5208. }
  5209. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5210. u64 addr, u64 seq,
  5211. unsigned flags)
  5212. {
  5213. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5214. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5215. /* RELEASE_MEM - flush caches, send int */
  5216. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5217. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5218. EOP_TC_ACTION_EN |
  5219. EOP_TC_WB_ACTION_EN |
  5220. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5221. EVENT_INDEX(5)));
  5222. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5223. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5224. amdgpu_ring_write(ring, upper_32_bits(addr));
  5225. amdgpu_ring_write(ring, lower_32_bits(seq));
  5226. amdgpu_ring_write(ring, upper_32_bits(seq));
  5227. }
  5228. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  5229. enum amdgpu_interrupt_state state)
  5230. {
  5231. u32 cp_int_cntl;
  5232. switch (state) {
  5233. case AMDGPU_IRQ_STATE_DISABLE:
  5234. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  5235. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  5236. TIME_STAMP_INT_ENABLE, 0);
  5237. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  5238. break;
  5239. case AMDGPU_IRQ_STATE_ENABLE:
  5240. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  5241. cp_int_cntl =
  5242. REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  5243. TIME_STAMP_INT_ENABLE, 1);
  5244. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  5245. break;
  5246. default:
  5247. break;
  5248. }
  5249. }
  5250. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  5251. int me, int pipe,
  5252. enum amdgpu_interrupt_state state)
  5253. {
  5254. u32 mec_int_cntl, mec_int_cntl_reg;
  5255. /*
  5256. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  5257. * handles the setting of interrupts for this specific pipe. All other
  5258. * pipes' interrupts are set by amdkfd.
  5259. */
  5260. if (me == 1) {
  5261. switch (pipe) {
  5262. case 0:
  5263. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  5264. break;
  5265. default:
  5266. DRM_DEBUG("invalid pipe %d\n", pipe);
  5267. return;
  5268. }
  5269. } else {
  5270. DRM_DEBUG("invalid me %d\n", me);
  5271. return;
  5272. }
  5273. switch (state) {
  5274. case AMDGPU_IRQ_STATE_DISABLE:
  5275. mec_int_cntl = RREG32(mec_int_cntl_reg);
  5276. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  5277. TIME_STAMP_INT_ENABLE, 0);
  5278. WREG32(mec_int_cntl_reg, mec_int_cntl);
  5279. break;
  5280. case AMDGPU_IRQ_STATE_ENABLE:
  5281. mec_int_cntl = RREG32(mec_int_cntl_reg);
  5282. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  5283. TIME_STAMP_INT_ENABLE, 1);
  5284. WREG32(mec_int_cntl_reg, mec_int_cntl);
  5285. break;
  5286. default:
  5287. break;
  5288. }
  5289. }
  5290. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  5291. struct amdgpu_irq_src *source,
  5292. unsigned type,
  5293. enum amdgpu_interrupt_state state)
  5294. {
  5295. u32 cp_int_cntl;
  5296. switch (state) {
  5297. case AMDGPU_IRQ_STATE_DISABLE:
  5298. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  5299. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  5300. PRIV_REG_INT_ENABLE, 0);
  5301. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  5302. break;
  5303. case AMDGPU_IRQ_STATE_ENABLE:
  5304. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  5305. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  5306. PRIV_REG_INT_ENABLE, 1);
  5307. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  5308. break;
  5309. default:
  5310. break;
  5311. }
  5312. return 0;
  5313. }
  5314. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  5315. struct amdgpu_irq_src *source,
  5316. unsigned type,
  5317. enum amdgpu_interrupt_state state)
  5318. {
  5319. u32 cp_int_cntl;
  5320. switch (state) {
  5321. case AMDGPU_IRQ_STATE_DISABLE:
  5322. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  5323. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  5324. PRIV_INSTR_INT_ENABLE, 0);
  5325. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  5326. break;
  5327. case AMDGPU_IRQ_STATE_ENABLE:
  5328. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  5329. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  5330. PRIV_INSTR_INT_ENABLE, 1);
  5331. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  5332. break;
  5333. default:
  5334. break;
  5335. }
  5336. return 0;
  5337. }
  5338. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  5339. struct amdgpu_irq_src *src,
  5340. unsigned type,
  5341. enum amdgpu_interrupt_state state)
  5342. {
  5343. switch (type) {
  5344. case AMDGPU_CP_IRQ_GFX_EOP:
  5345. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  5346. break;
  5347. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  5348. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  5349. break;
  5350. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  5351. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  5352. break;
  5353. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  5354. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  5355. break;
  5356. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  5357. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  5358. break;
  5359. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  5360. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  5361. break;
  5362. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  5363. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  5364. break;
  5365. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  5366. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  5367. break;
  5368. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  5369. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  5370. break;
  5371. default:
  5372. break;
  5373. }
  5374. return 0;
  5375. }
  5376. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  5377. struct amdgpu_irq_src *source,
  5378. struct amdgpu_iv_entry *entry)
  5379. {
  5380. int i;
  5381. u8 me_id, pipe_id, queue_id;
  5382. struct amdgpu_ring *ring;
  5383. DRM_DEBUG("IH: CP EOP\n");
  5384. me_id = (entry->ring_id & 0x0c) >> 2;
  5385. pipe_id = (entry->ring_id & 0x03) >> 0;
  5386. queue_id = (entry->ring_id & 0x70) >> 4;
  5387. switch (me_id) {
  5388. case 0:
  5389. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  5390. break;
  5391. case 1:
  5392. case 2:
  5393. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  5394. ring = &adev->gfx.compute_ring[i];
  5395. /* Per-queue interrupt is supported for MEC starting from VI.
  5396. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  5397. */
  5398. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  5399. amdgpu_fence_process(ring);
  5400. }
  5401. break;
  5402. }
  5403. return 0;
  5404. }
  5405. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  5406. struct amdgpu_irq_src *source,
  5407. struct amdgpu_iv_entry *entry)
  5408. {
  5409. DRM_ERROR("Illegal register access in command stream\n");
  5410. schedule_work(&adev->reset_work);
  5411. return 0;
  5412. }
  5413. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  5414. struct amdgpu_irq_src *source,
  5415. struct amdgpu_iv_entry *entry)
  5416. {
  5417. DRM_ERROR("Illegal instruction in command stream\n");
  5418. schedule_work(&adev->reset_work);
  5419. return 0;
  5420. }
  5421. const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  5422. .early_init = gfx_v8_0_early_init,
  5423. .late_init = gfx_v8_0_late_init,
  5424. .sw_init = gfx_v8_0_sw_init,
  5425. .sw_fini = gfx_v8_0_sw_fini,
  5426. .hw_init = gfx_v8_0_hw_init,
  5427. .hw_fini = gfx_v8_0_hw_fini,
  5428. .suspend = gfx_v8_0_suspend,
  5429. .resume = gfx_v8_0_resume,
  5430. .is_idle = gfx_v8_0_is_idle,
  5431. .wait_for_idle = gfx_v8_0_wait_for_idle,
  5432. .soft_reset = gfx_v8_0_soft_reset,
  5433. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  5434. .set_powergating_state = gfx_v8_0_set_powergating_state,
  5435. };
  5436. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  5437. .get_rptr = gfx_v8_0_ring_get_rptr_gfx,
  5438. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  5439. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  5440. .parse_cs = NULL,
  5441. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  5442. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  5443. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  5444. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  5445. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  5446. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  5447. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  5448. .test_ring = gfx_v8_0_ring_test_ring,
  5449. .test_ib = gfx_v8_0_ring_test_ib,
  5450. .insert_nop = amdgpu_ring_insert_nop,
  5451. .pad_ib = amdgpu_ring_generic_pad_ib,
  5452. };
  5453. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  5454. .get_rptr = gfx_v8_0_ring_get_rptr_compute,
  5455. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  5456. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  5457. .parse_cs = NULL,
  5458. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  5459. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  5460. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  5461. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  5462. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  5463. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  5464. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  5465. .test_ring = gfx_v8_0_ring_test_ring,
  5466. .test_ib = gfx_v8_0_ring_test_ib,
  5467. .insert_nop = amdgpu_ring_insert_nop,
  5468. .pad_ib = amdgpu_ring_generic_pad_ib,
  5469. };
  5470. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  5471. {
  5472. int i;
  5473. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  5474. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  5475. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  5476. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  5477. }
  5478. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  5479. .set = gfx_v8_0_set_eop_interrupt_state,
  5480. .process = gfx_v8_0_eop_irq,
  5481. };
  5482. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  5483. .set = gfx_v8_0_set_priv_reg_fault_state,
  5484. .process = gfx_v8_0_priv_reg_irq,
  5485. };
  5486. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  5487. .set = gfx_v8_0_set_priv_inst_fault_state,
  5488. .process = gfx_v8_0_priv_inst_irq,
  5489. };
  5490. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  5491. {
  5492. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  5493. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  5494. adev->gfx.priv_reg_irq.num_types = 1;
  5495. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  5496. adev->gfx.priv_inst_irq.num_types = 1;
  5497. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  5498. }
  5499. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  5500. {
  5501. switch (adev->asic_type) {
  5502. case CHIP_TOPAZ:
  5503. case CHIP_STONEY:
  5504. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  5505. break;
  5506. case CHIP_CARRIZO:
  5507. adev->gfx.rlc.funcs = &cz_rlc_funcs;
  5508. break;
  5509. default:
  5510. adev->gfx.rlc.funcs = &gfx_v8_0_nop_rlc_funcs;
  5511. break;
  5512. }
  5513. }
  5514. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  5515. {
  5516. /* init asci gds info */
  5517. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  5518. adev->gds.gws.total_size = 64;
  5519. adev->gds.oa.total_size = 16;
  5520. if (adev->gds.mem.total_size == 64 * 1024) {
  5521. adev->gds.mem.gfx_partition_size = 4096;
  5522. adev->gds.mem.cs_partition_size = 4096;
  5523. adev->gds.gws.gfx_partition_size = 4;
  5524. adev->gds.gws.cs_partition_size = 4;
  5525. adev->gds.oa.gfx_partition_size = 4;
  5526. adev->gds.oa.cs_partition_size = 1;
  5527. } else {
  5528. adev->gds.mem.gfx_partition_size = 1024;
  5529. adev->gds.mem.cs_partition_size = 1024;
  5530. adev->gds.gws.gfx_partition_size = 16;
  5531. adev->gds.gws.cs_partition_size = 16;
  5532. adev->gds.oa.gfx_partition_size = 4;
  5533. adev->gds.oa.cs_partition_size = 4;
  5534. }
  5535. }
  5536. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  5537. {
  5538. u32 data, mask;
  5539. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG);
  5540. data |= RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  5541. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  5542. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  5543. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  5544. return (~data) & mask;
  5545. }
  5546. int gfx_v8_0_get_cu_info(struct amdgpu_device *adev,
  5547. struct amdgpu_cu_info *cu_info)
  5548. {
  5549. int i, j, k, counter, active_cu_number = 0;
  5550. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  5551. if (!adev || !cu_info)
  5552. return -EINVAL;
  5553. memset(cu_info, 0, sizeof(*cu_info));
  5554. mutex_lock(&adev->grbm_idx_mutex);
  5555. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  5556. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  5557. mask = 1;
  5558. ao_bitmap = 0;
  5559. counter = 0;
  5560. gfx_v8_0_select_se_sh(adev, i, j);
  5561. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  5562. cu_info->bitmap[i][j] = bitmap;
  5563. for (k = 0; k < 16; k ++) {
  5564. if (bitmap & mask) {
  5565. if (counter < 2)
  5566. ao_bitmap |= mask;
  5567. counter ++;
  5568. }
  5569. mask <<= 1;
  5570. }
  5571. active_cu_number += counter;
  5572. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  5573. }
  5574. }
  5575. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  5576. mutex_unlock(&adev->grbm_idx_mutex);
  5577. cu_info->number = active_cu_number;
  5578. cu_info->ao_cu_mask = ao_cu_mask;
  5579. return 0;
  5580. }