dce_v10_0.c 116 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_i2c.h"
  27. #include "vid.h"
  28. #include "atom.h"
  29. #include "amdgpu_atombios.h"
  30. #include "atombios_crtc.h"
  31. #include "atombios_encoders.h"
  32. #include "amdgpu_pll.h"
  33. #include "amdgpu_connectors.h"
  34. #include "dce/dce_10_0_d.h"
  35. #include "dce/dce_10_0_sh_mask.h"
  36. #include "dce/dce_10_0_enum.h"
  37. #include "oss/oss_3_0_d.h"
  38. #include "oss/oss_3_0_sh_mask.h"
  39. #include "gmc/gmc_8_1_d.h"
  40. #include "gmc/gmc_8_1_sh_mask.h"
  41. static void dce_v10_0_set_display_funcs(struct amdgpu_device *adev);
  42. static void dce_v10_0_set_irq_funcs(struct amdgpu_device *adev);
  43. static const u32 crtc_offsets[] =
  44. {
  45. CRTC0_REGISTER_OFFSET,
  46. CRTC1_REGISTER_OFFSET,
  47. CRTC2_REGISTER_OFFSET,
  48. CRTC3_REGISTER_OFFSET,
  49. CRTC4_REGISTER_OFFSET,
  50. CRTC5_REGISTER_OFFSET,
  51. CRTC6_REGISTER_OFFSET
  52. };
  53. static const u32 hpd_offsets[] =
  54. {
  55. HPD0_REGISTER_OFFSET,
  56. HPD1_REGISTER_OFFSET,
  57. HPD2_REGISTER_OFFSET,
  58. HPD3_REGISTER_OFFSET,
  59. HPD4_REGISTER_OFFSET,
  60. HPD5_REGISTER_OFFSET
  61. };
  62. static const uint32_t dig_offsets[] = {
  63. DIG0_REGISTER_OFFSET,
  64. DIG1_REGISTER_OFFSET,
  65. DIG2_REGISTER_OFFSET,
  66. DIG3_REGISTER_OFFSET,
  67. DIG4_REGISTER_OFFSET,
  68. DIG5_REGISTER_OFFSET,
  69. DIG6_REGISTER_OFFSET
  70. };
  71. static const struct {
  72. uint32_t reg;
  73. uint32_t vblank;
  74. uint32_t vline;
  75. uint32_t hpd;
  76. } interrupt_status_offsets[] = { {
  77. .reg = mmDISP_INTERRUPT_STATUS,
  78. .vblank = DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT_MASK,
  79. .vline = DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT_MASK,
  80. .hpd = DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT_MASK
  81. }, {
  82. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE,
  83. .vblank = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT_MASK,
  84. .vline = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT_MASK,
  85. .hpd = DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT_MASK
  86. }, {
  87. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE2,
  88. .vblank = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT_MASK,
  89. .vline = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT_MASK,
  90. .hpd = DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT_MASK
  91. }, {
  92. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE3,
  93. .vblank = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT_MASK,
  94. .vline = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT_MASK,
  95. .hpd = DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT_MASK
  96. }, {
  97. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE4,
  98. .vblank = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT_MASK,
  99. .vline = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT_MASK,
  100. .hpd = DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT_MASK
  101. }, {
  102. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE5,
  103. .vblank = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT_MASK,
  104. .vline = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT_MASK,
  105. .hpd = DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT_MASK
  106. } };
  107. static const u32 golden_settings_tonga_a11[] =
  108. {
  109. mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
  110. mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
  111. mmFBC_MISC, 0x1f311fff, 0x12300000,
  112. mmHDMI_CONTROL, 0x31000111, 0x00000011,
  113. };
  114. static const u32 tonga_mgcg_cgcg_init[] =
  115. {
  116. mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100,
  117. mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,
  118. };
  119. static const u32 golden_settings_fiji_a10[] =
  120. {
  121. mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
  122. mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
  123. mmFBC_MISC, 0x1f311fff, 0x12300000,
  124. mmHDMI_CONTROL, 0x31000111, 0x00000011,
  125. };
  126. static const u32 fiji_mgcg_cgcg_init[] =
  127. {
  128. mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100,
  129. mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,
  130. };
  131. static void dce_v10_0_init_golden_registers(struct amdgpu_device *adev)
  132. {
  133. switch (adev->asic_type) {
  134. case CHIP_FIJI:
  135. amdgpu_program_register_sequence(adev,
  136. fiji_mgcg_cgcg_init,
  137. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  138. amdgpu_program_register_sequence(adev,
  139. golden_settings_fiji_a10,
  140. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  141. break;
  142. case CHIP_TONGA:
  143. amdgpu_program_register_sequence(adev,
  144. tonga_mgcg_cgcg_init,
  145. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  146. amdgpu_program_register_sequence(adev,
  147. golden_settings_tonga_a11,
  148. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  149. break;
  150. default:
  151. break;
  152. }
  153. }
  154. static u32 dce_v10_0_audio_endpt_rreg(struct amdgpu_device *adev,
  155. u32 block_offset, u32 reg)
  156. {
  157. unsigned long flags;
  158. u32 r;
  159. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  160. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  161. r = RREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset);
  162. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  163. return r;
  164. }
  165. static void dce_v10_0_audio_endpt_wreg(struct amdgpu_device *adev,
  166. u32 block_offset, u32 reg, u32 v)
  167. {
  168. unsigned long flags;
  169. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  170. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  171. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset, v);
  172. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  173. }
  174. static bool dce_v10_0_is_in_vblank(struct amdgpu_device *adev, int crtc)
  175. {
  176. if (RREG32(mmCRTC_STATUS + crtc_offsets[crtc]) &
  177. CRTC_V_BLANK_START_END__CRTC_V_BLANK_START_MASK)
  178. return true;
  179. else
  180. return false;
  181. }
  182. static bool dce_v10_0_is_counter_moving(struct amdgpu_device *adev, int crtc)
  183. {
  184. u32 pos1, pos2;
  185. pos1 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  186. pos2 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  187. if (pos1 != pos2)
  188. return true;
  189. else
  190. return false;
  191. }
  192. /**
  193. * dce_v10_0_vblank_wait - vblank wait asic callback.
  194. *
  195. * @adev: amdgpu_device pointer
  196. * @crtc: crtc to wait for vblank on
  197. *
  198. * Wait for vblank on the requested crtc (evergreen+).
  199. */
  200. static void dce_v10_0_vblank_wait(struct amdgpu_device *adev, int crtc)
  201. {
  202. unsigned i = 0;
  203. if (crtc >= adev->mode_info.num_crtc)
  204. return;
  205. if (!(RREG32(mmCRTC_CONTROL + crtc_offsets[crtc]) & CRTC_CONTROL__CRTC_MASTER_EN_MASK))
  206. return;
  207. /* depending on when we hit vblank, we may be close to active; if so,
  208. * wait for another frame.
  209. */
  210. while (dce_v10_0_is_in_vblank(adev, crtc)) {
  211. if (i++ % 100 == 0) {
  212. if (!dce_v10_0_is_counter_moving(adev, crtc))
  213. break;
  214. }
  215. }
  216. while (!dce_v10_0_is_in_vblank(adev, crtc)) {
  217. if (i++ % 100 == 0) {
  218. if (!dce_v10_0_is_counter_moving(adev, crtc))
  219. break;
  220. }
  221. }
  222. }
  223. static u32 dce_v10_0_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  224. {
  225. if (crtc >= adev->mode_info.num_crtc)
  226. return 0;
  227. else
  228. return RREG32(mmCRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
  229. }
  230. static void dce_v10_0_pageflip_interrupt_init(struct amdgpu_device *adev)
  231. {
  232. unsigned i;
  233. /* Enable pflip interrupts */
  234. for (i = 0; i < adev->mode_info.num_crtc; i++)
  235. amdgpu_irq_get(adev, &adev->pageflip_irq, i);
  236. }
  237. static void dce_v10_0_pageflip_interrupt_fini(struct amdgpu_device *adev)
  238. {
  239. unsigned i;
  240. /* Disable pflip interrupts */
  241. for (i = 0; i < adev->mode_info.num_crtc; i++)
  242. amdgpu_irq_put(adev, &adev->pageflip_irq, i);
  243. }
  244. /**
  245. * dce_v10_0_page_flip - pageflip callback.
  246. *
  247. * @adev: amdgpu_device pointer
  248. * @crtc_id: crtc to cleanup pageflip on
  249. * @crtc_base: new address of the crtc (GPU MC address)
  250. *
  251. * Triggers the actual pageflip by updating the primary
  252. * surface base address.
  253. */
  254. static void dce_v10_0_page_flip(struct amdgpu_device *adev,
  255. int crtc_id, u64 crtc_base)
  256. {
  257. struct amdgpu_crtc *amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  258. /* update the primary scanout address */
  259. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  260. upper_32_bits(crtc_base));
  261. /* writing to the low address triggers the update */
  262. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  263. lower_32_bits(crtc_base));
  264. /* post the write */
  265. RREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset);
  266. }
  267. static int dce_v10_0_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  268. u32 *vbl, u32 *position)
  269. {
  270. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  271. return -EINVAL;
  272. *vbl = RREG32(mmCRTC_V_BLANK_START_END + crtc_offsets[crtc]);
  273. *position = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  274. return 0;
  275. }
  276. /**
  277. * dce_v10_0_hpd_sense - hpd sense callback.
  278. *
  279. * @adev: amdgpu_device pointer
  280. * @hpd: hpd (hotplug detect) pin
  281. *
  282. * Checks if a digital monitor is connected (evergreen+).
  283. * Returns true if connected, false if not connected.
  284. */
  285. static bool dce_v10_0_hpd_sense(struct amdgpu_device *adev,
  286. enum amdgpu_hpd_id hpd)
  287. {
  288. int idx;
  289. bool connected = false;
  290. switch (hpd) {
  291. case AMDGPU_HPD_1:
  292. idx = 0;
  293. break;
  294. case AMDGPU_HPD_2:
  295. idx = 1;
  296. break;
  297. case AMDGPU_HPD_3:
  298. idx = 2;
  299. break;
  300. case AMDGPU_HPD_4:
  301. idx = 3;
  302. break;
  303. case AMDGPU_HPD_5:
  304. idx = 4;
  305. break;
  306. case AMDGPU_HPD_6:
  307. idx = 5;
  308. break;
  309. default:
  310. return connected;
  311. }
  312. if (RREG32(mmDC_HPD_INT_STATUS + hpd_offsets[idx]) &
  313. DC_HPD_INT_STATUS__DC_HPD_SENSE_MASK)
  314. connected = true;
  315. return connected;
  316. }
  317. /**
  318. * dce_v10_0_hpd_set_polarity - hpd set polarity callback.
  319. *
  320. * @adev: amdgpu_device pointer
  321. * @hpd: hpd (hotplug detect) pin
  322. *
  323. * Set the polarity of the hpd pin (evergreen+).
  324. */
  325. static void dce_v10_0_hpd_set_polarity(struct amdgpu_device *adev,
  326. enum amdgpu_hpd_id hpd)
  327. {
  328. u32 tmp;
  329. bool connected = dce_v10_0_hpd_sense(adev, hpd);
  330. int idx;
  331. switch (hpd) {
  332. case AMDGPU_HPD_1:
  333. idx = 0;
  334. break;
  335. case AMDGPU_HPD_2:
  336. idx = 1;
  337. break;
  338. case AMDGPU_HPD_3:
  339. idx = 2;
  340. break;
  341. case AMDGPU_HPD_4:
  342. idx = 3;
  343. break;
  344. case AMDGPU_HPD_5:
  345. idx = 4;
  346. break;
  347. case AMDGPU_HPD_6:
  348. idx = 5;
  349. break;
  350. default:
  351. return;
  352. }
  353. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[idx]);
  354. if (connected)
  355. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_POLARITY, 0);
  356. else
  357. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_POLARITY, 1);
  358. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[idx], tmp);
  359. }
  360. /**
  361. * dce_v10_0_hpd_init - hpd setup callback.
  362. *
  363. * @adev: amdgpu_device pointer
  364. *
  365. * Setup the hpd pins used by the card (evergreen+).
  366. * Enable the pin, set the polarity, and enable the hpd interrupts.
  367. */
  368. static void dce_v10_0_hpd_init(struct amdgpu_device *adev)
  369. {
  370. struct drm_device *dev = adev->ddev;
  371. struct drm_connector *connector;
  372. u32 tmp;
  373. int idx;
  374. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  375. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  376. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  377. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  378. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  379. * aux dp channel on imac and help (but not completely fix)
  380. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  381. * also avoid interrupt storms during dpms.
  382. */
  383. continue;
  384. }
  385. switch (amdgpu_connector->hpd.hpd) {
  386. case AMDGPU_HPD_1:
  387. idx = 0;
  388. break;
  389. case AMDGPU_HPD_2:
  390. idx = 1;
  391. break;
  392. case AMDGPU_HPD_3:
  393. idx = 2;
  394. break;
  395. case AMDGPU_HPD_4:
  396. idx = 3;
  397. break;
  398. case AMDGPU_HPD_5:
  399. idx = 4;
  400. break;
  401. case AMDGPU_HPD_6:
  402. idx = 5;
  403. break;
  404. default:
  405. continue;
  406. }
  407. tmp = RREG32(mmDC_HPD_CONTROL + hpd_offsets[idx]);
  408. tmp = REG_SET_FIELD(tmp, DC_HPD_CONTROL, DC_HPD_EN, 1);
  409. WREG32(mmDC_HPD_CONTROL + hpd_offsets[idx], tmp);
  410. tmp = RREG32(mmDC_HPD_TOGGLE_FILT_CNTL + hpd_offsets[idx]);
  411. tmp = REG_SET_FIELD(tmp, DC_HPD_TOGGLE_FILT_CNTL,
  412. DC_HPD_CONNECT_INT_DELAY,
  413. AMDGPU_HPD_CONNECT_INT_DELAY_IN_MS);
  414. tmp = REG_SET_FIELD(tmp, DC_HPD_TOGGLE_FILT_CNTL,
  415. DC_HPD_DISCONNECT_INT_DELAY,
  416. AMDGPU_HPD_DISCONNECT_INT_DELAY_IN_MS);
  417. WREG32(mmDC_HPD_TOGGLE_FILT_CNTL + hpd_offsets[idx], tmp);
  418. dce_v10_0_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
  419. amdgpu_irq_get(adev, &adev->hpd_irq,
  420. amdgpu_connector->hpd.hpd);
  421. }
  422. }
  423. /**
  424. * dce_v10_0_hpd_fini - hpd tear down callback.
  425. *
  426. * @adev: amdgpu_device pointer
  427. *
  428. * Tear down the hpd pins used by the card (evergreen+).
  429. * Disable the hpd interrupts.
  430. */
  431. static void dce_v10_0_hpd_fini(struct amdgpu_device *adev)
  432. {
  433. struct drm_device *dev = adev->ddev;
  434. struct drm_connector *connector;
  435. u32 tmp;
  436. int idx;
  437. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  438. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  439. switch (amdgpu_connector->hpd.hpd) {
  440. case AMDGPU_HPD_1:
  441. idx = 0;
  442. break;
  443. case AMDGPU_HPD_2:
  444. idx = 1;
  445. break;
  446. case AMDGPU_HPD_3:
  447. idx = 2;
  448. break;
  449. case AMDGPU_HPD_4:
  450. idx = 3;
  451. break;
  452. case AMDGPU_HPD_5:
  453. idx = 4;
  454. break;
  455. case AMDGPU_HPD_6:
  456. idx = 5;
  457. break;
  458. default:
  459. continue;
  460. }
  461. tmp = RREG32(mmDC_HPD_CONTROL + hpd_offsets[idx]);
  462. tmp = REG_SET_FIELD(tmp, DC_HPD_CONTROL, DC_HPD_EN, 0);
  463. WREG32(mmDC_HPD_CONTROL + hpd_offsets[idx], tmp);
  464. amdgpu_irq_put(adev, &adev->hpd_irq,
  465. amdgpu_connector->hpd.hpd);
  466. }
  467. }
  468. static u32 dce_v10_0_hpd_get_gpio_reg(struct amdgpu_device *adev)
  469. {
  470. return mmDC_GPIO_HPD_A;
  471. }
  472. static bool dce_v10_0_is_display_hung(struct amdgpu_device *adev)
  473. {
  474. u32 crtc_hung = 0;
  475. u32 crtc_status[6];
  476. u32 i, j, tmp;
  477. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  478. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  479. if (REG_GET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN)) {
  480. crtc_status[i] = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  481. crtc_hung |= (1 << i);
  482. }
  483. }
  484. for (j = 0; j < 10; j++) {
  485. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  486. if (crtc_hung & (1 << i)) {
  487. tmp = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  488. if (tmp != crtc_status[i])
  489. crtc_hung &= ~(1 << i);
  490. }
  491. }
  492. if (crtc_hung == 0)
  493. return false;
  494. udelay(100);
  495. }
  496. return true;
  497. }
  498. static void dce_v10_0_stop_mc_access(struct amdgpu_device *adev,
  499. struct amdgpu_mode_mc_save *save)
  500. {
  501. u32 crtc_enabled, tmp;
  502. int i;
  503. save->vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  504. save->vga_hdp_control = RREG32(mmVGA_HDP_CONTROL);
  505. /* disable VGA render */
  506. tmp = RREG32(mmVGA_RENDER_CONTROL);
  507. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  508. WREG32(mmVGA_RENDER_CONTROL, tmp);
  509. /* blank the display controllers */
  510. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  511. crtc_enabled = REG_GET_FIELD(RREG32(mmCRTC_CONTROL + crtc_offsets[i]),
  512. CRTC_CONTROL, CRTC_MASTER_EN);
  513. if (crtc_enabled) {
  514. #if 0
  515. u32 frame_count;
  516. int j;
  517. save->crtc_enabled[i] = true;
  518. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  519. if (REG_GET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN) == 0) {
  520. amdgpu_display_vblank_wait(adev, i);
  521. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  522. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 1);
  523. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  524. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  525. }
  526. /* wait for the next frame */
  527. frame_count = amdgpu_display_vblank_get_counter(adev, i);
  528. for (j = 0; j < adev->usec_timeout; j++) {
  529. if (amdgpu_display_vblank_get_counter(adev, i) != frame_count)
  530. break;
  531. udelay(1);
  532. }
  533. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  534. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK) == 0) {
  535. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 1);
  536. WREG32(mmGRPH_UPDATE + crtc_offsets[i], tmp);
  537. }
  538. tmp = RREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i]);
  539. if (REG_GET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK) == 0) {
  540. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK, 1);
  541. WREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  542. }
  543. #else
  544. /* XXX this is a hack to avoid strange behavior with EFI on certain systems */
  545. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  546. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  547. tmp = REG_SET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN, 0);
  548. WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
  549. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  550. save->crtc_enabled[i] = false;
  551. /* ***** */
  552. #endif
  553. } else {
  554. save->crtc_enabled[i] = false;
  555. }
  556. }
  557. }
  558. static void dce_v10_0_resume_mc_access(struct amdgpu_device *adev,
  559. struct amdgpu_mode_mc_save *save)
  560. {
  561. u32 tmp, frame_count;
  562. int i, j;
  563. /* update crtc base addresses */
  564. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  565. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  566. upper_32_bits(adev->mc.vram_start));
  567. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  568. upper_32_bits(adev->mc.vram_start));
  569. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
  570. (u32)adev->mc.vram_start);
  571. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i],
  572. (u32)adev->mc.vram_start);
  573. if (save->crtc_enabled[i]) {
  574. tmp = RREG32(mmMASTER_UPDATE_MODE + crtc_offsets[i]);
  575. if (REG_GET_FIELD(tmp, MASTER_UPDATE_MODE, MASTER_UPDATE_MODE) != 3) {
  576. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_MODE, MASTER_UPDATE_MODE, 3);
  577. WREG32(mmMASTER_UPDATE_MODE + crtc_offsets[i], tmp);
  578. }
  579. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  580. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK)) {
  581. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 0);
  582. WREG32(mmGRPH_UPDATE + crtc_offsets[i], tmp);
  583. }
  584. tmp = RREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i]);
  585. if (REG_GET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK)) {
  586. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK, 0);
  587. WREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  588. }
  589. for (j = 0; j < adev->usec_timeout; j++) {
  590. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  591. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_SURFACE_UPDATE_PENDING) == 0)
  592. break;
  593. udelay(1);
  594. }
  595. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  596. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 0);
  597. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  598. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  599. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  600. /* wait for the next frame */
  601. frame_count = amdgpu_display_vblank_get_counter(adev, i);
  602. for (j = 0; j < adev->usec_timeout; j++) {
  603. if (amdgpu_display_vblank_get_counter(adev, i) != frame_count)
  604. break;
  605. udelay(1);
  606. }
  607. }
  608. }
  609. WREG32(mmVGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(adev->mc.vram_start));
  610. WREG32(mmVGA_MEMORY_BASE_ADDRESS, lower_32_bits(adev->mc.vram_start));
  611. /* Unlock vga access */
  612. WREG32(mmVGA_HDP_CONTROL, save->vga_hdp_control);
  613. mdelay(1);
  614. WREG32(mmVGA_RENDER_CONTROL, save->vga_render_control);
  615. }
  616. static void dce_v10_0_set_vga_render_state(struct amdgpu_device *adev,
  617. bool render)
  618. {
  619. u32 tmp;
  620. /* Lockout access through VGA aperture*/
  621. tmp = RREG32(mmVGA_HDP_CONTROL);
  622. if (render)
  623. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 0);
  624. else
  625. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
  626. WREG32(mmVGA_HDP_CONTROL, tmp);
  627. /* disable VGA render */
  628. tmp = RREG32(mmVGA_RENDER_CONTROL);
  629. if (render)
  630. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 1);
  631. else
  632. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  633. WREG32(mmVGA_RENDER_CONTROL, tmp);
  634. }
  635. static void dce_v10_0_program_fmt(struct drm_encoder *encoder)
  636. {
  637. struct drm_device *dev = encoder->dev;
  638. struct amdgpu_device *adev = dev->dev_private;
  639. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  640. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  641. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  642. int bpc = 0;
  643. u32 tmp = 0;
  644. enum amdgpu_connector_dither dither = AMDGPU_FMT_DITHER_DISABLE;
  645. if (connector) {
  646. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  647. bpc = amdgpu_connector_get_monitor_bpc(connector);
  648. dither = amdgpu_connector->dither;
  649. }
  650. /* LVDS/eDP FMT is set up by atom */
  651. if (amdgpu_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  652. return;
  653. /* not needed for analog */
  654. if ((amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  655. (amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  656. return;
  657. if (bpc == 0)
  658. return;
  659. switch (bpc) {
  660. case 6:
  661. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  662. /* XXX sort out optimal dither settings */
  663. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  664. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  665. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  666. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 0);
  667. } else {
  668. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  669. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 0);
  670. }
  671. break;
  672. case 8:
  673. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  674. /* XXX sort out optimal dither settings */
  675. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  676. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  677. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_RGB_RANDOM_ENABLE, 1);
  678. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  679. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 1);
  680. } else {
  681. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  682. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 1);
  683. }
  684. break;
  685. case 10:
  686. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  687. /* XXX sort out optimal dither settings */
  688. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  689. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  690. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_RGB_RANDOM_ENABLE, 1);
  691. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  692. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 2);
  693. } else {
  694. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  695. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 2);
  696. }
  697. break;
  698. default:
  699. /* not needed */
  700. break;
  701. }
  702. WREG32(mmFMT_BIT_DEPTH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  703. }
  704. /* display watermark setup */
  705. /**
  706. * dce_v10_0_line_buffer_adjust - Set up the line buffer
  707. *
  708. * @adev: amdgpu_device pointer
  709. * @amdgpu_crtc: the selected display controller
  710. * @mode: the current display mode on the selected display
  711. * controller
  712. *
  713. * Setup up the line buffer allocation for
  714. * the selected display controller (CIK).
  715. * Returns the line buffer size in pixels.
  716. */
  717. static u32 dce_v10_0_line_buffer_adjust(struct amdgpu_device *adev,
  718. struct amdgpu_crtc *amdgpu_crtc,
  719. struct drm_display_mode *mode)
  720. {
  721. u32 tmp, buffer_alloc, i, mem_cfg;
  722. u32 pipe_offset = amdgpu_crtc->crtc_id;
  723. /*
  724. * Line Buffer Setup
  725. * There are 6 line buffers, one for each display controllers.
  726. * There are 3 partitions per LB. Select the number of partitions
  727. * to enable based on the display width. For display widths larger
  728. * than 4096, you need use to use 2 display controllers and combine
  729. * them using the stereo blender.
  730. */
  731. if (amdgpu_crtc->base.enabled && mode) {
  732. if (mode->crtc_hdisplay < 1920) {
  733. mem_cfg = 1;
  734. buffer_alloc = 2;
  735. } else if (mode->crtc_hdisplay < 2560) {
  736. mem_cfg = 2;
  737. buffer_alloc = 2;
  738. } else if (mode->crtc_hdisplay < 4096) {
  739. mem_cfg = 0;
  740. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  741. } else {
  742. DRM_DEBUG_KMS("Mode too big for LB!\n");
  743. mem_cfg = 0;
  744. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  745. }
  746. } else {
  747. mem_cfg = 1;
  748. buffer_alloc = 0;
  749. }
  750. tmp = RREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset);
  751. tmp = REG_SET_FIELD(tmp, LB_MEMORY_CTRL, LB_MEMORY_CONFIG, mem_cfg);
  752. WREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset, tmp);
  753. tmp = RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset);
  754. tmp = REG_SET_FIELD(tmp, PIPE0_DMIF_BUFFER_CONTROL, DMIF_BUFFERS_ALLOCATED, buffer_alloc);
  755. WREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset, tmp);
  756. for (i = 0; i < adev->usec_timeout; i++) {
  757. tmp = RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset);
  758. if (REG_GET_FIELD(tmp, PIPE0_DMIF_BUFFER_CONTROL, DMIF_BUFFERS_ALLOCATION_COMPLETED))
  759. break;
  760. udelay(1);
  761. }
  762. if (amdgpu_crtc->base.enabled && mode) {
  763. switch (mem_cfg) {
  764. case 0:
  765. default:
  766. return 4096 * 2;
  767. case 1:
  768. return 1920 * 2;
  769. case 2:
  770. return 2560 * 2;
  771. }
  772. }
  773. /* controller not enabled, so no lb used */
  774. return 0;
  775. }
  776. /**
  777. * cik_get_number_of_dram_channels - get the number of dram channels
  778. *
  779. * @adev: amdgpu_device pointer
  780. *
  781. * Look up the number of video ram channels (CIK).
  782. * Used for display watermark bandwidth calculations
  783. * Returns the number of dram channels
  784. */
  785. static u32 cik_get_number_of_dram_channels(struct amdgpu_device *adev)
  786. {
  787. u32 tmp = RREG32(mmMC_SHARED_CHMAP);
  788. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  789. case 0:
  790. default:
  791. return 1;
  792. case 1:
  793. return 2;
  794. case 2:
  795. return 4;
  796. case 3:
  797. return 8;
  798. case 4:
  799. return 3;
  800. case 5:
  801. return 6;
  802. case 6:
  803. return 10;
  804. case 7:
  805. return 12;
  806. case 8:
  807. return 16;
  808. }
  809. }
  810. struct dce10_wm_params {
  811. u32 dram_channels; /* number of dram channels */
  812. u32 yclk; /* bandwidth per dram data pin in kHz */
  813. u32 sclk; /* engine clock in kHz */
  814. u32 disp_clk; /* display clock in kHz */
  815. u32 src_width; /* viewport width */
  816. u32 active_time; /* active display time in ns */
  817. u32 blank_time; /* blank time in ns */
  818. bool interlaced; /* mode is interlaced */
  819. fixed20_12 vsc; /* vertical scale ratio */
  820. u32 num_heads; /* number of active crtcs */
  821. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  822. u32 lb_size; /* line buffer allocated to pipe */
  823. u32 vtaps; /* vertical scaler taps */
  824. };
  825. /**
  826. * dce_v10_0_dram_bandwidth - get the dram bandwidth
  827. *
  828. * @wm: watermark calculation data
  829. *
  830. * Calculate the raw dram bandwidth (CIK).
  831. * Used for display watermark bandwidth calculations
  832. * Returns the dram bandwidth in MBytes/s
  833. */
  834. static u32 dce_v10_0_dram_bandwidth(struct dce10_wm_params *wm)
  835. {
  836. /* Calculate raw DRAM Bandwidth */
  837. fixed20_12 dram_efficiency; /* 0.7 */
  838. fixed20_12 yclk, dram_channels, bandwidth;
  839. fixed20_12 a;
  840. a.full = dfixed_const(1000);
  841. yclk.full = dfixed_const(wm->yclk);
  842. yclk.full = dfixed_div(yclk, a);
  843. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  844. a.full = dfixed_const(10);
  845. dram_efficiency.full = dfixed_const(7);
  846. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  847. bandwidth.full = dfixed_mul(dram_channels, yclk);
  848. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  849. return dfixed_trunc(bandwidth);
  850. }
  851. /**
  852. * dce_v10_0_dram_bandwidth_for_display - get the dram bandwidth for display
  853. *
  854. * @wm: watermark calculation data
  855. *
  856. * Calculate the dram bandwidth used for display (CIK).
  857. * Used for display watermark bandwidth calculations
  858. * Returns the dram bandwidth for display in MBytes/s
  859. */
  860. static u32 dce_v10_0_dram_bandwidth_for_display(struct dce10_wm_params *wm)
  861. {
  862. /* Calculate DRAM Bandwidth and the part allocated to display. */
  863. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  864. fixed20_12 yclk, dram_channels, bandwidth;
  865. fixed20_12 a;
  866. a.full = dfixed_const(1000);
  867. yclk.full = dfixed_const(wm->yclk);
  868. yclk.full = dfixed_div(yclk, a);
  869. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  870. a.full = dfixed_const(10);
  871. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  872. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  873. bandwidth.full = dfixed_mul(dram_channels, yclk);
  874. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  875. return dfixed_trunc(bandwidth);
  876. }
  877. /**
  878. * dce_v10_0_data_return_bandwidth - get the data return bandwidth
  879. *
  880. * @wm: watermark calculation data
  881. *
  882. * Calculate the data return bandwidth used for display (CIK).
  883. * Used for display watermark bandwidth calculations
  884. * Returns the data return bandwidth in MBytes/s
  885. */
  886. static u32 dce_v10_0_data_return_bandwidth(struct dce10_wm_params *wm)
  887. {
  888. /* Calculate the display Data return Bandwidth */
  889. fixed20_12 return_efficiency; /* 0.8 */
  890. fixed20_12 sclk, bandwidth;
  891. fixed20_12 a;
  892. a.full = dfixed_const(1000);
  893. sclk.full = dfixed_const(wm->sclk);
  894. sclk.full = dfixed_div(sclk, a);
  895. a.full = dfixed_const(10);
  896. return_efficiency.full = dfixed_const(8);
  897. return_efficiency.full = dfixed_div(return_efficiency, a);
  898. a.full = dfixed_const(32);
  899. bandwidth.full = dfixed_mul(a, sclk);
  900. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  901. return dfixed_trunc(bandwidth);
  902. }
  903. /**
  904. * dce_v10_0_dmif_request_bandwidth - get the dmif bandwidth
  905. *
  906. * @wm: watermark calculation data
  907. *
  908. * Calculate the dmif bandwidth used for display (CIK).
  909. * Used for display watermark bandwidth calculations
  910. * Returns the dmif bandwidth in MBytes/s
  911. */
  912. static u32 dce_v10_0_dmif_request_bandwidth(struct dce10_wm_params *wm)
  913. {
  914. /* Calculate the DMIF Request Bandwidth */
  915. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  916. fixed20_12 disp_clk, bandwidth;
  917. fixed20_12 a, b;
  918. a.full = dfixed_const(1000);
  919. disp_clk.full = dfixed_const(wm->disp_clk);
  920. disp_clk.full = dfixed_div(disp_clk, a);
  921. a.full = dfixed_const(32);
  922. b.full = dfixed_mul(a, disp_clk);
  923. a.full = dfixed_const(10);
  924. disp_clk_request_efficiency.full = dfixed_const(8);
  925. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  926. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  927. return dfixed_trunc(bandwidth);
  928. }
  929. /**
  930. * dce_v10_0_available_bandwidth - get the min available bandwidth
  931. *
  932. * @wm: watermark calculation data
  933. *
  934. * Calculate the min available bandwidth used for display (CIK).
  935. * Used for display watermark bandwidth calculations
  936. * Returns the min available bandwidth in MBytes/s
  937. */
  938. static u32 dce_v10_0_available_bandwidth(struct dce10_wm_params *wm)
  939. {
  940. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  941. u32 dram_bandwidth = dce_v10_0_dram_bandwidth(wm);
  942. u32 data_return_bandwidth = dce_v10_0_data_return_bandwidth(wm);
  943. u32 dmif_req_bandwidth = dce_v10_0_dmif_request_bandwidth(wm);
  944. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  945. }
  946. /**
  947. * dce_v10_0_average_bandwidth - get the average available bandwidth
  948. *
  949. * @wm: watermark calculation data
  950. *
  951. * Calculate the average available bandwidth used for display (CIK).
  952. * Used for display watermark bandwidth calculations
  953. * Returns the average available bandwidth in MBytes/s
  954. */
  955. static u32 dce_v10_0_average_bandwidth(struct dce10_wm_params *wm)
  956. {
  957. /* Calculate the display mode Average Bandwidth
  958. * DisplayMode should contain the source and destination dimensions,
  959. * timing, etc.
  960. */
  961. fixed20_12 bpp;
  962. fixed20_12 line_time;
  963. fixed20_12 src_width;
  964. fixed20_12 bandwidth;
  965. fixed20_12 a;
  966. a.full = dfixed_const(1000);
  967. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  968. line_time.full = dfixed_div(line_time, a);
  969. bpp.full = dfixed_const(wm->bytes_per_pixel);
  970. src_width.full = dfixed_const(wm->src_width);
  971. bandwidth.full = dfixed_mul(src_width, bpp);
  972. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  973. bandwidth.full = dfixed_div(bandwidth, line_time);
  974. return dfixed_trunc(bandwidth);
  975. }
  976. /**
  977. * dce_v10_0_latency_watermark - get the latency watermark
  978. *
  979. * @wm: watermark calculation data
  980. *
  981. * Calculate the latency watermark (CIK).
  982. * Used for display watermark bandwidth calculations
  983. * Returns the latency watermark in ns
  984. */
  985. static u32 dce_v10_0_latency_watermark(struct dce10_wm_params *wm)
  986. {
  987. /* First calculate the latency in ns */
  988. u32 mc_latency = 2000; /* 2000 ns. */
  989. u32 available_bandwidth = dce_v10_0_available_bandwidth(wm);
  990. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  991. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  992. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  993. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  994. (wm->num_heads * cursor_line_pair_return_time);
  995. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  996. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  997. u32 tmp, dmif_size = 12288;
  998. fixed20_12 a, b, c;
  999. if (wm->num_heads == 0)
  1000. return 0;
  1001. a.full = dfixed_const(2);
  1002. b.full = dfixed_const(1);
  1003. if ((wm->vsc.full > a.full) ||
  1004. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  1005. (wm->vtaps >= 5) ||
  1006. ((wm->vsc.full >= a.full) && wm->interlaced))
  1007. max_src_lines_per_dst_line = 4;
  1008. else
  1009. max_src_lines_per_dst_line = 2;
  1010. a.full = dfixed_const(available_bandwidth);
  1011. b.full = dfixed_const(wm->num_heads);
  1012. a.full = dfixed_div(a, b);
  1013. b.full = dfixed_const(mc_latency + 512);
  1014. c.full = dfixed_const(wm->disp_clk);
  1015. b.full = dfixed_div(b, c);
  1016. c.full = dfixed_const(dmif_size);
  1017. b.full = dfixed_div(c, b);
  1018. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  1019. b.full = dfixed_const(1000);
  1020. c.full = dfixed_const(wm->disp_clk);
  1021. b.full = dfixed_div(c, b);
  1022. c.full = dfixed_const(wm->bytes_per_pixel);
  1023. b.full = dfixed_mul(b, c);
  1024. lb_fill_bw = min(tmp, dfixed_trunc(b));
  1025. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  1026. b.full = dfixed_const(1000);
  1027. c.full = dfixed_const(lb_fill_bw);
  1028. b.full = dfixed_div(c, b);
  1029. a.full = dfixed_div(a, b);
  1030. line_fill_time = dfixed_trunc(a);
  1031. if (line_fill_time < wm->active_time)
  1032. return latency;
  1033. else
  1034. return latency + (line_fill_time - wm->active_time);
  1035. }
  1036. /**
  1037. * dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display - check
  1038. * average and available dram bandwidth
  1039. *
  1040. * @wm: watermark calculation data
  1041. *
  1042. * Check if the display average bandwidth fits in the display
  1043. * dram bandwidth (CIK).
  1044. * Used for display watermark bandwidth calculations
  1045. * Returns true if the display fits, false if not.
  1046. */
  1047. static bool dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display(struct dce10_wm_params *wm)
  1048. {
  1049. if (dce_v10_0_average_bandwidth(wm) <=
  1050. (dce_v10_0_dram_bandwidth_for_display(wm) / wm->num_heads))
  1051. return true;
  1052. else
  1053. return false;
  1054. }
  1055. /**
  1056. * dce_v10_0_average_bandwidth_vs_available_bandwidth - check
  1057. * average and available bandwidth
  1058. *
  1059. * @wm: watermark calculation data
  1060. *
  1061. * Check if the display average bandwidth fits in the display
  1062. * available bandwidth (CIK).
  1063. * Used for display watermark bandwidth calculations
  1064. * Returns true if the display fits, false if not.
  1065. */
  1066. static bool dce_v10_0_average_bandwidth_vs_available_bandwidth(struct dce10_wm_params *wm)
  1067. {
  1068. if (dce_v10_0_average_bandwidth(wm) <=
  1069. (dce_v10_0_available_bandwidth(wm) / wm->num_heads))
  1070. return true;
  1071. else
  1072. return false;
  1073. }
  1074. /**
  1075. * dce_v10_0_check_latency_hiding - check latency hiding
  1076. *
  1077. * @wm: watermark calculation data
  1078. *
  1079. * Check latency hiding (CIK).
  1080. * Used for display watermark bandwidth calculations
  1081. * Returns true if the display fits, false if not.
  1082. */
  1083. static bool dce_v10_0_check_latency_hiding(struct dce10_wm_params *wm)
  1084. {
  1085. u32 lb_partitions = wm->lb_size / wm->src_width;
  1086. u32 line_time = wm->active_time + wm->blank_time;
  1087. u32 latency_tolerant_lines;
  1088. u32 latency_hiding;
  1089. fixed20_12 a;
  1090. a.full = dfixed_const(1);
  1091. if (wm->vsc.full > a.full)
  1092. latency_tolerant_lines = 1;
  1093. else {
  1094. if (lb_partitions <= (wm->vtaps + 1))
  1095. latency_tolerant_lines = 1;
  1096. else
  1097. latency_tolerant_lines = 2;
  1098. }
  1099. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  1100. if (dce_v10_0_latency_watermark(wm) <= latency_hiding)
  1101. return true;
  1102. else
  1103. return false;
  1104. }
  1105. /**
  1106. * dce_v10_0_program_watermarks - program display watermarks
  1107. *
  1108. * @adev: amdgpu_device pointer
  1109. * @amdgpu_crtc: the selected display controller
  1110. * @lb_size: line buffer size
  1111. * @num_heads: number of display controllers in use
  1112. *
  1113. * Calculate and program the display watermarks for the
  1114. * selected display controller (CIK).
  1115. */
  1116. static void dce_v10_0_program_watermarks(struct amdgpu_device *adev,
  1117. struct amdgpu_crtc *amdgpu_crtc,
  1118. u32 lb_size, u32 num_heads)
  1119. {
  1120. struct drm_display_mode *mode = &amdgpu_crtc->base.mode;
  1121. struct dce10_wm_params wm_low, wm_high;
  1122. u32 pixel_period;
  1123. u32 line_time = 0;
  1124. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  1125. u32 tmp, wm_mask, lb_vblank_lead_lines = 0;
  1126. if (amdgpu_crtc->base.enabled && num_heads && mode) {
  1127. pixel_period = 1000000 / (u32)mode->clock;
  1128. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  1129. /* watermark for high clocks */
  1130. if (adev->pm.dpm_enabled) {
  1131. wm_high.yclk =
  1132. amdgpu_dpm_get_mclk(adev, false) * 10;
  1133. wm_high.sclk =
  1134. amdgpu_dpm_get_sclk(adev, false) * 10;
  1135. } else {
  1136. wm_high.yclk = adev->pm.current_mclk * 10;
  1137. wm_high.sclk = adev->pm.current_sclk * 10;
  1138. }
  1139. wm_high.disp_clk = mode->clock;
  1140. wm_high.src_width = mode->crtc_hdisplay;
  1141. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  1142. wm_high.blank_time = line_time - wm_high.active_time;
  1143. wm_high.interlaced = false;
  1144. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1145. wm_high.interlaced = true;
  1146. wm_high.vsc = amdgpu_crtc->vsc;
  1147. wm_high.vtaps = 1;
  1148. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1149. wm_high.vtaps = 2;
  1150. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1151. wm_high.lb_size = lb_size;
  1152. wm_high.dram_channels = cik_get_number_of_dram_channels(adev);
  1153. wm_high.num_heads = num_heads;
  1154. /* set for high clocks */
  1155. latency_watermark_a = min(dce_v10_0_latency_watermark(&wm_high), (u32)65535);
  1156. /* possibly force display priority to high */
  1157. /* should really do this at mode validation time... */
  1158. if (!dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  1159. !dce_v10_0_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  1160. !dce_v10_0_check_latency_hiding(&wm_high) ||
  1161. (adev->mode_info.disp_priority == 2)) {
  1162. DRM_DEBUG_KMS("force priority to high\n");
  1163. }
  1164. /* watermark for low clocks */
  1165. if (adev->pm.dpm_enabled) {
  1166. wm_low.yclk =
  1167. amdgpu_dpm_get_mclk(adev, true) * 10;
  1168. wm_low.sclk =
  1169. amdgpu_dpm_get_sclk(adev, true) * 10;
  1170. } else {
  1171. wm_low.yclk = adev->pm.current_mclk * 10;
  1172. wm_low.sclk = adev->pm.current_sclk * 10;
  1173. }
  1174. wm_low.disp_clk = mode->clock;
  1175. wm_low.src_width = mode->crtc_hdisplay;
  1176. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  1177. wm_low.blank_time = line_time - wm_low.active_time;
  1178. wm_low.interlaced = false;
  1179. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1180. wm_low.interlaced = true;
  1181. wm_low.vsc = amdgpu_crtc->vsc;
  1182. wm_low.vtaps = 1;
  1183. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1184. wm_low.vtaps = 2;
  1185. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1186. wm_low.lb_size = lb_size;
  1187. wm_low.dram_channels = cik_get_number_of_dram_channels(adev);
  1188. wm_low.num_heads = num_heads;
  1189. /* set for low clocks */
  1190. latency_watermark_b = min(dce_v10_0_latency_watermark(&wm_low), (u32)65535);
  1191. /* possibly force display priority to high */
  1192. /* should really do this at mode validation time... */
  1193. if (!dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  1194. !dce_v10_0_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  1195. !dce_v10_0_check_latency_hiding(&wm_low) ||
  1196. (adev->mode_info.disp_priority == 2)) {
  1197. DRM_DEBUG_KMS("force priority to high\n");
  1198. }
  1199. lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode->crtc_hdisplay);
  1200. }
  1201. /* select wm A */
  1202. wm_mask = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
  1203. tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 1);
  1204. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1205. tmp = RREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset);
  1206. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_a);
  1207. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_HIGH_WATERMARK, line_time);
  1208. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1209. /* select wm B */
  1210. tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 2);
  1211. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1212. tmp = RREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset);
  1213. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_b);
  1214. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_HIGH_WATERMARK, line_time);
  1215. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1216. /* restore original selection */
  1217. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, wm_mask);
  1218. /* save values for DPM */
  1219. amdgpu_crtc->line_time = line_time;
  1220. amdgpu_crtc->wm_high = latency_watermark_a;
  1221. amdgpu_crtc->wm_low = latency_watermark_b;
  1222. /* Save number of lines the linebuffer leads before the scanout */
  1223. amdgpu_crtc->lb_vblank_lead_lines = lb_vblank_lead_lines;
  1224. }
  1225. /**
  1226. * dce_v10_0_bandwidth_update - program display watermarks
  1227. *
  1228. * @adev: amdgpu_device pointer
  1229. *
  1230. * Calculate and program the display watermarks and line
  1231. * buffer allocation (CIK).
  1232. */
  1233. static void dce_v10_0_bandwidth_update(struct amdgpu_device *adev)
  1234. {
  1235. struct drm_display_mode *mode = NULL;
  1236. u32 num_heads = 0, lb_size;
  1237. int i;
  1238. amdgpu_update_display_priority(adev);
  1239. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1240. if (adev->mode_info.crtcs[i]->base.enabled)
  1241. num_heads++;
  1242. }
  1243. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1244. mode = &adev->mode_info.crtcs[i]->base.mode;
  1245. lb_size = dce_v10_0_line_buffer_adjust(adev, adev->mode_info.crtcs[i], mode);
  1246. dce_v10_0_program_watermarks(adev, adev->mode_info.crtcs[i],
  1247. lb_size, num_heads);
  1248. }
  1249. }
  1250. static void dce_v10_0_audio_get_connected_pins(struct amdgpu_device *adev)
  1251. {
  1252. int i;
  1253. u32 offset, tmp;
  1254. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1255. offset = adev->mode_info.audio.pin[i].offset;
  1256. tmp = RREG32_AUDIO_ENDPT(offset,
  1257. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT);
  1258. if (((tmp &
  1259. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY_MASK) >>
  1260. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY__SHIFT) == 1)
  1261. adev->mode_info.audio.pin[i].connected = false;
  1262. else
  1263. adev->mode_info.audio.pin[i].connected = true;
  1264. }
  1265. }
  1266. static struct amdgpu_audio_pin *dce_v10_0_audio_get_pin(struct amdgpu_device *adev)
  1267. {
  1268. int i;
  1269. dce_v10_0_audio_get_connected_pins(adev);
  1270. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1271. if (adev->mode_info.audio.pin[i].connected)
  1272. return &adev->mode_info.audio.pin[i];
  1273. }
  1274. DRM_ERROR("No connected audio pins found!\n");
  1275. return NULL;
  1276. }
  1277. static void dce_v10_0_afmt_audio_select_pin(struct drm_encoder *encoder)
  1278. {
  1279. struct amdgpu_device *adev = encoder->dev->dev_private;
  1280. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1281. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1282. u32 tmp;
  1283. if (!dig || !dig->afmt || !dig->afmt->pin)
  1284. return;
  1285. tmp = RREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset);
  1286. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_SRC_CONTROL, AFMT_AUDIO_SRC_SELECT, dig->afmt->pin->id);
  1287. WREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset, tmp);
  1288. }
  1289. static void dce_v10_0_audio_write_latency_fields(struct drm_encoder *encoder,
  1290. struct drm_display_mode *mode)
  1291. {
  1292. struct amdgpu_device *adev = encoder->dev->dev_private;
  1293. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1294. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1295. struct drm_connector *connector;
  1296. struct amdgpu_connector *amdgpu_connector = NULL;
  1297. u32 tmp;
  1298. int interlace = 0;
  1299. if (!dig || !dig->afmt || !dig->afmt->pin)
  1300. return;
  1301. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1302. if (connector->encoder == encoder) {
  1303. amdgpu_connector = to_amdgpu_connector(connector);
  1304. break;
  1305. }
  1306. }
  1307. if (!amdgpu_connector) {
  1308. DRM_ERROR("Couldn't find encoder's connector\n");
  1309. return;
  1310. }
  1311. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1312. interlace = 1;
  1313. if (connector->latency_present[interlace]) {
  1314. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1315. VIDEO_LIPSYNC, connector->video_latency[interlace]);
  1316. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1317. AUDIO_LIPSYNC, connector->audio_latency[interlace]);
  1318. } else {
  1319. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1320. VIDEO_LIPSYNC, 0);
  1321. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1322. AUDIO_LIPSYNC, 0);
  1323. }
  1324. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1325. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC, tmp);
  1326. }
  1327. static void dce_v10_0_audio_write_speaker_allocation(struct drm_encoder *encoder)
  1328. {
  1329. struct amdgpu_device *adev = encoder->dev->dev_private;
  1330. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1331. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1332. struct drm_connector *connector;
  1333. struct amdgpu_connector *amdgpu_connector = NULL;
  1334. u32 tmp;
  1335. u8 *sadb = NULL;
  1336. int sad_count;
  1337. if (!dig || !dig->afmt || !dig->afmt->pin)
  1338. return;
  1339. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1340. if (connector->encoder == encoder) {
  1341. amdgpu_connector = to_amdgpu_connector(connector);
  1342. break;
  1343. }
  1344. }
  1345. if (!amdgpu_connector) {
  1346. DRM_ERROR("Couldn't find encoder's connector\n");
  1347. return;
  1348. }
  1349. sad_count = drm_edid_to_speaker_allocation(amdgpu_connector_edid(connector), &sadb);
  1350. if (sad_count < 0) {
  1351. DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
  1352. sad_count = 0;
  1353. }
  1354. /* program the speaker allocation */
  1355. tmp = RREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1356. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
  1357. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1358. DP_CONNECTION, 0);
  1359. /* set HDMI mode */
  1360. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1361. HDMI_CONNECTION, 1);
  1362. if (sad_count)
  1363. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1364. SPEAKER_ALLOCATION, sadb[0]);
  1365. else
  1366. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1367. SPEAKER_ALLOCATION, 5); /* stereo */
  1368. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1369. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
  1370. kfree(sadb);
  1371. }
  1372. static void dce_v10_0_audio_write_sad_regs(struct drm_encoder *encoder)
  1373. {
  1374. struct amdgpu_device *adev = encoder->dev->dev_private;
  1375. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1376. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1377. struct drm_connector *connector;
  1378. struct amdgpu_connector *amdgpu_connector = NULL;
  1379. struct cea_sad *sads;
  1380. int i, sad_count;
  1381. static const u16 eld_reg_to_type[][2] = {
  1382. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  1383. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  1384. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  1385. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  1386. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  1387. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  1388. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  1389. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  1390. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  1391. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  1392. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  1393. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  1394. };
  1395. if (!dig || !dig->afmt || !dig->afmt->pin)
  1396. return;
  1397. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1398. if (connector->encoder == encoder) {
  1399. amdgpu_connector = to_amdgpu_connector(connector);
  1400. break;
  1401. }
  1402. }
  1403. if (!amdgpu_connector) {
  1404. DRM_ERROR("Couldn't find encoder's connector\n");
  1405. return;
  1406. }
  1407. sad_count = drm_edid_to_sad(amdgpu_connector_edid(connector), &sads);
  1408. if (sad_count <= 0) {
  1409. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  1410. return;
  1411. }
  1412. BUG_ON(!sads);
  1413. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  1414. u32 tmp = 0;
  1415. u8 stereo_freqs = 0;
  1416. int max_channels = -1;
  1417. int j;
  1418. for (j = 0; j < sad_count; j++) {
  1419. struct cea_sad *sad = &sads[j];
  1420. if (sad->format == eld_reg_to_type[i][1]) {
  1421. if (sad->channels > max_channels) {
  1422. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1423. MAX_CHANNELS, sad->channels);
  1424. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1425. DESCRIPTOR_BYTE_2, sad->byte2);
  1426. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1427. SUPPORTED_FREQUENCIES, sad->freq);
  1428. max_channels = sad->channels;
  1429. }
  1430. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  1431. stereo_freqs |= sad->freq;
  1432. else
  1433. break;
  1434. }
  1435. }
  1436. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1437. SUPPORTED_FREQUENCIES_STEREO, stereo_freqs);
  1438. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset, eld_reg_to_type[i][0], tmp);
  1439. }
  1440. kfree(sads);
  1441. }
  1442. static void dce_v10_0_audio_enable(struct amdgpu_device *adev,
  1443. struct amdgpu_audio_pin *pin,
  1444. bool enable)
  1445. {
  1446. if (!pin)
  1447. return;
  1448. WREG32_AUDIO_ENDPT(pin->offset, ixAZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL,
  1449. enable ? AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__AUDIO_ENABLED_MASK : 0);
  1450. }
  1451. static const u32 pin_offsets[] =
  1452. {
  1453. AUD0_REGISTER_OFFSET,
  1454. AUD1_REGISTER_OFFSET,
  1455. AUD2_REGISTER_OFFSET,
  1456. AUD3_REGISTER_OFFSET,
  1457. AUD4_REGISTER_OFFSET,
  1458. AUD5_REGISTER_OFFSET,
  1459. AUD6_REGISTER_OFFSET,
  1460. };
  1461. static int dce_v10_0_audio_init(struct amdgpu_device *adev)
  1462. {
  1463. int i;
  1464. if (!amdgpu_audio)
  1465. return 0;
  1466. adev->mode_info.audio.enabled = true;
  1467. adev->mode_info.audio.num_pins = 7;
  1468. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1469. adev->mode_info.audio.pin[i].channels = -1;
  1470. adev->mode_info.audio.pin[i].rate = -1;
  1471. adev->mode_info.audio.pin[i].bits_per_sample = -1;
  1472. adev->mode_info.audio.pin[i].status_bits = 0;
  1473. adev->mode_info.audio.pin[i].category_code = 0;
  1474. adev->mode_info.audio.pin[i].connected = false;
  1475. adev->mode_info.audio.pin[i].offset = pin_offsets[i];
  1476. adev->mode_info.audio.pin[i].id = i;
  1477. /* disable audio. it will be set up later */
  1478. /* XXX remove once we switch to ip funcs */
  1479. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1480. }
  1481. return 0;
  1482. }
  1483. static void dce_v10_0_audio_fini(struct amdgpu_device *adev)
  1484. {
  1485. int i;
  1486. if (!amdgpu_audio)
  1487. return;
  1488. if (!adev->mode_info.audio.enabled)
  1489. return;
  1490. for (i = 0; i < adev->mode_info.audio.num_pins; i++)
  1491. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1492. adev->mode_info.audio.enabled = false;
  1493. }
  1494. /*
  1495. * update the N and CTS parameters for a given pixel clock rate
  1496. */
  1497. static void dce_v10_0_afmt_update_ACR(struct drm_encoder *encoder, uint32_t clock)
  1498. {
  1499. struct drm_device *dev = encoder->dev;
  1500. struct amdgpu_device *adev = dev->dev_private;
  1501. struct amdgpu_afmt_acr acr = amdgpu_afmt_acr(clock);
  1502. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1503. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1504. u32 tmp;
  1505. tmp = RREG32(mmHDMI_ACR_32_0 + dig->afmt->offset);
  1506. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_0, HDMI_ACR_CTS_32, acr.cts_32khz);
  1507. WREG32(mmHDMI_ACR_32_0 + dig->afmt->offset, tmp);
  1508. tmp = RREG32(mmHDMI_ACR_32_1 + dig->afmt->offset);
  1509. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_1, HDMI_ACR_N_32, acr.n_32khz);
  1510. WREG32(mmHDMI_ACR_32_1 + dig->afmt->offset, tmp);
  1511. tmp = RREG32(mmHDMI_ACR_44_0 + dig->afmt->offset);
  1512. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_0, HDMI_ACR_CTS_44, acr.cts_44_1khz);
  1513. WREG32(mmHDMI_ACR_44_0 + dig->afmt->offset, tmp);
  1514. tmp = RREG32(mmHDMI_ACR_44_1 + dig->afmt->offset);
  1515. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_1, HDMI_ACR_N_44, acr.n_44_1khz);
  1516. WREG32(mmHDMI_ACR_44_1 + dig->afmt->offset, tmp);
  1517. tmp = RREG32(mmHDMI_ACR_48_0 + dig->afmt->offset);
  1518. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_0, HDMI_ACR_CTS_48, acr.cts_48khz);
  1519. WREG32(mmHDMI_ACR_48_0 + dig->afmt->offset, tmp);
  1520. tmp = RREG32(mmHDMI_ACR_48_1 + dig->afmt->offset);
  1521. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_1, HDMI_ACR_N_48, acr.n_48khz);
  1522. WREG32(mmHDMI_ACR_48_1 + dig->afmt->offset, tmp);
  1523. }
  1524. /*
  1525. * build a HDMI Video Info Frame
  1526. */
  1527. static void dce_v10_0_afmt_update_avi_infoframe(struct drm_encoder *encoder,
  1528. void *buffer, size_t size)
  1529. {
  1530. struct drm_device *dev = encoder->dev;
  1531. struct amdgpu_device *adev = dev->dev_private;
  1532. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1533. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1534. uint8_t *frame = buffer + 3;
  1535. uint8_t *header = buffer;
  1536. WREG32(mmAFMT_AVI_INFO0 + dig->afmt->offset,
  1537. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  1538. WREG32(mmAFMT_AVI_INFO1 + dig->afmt->offset,
  1539. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
  1540. WREG32(mmAFMT_AVI_INFO2 + dig->afmt->offset,
  1541. frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
  1542. WREG32(mmAFMT_AVI_INFO3 + dig->afmt->offset,
  1543. frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
  1544. }
  1545. static void dce_v10_0_audio_set_dto(struct drm_encoder *encoder, u32 clock)
  1546. {
  1547. struct drm_device *dev = encoder->dev;
  1548. struct amdgpu_device *adev = dev->dev_private;
  1549. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1550. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1551. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1552. u32 dto_phase = 24 * 1000;
  1553. u32 dto_modulo = clock;
  1554. u32 tmp;
  1555. if (!dig || !dig->afmt)
  1556. return;
  1557. /* XXX two dtos; generally use dto0 for hdmi */
  1558. /* Express [24MHz / target pixel clock] as an exact rational
  1559. * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
  1560. * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
  1561. */
  1562. tmp = RREG32(mmDCCG_AUDIO_DTO_SOURCE);
  1563. tmp = REG_SET_FIELD(tmp, DCCG_AUDIO_DTO_SOURCE, DCCG_AUDIO_DTO0_SOURCE_SEL,
  1564. amdgpu_crtc->crtc_id);
  1565. WREG32(mmDCCG_AUDIO_DTO_SOURCE, tmp);
  1566. WREG32(mmDCCG_AUDIO_DTO0_PHASE, dto_phase);
  1567. WREG32(mmDCCG_AUDIO_DTO0_MODULE, dto_modulo);
  1568. }
  1569. /*
  1570. * update the info frames with the data from the current display mode
  1571. */
  1572. static void dce_v10_0_afmt_setmode(struct drm_encoder *encoder,
  1573. struct drm_display_mode *mode)
  1574. {
  1575. struct drm_device *dev = encoder->dev;
  1576. struct amdgpu_device *adev = dev->dev_private;
  1577. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1578. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1579. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  1580. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  1581. struct hdmi_avi_infoframe frame;
  1582. ssize_t err;
  1583. u32 tmp;
  1584. int bpc = 8;
  1585. if (!dig || !dig->afmt)
  1586. return;
  1587. /* Silent, r600_hdmi_enable will raise WARN for us */
  1588. if (!dig->afmt->enabled)
  1589. return;
  1590. /* hdmi deep color mode general control packets setup, if bpc > 8 */
  1591. if (encoder->crtc) {
  1592. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1593. bpc = amdgpu_crtc->bpc;
  1594. }
  1595. /* disable audio prior to setting up hw */
  1596. dig->afmt->pin = dce_v10_0_audio_get_pin(adev);
  1597. dce_v10_0_audio_enable(adev, dig->afmt->pin, false);
  1598. dce_v10_0_audio_set_dto(encoder, mode->clock);
  1599. tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
  1600. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1);
  1601. WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp); /* send null packets when required */
  1602. WREG32(mmAFMT_AUDIO_CRC_CONTROL + dig->afmt->offset, 0x1000);
  1603. tmp = RREG32(mmHDMI_CONTROL + dig->afmt->offset);
  1604. switch (bpc) {
  1605. case 0:
  1606. case 6:
  1607. case 8:
  1608. case 16:
  1609. default:
  1610. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 0);
  1611. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 0);
  1612. DRM_DEBUG("%s: Disabling hdmi deep color for %d bpc.\n",
  1613. connector->name, bpc);
  1614. break;
  1615. case 10:
  1616. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 1);
  1617. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 1);
  1618. DRM_DEBUG("%s: Enabling hdmi deep color 30 for 10 bpc.\n",
  1619. connector->name);
  1620. break;
  1621. case 12:
  1622. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 1);
  1623. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 2);
  1624. DRM_DEBUG("%s: Enabling hdmi deep color 36 for 12 bpc.\n",
  1625. connector->name);
  1626. break;
  1627. }
  1628. WREG32(mmHDMI_CONTROL + dig->afmt->offset, tmp);
  1629. tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
  1630. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1); /* send null packets when required */
  1631. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_SEND, 1); /* send general control packets */
  1632. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_CONT, 1); /* send general control packets every frame */
  1633. WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp);
  1634. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1635. /* enable audio info frames (frames won't be set until audio is enabled) */
  1636. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_SEND, 1);
  1637. /* required for audio info values to be updated */
  1638. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_CONT, 1);
  1639. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1640. tmp = RREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1641. /* required for audio info values to be updated */
  1642. tmp = REG_SET_FIELD(tmp, AFMT_INFOFRAME_CONTROL0, AFMT_AUDIO_INFO_UPDATE, 1);
  1643. WREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1644. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1645. /* anything other than 0 */
  1646. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AUDIO_INFO_LINE, 2);
  1647. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1648. WREG32(mmHDMI_GC + dig->afmt->offset, 0); /* unset HDMI_GC_AVMUTE */
  1649. tmp = RREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1650. /* set the default audio delay */
  1651. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_DELAY_EN, 1);
  1652. /* should be suffient for all audio modes and small enough for all hblanks */
  1653. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_PACKETS_PER_LINE, 3);
  1654. WREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1655. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1656. /* allow 60958 channel status fields to be updated */
  1657. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_60958_CS_UPDATE, 1);
  1658. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1659. tmp = RREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset);
  1660. if (bpc > 8)
  1661. /* clear SW CTS value */
  1662. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE, 0);
  1663. else
  1664. /* select SW CTS value */
  1665. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE, 1);
  1666. /* allow hw to sent ACR packets when required */
  1667. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_AUTO_SEND, 1);
  1668. WREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset, tmp);
  1669. dce_v10_0_afmt_update_ACR(encoder, mode->clock);
  1670. tmp = RREG32(mmAFMT_60958_0 + dig->afmt->offset);
  1671. tmp = REG_SET_FIELD(tmp, AFMT_60958_0, AFMT_60958_CS_CHANNEL_NUMBER_L, 1);
  1672. WREG32(mmAFMT_60958_0 + dig->afmt->offset, tmp);
  1673. tmp = RREG32(mmAFMT_60958_1 + dig->afmt->offset);
  1674. tmp = REG_SET_FIELD(tmp, AFMT_60958_1, AFMT_60958_CS_CHANNEL_NUMBER_R, 2);
  1675. WREG32(mmAFMT_60958_1 + dig->afmt->offset, tmp);
  1676. tmp = RREG32(mmAFMT_60958_2 + dig->afmt->offset);
  1677. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_2, 3);
  1678. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_3, 4);
  1679. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_4, 5);
  1680. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_5, 6);
  1681. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_6, 7);
  1682. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_7, 8);
  1683. WREG32(mmAFMT_60958_2 + dig->afmt->offset, tmp);
  1684. dce_v10_0_audio_write_speaker_allocation(encoder);
  1685. WREG32(mmAFMT_AUDIO_PACKET_CONTROL2 + dig->afmt->offset,
  1686. (0xff << AFMT_AUDIO_PACKET_CONTROL2__AFMT_AUDIO_CHANNEL_ENABLE__SHIFT));
  1687. dce_v10_0_afmt_audio_select_pin(encoder);
  1688. dce_v10_0_audio_write_sad_regs(encoder);
  1689. dce_v10_0_audio_write_latency_fields(encoder, mode);
  1690. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  1691. if (err < 0) {
  1692. DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
  1693. return;
  1694. }
  1695. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  1696. if (err < 0) {
  1697. DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
  1698. return;
  1699. }
  1700. dce_v10_0_afmt_update_avi_infoframe(encoder, buffer, sizeof(buffer));
  1701. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1702. /* enable AVI info frames */
  1703. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_SEND, 1);
  1704. /* required for audio info values to be updated */
  1705. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_CONT, 1);
  1706. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1707. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1708. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AVI_INFO_LINE, 2);
  1709. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1710. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1711. /* send audio packets */
  1712. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_AUDIO_SAMPLE_SEND, 1);
  1713. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1714. WREG32(mmAFMT_RAMP_CONTROL0 + dig->afmt->offset, 0x00FFFFFF);
  1715. WREG32(mmAFMT_RAMP_CONTROL1 + dig->afmt->offset, 0x007FFFFF);
  1716. WREG32(mmAFMT_RAMP_CONTROL2 + dig->afmt->offset, 0x00000001);
  1717. WREG32(mmAFMT_RAMP_CONTROL3 + dig->afmt->offset, 0x00000001);
  1718. /* enable audio after to setting up hw */
  1719. dce_v10_0_audio_enable(adev, dig->afmt->pin, true);
  1720. }
  1721. static void dce_v10_0_afmt_enable(struct drm_encoder *encoder, bool enable)
  1722. {
  1723. struct drm_device *dev = encoder->dev;
  1724. struct amdgpu_device *adev = dev->dev_private;
  1725. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1726. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1727. if (!dig || !dig->afmt)
  1728. return;
  1729. /* Silent, r600_hdmi_enable will raise WARN for us */
  1730. if (enable && dig->afmt->enabled)
  1731. return;
  1732. if (!enable && !dig->afmt->enabled)
  1733. return;
  1734. if (!enable && dig->afmt->pin) {
  1735. dce_v10_0_audio_enable(adev, dig->afmt->pin, false);
  1736. dig->afmt->pin = NULL;
  1737. }
  1738. dig->afmt->enabled = enable;
  1739. DRM_DEBUG("%sabling AFMT interface @ 0x%04X for encoder 0x%x\n",
  1740. enable ? "En" : "Dis", dig->afmt->offset, amdgpu_encoder->encoder_id);
  1741. }
  1742. static int dce_v10_0_afmt_init(struct amdgpu_device *adev)
  1743. {
  1744. int i;
  1745. for (i = 0; i < adev->mode_info.num_dig; i++)
  1746. adev->mode_info.afmt[i] = NULL;
  1747. /* DCE10 has audio blocks tied to DIG encoders */
  1748. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1749. adev->mode_info.afmt[i] = kzalloc(sizeof(struct amdgpu_afmt), GFP_KERNEL);
  1750. if (adev->mode_info.afmt[i]) {
  1751. adev->mode_info.afmt[i]->offset = dig_offsets[i];
  1752. adev->mode_info.afmt[i]->id = i;
  1753. } else {
  1754. int j;
  1755. for (j = 0; j < i; j++) {
  1756. kfree(adev->mode_info.afmt[j]);
  1757. adev->mode_info.afmt[j] = NULL;
  1758. }
  1759. return -ENOMEM;
  1760. }
  1761. }
  1762. return 0;
  1763. }
  1764. static void dce_v10_0_afmt_fini(struct amdgpu_device *adev)
  1765. {
  1766. int i;
  1767. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1768. kfree(adev->mode_info.afmt[i]);
  1769. adev->mode_info.afmt[i] = NULL;
  1770. }
  1771. }
  1772. static const u32 vga_control_regs[6] =
  1773. {
  1774. mmD1VGA_CONTROL,
  1775. mmD2VGA_CONTROL,
  1776. mmD3VGA_CONTROL,
  1777. mmD4VGA_CONTROL,
  1778. mmD5VGA_CONTROL,
  1779. mmD6VGA_CONTROL,
  1780. };
  1781. static void dce_v10_0_vga_enable(struct drm_crtc *crtc, bool enable)
  1782. {
  1783. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1784. struct drm_device *dev = crtc->dev;
  1785. struct amdgpu_device *adev = dev->dev_private;
  1786. u32 vga_control;
  1787. vga_control = RREG32(vga_control_regs[amdgpu_crtc->crtc_id]) & ~1;
  1788. if (enable)
  1789. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control | 1);
  1790. else
  1791. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control);
  1792. }
  1793. static void dce_v10_0_grph_enable(struct drm_crtc *crtc, bool enable)
  1794. {
  1795. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1796. struct drm_device *dev = crtc->dev;
  1797. struct amdgpu_device *adev = dev->dev_private;
  1798. if (enable)
  1799. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 1);
  1800. else
  1801. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 0);
  1802. }
  1803. static int dce_v10_0_crtc_do_set_base(struct drm_crtc *crtc,
  1804. struct drm_framebuffer *fb,
  1805. int x, int y, int atomic)
  1806. {
  1807. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1808. struct drm_device *dev = crtc->dev;
  1809. struct amdgpu_device *adev = dev->dev_private;
  1810. struct amdgpu_framebuffer *amdgpu_fb;
  1811. struct drm_framebuffer *target_fb;
  1812. struct drm_gem_object *obj;
  1813. struct amdgpu_bo *rbo;
  1814. uint64_t fb_location, tiling_flags;
  1815. uint32_t fb_format, fb_pitch_pixels;
  1816. u32 fb_swap = REG_SET_FIELD(0, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP, ENDIAN_NONE);
  1817. u32 pipe_config;
  1818. u32 tmp, viewport_w, viewport_h;
  1819. int r;
  1820. bool bypass_lut = false;
  1821. /* no fb bound */
  1822. if (!atomic && !crtc->primary->fb) {
  1823. DRM_DEBUG_KMS("No FB bound\n");
  1824. return 0;
  1825. }
  1826. if (atomic) {
  1827. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1828. target_fb = fb;
  1829. } else {
  1830. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  1831. target_fb = crtc->primary->fb;
  1832. }
  1833. /* If atomic, assume fb object is pinned & idle & fenced and
  1834. * just update base pointers
  1835. */
  1836. obj = amdgpu_fb->obj;
  1837. rbo = gem_to_amdgpu_bo(obj);
  1838. r = amdgpu_bo_reserve(rbo, false);
  1839. if (unlikely(r != 0))
  1840. return r;
  1841. if (atomic) {
  1842. fb_location = amdgpu_bo_gpu_offset(rbo);
  1843. } else {
  1844. r = amdgpu_bo_pin(rbo, AMDGPU_GEM_DOMAIN_VRAM, &fb_location);
  1845. if (unlikely(r != 0)) {
  1846. amdgpu_bo_unreserve(rbo);
  1847. return -EINVAL;
  1848. }
  1849. }
  1850. amdgpu_bo_get_tiling_flags(rbo, &tiling_flags);
  1851. amdgpu_bo_unreserve(rbo);
  1852. pipe_config = AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
  1853. switch (target_fb->pixel_format) {
  1854. case DRM_FORMAT_C8:
  1855. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 0);
  1856. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1857. break;
  1858. case DRM_FORMAT_XRGB4444:
  1859. case DRM_FORMAT_ARGB4444:
  1860. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1861. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 2);
  1862. #ifdef __BIG_ENDIAN
  1863. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1864. ENDIAN_8IN16);
  1865. #endif
  1866. break;
  1867. case DRM_FORMAT_XRGB1555:
  1868. case DRM_FORMAT_ARGB1555:
  1869. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1870. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1871. #ifdef __BIG_ENDIAN
  1872. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1873. ENDIAN_8IN16);
  1874. #endif
  1875. break;
  1876. case DRM_FORMAT_BGRX5551:
  1877. case DRM_FORMAT_BGRA5551:
  1878. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1879. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 5);
  1880. #ifdef __BIG_ENDIAN
  1881. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1882. ENDIAN_8IN16);
  1883. #endif
  1884. break;
  1885. case DRM_FORMAT_RGB565:
  1886. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1887. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1);
  1888. #ifdef __BIG_ENDIAN
  1889. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1890. ENDIAN_8IN16);
  1891. #endif
  1892. break;
  1893. case DRM_FORMAT_XRGB8888:
  1894. case DRM_FORMAT_ARGB8888:
  1895. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1896. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1897. #ifdef __BIG_ENDIAN
  1898. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1899. ENDIAN_8IN32);
  1900. #endif
  1901. break;
  1902. case DRM_FORMAT_XRGB2101010:
  1903. case DRM_FORMAT_ARGB2101010:
  1904. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1905. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1);
  1906. #ifdef __BIG_ENDIAN
  1907. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1908. ENDIAN_8IN32);
  1909. #endif
  1910. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1911. bypass_lut = true;
  1912. break;
  1913. case DRM_FORMAT_BGRX1010102:
  1914. case DRM_FORMAT_BGRA1010102:
  1915. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1916. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 4);
  1917. #ifdef __BIG_ENDIAN
  1918. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1919. ENDIAN_8IN32);
  1920. #endif
  1921. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1922. bypass_lut = true;
  1923. break;
  1924. default:
  1925. DRM_ERROR("Unsupported screen format %s\n",
  1926. drm_get_format_name(target_fb->pixel_format));
  1927. return -EINVAL;
  1928. }
  1929. if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_2D_TILED_THIN1) {
  1930. unsigned bankw, bankh, mtaspect, tile_split, num_banks;
  1931. bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
  1932. bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
  1933. mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
  1934. tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
  1935. num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
  1936. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_NUM_BANKS, num_banks);
  1937. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_ARRAY_MODE,
  1938. ARRAY_2D_TILED_THIN1);
  1939. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_TILE_SPLIT,
  1940. tile_split);
  1941. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_WIDTH, bankw);
  1942. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_HEIGHT, bankh);
  1943. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_MACRO_TILE_ASPECT,
  1944. mtaspect);
  1945. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_MICRO_TILE_MODE,
  1946. ADDR_SURF_MICRO_TILING_DISPLAY);
  1947. } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_1D_TILED_THIN1) {
  1948. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_ARRAY_MODE,
  1949. ARRAY_1D_TILED_THIN1);
  1950. }
  1951. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_PIPE_CONFIG,
  1952. pipe_config);
  1953. dce_v10_0_vga_enable(crtc, false);
  1954. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1955. upper_32_bits(fb_location));
  1956. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1957. upper_32_bits(fb_location));
  1958. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1959. (u32)fb_location & GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS_MASK);
  1960. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1961. (u32) fb_location & GRPH_SECONDARY_SURFACE_ADDRESS__GRPH_SECONDARY_SURFACE_ADDRESS_MASK);
  1962. WREG32(mmGRPH_CONTROL + amdgpu_crtc->crtc_offset, fb_format);
  1963. WREG32(mmGRPH_SWAP_CNTL + amdgpu_crtc->crtc_offset, fb_swap);
  1964. /*
  1965. * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
  1966. * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
  1967. * retain the full precision throughout the pipeline.
  1968. */
  1969. tmp = RREG32(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset);
  1970. if (bypass_lut)
  1971. tmp = REG_SET_FIELD(tmp, GRPH_LUT_10BIT_BYPASS, GRPH_LUT_10BIT_BYPASS_EN, 1);
  1972. else
  1973. tmp = REG_SET_FIELD(tmp, GRPH_LUT_10BIT_BYPASS, GRPH_LUT_10BIT_BYPASS_EN, 0);
  1974. WREG32(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset, tmp);
  1975. if (bypass_lut)
  1976. DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
  1977. WREG32(mmGRPH_SURFACE_OFFSET_X + amdgpu_crtc->crtc_offset, 0);
  1978. WREG32(mmGRPH_SURFACE_OFFSET_Y + amdgpu_crtc->crtc_offset, 0);
  1979. WREG32(mmGRPH_X_START + amdgpu_crtc->crtc_offset, 0);
  1980. WREG32(mmGRPH_Y_START + amdgpu_crtc->crtc_offset, 0);
  1981. WREG32(mmGRPH_X_END + amdgpu_crtc->crtc_offset, target_fb->width);
  1982. WREG32(mmGRPH_Y_END + amdgpu_crtc->crtc_offset, target_fb->height);
  1983. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1984. WREG32(mmGRPH_PITCH + amdgpu_crtc->crtc_offset, fb_pitch_pixels);
  1985. dce_v10_0_grph_enable(crtc, true);
  1986. WREG32(mmLB_DESKTOP_HEIGHT + amdgpu_crtc->crtc_offset,
  1987. target_fb->height);
  1988. x &= ~3;
  1989. y &= ~1;
  1990. WREG32(mmVIEWPORT_START + amdgpu_crtc->crtc_offset,
  1991. (x << 16) | y);
  1992. viewport_w = crtc->mode.hdisplay;
  1993. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1994. WREG32(mmVIEWPORT_SIZE + amdgpu_crtc->crtc_offset,
  1995. (viewport_w << 16) | viewport_h);
  1996. /* pageflip setup */
  1997. /* make sure flip is at vb rather than hb */
  1998. tmp = RREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset);
  1999. tmp = REG_SET_FIELD(tmp, GRPH_FLIP_CONTROL,
  2000. GRPH_SURFACE_UPDATE_H_RETRACE_EN, 0);
  2001. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2002. /* set pageflip to happen only at start of vblank interval (front porch) */
  2003. WREG32(mmMASTER_UPDATE_MODE + amdgpu_crtc->crtc_offset, 3);
  2004. if (!atomic && fb && fb != crtc->primary->fb) {
  2005. amdgpu_fb = to_amdgpu_framebuffer(fb);
  2006. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  2007. r = amdgpu_bo_reserve(rbo, false);
  2008. if (unlikely(r != 0))
  2009. return r;
  2010. amdgpu_bo_unpin(rbo);
  2011. amdgpu_bo_unreserve(rbo);
  2012. }
  2013. /* Bytes per pixel may have changed */
  2014. dce_v10_0_bandwidth_update(adev);
  2015. return 0;
  2016. }
  2017. static void dce_v10_0_set_interleave(struct drm_crtc *crtc,
  2018. struct drm_display_mode *mode)
  2019. {
  2020. struct drm_device *dev = crtc->dev;
  2021. struct amdgpu_device *adev = dev->dev_private;
  2022. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2023. u32 tmp;
  2024. tmp = RREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset);
  2025. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  2026. tmp = REG_SET_FIELD(tmp, LB_DATA_FORMAT, INTERLEAVE_EN, 1);
  2027. else
  2028. tmp = REG_SET_FIELD(tmp, LB_DATA_FORMAT, INTERLEAVE_EN, 0);
  2029. WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset, tmp);
  2030. }
  2031. static void dce_v10_0_crtc_load_lut(struct drm_crtc *crtc)
  2032. {
  2033. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2034. struct drm_device *dev = crtc->dev;
  2035. struct amdgpu_device *adev = dev->dev_private;
  2036. int i;
  2037. u32 tmp;
  2038. DRM_DEBUG_KMS("%d\n", amdgpu_crtc->crtc_id);
  2039. tmp = RREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset);
  2040. tmp = REG_SET_FIELD(tmp, INPUT_CSC_CONTROL, INPUT_CSC_GRPH_MODE, 0);
  2041. tmp = REG_SET_FIELD(tmp, INPUT_CSC_CONTROL, INPUT_CSC_OVL_MODE, 0);
  2042. WREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2043. tmp = RREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset);
  2044. tmp = REG_SET_FIELD(tmp, PRESCALE_GRPH_CONTROL, GRPH_PRESCALE_BYPASS, 1);
  2045. WREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2046. tmp = RREG32(mmPRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset);
  2047. tmp = REG_SET_FIELD(tmp, PRESCALE_OVL_CONTROL, OVL_PRESCALE_BYPASS, 1);
  2048. WREG32(mmPRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2049. tmp = RREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2050. tmp = REG_SET_FIELD(tmp, INPUT_GAMMA_CONTROL, GRPH_INPUT_GAMMA_MODE, 0);
  2051. tmp = REG_SET_FIELD(tmp, INPUT_GAMMA_CONTROL, OVL_INPUT_GAMMA_MODE, 0);
  2052. WREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2053. WREG32(mmDC_LUT_CONTROL + amdgpu_crtc->crtc_offset, 0);
  2054. WREG32(mmDC_LUT_BLACK_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0);
  2055. WREG32(mmDC_LUT_BLACK_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0);
  2056. WREG32(mmDC_LUT_BLACK_OFFSET_RED + amdgpu_crtc->crtc_offset, 0);
  2057. WREG32(mmDC_LUT_WHITE_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0xffff);
  2058. WREG32(mmDC_LUT_WHITE_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0xffff);
  2059. WREG32(mmDC_LUT_WHITE_OFFSET_RED + amdgpu_crtc->crtc_offset, 0xffff);
  2060. WREG32(mmDC_LUT_RW_MODE + amdgpu_crtc->crtc_offset, 0);
  2061. WREG32(mmDC_LUT_WRITE_EN_MASK + amdgpu_crtc->crtc_offset, 0x00000007);
  2062. WREG32(mmDC_LUT_RW_INDEX + amdgpu_crtc->crtc_offset, 0);
  2063. for (i = 0; i < 256; i++) {
  2064. WREG32(mmDC_LUT_30_COLOR + amdgpu_crtc->crtc_offset,
  2065. (amdgpu_crtc->lut_r[i] << 20) |
  2066. (amdgpu_crtc->lut_g[i] << 10) |
  2067. (amdgpu_crtc->lut_b[i] << 0));
  2068. }
  2069. tmp = RREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2070. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, GRPH_DEGAMMA_MODE, 0);
  2071. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, OVL_DEGAMMA_MODE, 0);
  2072. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, CURSOR_DEGAMMA_MODE, 0);
  2073. WREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2074. tmp = RREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset);
  2075. tmp = REG_SET_FIELD(tmp, GAMUT_REMAP_CONTROL, GRPH_GAMUT_REMAP_MODE, 0);
  2076. tmp = REG_SET_FIELD(tmp, GAMUT_REMAP_CONTROL, OVL_GAMUT_REMAP_MODE, 0);
  2077. WREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2078. tmp = RREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2079. tmp = REG_SET_FIELD(tmp, REGAMMA_CONTROL, GRPH_REGAMMA_MODE, 0);
  2080. tmp = REG_SET_FIELD(tmp, REGAMMA_CONTROL, OVL_REGAMMA_MODE, 0);
  2081. WREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2082. tmp = RREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset);
  2083. tmp = REG_SET_FIELD(tmp, OUTPUT_CSC_CONTROL, OUTPUT_CSC_GRPH_MODE, 0);
  2084. tmp = REG_SET_FIELD(tmp, OUTPUT_CSC_CONTROL, OUTPUT_CSC_OVL_MODE, 0);
  2085. WREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2086. /* XXX match this to the depth of the crtc fmt block, move to modeset? */
  2087. WREG32(mmDENORM_CONTROL + amdgpu_crtc->crtc_offset, 0);
  2088. /* XXX this only needs to be programmed once per crtc at startup,
  2089. * not sure where the best place for it is
  2090. */
  2091. tmp = RREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset);
  2092. tmp = REG_SET_FIELD(tmp, ALPHA_CONTROL, CURSOR_ALPHA_BLND_ENA, 1);
  2093. WREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2094. }
  2095. static int dce_v10_0_pick_dig_encoder(struct drm_encoder *encoder)
  2096. {
  2097. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2098. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  2099. switch (amdgpu_encoder->encoder_id) {
  2100. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2101. if (dig->linkb)
  2102. return 1;
  2103. else
  2104. return 0;
  2105. break;
  2106. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2107. if (dig->linkb)
  2108. return 3;
  2109. else
  2110. return 2;
  2111. break;
  2112. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2113. if (dig->linkb)
  2114. return 5;
  2115. else
  2116. return 4;
  2117. break;
  2118. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2119. return 6;
  2120. break;
  2121. default:
  2122. DRM_ERROR("invalid encoder_id: 0x%x\n", amdgpu_encoder->encoder_id);
  2123. return 0;
  2124. }
  2125. }
  2126. /**
  2127. * dce_v10_0_pick_pll - Allocate a PPLL for use by the crtc.
  2128. *
  2129. * @crtc: drm crtc
  2130. *
  2131. * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
  2132. * a single PPLL can be used for all DP crtcs/encoders. For non-DP
  2133. * monitors a dedicated PPLL must be used. If a particular board has
  2134. * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
  2135. * as there is no need to program the PLL itself. If we are not able to
  2136. * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
  2137. * avoid messing up an existing monitor.
  2138. *
  2139. * Asic specific PLL information
  2140. *
  2141. * DCE 10.x
  2142. * Tonga
  2143. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
  2144. * CI
  2145. * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  2146. *
  2147. */
  2148. static u32 dce_v10_0_pick_pll(struct drm_crtc *crtc)
  2149. {
  2150. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2151. struct drm_device *dev = crtc->dev;
  2152. struct amdgpu_device *adev = dev->dev_private;
  2153. u32 pll_in_use;
  2154. int pll;
  2155. if (ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder))) {
  2156. if (adev->clock.dp_extclk)
  2157. /* skip PPLL programming if using ext clock */
  2158. return ATOM_PPLL_INVALID;
  2159. else {
  2160. /* use the same PPLL for all DP monitors */
  2161. pll = amdgpu_pll_get_shared_dp_ppll(crtc);
  2162. if (pll != ATOM_PPLL_INVALID)
  2163. return pll;
  2164. }
  2165. } else {
  2166. /* use the same PPLL for all monitors with the same clock */
  2167. pll = amdgpu_pll_get_shared_nondp_ppll(crtc);
  2168. if (pll != ATOM_PPLL_INVALID)
  2169. return pll;
  2170. }
  2171. /* DCE10 has PPLL0, PPLL1, and PPLL2 */
  2172. pll_in_use = amdgpu_pll_get_use_mask(crtc);
  2173. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  2174. return ATOM_PPLL2;
  2175. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  2176. return ATOM_PPLL1;
  2177. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  2178. return ATOM_PPLL0;
  2179. DRM_ERROR("unable to allocate a PPLL\n");
  2180. return ATOM_PPLL_INVALID;
  2181. }
  2182. static void dce_v10_0_lock_cursor(struct drm_crtc *crtc, bool lock)
  2183. {
  2184. struct amdgpu_device *adev = crtc->dev->dev_private;
  2185. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2186. uint32_t cur_lock;
  2187. cur_lock = RREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset);
  2188. if (lock)
  2189. cur_lock = REG_SET_FIELD(cur_lock, CUR_UPDATE, CURSOR_UPDATE_LOCK, 1);
  2190. else
  2191. cur_lock = REG_SET_FIELD(cur_lock, CUR_UPDATE, CURSOR_UPDATE_LOCK, 0);
  2192. WREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset, cur_lock);
  2193. }
  2194. static void dce_v10_0_hide_cursor(struct drm_crtc *crtc)
  2195. {
  2196. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2197. struct amdgpu_device *adev = crtc->dev->dev_private;
  2198. u32 tmp;
  2199. tmp = RREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset);
  2200. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_EN, 0);
  2201. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2202. }
  2203. static void dce_v10_0_show_cursor(struct drm_crtc *crtc)
  2204. {
  2205. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2206. struct amdgpu_device *adev = crtc->dev->dev_private;
  2207. u32 tmp;
  2208. WREG32(mmCUR_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  2209. upper_32_bits(amdgpu_crtc->cursor_addr));
  2210. WREG32(mmCUR_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  2211. lower_32_bits(amdgpu_crtc->cursor_addr));
  2212. tmp = RREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset);
  2213. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_EN, 1);
  2214. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_MODE, 2);
  2215. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2216. }
  2217. static int dce_v10_0_cursor_move_locked(struct drm_crtc *crtc,
  2218. int x, int y)
  2219. {
  2220. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2221. struct amdgpu_device *adev = crtc->dev->dev_private;
  2222. int xorigin = 0, yorigin = 0;
  2223. /* avivo cursor are offset into the total surface */
  2224. x += crtc->x;
  2225. y += crtc->y;
  2226. DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
  2227. if (x < 0) {
  2228. xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
  2229. x = 0;
  2230. }
  2231. if (y < 0) {
  2232. yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
  2233. y = 0;
  2234. }
  2235. WREG32(mmCUR_POSITION + amdgpu_crtc->crtc_offset, (x << 16) | y);
  2236. WREG32(mmCUR_HOT_SPOT + amdgpu_crtc->crtc_offset, (xorigin << 16) | yorigin);
  2237. WREG32(mmCUR_SIZE + amdgpu_crtc->crtc_offset,
  2238. ((amdgpu_crtc->cursor_width - 1) << 16) | (amdgpu_crtc->cursor_height - 1));
  2239. amdgpu_crtc->cursor_x = x;
  2240. amdgpu_crtc->cursor_y = y;
  2241. return 0;
  2242. }
  2243. static int dce_v10_0_crtc_cursor_move(struct drm_crtc *crtc,
  2244. int x, int y)
  2245. {
  2246. int ret;
  2247. dce_v10_0_lock_cursor(crtc, true);
  2248. ret = dce_v10_0_cursor_move_locked(crtc, x, y);
  2249. dce_v10_0_lock_cursor(crtc, false);
  2250. return ret;
  2251. }
  2252. static int dce_v10_0_crtc_cursor_set2(struct drm_crtc *crtc,
  2253. struct drm_file *file_priv,
  2254. uint32_t handle,
  2255. uint32_t width,
  2256. uint32_t height,
  2257. int32_t hot_x,
  2258. int32_t hot_y)
  2259. {
  2260. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2261. struct drm_gem_object *obj;
  2262. struct amdgpu_bo *aobj;
  2263. int ret;
  2264. if (!handle) {
  2265. /* turn off cursor */
  2266. dce_v10_0_hide_cursor(crtc);
  2267. obj = NULL;
  2268. goto unpin;
  2269. }
  2270. if ((width > amdgpu_crtc->max_cursor_width) ||
  2271. (height > amdgpu_crtc->max_cursor_height)) {
  2272. DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
  2273. return -EINVAL;
  2274. }
  2275. obj = drm_gem_object_lookup(crtc->dev, file_priv, handle);
  2276. if (!obj) {
  2277. DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, amdgpu_crtc->crtc_id);
  2278. return -ENOENT;
  2279. }
  2280. aobj = gem_to_amdgpu_bo(obj);
  2281. ret = amdgpu_bo_reserve(aobj, false);
  2282. if (ret != 0) {
  2283. drm_gem_object_unreference_unlocked(obj);
  2284. return ret;
  2285. }
  2286. ret = amdgpu_bo_pin(aobj, AMDGPU_GEM_DOMAIN_VRAM, &amdgpu_crtc->cursor_addr);
  2287. amdgpu_bo_unreserve(aobj);
  2288. if (ret) {
  2289. DRM_ERROR("Failed to pin new cursor BO (%d)\n", ret);
  2290. drm_gem_object_unreference_unlocked(obj);
  2291. return ret;
  2292. }
  2293. amdgpu_crtc->cursor_width = width;
  2294. amdgpu_crtc->cursor_height = height;
  2295. dce_v10_0_lock_cursor(crtc, true);
  2296. if (hot_x != amdgpu_crtc->cursor_hot_x ||
  2297. hot_y != amdgpu_crtc->cursor_hot_y) {
  2298. int x, y;
  2299. x = amdgpu_crtc->cursor_x + amdgpu_crtc->cursor_hot_x - hot_x;
  2300. y = amdgpu_crtc->cursor_y + amdgpu_crtc->cursor_hot_y - hot_y;
  2301. dce_v10_0_cursor_move_locked(crtc, x, y);
  2302. amdgpu_crtc->cursor_hot_x = hot_x;
  2303. amdgpu_crtc->cursor_hot_y = hot_y;
  2304. }
  2305. dce_v10_0_show_cursor(crtc);
  2306. dce_v10_0_lock_cursor(crtc, false);
  2307. unpin:
  2308. if (amdgpu_crtc->cursor_bo) {
  2309. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2310. ret = amdgpu_bo_reserve(aobj, false);
  2311. if (likely(ret == 0)) {
  2312. amdgpu_bo_unpin(aobj);
  2313. amdgpu_bo_unreserve(aobj);
  2314. }
  2315. drm_gem_object_unreference_unlocked(amdgpu_crtc->cursor_bo);
  2316. }
  2317. amdgpu_crtc->cursor_bo = obj;
  2318. return 0;
  2319. }
  2320. static void dce_v10_0_cursor_reset(struct drm_crtc *crtc)
  2321. {
  2322. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2323. if (amdgpu_crtc->cursor_bo) {
  2324. dce_v10_0_lock_cursor(crtc, true);
  2325. dce_v10_0_cursor_move_locked(crtc, amdgpu_crtc->cursor_x,
  2326. amdgpu_crtc->cursor_y);
  2327. dce_v10_0_show_cursor(crtc);
  2328. dce_v10_0_lock_cursor(crtc, false);
  2329. }
  2330. }
  2331. static void dce_v10_0_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  2332. u16 *blue, uint32_t start, uint32_t size)
  2333. {
  2334. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2335. int end = (start + size > 256) ? 256 : start + size, i;
  2336. /* userspace palettes are always correct as is */
  2337. for (i = start; i < end; i++) {
  2338. amdgpu_crtc->lut_r[i] = red[i] >> 6;
  2339. amdgpu_crtc->lut_g[i] = green[i] >> 6;
  2340. amdgpu_crtc->lut_b[i] = blue[i] >> 6;
  2341. }
  2342. dce_v10_0_crtc_load_lut(crtc);
  2343. }
  2344. static void dce_v10_0_crtc_destroy(struct drm_crtc *crtc)
  2345. {
  2346. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2347. drm_crtc_cleanup(crtc);
  2348. kfree(amdgpu_crtc);
  2349. }
  2350. static const struct drm_crtc_funcs dce_v10_0_crtc_funcs = {
  2351. .cursor_set2 = dce_v10_0_crtc_cursor_set2,
  2352. .cursor_move = dce_v10_0_crtc_cursor_move,
  2353. .gamma_set = dce_v10_0_crtc_gamma_set,
  2354. .set_config = amdgpu_crtc_set_config,
  2355. .destroy = dce_v10_0_crtc_destroy,
  2356. .page_flip = amdgpu_crtc_page_flip,
  2357. };
  2358. static void dce_v10_0_crtc_dpms(struct drm_crtc *crtc, int mode)
  2359. {
  2360. struct drm_device *dev = crtc->dev;
  2361. struct amdgpu_device *adev = dev->dev_private;
  2362. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2363. unsigned type;
  2364. switch (mode) {
  2365. case DRM_MODE_DPMS_ON:
  2366. amdgpu_crtc->enabled = true;
  2367. amdgpu_atombios_crtc_enable(crtc, ATOM_ENABLE);
  2368. dce_v10_0_vga_enable(crtc, true);
  2369. amdgpu_atombios_crtc_blank(crtc, ATOM_DISABLE);
  2370. dce_v10_0_vga_enable(crtc, false);
  2371. /* Make sure VBLANK and PFLIP interrupts are still enabled */
  2372. type = amdgpu_crtc_idx_to_irq_type(adev, amdgpu_crtc->crtc_id);
  2373. amdgpu_irq_update(adev, &adev->crtc_irq, type);
  2374. amdgpu_irq_update(adev, &adev->pageflip_irq, type);
  2375. drm_vblank_on(dev, amdgpu_crtc->crtc_id);
  2376. dce_v10_0_crtc_load_lut(crtc);
  2377. break;
  2378. case DRM_MODE_DPMS_STANDBY:
  2379. case DRM_MODE_DPMS_SUSPEND:
  2380. case DRM_MODE_DPMS_OFF:
  2381. drm_vblank_off(dev, amdgpu_crtc->crtc_id);
  2382. if (amdgpu_crtc->enabled) {
  2383. dce_v10_0_vga_enable(crtc, true);
  2384. amdgpu_atombios_crtc_blank(crtc, ATOM_ENABLE);
  2385. dce_v10_0_vga_enable(crtc, false);
  2386. }
  2387. amdgpu_atombios_crtc_enable(crtc, ATOM_DISABLE);
  2388. amdgpu_crtc->enabled = false;
  2389. break;
  2390. }
  2391. /* adjust pm to dpms */
  2392. amdgpu_pm_compute_clocks(adev);
  2393. }
  2394. static void dce_v10_0_crtc_prepare(struct drm_crtc *crtc)
  2395. {
  2396. /* disable crtc pair power gating before programming */
  2397. amdgpu_atombios_crtc_powergate(crtc, ATOM_DISABLE);
  2398. amdgpu_atombios_crtc_lock(crtc, ATOM_ENABLE);
  2399. dce_v10_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2400. }
  2401. static void dce_v10_0_crtc_commit(struct drm_crtc *crtc)
  2402. {
  2403. dce_v10_0_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  2404. amdgpu_atombios_crtc_lock(crtc, ATOM_DISABLE);
  2405. }
  2406. static void dce_v10_0_crtc_disable(struct drm_crtc *crtc)
  2407. {
  2408. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2409. struct drm_device *dev = crtc->dev;
  2410. struct amdgpu_device *adev = dev->dev_private;
  2411. struct amdgpu_atom_ss ss;
  2412. int i;
  2413. dce_v10_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2414. if (crtc->primary->fb) {
  2415. int r;
  2416. struct amdgpu_framebuffer *amdgpu_fb;
  2417. struct amdgpu_bo *rbo;
  2418. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  2419. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  2420. r = amdgpu_bo_reserve(rbo, false);
  2421. if (unlikely(r))
  2422. DRM_ERROR("failed to reserve rbo before unpin\n");
  2423. else {
  2424. amdgpu_bo_unpin(rbo);
  2425. amdgpu_bo_unreserve(rbo);
  2426. }
  2427. }
  2428. /* disable the GRPH */
  2429. dce_v10_0_grph_enable(crtc, false);
  2430. amdgpu_atombios_crtc_powergate(crtc, ATOM_ENABLE);
  2431. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2432. if (adev->mode_info.crtcs[i] &&
  2433. adev->mode_info.crtcs[i]->enabled &&
  2434. i != amdgpu_crtc->crtc_id &&
  2435. amdgpu_crtc->pll_id == adev->mode_info.crtcs[i]->pll_id) {
  2436. /* one other crtc is using this pll don't turn
  2437. * off the pll
  2438. */
  2439. goto done;
  2440. }
  2441. }
  2442. switch (amdgpu_crtc->pll_id) {
  2443. case ATOM_PPLL0:
  2444. case ATOM_PPLL1:
  2445. case ATOM_PPLL2:
  2446. /* disable the ppll */
  2447. amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
  2448. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2449. break;
  2450. default:
  2451. break;
  2452. }
  2453. done:
  2454. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2455. amdgpu_crtc->adjusted_clock = 0;
  2456. amdgpu_crtc->encoder = NULL;
  2457. amdgpu_crtc->connector = NULL;
  2458. }
  2459. static int dce_v10_0_crtc_mode_set(struct drm_crtc *crtc,
  2460. struct drm_display_mode *mode,
  2461. struct drm_display_mode *adjusted_mode,
  2462. int x, int y, struct drm_framebuffer *old_fb)
  2463. {
  2464. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2465. if (!amdgpu_crtc->adjusted_clock)
  2466. return -EINVAL;
  2467. amdgpu_atombios_crtc_set_pll(crtc, adjusted_mode);
  2468. amdgpu_atombios_crtc_set_dtd_timing(crtc, adjusted_mode);
  2469. dce_v10_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2470. amdgpu_atombios_crtc_overscan_setup(crtc, mode, adjusted_mode);
  2471. amdgpu_atombios_crtc_scaler_setup(crtc);
  2472. dce_v10_0_cursor_reset(crtc);
  2473. /* update the hw version fpr dpm */
  2474. amdgpu_crtc->hw_mode = *adjusted_mode;
  2475. return 0;
  2476. }
  2477. static bool dce_v10_0_crtc_mode_fixup(struct drm_crtc *crtc,
  2478. const struct drm_display_mode *mode,
  2479. struct drm_display_mode *adjusted_mode)
  2480. {
  2481. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2482. struct drm_device *dev = crtc->dev;
  2483. struct drm_encoder *encoder;
  2484. /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
  2485. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2486. if (encoder->crtc == crtc) {
  2487. amdgpu_crtc->encoder = encoder;
  2488. amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
  2489. break;
  2490. }
  2491. }
  2492. if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
  2493. amdgpu_crtc->encoder = NULL;
  2494. amdgpu_crtc->connector = NULL;
  2495. return false;
  2496. }
  2497. if (!amdgpu_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  2498. return false;
  2499. if (amdgpu_atombios_crtc_prepare_pll(crtc, adjusted_mode))
  2500. return false;
  2501. /* pick pll */
  2502. amdgpu_crtc->pll_id = dce_v10_0_pick_pll(crtc);
  2503. /* if we can't get a PPLL for a non-DP encoder, fail */
  2504. if ((amdgpu_crtc->pll_id == ATOM_PPLL_INVALID) &&
  2505. !ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder)))
  2506. return false;
  2507. return true;
  2508. }
  2509. static int dce_v10_0_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  2510. struct drm_framebuffer *old_fb)
  2511. {
  2512. return dce_v10_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2513. }
  2514. static int dce_v10_0_crtc_set_base_atomic(struct drm_crtc *crtc,
  2515. struct drm_framebuffer *fb,
  2516. int x, int y, enum mode_set_atomic state)
  2517. {
  2518. return dce_v10_0_crtc_do_set_base(crtc, fb, x, y, 1);
  2519. }
  2520. static const struct drm_crtc_helper_funcs dce_v10_0_crtc_helper_funcs = {
  2521. .dpms = dce_v10_0_crtc_dpms,
  2522. .mode_fixup = dce_v10_0_crtc_mode_fixup,
  2523. .mode_set = dce_v10_0_crtc_mode_set,
  2524. .mode_set_base = dce_v10_0_crtc_set_base,
  2525. .mode_set_base_atomic = dce_v10_0_crtc_set_base_atomic,
  2526. .prepare = dce_v10_0_crtc_prepare,
  2527. .commit = dce_v10_0_crtc_commit,
  2528. .load_lut = dce_v10_0_crtc_load_lut,
  2529. .disable = dce_v10_0_crtc_disable,
  2530. };
  2531. static int dce_v10_0_crtc_init(struct amdgpu_device *adev, int index)
  2532. {
  2533. struct amdgpu_crtc *amdgpu_crtc;
  2534. int i;
  2535. amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
  2536. (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  2537. if (amdgpu_crtc == NULL)
  2538. return -ENOMEM;
  2539. drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_v10_0_crtc_funcs);
  2540. drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
  2541. amdgpu_crtc->crtc_id = index;
  2542. adev->mode_info.crtcs[index] = amdgpu_crtc;
  2543. amdgpu_crtc->max_cursor_width = 128;
  2544. amdgpu_crtc->max_cursor_height = 128;
  2545. adev->ddev->mode_config.cursor_width = amdgpu_crtc->max_cursor_width;
  2546. adev->ddev->mode_config.cursor_height = amdgpu_crtc->max_cursor_height;
  2547. for (i = 0; i < 256; i++) {
  2548. amdgpu_crtc->lut_r[i] = i << 2;
  2549. amdgpu_crtc->lut_g[i] = i << 2;
  2550. amdgpu_crtc->lut_b[i] = i << 2;
  2551. }
  2552. switch (amdgpu_crtc->crtc_id) {
  2553. case 0:
  2554. default:
  2555. amdgpu_crtc->crtc_offset = CRTC0_REGISTER_OFFSET;
  2556. break;
  2557. case 1:
  2558. amdgpu_crtc->crtc_offset = CRTC1_REGISTER_OFFSET;
  2559. break;
  2560. case 2:
  2561. amdgpu_crtc->crtc_offset = CRTC2_REGISTER_OFFSET;
  2562. break;
  2563. case 3:
  2564. amdgpu_crtc->crtc_offset = CRTC3_REGISTER_OFFSET;
  2565. break;
  2566. case 4:
  2567. amdgpu_crtc->crtc_offset = CRTC4_REGISTER_OFFSET;
  2568. break;
  2569. case 5:
  2570. amdgpu_crtc->crtc_offset = CRTC5_REGISTER_OFFSET;
  2571. break;
  2572. }
  2573. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2574. amdgpu_crtc->adjusted_clock = 0;
  2575. amdgpu_crtc->encoder = NULL;
  2576. amdgpu_crtc->connector = NULL;
  2577. drm_crtc_helper_add(&amdgpu_crtc->base, &dce_v10_0_crtc_helper_funcs);
  2578. return 0;
  2579. }
  2580. static int dce_v10_0_early_init(void *handle)
  2581. {
  2582. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2583. adev->audio_endpt_rreg = &dce_v10_0_audio_endpt_rreg;
  2584. adev->audio_endpt_wreg = &dce_v10_0_audio_endpt_wreg;
  2585. dce_v10_0_set_display_funcs(adev);
  2586. dce_v10_0_set_irq_funcs(adev);
  2587. switch (adev->asic_type) {
  2588. case CHIP_FIJI:
  2589. case CHIP_TONGA:
  2590. adev->mode_info.num_crtc = 6; /* XXX 7??? */
  2591. adev->mode_info.num_hpd = 6;
  2592. adev->mode_info.num_dig = 7;
  2593. break;
  2594. default:
  2595. /* FIXME: not supported yet */
  2596. return -EINVAL;
  2597. }
  2598. return 0;
  2599. }
  2600. static int dce_v10_0_sw_init(void *handle)
  2601. {
  2602. int r, i;
  2603. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2604. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2605. r = amdgpu_irq_add_id(adev, i + 1, &adev->crtc_irq);
  2606. if (r)
  2607. return r;
  2608. }
  2609. for (i = 8; i < 20; i += 2) {
  2610. r = amdgpu_irq_add_id(adev, i, &adev->pageflip_irq);
  2611. if (r)
  2612. return r;
  2613. }
  2614. /* HPD hotplug */
  2615. r = amdgpu_irq_add_id(adev, 42, &adev->hpd_irq);
  2616. if (r)
  2617. return r;
  2618. adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
  2619. adev->ddev->mode_config.max_width = 16384;
  2620. adev->ddev->mode_config.max_height = 16384;
  2621. adev->ddev->mode_config.preferred_depth = 24;
  2622. adev->ddev->mode_config.prefer_shadow = 1;
  2623. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  2624. r = amdgpu_modeset_create_props(adev);
  2625. if (r)
  2626. return r;
  2627. adev->ddev->mode_config.max_width = 16384;
  2628. adev->ddev->mode_config.max_height = 16384;
  2629. /* allocate crtcs */
  2630. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2631. r = dce_v10_0_crtc_init(adev, i);
  2632. if (r)
  2633. return r;
  2634. }
  2635. if (amdgpu_atombios_get_connector_info_from_object_table(adev))
  2636. amdgpu_print_display_setup(adev->ddev);
  2637. else
  2638. return -EINVAL;
  2639. /* setup afmt */
  2640. r = dce_v10_0_afmt_init(adev);
  2641. if (r)
  2642. return r;
  2643. r = dce_v10_0_audio_init(adev);
  2644. if (r)
  2645. return r;
  2646. drm_kms_helper_poll_init(adev->ddev);
  2647. adev->mode_info.mode_config_initialized = true;
  2648. return 0;
  2649. }
  2650. static int dce_v10_0_sw_fini(void *handle)
  2651. {
  2652. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2653. kfree(adev->mode_info.bios_hardcoded_edid);
  2654. drm_kms_helper_poll_fini(adev->ddev);
  2655. dce_v10_0_audio_fini(adev);
  2656. dce_v10_0_afmt_fini(adev);
  2657. drm_mode_config_cleanup(adev->ddev);
  2658. adev->mode_info.mode_config_initialized = false;
  2659. return 0;
  2660. }
  2661. static int dce_v10_0_hw_init(void *handle)
  2662. {
  2663. int i;
  2664. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2665. dce_v10_0_init_golden_registers(adev);
  2666. /* init dig PHYs, disp eng pll */
  2667. amdgpu_atombios_encoder_init_dig(adev);
  2668. amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
  2669. /* initialize hpd */
  2670. dce_v10_0_hpd_init(adev);
  2671. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2672. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2673. }
  2674. dce_v10_0_pageflip_interrupt_init(adev);
  2675. return 0;
  2676. }
  2677. static int dce_v10_0_hw_fini(void *handle)
  2678. {
  2679. int i;
  2680. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2681. dce_v10_0_hpd_fini(adev);
  2682. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2683. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2684. }
  2685. dce_v10_0_pageflip_interrupt_fini(adev);
  2686. return 0;
  2687. }
  2688. static int dce_v10_0_suspend(void *handle)
  2689. {
  2690. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2691. amdgpu_atombios_scratch_regs_save(adev);
  2692. return dce_v10_0_hw_fini(handle);
  2693. }
  2694. static int dce_v10_0_resume(void *handle)
  2695. {
  2696. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2697. int ret;
  2698. ret = dce_v10_0_hw_init(handle);
  2699. amdgpu_atombios_scratch_regs_restore(adev);
  2700. /* turn on the BL */
  2701. if (adev->mode_info.bl_encoder) {
  2702. u8 bl_level = amdgpu_display_backlight_get_level(adev,
  2703. adev->mode_info.bl_encoder);
  2704. amdgpu_display_backlight_set_level(adev, adev->mode_info.bl_encoder,
  2705. bl_level);
  2706. }
  2707. return ret;
  2708. }
  2709. static bool dce_v10_0_is_idle(void *handle)
  2710. {
  2711. return true;
  2712. }
  2713. static int dce_v10_0_wait_for_idle(void *handle)
  2714. {
  2715. return 0;
  2716. }
  2717. static int dce_v10_0_soft_reset(void *handle)
  2718. {
  2719. u32 srbm_soft_reset = 0, tmp;
  2720. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2721. if (dce_v10_0_is_display_hung(adev))
  2722. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_DC_MASK;
  2723. if (srbm_soft_reset) {
  2724. tmp = RREG32(mmSRBM_SOFT_RESET);
  2725. tmp |= srbm_soft_reset;
  2726. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  2727. WREG32(mmSRBM_SOFT_RESET, tmp);
  2728. tmp = RREG32(mmSRBM_SOFT_RESET);
  2729. udelay(50);
  2730. tmp &= ~srbm_soft_reset;
  2731. WREG32(mmSRBM_SOFT_RESET, tmp);
  2732. tmp = RREG32(mmSRBM_SOFT_RESET);
  2733. /* Wait a little for things to settle down */
  2734. udelay(50);
  2735. }
  2736. return 0;
  2737. }
  2738. static void dce_v10_0_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  2739. int crtc,
  2740. enum amdgpu_interrupt_state state)
  2741. {
  2742. u32 lb_interrupt_mask;
  2743. if (crtc >= adev->mode_info.num_crtc) {
  2744. DRM_DEBUG("invalid crtc %d\n", crtc);
  2745. return;
  2746. }
  2747. switch (state) {
  2748. case AMDGPU_IRQ_STATE_DISABLE:
  2749. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2750. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2751. VBLANK_INTERRUPT_MASK, 0);
  2752. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2753. break;
  2754. case AMDGPU_IRQ_STATE_ENABLE:
  2755. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2756. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2757. VBLANK_INTERRUPT_MASK, 1);
  2758. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2759. break;
  2760. default:
  2761. break;
  2762. }
  2763. }
  2764. static void dce_v10_0_set_crtc_vline_interrupt_state(struct amdgpu_device *adev,
  2765. int crtc,
  2766. enum amdgpu_interrupt_state state)
  2767. {
  2768. u32 lb_interrupt_mask;
  2769. if (crtc >= adev->mode_info.num_crtc) {
  2770. DRM_DEBUG("invalid crtc %d\n", crtc);
  2771. return;
  2772. }
  2773. switch (state) {
  2774. case AMDGPU_IRQ_STATE_DISABLE:
  2775. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2776. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2777. VLINE_INTERRUPT_MASK, 0);
  2778. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2779. break;
  2780. case AMDGPU_IRQ_STATE_ENABLE:
  2781. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2782. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2783. VLINE_INTERRUPT_MASK, 1);
  2784. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2785. break;
  2786. default:
  2787. break;
  2788. }
  2789. }
  2790. static int dce_v10_0_set_hpd_irq_state(struct amdgpu_device *adev,
  2791. struct amdgpu_irq_src *source,
  2792. unsigned hpd,
  2793. enum amdgpu_interrupt_state state)
  2794. {
  2795. u32 tmp;
  2796. if (hpd >= adev->mode_info.num_hpd) {
  2797. DRM_DEBUG("invalid hdp %d\n", hpd);
  2798. return 0;
  2799. }
  2800. switch (state) {
  2801. case AMDGPU_IRQ_STATE_DISABLE:
  2802. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2803. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 0);
  2804. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2805. break;
  2806. case AMDGPU_IRQ_STATE_ENABLE:
  2807. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2808. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 1);
  2809. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2810. break;
  2811. default:
  2812. break;
  2813. }
  2814. return 0;
  2815. }
  2816. static int dce_v10_0_set_crtc_irq_state(struct amdgpu_device *adev,
  2817. struct amdgpu_irq_src *source,
  2818. unsigned type,
  2819. enum amdgpu_interrupt_state state)
  2820. {
  2821. switch (type) {
  2822. case AMDGPU_CRTC_IRQ_VBLANK1:
  2823. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 0, state);
  2824. break;
  2825. case AMDGPU_CRTC_IRQ_VBLANK2:
  2826. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 1, state);
  2827. break;
  2828. case AMDGPU_CRTC_IRQ_VBLANK3:
  2829. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 2, state);
  2830. break;
  2831. case AMDGPU_CRTC_IRQ_VBLANK4:
  2832. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 3, state);
  2833. break;
  2834. case AMDGPU_CRTC_IRQ_VBLANK5:
  2835. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 4, state);
  2836. break;
  2837. case AMDGPU_CRTC_IRQ_VBLANK6:
  2838. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 5, state);
  2839. break;
  2840. case AMDGPU_CRTC_IRQ_VLINE1:
  2841. dce_v10_0_set_crtc_vline_interrupt_state(adev, 0, state);
  2842. break;
  2843. case AMDGPU_CRTC_IRQ_VLINE2:
  2844. dce_v10_0_set_crtc_vline_interrupt_state(adev, 1, state);
  2845. break;
  2846. case AMDGPU_CRTC_IRQ_VLINE3:
  2847. dce_v10_0_set_crtc_vline_interrupt_state(adev, 2, state);
  2848. break;
  2849. case AMDGPU_CRTC_IRQ_VLINE4:
  2850. dce_v10_0_set_crtc_vline_interrupt_state(adev, 3, state);
  2851. break;
  2852. case AMDGPU_CRTC_IRQ_VLINE5:
  2853. dce_v10_0_set_crtc_vline_interrupt_state(adev, 4, state);
  2854. break;
  2855. case AMDGPU_CRTC_IRQ_VLINE6:
  2856. dce_v10_0_set_crtc_vline_interrupt_state(adev, 5, state);
  2857. break;
  2858. default:
  2859. break;
  2860. }
  2861. return 0;
  2862. }
  2863. static int dce_v10_0_set_pageflip_irq_state(struct amdgpu_device *adev,
  2864. struct amdgpu_irq_src *src,
  2865. unsigned type,
  2866. enum amdgpu_interrupt_state state)
  2867. {
  2868. u32 reg;
  2869. if (type >= adev->mode_info.num_crtc) {
  2870. DRM_ERROR("invalid pageflip crtc %d\n", type);
  2871. return -EINVAL;
  2872. }
  2873. reg = RREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type]);
  2874. if (state == AMDGPU_IRQ_STATE_DISABLE)
  2875. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2876. reg & ~GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2877. else
  2878. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2879. reg | GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2880. return 0;
  2881. }
  2882. static int dce_v10_0_pageflip_irq(struct amdgpu_device *adev,
  2883. struct amdgpu_irq_src *source,
  2884. struct amdgpu_iv_entry *entry)
  2885. {
  2886. unsigned long flags;
  2887. unsigned crtc_id;
  2888. struct amdgpu_crtc *amdgpu_crtc;
  2889. struct amdgpu_flip_work *works;
  2890. crtc_id = (entry->src_id - 8) >> 1;
  2891. amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  2892. if (crtc_id >= adev->mode_info.num_crtc) {
  2893. DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
  2894. return -EINVAL;
  2895. }
  2896. if (RREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id]) &
  2897. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK)
  2898. WREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id],
  2899. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK);
  2900. /* IRQ could occur when in initial stage */
  2901. if (amdgpu_crtc == NULL)
  2902. return 0;
  2903. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  2904. works = amdgpu_crtc->pflip_works;
  2905. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) {
  2906. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
  2907. "AMDGPU_FLIP_SUBMITTED(%d)\n",
  2908. amdgpu_crtc->pflip_status,
  2909. AMDGPU_FLIP_SUBMITTED);
  2910. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2911. return 0;
  2912. }
  2913. /* page flip completed. clean up */
  2914. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  2915. amdgpu_crtc->pflip_works = NULL;
  2916. /* wakeup usersapce */
  2917. if (works->event)
  2918. drm_send_vblank_event(adev->ddev, crtc_id, works->event);
  2919. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2920. drm_vblank_put(adev->ddev, amdgpu_crtc->crtc_id);
  2921. schedule_work(&works->unpin_work);
  2922. return 0;
  2923. }
  2924. static void dce_v10_0_hpd_int_ack(struct amdgpu_device *adev,
  2925. int hpd)
  2926. {
  2927. u32 tmp;
  2928. if (hpd >= adev->mode_info.num_hpd) {
  2929. DRM_DEBUG("invalid hdp %d\n", hpd);
  2930. return;
  2931. }
  2932. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2933. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_ACK, 1);
  2934. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2935. }
  2936. static void dce_v10_0_crtc_vblank_int_ack(struct amdgpu_device *adev,
  2937. int crtc)
  2938. {
  2939. u32 tmp;
  2940. if (crtc >= adev->mode_info.num_crtc) {
  2941. DRM_DEBUG("invalid crtc %d\n", crtc);
  2942. return;
  2943. }
  2944. tmp = RREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc]);
  2945. tmp = REG_SET_FIELD(tmp, LB_VBLANK_STATUS, VBLANK_ACK, 1);
  2946. WREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc], tmp);
  2947. }
  2948. static void dce_v10_0_crtc_vline_int_ack(struct amdgpu_device *adev,
  2949. int crtc)
  2950. {
  2951. u32 tmp;
  2952. if (crtc >= adev->mode_info.num_crtc) {
  2953. DRM_DEBUG("invalid crtc %d\n", crtc);
  2954. return;
  2955. }
  2956. tmp = RREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc]);
  2957. tmp = REG_SET_FIELD(tmp, LB_VLINE_STATUS, VLINE_ACK, 1);
  2958. WREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc], tmp);
  2959. }
  2960. static int dce_v10_0_crtc_irq(struct amdgpu_device *adev,
  2961. struct amdgpu_irq_src *source,
  2962. struct amdgpu_iv_entry *entry)
  2963. {
  2964. unsigned crtc = entry->src_id - 1;
  2965. uint32_t disp_int = RREG32(interrupt_status_offsets[crtc].reg);
  2966. unsigned irq_type = amdgpu_crtc_idx_to_irq_type(adev, crtc);
  2967. switch (entry->src_data) {
  2968. case 0: /* vblank */
  2969. if (disp_int & interrupt_status_offsets[crtc].vblank)
  2970. dce_v10_0_crtc_vblank_int_ack(adev, crtc);
  2971. else
  2972. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2973. if (amdgpu_irq_enabled(adev, source, irq_type)) {
  2974. drm_handle_vblank(adev->ddev, crtc);
  2975. }
  2976. DRM_DEBUG("IH: D%d vblank\n", crtc + 1);
  2977. break;
  2978. case 1: /* vline */
  2979. if (disp_int & interrupt_status_offsets[crtc].vline)
  2980. dce_v10_0_crtc_vline_int_ack(adev, crtc);
  2981. else
  2982. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2983. DRM_DEBUG("IH: D%d vline\n", crtc + 1);
  2984. break;
  2985. default:
  2986. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  2987. break;
  2988. }
  2989. return 0;
  2990. }
  2991. static int dce_v10_0_hpd_irq(struct amdgpu_device *adev,
  2992. struct amdgpu_irq_src *source,
  2993. struct amdgpu_iv_entry *entry)
  2994. {
  2995. uint32_t disp_int, mask;
  2996. unsigned hpd;
  2997. if (entry->src_data >= adev->mode_info.num_hpd) {
  2998. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  2999. return 0;
  3000. }
  3001. hpd = entry->src_data;
  3002. disp_int = RREG32(interrupt_status_offsets[hpd].reg);
  3003. mask = interrupt_status_offsets[hpd].hpd;
  3004. if (disp_int & mask) {
  3005. dce_v10_0_hpd_int_ack(adev, hpd);
  3006. schedule_work(&adev->hotplug_work);
  3007. DRM_DEBUG("IH: HPD%d\n", hpd + 1);
  3008. }
  3009. return 0;
  3010. }
  3011. static int dce_v10_0_set_clockgating_state(void *handle,
  3012. enum amd_clockgating_state state)
  3013. {
  3014. return 0;
  3015. }
  3016. static int dce_v10_0_set_powergating_state(void *handle,
  3017. enum amd_powergating_state state)
  3018. {
  3019. return 0;
  3020. }
  3021. const struct amd_ip_funcs dce_v10_0_ip_funcs = {
  3022. .early_init = dce_v10_0_early_init,
  3023. .late_init = NULL,
  3024. .sw_init = dce_v10_0_sw_init,
  3025. .sw_fini = dce_v10_0_sw_fini,
  3026. .hw_init = dce_v10_0_hw_init,
  3027. .hw_fini = dce_v10_0_hw_fini,
  3028. .suspend = dce_v10_0_suspend,
  3029. .resume = dce_v10_0_resume,
  3030. .is_idle = dce_v10_0_is_idle,
  3031. .wait_for_idle = dce_v10_0_wait_for_idle,
  3032. .soft_reset = dce_v10_0_soft_reset,
  3033. .set_clockgating_state = dce_v10_0_set_clockgating_state,
  3034. .set_powergating_state = dce_v10_0_set_powergating_state,
  3035. };
  3036. static void
  3037. dce_v10_0_encoder_mode_set(struct drm_encoder *encoder,
  3038. struct drm_display_mode *mode,
  3039. struct drm_display_mode *adjusted_mode)
  3040. {
  3041. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3042. amdgpu_encoder->pixel_clock = adjusted_mode->clock;
  3043. /* need to call this here rather than in prepare() since we need some crtc info */
  3044. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3045. /* set scaler clears this on some chips */
  3046. dce_v10_0_set_interleave(encoder->crtc, mode);
  3047. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  3048. dce_v10_0_afmt_enable(encoder, true);
  3049. dce_v10_0_afmt_setmode(encoder, adjusted_mode);
  3050. }
  3051. }
  3052. static void dce_v10_0_encoder_prepare(struct drm_encoder *encoder)
  3053. {
  3054. struct amdgpu_device *adev = encoder->dev->dev_private;
  3055. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3056. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  3057. if ((amdgpu_encoder->active_device &
  3058. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  3059. (amdgpu_encoder_get_dp_bridge_encoder_id(encoder) !=
  3060. ENCODER_OBJECT_ID_NONE)) {
  3061. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  3062. if (dig) {
  3063. dig->dig_encoder = dce_v10_0_pick_dig_encoder(encoder);
  3064. if (amdgpu_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT)
  3065. dig->afmt = adev->mode_info.afmt[dig->dig_encoder];
  3066. }
  3067. }
  3068. amdgpu_atombios_scratch_regs_lock(adev, true);
  3069. if (connector) {
  3070. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  3071. /* select the clock/data port if it uses a router */
  3072. if (amdgpu_connector->router.cd_valid)
  3073. amdgpu_i2c_router_select_cd_port(amdgpu_connector);
  3074. /* turn eDP panel on for mode set */
  3075. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  3076. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  3077. ATOM_TRANSMITTER_ACTION_POWER_ON);
  3078. }
  3079. /* this is needed for the pll/ss setup to work correctly in some cases */
  3080. amdgpu_atombios_encoder_set_crtc_source(encoder);
  3081. /* set up the FMT blocks */
  3082. dce_v10_0_program_fmt(encoder);
  3083. }
  3084. static void dce_v10_0_encoder_commit(struct drm_encoder *encoder)
  3085. {
  3086. struct drm_device *dev = encoder->dev;
  3087. struct amdgpu_device *adev = dev->dev_private;
  3088. /* need to call this here as we need the crtc set up */
  3089. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  3090. amdgpu_atombios_scratch_regs_lock(adev, false);
  3091. }
  3092. static void dce_v10_0_encoder_disable(struct drm_encoder *encoder)
  3093. {
  3094. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3095. struct amdgpu_encoder_atom_dig *dig;
  3096. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3097. if (amdgpu_atombios_encoder_is_digital(encoder)) {
  3098. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  3099. dce_v10_0_afmt_enable(encoder, false);
  3100. dig = amdgpu_encoder->enc_priv;
  3101. dig->dig_encoder = -1;
  3102. }
  3103. amdgpu_encoder->active_device = 0;
  3104. }
  3105. /* these are handled by the primary encoders */
  3106. static void dce_v10_0_ext_prepare(struct drm_encoder *encoder)
  3107. {
  3108. }
  3109. static void dce_v10_0_ext_commit(struct drm_encoder *encoder)
  3110. {
  3111. }
  3112. static void
  3113. dce_v10_0_ext_mode_set(struct drm_encoder *encoder,
  3114. struct drm_display_mode *mode,
  3115. struct drm_display_mode *adjusted_mode)
  3116. {
  3117. }
  3118. static void dce_v10_0_ext_disable(struct drm_encoder *encoder)
  3119. {
  3120. }
  3121. static void
  3122. dce_v10_0_ext_dpms(struct drm_encoder *encoder, int mode)
  3123. {
  3124. }
  3125. static const struct drm_encoder_helper_funcs dce_v10_0_ext_helper_funcs = {
  3126. .dpms = dce_v10_0_ext_dpms,
  3127. .prepare = dce_v10_0_ext_prepare,
  3128. .mode_set = dce_v10_0_ext_mode_set,
  3129. .commit = dce_v10_0_ext_commit,
  3130. .disable = dce_v10_0_ext_disable,
  3131. /* no detect for TMDS/LVDS yet */
  3132. };
  3133. static const struct drm_encoder_helper_funcs dce_v10_0_dig_helper_funcs = {
  3134. .dpms = amdgpu_atombios_encoder_dpms,
  3135. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3136. .prepare = dce_v10_0_encoder_prepare,
  3137. .mode_set = dce_v10_0_encoder_mode_set,
  3138. .commit = dce_v10_0_encoder_commit,
  3139. .disable = dce_v10_0_encoder_disable,
  3140. .detect = amdgpu_atombios_encoder_dig_detect,
  3141. };
  3142. static const struct drm_encoder_helper_funcs dce_v10_0_dac_helper_funcs = {
  3143. .dpms = amdgpu_atombios_encoder_dpms,
  3144. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3145. .prepare = dce_v10_0_encoder_prepare,
  3146. .mode_set = dce_v10_0_encoder_mode_set,
  3147. .commit = dce_v10_0_encoder_commit,
  3148. .detect = amdgpu_atombios_encoder_dac_detect,
  3149. };
  3150. static void dce_v10_0_encoder_destroy(struct drm_encoder *encoder)
  3151. {
  3152. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3153. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3154. amdgpu_atombios_encoder_fini_backlight(amdgpu_encoder);
  3155. kfree(amdgpu_encoder->enc_priv);
  3156. drm_encoder_cleanup(encoder);
  3157. kfree(amdgpu_encoder);
  3158. }
  3159. static const struct drm_encoder_funcs dce_v10_0_encoder_funcs = {
  3160. .destroy = dce_v10_0_encoder_destroy,
  3161. };
  3162. static void dce_v10_0_encoder_add(struct amdgpu_device *adev,
  3163. uint32_t encoder_enum,
  3164. uint32_t supported_device,
  3165. u16 caps)
  3166. {
  3167. struct drm_device *dev = adev->ddev;
  3168. struct drm_encoder *encoder;
  3169. struct amdgpu_encoder *amdgpu_encoder;
  3170. /* see if we already added it */
  3171. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3172. amdgpu_encoder = to_amdgpu_encoder(encoder);
  3173. if (amdgpu_encoder->encoder_enum == encoder_enum) {
  3174. amdgpu_encoder->devices |= supported_device;
  3175. return;
  3176. }
  3177. }
  3178. /* add a new one */
  3179. amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
  3180. if (!amdgpu_encoder)
  3181. return;
  3182. encoder = &amdgpu_encoder->base;
  3183. switch (adev->mode_info.num_crtc) {
  3184. case 1:
  3185. encoder->possible_crtcs = 0x1;
  3186. break;
  3187. case 2:
  3188. default:
  3189. encoder->possible_crtcs = 0x3;
  3190. break;
  3191. case 4:
  3192. encoder->possible_crtcs = 0xf;
  3193. break;
  3194. case 6:
  3195. encoder->possible_crtcs = 0x3f;
  3196. break;
  3197. }
  3198. amdgpu_encoder->enc_priv = NULL;
  3199. amdgpu_encoder->encoder_enum = encoder_enum;
  3200. amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  3201. amdgpu_encoder->devices = supported_device;
  3202. amdgpu_encoder->rmx_type = RMX_OFF;
  3203. amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
  3204. amdgpu_encoder->is_ext_encoder = false;
  3205. amdgpu_encoder->caps = caps;
  3206. switch (amdgpu_encoder->encoder_id) {
  3207. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  3208. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  3209. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3210. DRM_MODE_ENCODER_DAC, NULL);
  3211. drm_encoder_helper_add(encoder, &dce_v10_0_dac_helper_funcs);
  3212. break;
  3213. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  3214. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  3215. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  3216. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  3217. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  3218. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  3219. amdgpu_encoder->rmx_type = RMX_FULL;
  3220. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3221. DRM_MODE_ENCODER_LVDS, NULL);
  3222. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_lcd_info(amdgpu_encoder);
  3223. } else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  3224. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3225. DRM_MODE_ENCODER_DAC, NULL);
  3226. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3227. } else {
  3228. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3229. DRM_MODE_ENCODER_TMDS, NULL);
  3230. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3231. }
  3232. drm_encoder_helper_add(encoder, &dce_v10_0_dig_helper_funcs);
  3233. break;
  3234. case ENCODER_OBJECT_ID_SI170B:
  3235. case ENCODER_OBJECT_ID_CH7303:
  3236. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  3237. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  3238. case ENCODER_OBJECT_ID_TITFP513:
  3239. case ENCODER_OBJECT_ID_VT1623:
  3240. case ENCODER_OBJECT_ID_HDMI_SI1930:
  3241. case ENCODER_OBJECT_ID_TRAVIS:
  3242. case ENCODER_OBJECT_ID_NUTMEG:
  3243. /* these are handled by the primary encoders */
  3244. amdgpu_encoder->is_ext_encoder = true;
  3245. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3246. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3247. DRM_MODE_ENCODER_LVDS, NULL);
  3248. else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  3249. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3250. DRM_MODE_ENCODER_DAC, NULL);
  3251. else
  3252. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3253. DRM_MODE_ENCODER_TMDS, NULL);
  3254. drm_encoder_helper_add(encoder, &dce_v10_0_ext_helper_funcs);
  3255. break;
  3256. }
  3257. }
  3258. static const struct amdgpu_display_funcs dce_v10_0_display_funcs = {
  3259. .set_vga_render_state = &dce_v10_0_set_vga_render_state,
  3260. .bandwidth_update = &dce_v10_0_bandwidth_update,
  3261. .vblank_get_counter = &dce_v10_0_vblank_get_counter,
  3262. .vblank_wait = &dce_v10_0_vblank_wait,
  3263. .is_display_hung = &dce_v10_0_is_display_hung,
  3264. .backlight_set_level = &amdgpu_atombios_encoder_set_backlight_level,
  3265. .backlight_get_level = &amdgpu_atombios_encoder_get_backlight_level,
  3266. .hpd_sense = &dce_v10_0_hpd_sense,
  3267. .hpd_set_polarity = &dce_v10_0_hpd_set_polarity,
  3268. .hpd_get_gpio_reg = &dce_v10_0_hpd_get_gpio_reg,
  3269. .page_flip = &dce_v10_0_page_flip,
  3270. .page_flip_get_scanoutpos = &dce_v10_0_crtc_get_scanoutpos,
  3271. .add_encoder = &dce_v10_0_encoder_add,
  3272. .add_connector = &amdgpu_connector_add,
  3273. .stop_mc_access = &dce_v10_0_stop_mc_access,
  3274. .resume_mc_access = &dce_v10_0_resume_mc_access,
  3275. };
  3276. static void dce_v10_0_set_display_funcs(struct amdgpu_device *adev)
  3277. {
  3278. if (adev->mode_info.funcs == NULL)
  3279. adev->mode_info.funcs = &dce_v10_0_display_funcs;
  3280. }
  3281. static const struct amdgpu_irq_src_funcs dce_v10_0_crtc_irq_funcs = {
  3282. .set = dce_v10_0_set_crtc_irq_state,
  3283. .process = dce_v10_0_crtc_irq,
  3284. };
  3285. static const struct amdgpu_irq_src_funcs dce_v10_0_pageflip_irq_funcs = {
  3286. .set = dce_v10_0_set_pageflip_irq_state,
  3287. .process = dce_v10_0_pageflip_irq,
  3288. };
  3289. static const struct amdgpu_irq_src_funcs dce_v10_0_hpd_irq_funcs = {
  3290. .set = dce_v10_0_set_hpd_irq_state,
  3291. .process = dce_v10_0_hpd_irq,
  3292. };
  3293. static void dce_v10_0_set_irq_funcs(struct amdgpu_device *adev)
  3294. {
  3295. adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST;
  3296. adev->crtc_irq.funcs = &dce_v10_0_crtc_irq_funcs;
  3297. adev->pageflip_irq.num_types = AMDGPU_PAGEFLIP_IRQ_LAST;
  3298. adev->pageflip_irq.funcs = &dce_v10_0_pageflip_irq_funcs;
  3299. adev->hpd_irq.num_types = AMDGPU_HPD_LAST;
  3300. adev->hpd_irq.funcs = &dce_v10_0_hpd_irq_funcs;
  3301. }