cz_dpm.c 58 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <linux/seq_file.h>
  25. #include "drmP.h"
  26. #include "amdgpu.h"
  27. #include "amdgpu_pm.h"
  28. #include "amdgpu_atombios.h"
  29. #include "vid.h"
  30. #include "vi_dpm.h"
  31. #include "amdgpu_dpm.h"
  32. #include "cz_dpm.h"
  33. #include "cz_ppsmc.h"
  34. #include "atom.h"
  35. #include "smu/smu_8_0_d.h"
  36. #include "smu/smu_8_0_sh_mask.h"
  37. #include "gca/gfx_8_0_d.h"
  38. #include "gca/gfx_8_0_sh_mask.h"
  39. #include "gmc/gmc_8_1_d.h"
  40. #include "bif/bif_5_1_d.h"
  41. #include "gfx_v8_0.h"
  42. static void cz_dpm_powergate_uvd(struct amdgpu_device *adev, bool gate);
  43. static void cz_dpm_powergate_vce(struct amdgpu_device *adev, bool gate);
  44. static struct cz_ps *cz_get_ps(struct amdgpu_ps *rps)
  45. {
  46. struct cz_ps *ps = rps->ps_priv;
  47. return ps;
  48. }
  49. static struct cz_power_info *cz_get_pi(struct amdgpu_device *adev)
  50. {
  51. struct cz_power_info *pi = adev->pm.dpm.priv;
  52. return pi;
  53. }
  54. static uint16_t cz_convert_8bit_index_to_voltage(struct amdgpu_device *adev,
  55. uint16_t voltage)
  56. {
  57. uint16_t tmp = 6200 - voltage * 25;
  58. return tmp;
  59. }
  60. static void cz_construct_max_power_limits_table(struct amdgpu_device *adev,
  61. struct amdgpu_clock_and_voltage_limits *table)
  62. {
  63. struct cz_power_info *pi = cz_get_pi(adev);
  64. struct amdgpu_clock_voltage_dependency_table *dep_table =
  65. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  66. if (dep_table->count > 0) {
  67. table->sclk = dep_table->entries[dep_table->count - 1].clk;
  68. table->vddc = cz_convert_8bit_index_to_voltage(adev,
  69. dep_table->entries[dep_table->count - 1].v);
  70. }
  71. table->mclk = pi->sys_info.nbp_memory_clock[0];
  72. }
  73. union igp_info {
  74. struct _ATOM_INTEGRATED_SYSTEM_INFO info;
  75. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_7 info_7;
  76. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_8 info_8;
  77. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_9 info_9;
  78. };
  79. static int cz_parse_sys_info_table(struct amdgpu_device *adev)
  80. {
  81. struct cz_power_info *pi = cz_get_pi(adev);
  82. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  83. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  84. union igp_info *igp_info;
  85. u8 frev, crev;
  86. u16 data_offset;
  87. int i = 0;
  88. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  89. &frev, &crev, &data_offset)) {
  90. igp_info = (union igp_info *)(mode_info->atom_context->bios +
  91. data_offset);
  92. if (crev != 9) {
  93. DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
  94. return -EINVAL;
  95. }
  96. pi->sys_info.bootup_sclk =
  97. le32_to_cpu(igp_info->info_9.ulBootUpEngineClock);
  98. pi->sys_info.bootup_uma_clk =
  99. le32_to_cpu(igp_info->info_9.ulBootUpUMAClock);
  100. pi->sys_info.dentist_vco_freq =
  101. le32_to_cpu(igp_info->info_9.ulDentistVCOFreq);
  102. pi->sys_info.bootup_nb_voltage_index =
  103. le16_to_cpu(igp_info->info_9.usBootUpNBVoltage);
  104. if (igp_info->info_9.ucHtcTmpLmt == 0)
  105. pi->sys_info.htc_tmp_lmt = 203;
  106. else
  107. pi->sys_info.htc_tmp_lmt = igp_info->info_9.ucHtcTmpLmt;
  108. if (igp_info->info_9.ucHtcHystLmt == 0)
  109. pi->sys_info.htc_hyst_lmt = 5;
  110. else
  111. pi->sys_info.htc_hyst_lmt = igp_info->info_9.ucHtcHystLmt;
  112. if (pi->sys_info.htc_tmp_lmt <= pi->sys_info.htc_hyst_lmt) {
  113. DRM_ERROR("The htcTmpLmt should be larger than htcHystLmt.\n");
  114. return -EINVAL;
  115. }
  116. if (le32_to_cpu(igp_info->info_9.ulSystemConfig) & (1 << 3) &&
  117. pi->enable_nb_ps_policy)
  118. pi->sys_info.nb_dpm_enable = true;
  119. else
  120. pi->sys_info.nb_dpm_enable = false;
  121. for (i = 0; i < CZ_NUM_NBPSTATES; i++) {
  122. if (i < CZ_NUM_NBPMEMORY_CLOCK)
  123. pi->sys_info.nbp_memory_clock[i] =
  124. le32_to_cpu(igp_info->info_9.ulNbpStateMemclkFreq[i]);
  125. pi->sys_info.nbp_n_clock[i] =
  126. le32_to_cpu(igp_info->info_9.ulNbpStateNClkFreq[i]);
  127. }
  128. for (i = 0; i < CZ_MAX_DISPLAY_CLOCK_LEVEL; i++)
  129. pi->sys_info.display_clock[i] =
  130. le32_to_cpu(igp_info->info_9.sDispClkVoltageMapping[i].ulMaximumSupportedCLK);
  131. for (i = 0; i < CZ_NUM_NBPSTATES; i++)
  132. pi->sys_info.nbp_voltage_index[i] =
  133. le32_to_cpu(igp_info->info_9.usNBPStateVoltage[i]);
  134. if (le32_to_cpu(igp_info->info_9.ulGPUCapInfo) &
  135. SYS_INFO_GPUCAPS__ENABEL_DFS_BYPASS)
  136. pi->caps_enable_dfs_bypass = true;
  137. pi->sys_info.uma_channel_number =
  138. igp_info->info_9.ucUMAChannelNumber;
  139. cz_construct_max_power_limits_table(adev,
  140. &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac);
  141. }
  142. return 0;
  143. }
  144. static void cz_patch_voltage_values(struct amdgpu_device *adev)
  145. {
  146. int i;
  147. struct amdgpu_uvd_clock_voltage_dependency_table *uvd_table =
  148. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  149. struct amdgpu_vce_clock_voltage_dependency_table *vce_table =
  150. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  151. struct amdgpu_clock_voltage_dependency_table *acp_table =
  152. &adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
  153. if (uvd_table->count) {
  154. for (i = 0; i < uvd_table->count; i++)
  155. uvd_table->entries[i].v =
  156. cz_convert_8bit_index_to_voltage(adev,
  157. uvd_table->entries[i].v);
  158. }
  159. if (vce_table->count) {
  160. for (i = 0; i < vce_table->count; i++)
  161. vce_table->entries[i].v =
  162. cz_convert_8bit_index_to_voltage(adev,
  163. vce_table->entries[i].v);
  164. }
  165. if (acp_table->count) {
  166. for (i = 0; i < acp_table->count; i++)
  167. acp_table->entries[i].v =
  168. cz_convert_8bit_index_to_voltage(adev,
  169. acp_table->entries[i].v);
  170. }
  171. }
  172. static void cz_construct_boot_state(struct amdgpu_device *adev)
  173. {
  174. struct cz_power_info *pi = cz_get_pi(adev);
  175. pi->boot_pl.sclk = pi->sys_info.bootup_sclk;
  176. pi->boot_pl.vddc_index = pi->sys_info.bootup_nb_voltage_index;
  177. pi->boot_pl.ds_divider_index = 0;
  178. pi->boot_pl.ss_divider_index = 0;
  179. pi->boot_pl.allow_gnb_slow = 1;
  180. pi->boot_pl.force_nbp_state = 0;
  181. pi->boot_pl.display_wm = 0;
  182. pi->boot_pl.vce_wm = 0;
  183. }
  184. static void cz_patch_boot_state(struct amdgpu_device *adev,
  185. struct cz_ps *ps)
  186. {
  187. struct cz_power_info *pi = cz_get_pi(adev);
  188. ps->num_levels = 1;
  189. ps->levels[0] = pi->boot_pl;
  190. }
  191. union pplib_clock_info {
  192. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  193. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  194. struct _ATOM_PPLIB_CZ_CLOCK_INFO carrizo;
  195. };
  196. static void cz_parse_pplib_clock_info(struct amdgpu_device *adev,
  197. struct amdgpu_ps *rps, int index,
  198. union pplib_clock_info *clock_info)
  199. {
  200. struct cz_power_info *pi = cz_get_pi(adev);
  201. struct cz_ps *ps = cz_get_ps(rps);
  202. struct cz_pl *pl = &ps->levels[index];
  203. struct amdgpu_clock_voltage_dependency_table *table =
  204. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  205. pl->sclk = table->entries[clock_info->carrizo.index].clk;
  206. pl->vddc_index = table->entries[clock_info->carrizo.index].v;
  207. ps->num_levels = index + 1;
  208. if (pi->caps_sclk_ds) {
  209. pl->ds_divider_index = 5;
  210. pl->ss_divider_index = 5;
  211. }
  212. }
  213. static void cz_parse_pplib_non_clock_info(struct amdgpu_device *adev,
  214. struct amdgpu_ps *rps,
  215. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  216. u8 table_rev)
  217. {
  218. struct cz_ps *ps = cz_get_ps(rps);
  219. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  220. rps->class = le16_to_cpu(non_clock_info->usClassification);
  221. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  222. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  223. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  224. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  225. } else {
  226. rps->vclk = 0;
  227. rps->dclk = 0;
  228. }
  229. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  230. adev->pm.dpm.boot_ps = rps;
  231. cz_patch_boot_state(adev, ps);
  232. }
  233. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  234. adev->pm.dpm.uvd_ps = rps;
  235. }
  236. union power_info {
  237. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  238. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  239. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  240. struct _ATOM_PPLIB_POWERPLAYTABLE4 pplib4;
  241. struct _ATOM_PPLIB_POWERPLAYTABLE5 pplib5;
  242. };
  243. union pplib_power_state {
  244. struct _ATOM_PPLIB_STATE v1;
  245. struct _ATOM_PPLIB_STATE_V2 v2;
  246. };
  247. static int cz_parse_power_table(struct amdgpu_device *adev)
  248. {
  249. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  250. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  251. union pplib_power_state *power_state;
  252. int i, j, k, non_clock_array_index, clock_array_index;
  253. union pplib_clock_info *clock_info;
  254. struct _StateArray *state_array;
  255. struct _ClockInfoArray *clock_info_array;
  256. struct _NonClockInfoArray *non_clock_info_array;
  257. union power_info *power_info;
  258. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  259. u16 data_offset;
  260. u8 frev, crev;
  261. u8 *power_state_offset;
  262. struct cz_ps *ps;
  263. if (!amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  264. &frev, &crev, &data_offset))
  265. return -EINVAL;
  266. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  267. state_array = (struct _StateArray *)
  268. (mode_info->atom_context->bios + data_offset +
  269. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  270. clock_info_array = (struct _ClockInfoArray *)
  271. (mode_info->atom_context->bios + data_offset +
  272. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  273. non_clock_info_array = (struct _NonClockInfoArray *)
  274. (mode_info->atom_context->bios + data_offset +
  275. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  276. adev->pm.dpm.ps = kzalloc(sizeof(struct amdgpu_ps) *
  277. state_array->ucNumEntries, GFP_KERNEL);
  278. if (!adev->pm.dpm.ps)
  279. return -ENOMEM;
  280. power_state_offset = (u8 *)state_array->states;
  281. adev->pm.dpm.platform_caps =
  282. le32_to_cpu(power_info->pplib.ulPlatformCaps);
  283. adev->pm.dpm.backbias_response_time =
  284. le16_to_cpu(power_info->pplib.usBackbiasTime);
  285. adev->pm.dpm.voltage_response_time =
  286. le16_to_cpu(power_info->pplib.usVoltageTime);
  287. for (i = 0; i < state_array->ucNumEntries; i++) {
  288. power_state = (union pplib_power_state *)power_state_offset;
  289. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  290. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  291. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  292. ps = kzalloc(sizeof(struct cz_ps), GFP_KERNEL);
  293. if (ps == NULL) {
  294. kfree(adev->pm.dpm.ps);
  295. return -ENOMEM;
  296. }
  297. adev->pm.dpm.ps[i].ps_priv = ps;
  298. k = 0;
  299. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  300. clock_array_index = power_state->v2.clockInfoIndex[j];
  301. if (clock_array_index >= clock_info_array->ucNumEntries)
  302. continue;
  303. if (k >= CZ_MAX_HARDWARE_POWERLEVELS)
  304. break;
  305. clock_info = (union pplib_clock_info *)
  306. &clock_info_array->clockInfo[clock_array_index *
  307. clock_info_array->ucEntrySize];
  308. cz_parse_pplib_clock_info(adev, &adev->pm.dpm.ps[i],
  309. k, clock_info);
  310. k++;
  311. }
  312. cz_parse_pplib_non_clock_info(adev, &adev->pm.dpm.ps[i],
  313. non_clock_info,
  314. non_clock_info_array->ucEntrySize);
  315. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  316. }
  317. adev->pm.dpm.num_ps = state_array->ucNumEntries;
  318. return 0;
  319. }
  320. static int cz_process_firmware_header(struct amdgpu_device *adev)
  321. {
  322. struct cz_power_info *pi = cz_get_pi(adev);
  323. u32 tmp;
  324. int ret;
  325. ret = cz_read_smc_sram_dword(adev, SMU8_FIRMWARE_HEADER_LOCATION +
  326. offsetof(struct SMU8_Firmware_Header,
  327. DpmTable),
  328. &tmp, pi->sram_end);
  329. if (ret == 0)
  330. pi->dpm_table_start = tmp;
  331. return ret;
  332. }
  333. static int cz_dpm_init(struct amdgpu_device *adev)
  334. {
  335. struct cz_power_info *pi;
  336. int ret, i;
  337. pi = kzalloc(sizeof(struct cz_power_info), GFP_KERNEL);
  338. if (NULL == pi)
  339. return -ENOMEM;
  340. adev->pm.dpm.priv = pi;
  341. ret = amdgpu_get_platform_caps(adev);
  342. if (ret)
  343. return ret;
  344. ret = amdgpu_parse_extended_power_table(adev);
  345. if (ret)
  346. return ret;
  347. pi->sram_end = SMC_RAM_END;
  348. /* set up DPM defaults */
  349. for (i = 0; i < CZ_MAX_HARDWARE_POWERLEVELS; i++)
  350. pi->active_target[i] = CZ_AT_DFLT;
  351. pi->mgcg_cgtt_local0 = 0x0;
  352. pi->mgcg_cgtt_local1 = 0x0;
  353. pi->clock_slow_down_step = 25000;
  354. pi->skip_clock_slow_down = 1;
  355. pi->enable_nb_ps_policy = 0;
  356. pi->caps_power_containment = true;
  357. pi->caps_cac = true;
  358. pi->didt_enabled = false;
  359. if (pi->didt_enabled) {
  360. pi->caps_sq_ramping = true;
  361. pi->caps_db_ramping = true;
  362. pi->caps_td_ramping = true;
  363. pi->caps_tcp_ramping = true;
  364. }
  365. pi->caps_sclk_ds = true;
  366. pi->voting_clients = 0x00c00033;
  367. pi->auto_thermal_throttling_enabled = true;
  368. pi->bapm_enabled = false;
  369. pi->disable_nb_ps3_in_battery = false;
  370. pi->voltage_drop_threshold = 0;
  371. pi->caps_sclk_throttle_low_notification = false;
  372. pi->gfx_pg_threshold = 500;
  373. pi->caps_fps = true;
  374. /* uvd */
  375. pi->caps_uvd_pg = (adev->pg_flags & AMD_PG_SUPPORT_UVD) ? true : false;
  376. pi->caps_uvd_dpm = true;
  377. /* vce */
  378. pi->caps_vce_pg = (adev->pg_flags & AMD_PG_SUPPORT_VCE) ? true : false;
  379. pi->caps_vce_dpm = true;
  380. /* acp */
  381. pi->caps_acp_pg = (adev->pg_flags & AMD_PG_SUPPORT_ACP) ? true : false;
  382. pi->caps_acp_dpm = true;
  383. pi->caps_stable_power_state = false;
  384. pi->nb_dpm_enabled_by_driver = true;
  385. pi->nb_dpm_enabled = false;
  386. pi->caps_voltage_island = false;
  387. /* flags which indicate need to upload pptable */
  388. pi->need_pptable_upload = true;
  389. ret = cz_parse_sys_info_table(adev);
  390. if (ret)
  391. return ret;
  392. cz_patch_voltage_values(adev);
  393. cz_construct_boot_state(adev);
  394. ret = cz_parse_power_table(adev);
  395. if (ret)
  396. return ret;
  397. ret = cz_process_firmware_header(adev);
  398. if (ret)
  399. return ret;
  400. pi->dpm_enabled = true;
  401. pi->uvd_dynamic_pg = false;
  402. return 0;
  403. }
  404. static void cz_dpm_fini(struct amdgpu_device *adev)
  405. {
  406. int i;
  407. for (i = 0; i < adev->pm.dpm.num_ps; i++)
  408. kfree(adev->pm.dpm.ps[i].ps_priv);
  409. kfree(adev->pm.dpm.ps);
  410. kfree(adev->pm.dpm.priv);
  411. amdgpu_free_extended_power_table(adev);
  412. }
  413. #define ixSMUSVI_NB_CURRENTVID 0xD8230044
  414. #define CURRENT_NB_VID_MASK 0xff000000
  415. #define CURRENT_NB_VID__SHIFT 24
  416. #define ixSMUSVI_GFX_CURRENTVID 0xD8230048
  417. #define CURRENT_GFX_VID_MASK 0xff000000
  418. #define CURRENT_GFX_VID__SHIFT 24
  419. static void
  420. cz_dpm_debugfs_print_current_performance_level(struct amdgpu_device *adev,
  421. struct seq_file *m)
  422. {
  423. struct cz_power_info *pi = cz_get_pi(adev);
  424. struct amdgpu_clock_voltage_dependency_table *table =
  425. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  426. struct amdgpu_uvd_clock_voltage_dependency_table *uvd_table =
  427. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  428. struct amdgpu_vce_clock_voltage_dependency_table *vce_table =
  429. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  430. u32 sclk_index = REG_GET_FIELD(RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX),
  431. TARGET_AND_CURRENT_PROFILE_INDEX, CURR_SCLK_INDEX);
  432. u32 uvd_index = REG_GET_FIELD(RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX_2),
  433. TARGET_AND_CURRENT_PROFILE_INDEX_2, CURR_UVD_INDEX);
  434. u32 vce_index = REG_GET_FIELD(RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX_2),
  435. TARGET_AND_CURRENT_PROFILE_INDEX_2, CURR_VCE_INDEX);
  436. u32 sclk, vclk, dclk, ecclk, tmp;
  437. u16 vddnb, vddgfx;
  438. if (sclk_index >= NUM_SCLK_LEVELS) {
  439. seq_printf(m, "invalid sclk dpm profile %d\n", sclk_index);
  440. } else {
  441. sclk = table->entries[sclk_index].clk;
  442. seq_printf(m, "%u sclk: %u\n", sclk_index, sclk);
  443. }
  444. tmp = (RREG32_SMC(ixSMUSVI_NB_CURRENTVID) &
  445. CURRENT_NB_VID_MASK) >> CURRENT_NB_VID__SHIFT;
  446. vddnb = cz_convert_8bit_index_to_voltage(adev, (u16)tmp);
  447. tmp = (RREG32_SMC(ixSMUSVI_GFX_CURRENTVID) &
  448. CURRENT_GFX_VID_MASK) >> CURRENT_GFX_VID__SHIFT;
  449. vddgfx = cz_convert_8bit_index_to_voltage(adev, (u16)tmp);
  450. seq_printf(m, "vddnb: %u vddgfx: %u\n", vddnb, vddgfx);
  451. seq_printf(m, "uvd %sabled\n", pi->uvd_power_gated ? "dis" : "en");
  452. if (!pi->uvd_power_gated) {
  453. if (uvd_index >= CZ_MAX_HARDWARE_POWERLEVELS) {
  454. seq_printf(m, "invalid uvd dpm level %d\n", uvd_index);
  455. } else {
  456. vclk = uvd_table->entries[uvd_index].vclk;
  457. dclk = uvd_table->entries[uvd_index].dclk;
  458. seq_printf(m, "%u uvd vclk: %u dclk: %u\n", uvd_index, vclk, dclk);
  459. }
  460. }
  461. seq_printf(m, "vce %sabled\n", pi->vce_power_gated ? "dis" : "en");
  462. if (!pi->vce_power_gated) {
  463. if (vce_index >= CZ_MAX_HARDWARE_POWERLEVELS) {
  464. seq_printf(m, "invalid vce dpm level %d\n", vce_index);
  465. } else {
  466. ecclk = vce_table->entries[vce_index].ecclk;
  467. seq_printf(m, "%u vce ecclk: %u\n", vce_index, ecclk);
  468. }
  469. }
  470. }
  471. static void cz_dpm_print_power_state(struct amdgpu_device *adev,
  472. struct amdgpu_ps *rps)
  473. {
  474. int i;
  475. struct cz_ps *ps = cz_get_ps(rps);
  476. amdgpu_dpm_print_class_info(rps->class, rps->class2);
  477. amdgpu_dpm_print_cap_info(rps->caps);
  478. DRM_INFO("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  479. for (i = 0; i < ps->num_levels; i++) {
  480. struct cz_pl *pl = &ps->levels[i];
  481. DRM_INFO("\t\tpower level %d sclk: %u vddc: %u\n",
  482. i, pl->sclk,
  483. cz_convert_8bit_index_to_voltage(adev, pl->vddc_index));
  484. }
  485. amdgpu_dpm_print_ps_status(adev, rps);
  486. }
  487. static void cz_dpm_set_funcs(struct amdgpu_device *adev);
  488. static int cz_dpm_early_init(void *handle)
  489. {
  490. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  491. cz_dpm_set_funcs(adev);
  492. return 0;
  493. }
  494. static int cz_dpm_late_init(void *handle)
  495. {
  496. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  497. if (amdgpu_dpm) {
  498. int ret;
  499. /* init the sysfs and debugfs files late */
  500. ret = amdgpu_pm_sysfs_init(adev);
  501. if (ret)
  502. return ret;
  503. /* powerdown unused blocks for now */
  504. cz_dpm_powergate_uvd(adev, true);
  505. cz_dpm_powergate_vce(adev, true);
  506. }
  507. return 0;
  508. }
  509. static int cz_dpm_sw_init(void *handle)
  510. {
  511. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  512. int ret = 0;
  513. /* fix me to add thermal support TODO */
  514. /* default to balanced state */
  515. adev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
  516. adev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  517. adev->pm.dpm.forced_level = AMDGPU_DPM_FORCED_LEVEL_AUTO;
  518. adev->pm.default_sclk = adev->clock.default_sclk;
  519. adev->pm.default_mclk = adev->clock.default_mclk;
  520. adev->pm.current_sclk = adev->clock.default_sclk;
  521. adev->pm.current_mclk = adev->clock.default_mclk;
  522. adev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  523. if (amdgpu_dpm == 0)
  524. return 0;
  525. mutex_lock(&adev->pm.mutex);
  526. ret = cz_dpm_init(adev);
  527. if (ret)
  528. goto dpm_init_failed;
  529. adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
  530. if (amdgpu_dpm == 1)
  531. amdgpu_pm_print_power_states(adev);
  532. mutex_unlock(&adev->pm.mutex);
  533. DRM_INFO("amdgpu: dpm initialized\n");
  534. return 0;
  535. dpm_init_failed:
  536. cz_dpm_fini(adev);
  537. mutex_unlock(&adev->pm.mutex);
  538. DRM_ERROR("amdgpu: dpm initialization failed\n");
  539. return ret;
  540. }
  541. static int cz_dpm_sw_fini(void *handle)
  542. {
  543. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  544. mutex_lock(&adev->pm.mutex);
  545. amdgpu_pm_sysfs_fini(adev);
  546. cz_dpm_fini(adev);
  547. mutex_unlock(&adev->pm.mutex);
  548. return 0;
  549. }
  550. static void cz_reset_ap_mask(struct amdgpu_device *adev)
  551. {
  552. struct cz_power_info *pi = cz_get_pi(adev);
  553. pi->active_process_mask = 0;
  554. }
  555. static int cz_dpm_download_pptable_from_smu(struct amdgpu_device *adev,
  556. void **table)
  557. {
  558. int ret = 0;
  559. ret = cz_smu_download_pptable(adev, table);
  560. return ret;
  561. }
  562. static int cz_dpm_upload_pptable_to_smu(struct amdgpu_device *adev)
  563. {
  564. struct cz_power_info *pi = cz_get_pi(adev);
  565. struct SMU8_Fusion_ClkTable *clock_table;
  566. struct atom_clock_dividers dividers;
  567. void *table = NULL;
  568. uint8_t i = 0;
  569. int ret = 0;
  570. struct amdgpu_clock_voltage_dependency_table *vddc_table =
  571. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  572. struct amdgpu_clock_voltage_dependency_table *vddgfx_table =
  573. &adev->pm.dpm.dyn_state.vddgfx_dependency_on_sclk;
  574. struct amdgpu_uvd_clock_voltage_dependency_table *uvd_table =
  575. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  576. struct amdgpu_vce_clock_voltage_dependency_table *vce_table =
  577. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  578. struct amdgpu_clock_voltage_dependency_table *acp_table =
  579. &adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
  580. if (!pi->need_pptable_upload)
  581. return 0;
  582. ret = cz_dpm_download_pptable_from_smu(adev, &table);
  583. if (ret) {
  584. DRM_ERROR("amdgpu: Failed to get power play table from SMU!\n");
  585. return -EINVAL;
  586. }
  587. clock_table = (struct SMU8_Fusion_ClkTable *)table;
  588. /* patch clock table */
  589. if (vddc_table->count > CZ_MAX_HARDWARE_POWERLEVELS ||
  590. vddgfx_table->count > CZ_MAX_HARDWARE_POWERLEVELS ||
  591. uvd_table->count > CZ_MAX_HARDWARE_POWERLEVELS ||
  592. vce_table->count > CZ_MAX_HARDWARE_POWERLEVELS ||
  593. acp_table->count > CZ_MAX_HARDWARE_POWERLEVELS) {
  594. DRM_ERROR("amdgpu: Invalid Clock Voltage Dependency Table!\n");
  595. return -EINVAL;
  596. }
  597. for (i = 0; i < CZ_MAX_HARDWARE_POWERLEVELS; i++) {
  598. /* vddc sclk */
  599. clock_table->SclkBreakdownTable.ClkLevel[i].GnbVid =
  600. (i < vddc_table->count) ? (uint8_t)vddc_table->entries[i].v : 0;
  601. clock_table->SclkBreakdownTable.ClkLevel[i].Frequency =
  602. (i < vddc_table->count) ? vddc_table->entries[i].clk : 0;
  603. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  604. clock_table->SclkBreakdownTable.ClkLevel[i].Frequency,
  605. false, &dividers);
  606. if (ret)
  607. return ret;
  608. clock_table->SclkBreakdownTable.ClkLevel[i].DfsDid =
  609. (uint8_t)dividers.post_divider;
  610. /* vddgfx sclk */
  611. clock_table->SclkBreakdownTable.ClkLevel[i].GfxVid =
  612. (i < vddgfx_table->count) ? (uint8_t)vddgfx_table->entries[i].v : 0;
  613. /* acp breakdown */
  614. clock_table->AclkBreakdownTable.ClkLevel[i].GfxVid =
  615. (i < acp_table->count) ? (uint8_t)acp_table->entries[i].v : 0;
  616. clock_table->AclkBreakdownTable.ClkLevel[i].Frequency =
  617. (i < acp_table->count) ? acp_table->entries[i].clk : 0;
  618. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  619. clock_table->SclkBreakdownTable.ClkLevel[i].Frequency,
  620. false, &dividers);
  621. if (ret)
  622. return ret;
  623. clock_table->AclkBreakdownTable.ClkLevel[i].DfsDid =
  624. (uint8_t)dividers.post_divider;
  625. /* uvd breakdown */
  626. clock_table->VclkBreakdownTable.ClkLevel[i].GfxVid =
  627. (i < uvd_table->count) ? (uint8_t)uvd_table->entries[i].v : 0;
  628. clock_table->VclkBreakdownTable.ClkLevel[i].Frequency =
  629. (i < uvd_table->count) ? uvd_table->entries[i].vclk : 0;
  630. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  631. clock_table->VclkBreakdownTable.ClkLevel[i].Frequency,
  632. false, &dividers);
  633. if (ret)
  634. return ret;
  635. clock_table->VclkBreakdownTable.ClkLevel[i].DfsDid =
  636. (uint8_t)dividers.post_divider;
  637. clock_table->DclkBreakdownTable.ClkLevel[i].GfxVid =
  638. (i < uvd_table->count) ? (uint8_t)uvd_table->entries[i].v : 0;
  639. clock_table->DclkBreakdownTable.ClkLevel[i].Frequency =
  640. (i < uvd_table->count) ? uvd_table->entries[i].dclk : 0;
  641. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  642. clock_table->DclkBreakdownTable.ClkLevel[i].Frequency,
  643. false, &dividers);
  644. if (ret)
  645. return ret;
  646. clock_table->DclkBreakdownTable.ClkLevel[i].DfsDid =
  647. (uint8_t)dividers.post_divider;
  648. /* vce breakdown */
  649. clock_table->EclkBreakdownTable.ClkLevel[i].GfxVid =
  650. (i < vce_table->count) ? (uint8_t)vce_table->entries[i].v : 0;
  651. clock_table->EclkBreakdownTable.ClkLevel[i].Frequency =
  652. (i < vce_table->count) ? vce_table->entries[i].ecclk : 0;
  653. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  654. clock_table->EclkBreakdownTable.ClkLevel[i].Frequency,
  655. false, &dividers);
  656. if (ret)
  657. return ret;
  658. clock_table->EclkBreakdownTable.ClkLevel[i].DfsDid =
  659. (uint8_t)dividers.post_divider;
  660. }
  661. /* its time to upload to SMU */
  662. ret = cz_smu_upload_pptable(adev);
  663. if (ret) {
  664. DRM_ERROR("amdgpu: Failed to put power play table to SMU!\n");
  665. return ret;
  666. }
  667. return 0;
  668. }
  669. static void cz_init_sclk_limit(struct amdgpu_device *adev)
  670. {
  671. struct cz_power_info *pi = cz_get_pi(adev);
  672. struct amdgpu_clock_voltage_dependency_table *table =
  673. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  674. uint32_t clock = 0, level;
  675. if (!table || !table->count) {
  676. DRM_ERROR("Invalid Voltage Dependency table.\n");
  677. return;
  678. }
  679. pi->sclk_dpm.soft_min_clk = 0;
  680. pi->sclk_dpm.hard_min_clk = 0;
  681. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxSclkLevel);
  682. level = cz_get_argument(adev);
  683. if (level < table->count)
  684. clock = table->entries[level].clk;
  685. else {
  686. DRM_ERROR("Invalid SLCK Voltage Dependency table entry.\n");
  687. clock = table->entries[table->count - 1].clk;
  688. }
  689. pi->sclk_dpm.soft_max_clk = clock;
  690. pi->sclk_dpm.hard_max_clk = clock;
  691. }
  692. static void cz_init_uvd_limit(struct amdgpu_device *adev)
  693. {
  694. struct cz_power_info *pi = cz_get_pi(adev);
  695. struct amdgpu_uvd_clock_voltage_dependency_table *table =
  696. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  697. uint32_t clock = 0, level;
  698. if (!table || !table->count) {
  699. DRM_ERROR("Invalid Voltage Dependency table.\n");
  700. return;
  701. }
  702. pi->uvd_dpm.soft_min_clk = 0;
  703. pi->uvd_dpm.hard_min_clk = 0;
  704. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxUvdLevel);
  705. level = cz_get_argument(adev);
  706. if (level < table->count)
  707. clock = table->entries[level].vclk;
  708. else {
  709. DRM_ERROR("Invalid UVD Voltage Dependency table entry.\n");
  710. clock = table->entries[table->count - 1].vclk;
  711. }
  712. pi->uvd_dpm.soft_max_clk = clock;
  713. pi->uvd_dpm.hard_max_clk = clock;
  714. }
  715. static void cz_init_vce_limit(struct amdgpu_device *adev)
  716. {
  717. struct cz_power_info *pi = cz_get_pi(adev);
  718. struct amdgpu_vce_clock_voltage_dependency_table *table =
  719. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  720. uint32_t clock = 0, level;
  721. if (!table || !table->count) {
  722. DRM_ERROR("Invalid Voltage Dependency table.\n");
  723. return;
  724. }
  725. pi->vce_dpm.soft_min_clk = table->entries[0].ecclk;
  726. pi->vce_dpm.hard_min_clk = table->entries[0].ecclk;
  727. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxEclkLevel);
  728. level = cz_get_argument(adev);
  729. if (level < table->count)
  730. clock = table->entries[level].ecclk;
  731. else {
  732. /* future BIOS would fix this error */
  733. DRM_ERROR("Invalid VCE Voltage Dependency table entry.\n");
  734. clock = table->entries[table->count - 1].ecclk;
  735. }
  736. pi->vce_dpm.soft_max_clk = clock;
  737. pi->vce_dpm.hard_max_clk = clock;
  738. }
  739. static void cz_init_acp_limit(struct amdgpu_device *adev)
  740. {
  741. struct cz_power_info *pi = cz_get_pi(adev);
  742. struct amdgpu_clock_voltage_dependency_table *table =
  743. &adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
  744. uint32_t clock = 0, level;
  745. if (!table || !table->count) {
  746. DRM_ERROR("Invalid Voltage Dependency table.\n");
  747. return;
  748. }
  749. pi->acp_dpm.soft_min_clk = 0;
  750. pi->acp_dpm.hard_min_clk = 0;
  751. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxAclkLevel);
  752. level = cz_get_argument(adev);
  753. if (level < table->count)
  754. clock = table->entries[level].clk;
  755. else {
  756. DRM_ERROR("Invalid ACP Voltage Dependency table entry.\n");
  757. clock = table->entries[table->count - 1].clk;
  758. }
  759. pi->acp_dpm.soft_max_clk = clock;
  760. pi->acp_dpm.hard_max_clk = clock;
  761. }
  762. static void cz_init_pg_state(struct amdgpu_device *adev)
  763. {
  764. struct cz_power_info *pi = cz_get_pi(adev);
  765. pi->uvd_power_gated = false;
  766. pi->vce_power_gated = false;
  767. pi->acp_power_gated = false;
  768. }
  769. static void cz_init_sclk_threshold(struct amdgpu_device *adev)
  770. {
  771. struct cz_power_info *pi = cz_get_pi(adev);
  772. pi->low_sclk_interrupt_threshold = 0;
  773. }
  774. static void cz_dpm_setup_asic(struct amdgpu_device *adev)
  775. {
  776. cz_reset_ap_mask(adev);
  777. cz_dpm_upload_pptable_to_smu(adev);
  778. cz_init_sclk_limit(adev);
  779. cz_init_uvd_limit(adev);
  780. cz_init_vce_limit(adev);
  781. cz_init_acp_limit(adev);
  782. cz_init_pg_state(adev);
  783. cz_init_sclk_threshold(adev);
  784. }
  785. static bool cz_check_smu_feature(struct amdgpu_device *adev,
  786. uint32_t feature)
  787. {
  788. uint32_t smu_feature = 0;
  789. int ret;
  790. ret = cz_send_msg_to_smc_with_parameter(adev,
  791. PPSMC_MSG_GetFeatureStatus, 0);
  792. if (ret) {
  793. DRM_ERROR("Failed to get SMU features from SMC.\n");
  794. return false;
  795. } else {
  796. smu_feature = cz_get_argument(adev);
  797. if (feature & smu_feature)
  798. return true;
  799. }
  800. return false;
  801. }
  802. static bool cz_check_for_dpm_enabled(struct amdgpu_device *adev)
  803. {
  804. if (cz_check_smu_feature(adev,
  805. SMU_EnabledFeatureScoreboard_SclkDpmOn))
  806. return true;
  807. return false;
  808. }
  809. static void cz_program_voting_clients(struct amdgpu_device *adev)
  810. {
  811. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_0, PPCZ_VOTINGRIGHTSCLIENTS_DFLT0);
  812. }
  813. static void cz_clear_voting_clients(struct amdgpu_device *adev)
  814. {
  815. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_0, 0);
  816. }
  817. static int cz_start_dpm(struct amdgpu_device *adev)
  818. {
  819. int ret = 0;
  820. if (amdgpu_dpm) {
  821. ret = cz_send_msg_to_smc_with_parameter(adev,
  822. PPSMC_MSG_EnableAllSmuFeatures, SCLK_DPM_MASK);
  823. if (ret) {
  824. DRM_ERROR("SMU feature: SCLK_DPM enable failed\n");
  825. return -EINVAL;
  826. }
  827. }
  828. return 0;
  829. }
  830. static int cz_stop_dpm(struct amdgpu_device *adev)
  831. {
  832. int ret = 0;
  833. if (amdgpu_dpm && adev->pm.dpm_enabled) {
  834. ret = cz_send_msg_to_smc_with_parameter(adev,
  835. PPSMC_MSG_DisableAllSmuFeatures, SCLK_DPM_MASK);
  836. if (ret) {
  837. DRM_ERROR("SMU feature: SCLK_DPM disable failed\n");
  838. return -EINVAL;
  839. }
  840. }
  841. return 0;
  842. }
  843. static uint32_t cz_get_sclk_level(struct amdgpu_device *adev,
  844. uint32_t clock, uint16_t msg)
  845. {
  846. int i = 0;
  847. struct amdgpu_clock_voltage_dependency_table *table =
  848. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  849. switch (msg) {
  850. case PPSMC_MSG_SetSclkSoftMin:
  851. case PPSMC_MSG_SetSclkHardMin:
  852. for (i = 0; i < table->count; i++)
  853. if (clock <= table->entries[i].clk)
  854. break;
  855. if (i == table->count)
  856. i = table->count - 1;
  857. break;
  858. case PPSMC_MSG_SetSclkSoftMax:
  859. case PPSMC_MSG_SetSclkHardMax:
  860. for (i = table->count - 1; i >= 0; i--)
  861. if (clock >= table->entries[i].clk)
  862. break;
  863. if (i < 0)
  864. i = 0;
  865. break;
  866. default:
  867. break;
  868. }
  869. return i;
  870. }
  871. static uint32_t cz_get_eclk_level(struct amdgpu_device *adev,
  872. uint32_t clock, uint16_t msg)
  873. {
  874. int i = 0;
  875. struct amdgpu_vce_clock_voltage_dependency_table *table =
  876. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  877. if (table->count == 0)
  878. return 0;
  879. switch (msg) {
  880. case PPSMC_MSG_SetEclkSoftMin:
  881. case PPSMC_MSG_SetEclkHardMin:
  882. for (i = 0; i < table->count-1; i++)
  883. if (clock <= table->entries[i].ecclk)
  884. break;
  885. break;
  886. case PPSMC_MSG_SetEclkSoftMax:
  887. case PPSMC_MSG_SetEclkHardMax:
  888. for (i = table->count - 1; i > 0; i--)
  889. if (clock >= table->entries[i].ecclk)
  890. break;
  891. break;
  892. default:
  893. break;
  894. }
  895. return i;
  896. }
  897. static uint32_t cz_get_uvd_level(struct amdgpu_device *adev,
  898. uint32_t clock, uint16_t msg)
  899. {
  900. int i = 0;
  901. struct amdgpu_uvd_clock_voltage_dependency_table *table =
  902. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  903. switch (msg) {
  904. case PPSMC_MSG_SetUvdSoftMin:
  905. case PPSMC_MSG_SetUvdHardMin:
  906. for (i = 0; i < table->count; i++)
  907. if (clock <= table->entries[i].vclk)
  908. break;
  909. if (i == table->count)
  910. i = table->count - 1;
  911. break;
  912. case PPSMC_MSG_SetUvdSoftMax:
  913. case PPSMC_MSG_SetUvdHardMax:
  914. for (i = table->count - 1; i >= 0; i--)
  915. if (clock >= table->entries[i].vclk)
  916. break;
  917. if (i < 0)
  918. i = 0;
  919. break;
  920. default:
  921. break;
  922. }
  923. return i;
  924. }
  925. static int cz_program_bootup_state(struct amdgpu_device *adev)
  926. {
  927. struct cz_power_info *pi = cz_get_pi(adev);
  928. uint32_t soft_min_clk = 0;
  929. uint32_t soft_max_clk = 0;
  930. int ret = 0;
  931. pi->sclk_dpm.soft_min_clk = pi->sys_info.bootup_sclk;
  932. pi->sclk_dpm.soft_max_clk = pi->sys_info.bootup_sclk;
  933. soft_min_clk = cz_get_sclk_level(adev,
  934. pi->sclk_dpm.soft_min_clk,
  935. PPSMC_MSG_SetSclkSoftMin);
  936. soft_max_clk = cz_get_sclk_level(adev,
  937. pi->sclk_dpm.soft_max_clk,
  938. PPSMC_MSG_SetSclkSoftMax);
  939. ret = cz_send_msg_to_smc_with_parameter(adev,
  940. PPSMC_MSG_SetSclkSoftMin, soft_min_clk);
  941. if (ret)
  942. return -EINVAL;
  943. ret = cz_send_msg_to_smc_with_parameter(adev,
  944. PPSMC_MSG_SetSclkSoftMax, soft_max_clk);
  945. if (ret)
  946. return -EINVAL;
  947. return 0;
  948. }
  949. /* TODO */
  950. static int cz_disable_cgpg(struct amdgpu_device *adev)
  951. {
  952. return 0;
  953. }
  954. /* TODO */
  955. static int cz_enable_cgpg(struct amdgpu_device *adev)
  956. {
  957. return 0;
  958. }
  959. /* TODO */
  960. static int cz_program_pt_config_registers(struct amdgpu_device *adev)
  961. {
  962. return 0;
  963. }
  964. static void cz_do_enable_didt(struct amdgpu_device *adev, bool enable)
  965. {
  966. struct cz_power_info *pi = cz_get_pi(adev);
  967. uint32_t reg = 0;
  968. if (pi->caps_sq_ramping) {
  969. reg = RREG32_DIDT(ixDIDT_SQ_CTRL0);
  970. if (enable)
  971. reg = REG_SET_FIELD(reg, DIDT_SQ_CTRL0, DIDT_CTRL_EN, 1);
  972. else
  973. reg = REG_SET_FIELD(reg, DIDT_SQ_CTRL0, DIDT_CTRL_EN, 0);
  974. WREG32_DIDT(ixDIDT_SQ_CTRL0, reg);
  975. }
  976. if (pi->caps_db_ramping) {
  977. reg = RREG32_DIDT(ixDIDT_DB_CTRL0);
  978. if (enable)
  979. reg = REG_SET_FIELD(reg, DIDT_DB_CTRL0, DIDT_CTRL_EN, 1);
  980. else
  981. reg = REG_SET_FIELD(reg, DIDT_DB_CTRL0, DIDT_CTRL_EN, 0);
  982. WREG32_DIDT(ixDIDT_DB_CTRL0, reg);
  983. }
  984. if (pi->caps_td_ramping) {
  985. reg = RREG32_DIDT(ixDIDT_TD_CTRL0);
  986. if (enable)
  987. reg = REG_SET_FIELD(reg, DIDT_TD_CTRL0, DIDT_CTRL_EN, 1);
  988. else
  989. reg = REG_SET_FIELD(reg, DIDT_TD_CTRL0, DIDT_CTRL_EN, 0);
  990. WREG32_DIDT(ixDIDT_TD_CTRL0, reg);
  991. }
  992. if (pi->caps_tcp_ramping) {
  993. reg = RREG32_DIDT(ixDIDT_TCP_CTRL0);
  994. if (enable)
  995. reg = REG_SET_FIELD(reg, DIDT_SQ_CTRL0, DIDT_CTRL_EN, 1);
  996. else
  997. reg = REG_SET_FIELD(reg, DIDT_SQ_CTRL0, DIDT_CTRL_EN, 0);
  998. WREG32_DIDT(ixDIDT_TCP_CTRL0, reg);
  999. }
  1000. }
  1001. static int cz_enable_didt(struct amdgpu_device *adev, bool enable)
  1002. {
  1003. struct cz_power_info *pi = cz_get_pi(adev);
  1004. int ret;
  1005. if (pi->caps_sq_ramping || pi->caps_db_ramping ||
  1006. pi->caps_td_ramping || pi->caps_tcp_ramping) {
  1007. if (adev->gfx.gfx_current_status != AMDGPU_GFX_SAFE_MODE) {
  1008. ret = cz_disable_cgpg(adev);
  1009. if (ret) {
  1010. DRM_ERROR("Pre Di/Dt disable cg/pg failed\n");
  1011. return -EINVAL;
  1012. }
  1013. adev->gfx.gfx_current_status = AMDGPU_GFX_SAFE_MODE;
  1014. }
  1015. ret = cz_program_pt_config_registers(adev);
  1016. if (ret) {
  1017. DRM_ERROR("Di/Dt config failed\n");
  1018. return -EINVAL;
  1019. }
  1020. cz_do_enable_didt(adev, enable);
  1021. if (adev->gfx.gfx_current_status == AMDGPU_GFX_SAFE_MODE) {
  1022. ret = cz_enable_cgpg(adev);
  1023. if (ret) {
  1024. DRM_ERROR("Post Di/Dt enable cg/pg failed\n");
  1025. return -EINVAL;
  1026. }
  1027. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1028. }
  1029. }
  1030. return 0;
  1031. }
  1032. /* TODO */
  1033. static void cz_reset_acp_boot_level(struct amdgpu_device *adev)
  1034. {
  1035. }
  1036. static void cz_update_current_ps(struct amdgpu_device *adev,
  1037. struct amdgpu_ps *rps)
  1038. {
  1039. struct cz_power_info *pi = cz_get_pi(adev);
  1040. struct cz_ps *ps = cz_get_ps(rps);
  1041. pi->current_ps = *ps;
  1042. pi->current_rps = *rps;
  1043. pi->current_rps.ps_priv = ps;
  1044. }
  1045. static void cz_update_requested_ps(struct amdgpu_device *adev,
  1046. struct amdgpu_ps *rps)
  1047. {
  1048. struct cz_power_info *pi = cz_get_pi(adev);
  1049. struct cz_ps *ps = cz_get_ps(rps);
  1050. pi->requested_ps = *ps;
  1051. pi->requested_rps = *rps;
  1052. pi->requested_rps.ps_priv = ps;
  1053. }
  1054. /* PP arbiter support needed TODO */
  1055. static void cz_apply_state_adjust_rules(struct amdgpu_device *adev,
  1056. struct amdgpu_ps *new_rps,
  1057. struct amdgpu_ps *old_rps)
  1058. {
  1059. struct cz_ps *ps = cz_get_ps(new_rps);
  1060. struct cz_power_info *pi = cz_get_pi(adev);
  1061. struct amdgpu_clock_and_voltage_limits *limits =
  1062. &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  1063. /* 10kHz memory clock */
  1064. uint32_t mclk = 0;
  1065. ps->force_high = false;
  1066. ps->need_dfs_bypass = true;
  1067. pi->video_start = new_rps->dclk || new_rps->vclk ||
  1068. new_rps->evclk || new_rps->ecclk;
  1069. if ((new_rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
  1070. ATOM_PPLIB_CLASSIFICATION_UI_BATTERY)
  1071. pi->battery_state = true;
  1072. else
  1073. pi->battery_state = false;
  1074. if (pi->caps_stable_power_state)
  1075. mclk = limits->mclk;
  1076. if (mclk > pi->sys_info.nbp_memory_clock[CZ_NUM_NBPMEMORY_CLOCK - 1])
  1077. ps->force_high = true;
  1078. }
  1079. static int cz_dpm_enable(struct amdgpu_device *adev)
  1080. {
  1081. const char *chip_name;
  1082. int ret = 0;
  1083. /* renable will hang up SMU, so check first */
  1084. if (cz_check_for_dpm_enabled(adev))
  1085. return -EINVAL;
  1086. cz_program_voting_clients(adev);
  1087. switch (adev->asic_type) {
  1088. case CHIP_CARRIZO:
  1089. chip_name = "carrizo";
  1090. break;
  1091. case CHIP_STONEY:
  1092. chip_name = "stoney";
  1093. break;
  1094. default:
  1095. BUG();
  1096. }
  1097. ret = cz_start_dpm(adev);
  1098. if (ret) {
  1099. DRM_ERROR("%s DPM enable failed\n", chip_name);
  1100. return -EINVAL;
  1101. }
  1102. ret = cz_program_bootup_state(adev);
  1103. if (ret) {
  1104. DRM_ERROR("%s bootup state program failed\n", chip_name);
  1105. return -EINVAL;
  1106. }
  1107. ret = cz_enable_didt(adev, true);
  1108. if (ret) {
  1109. DRM_ERROR("%s enable di/dt failed\n", chip_name);
  1110. return -EINVAL;
  1111. }
  1112. cz_reset_acp_boot_level(adev);
  1113. cz_update_current_ps(adev, adev->pm.dpm.boot_ps);
  1114. return 0;
  1115. }
  1116. static int cz_dpm_hw_init(void *handle)
  1117. {
  1118. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1119. int ret = 0;
  1120. mutex_lock(&adev->pm.mutex);
  1121. /* smu init only needs to be called at startup, not resume.
  1122. * It should be in sw_init, but requires the fw info gathered
  1123. * in sw_init from other IP modules.
  1124. */
  1125. ret = cz_smu_init(adev);
  1126. if (ret) {
  1127. DRM_ERROR("amdgpu: smc initialization failed\n");
  1128. mutex_unlock(&adev->pm.mutex);
  1129. return ret;
  1130. }
  1131. /* do the actual fw loading */
  1132. ret = cz_smu_start(adev);
  1133. if (ret) {
  1134. DRM_ERROR("amdgpu: smc start failed\n");
  1135. mutex_unlock(&adev->pm.mutex);
  1136. return ret;
  1137. }
  1138. if (!amdgpu_dpm) {
  1139. adev->pm.dpm_enabled = false;
  1140. mutex_unlock(&adev->pm.mutex);
  1141. return ret;
  1142. }
  1143. /* cz dpm setup asic */
  1144. cz_dpm_setup_asic(adev);
  1145. /* cz dpm enable */
  1146. ret = cz_dpm_enable(adev);
  1147. if (ret)
  1148. adev->pm.dpm_enabled = false;
  1149. else
  1150. adev->pm.dpm_enabled = true;
  1151. mutex_unlock(&adev->pm.mutex);
  1152. return 0;
  1153. }
  1154. static int cz_dpm_disable(struct amdgpu_device *adev)
  1155. {
  1156. int ret = 0;
  1157. if (!cz_check_for_dpm_enabled(adev))
  1158. return -EINVAL;
  1159. ret = cz_enable_didt(adev, false);
  1160. if (ret) {
  1161. DRM_ERROR("disable di/dt failed\n");
  1162. return -EINVAL;
  1163. }
  1164. /* powerup blocks */
  1165. cz_dpm_powergate_uvd(adev, false);
  1166. cz_dpm_powergate_vce(adev, false);
  1167. cz_clear_voting_clients(adev);
  1168. cz_stop_dpm(adev);
  1169. cz_update_current_ps(adev, adev->pm.dpm.boot_ps);
  1170. return 0;
  1171. }
  1172. static int cz_dpm_hw_fini(void *handle)
  1173. {
  1174. int ret = 0;
  1175. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1176. mutex_lock(&adev->pm.mutex);
  1177. /* smu fini only needs to be called at teardown, not suspend.
  1178. * It should be in sw_fini, but we put it here for symmetry
  1179. * with smu init.
  1180. */
  1181. cz_smu_fini(adev);
  1182. if (adev->pm.dpm_enabled) {
  1183. ret = cz_dpm_disable(adev);
  1184. adev->pm.dpm.current_ps =
  1185. adev->pm.dpm.requested_ps =
  1186. adev->pm.dpm.boot_ps;
  1187. }
  1188. adev->pm.dpm_enabled = false;
  1189. mutex_unlock(&adev->pm.mutex);
  1190. return ret;
  1191. }
  1192. static int cz_dpm_suspend(void *handle)
  1193. {
  1194. int ret = 0;
  1195. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1196. if (adev->pm.dpm_enabled) {
  1197. mutex_lock(&adev->pm.mutex);
  1198. ret = cz_dpm_disable(adev);
  1199. adev->pm.dpm.current_ps =
  1200. adev->pm.dpm.requested_ps =
  1201. adev->pm.dpm.boot_ps;
  1202. mutex_unlock(&adev->pm.mutex);
  1203. }
  1204. return ret;
  1205. }
  1206. static int cz_dpm_resume(void *handle)
  1207. {
  1208. int ret = 0;
  1209. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1210. mutex_lock(&adev->pm.mutex);
  1211. /* do the actual fw loading */
  1212. ret = cz_smu_start(adev);
  1213. if (ret) {
  1214. DRM_ERROR("amdgpu: smc start failed\n");
  1215. mutex_unlock(&adev->pm.mutex);
  1216. return ret;
  1217. }
  1218. if (!amdgpu_dpm) {
  1219. adev->pm.dpm_enabled = false;
  1220. mutex_unlock(&adev->pm.mutex);
  1221. return ret;
  1222. }
  1223. /* cz dpm setup asic */
  1224. cz_dpm_setup_asic(adev);
  1225. /* cz dpm enable */
  1226. ret = cz_dpm_enable(adev);
  1227. if (ret)
  1228. adev->pm.dpm_enabled = false;
  1229. else
  1230. adev->pm.dpm_enabled = true;
  1231. mutex_unlock(&adev->pm.mutex);
  1232. /* upon resume, re-compute the clocks */
  1233. if (adev->pm.dpm_enabled)
  1234. amdgpu_pm_compute_clocks(adev);
  1235. return 0;
  1236. }
  1237. static int cz_dpm_set_clockgating_state(void *handle,
  1238. enum amd_clockgating_state state)
  1239. {
  1240. return 0;
  1241. }
  1242. static int cz_dpm_set_powergating_state(void *handle,
  1243. enum amd_powergating_state state)
  1244. {
  1245. return 0;
  1246. }
  1247. /* borrowed from KV, need future unify */
  1248. static int cz_dpm_get_temperature(struct amdgpu_device *adev)
  1249. {
  1250. int actual_temp = 0;
  1251. uint32_t temp = RREG32_SMC(0xC0300E0C);
  1252. if (temp)
  1253. actual_temp = 1000 * ((temp / 8) - 49);
  1254. return actual_temp;
  1255. }
  1256. static int cz_dpm_pre_set_power_state(struct amdgpu_device *adev)
  1257. {
  1258. struct cz_power_info *pi = cz_get_pi(adev);
  1259. struct amdgpu_ps requested_ps = *adev->pm.dpm.requested_ps;
  1260. struct amdgpu_ps *new_ps = &requested_ps;
  1261. cz_update_requested_ps(adev, new_ps);
  1262. cz_apply_state_adjust_rules(adev, &pi->requested_rps,
  1263. &pi->current_rps);
  1264. return 0;
  1265. }
  1266. static int cz_dpm_update_sclk_limit(struct amdgpu_device *adev)
  1267. {
  1268. struct cz_power_info *pi = cz_get_pi(adev);
  1269. struct amdgpu_clock_and_voltage_limits *limits =
  1270. &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  1271. uint32_t clock, stable_ps_clock = 0;
  1272. clock = pi->sclk_dpm.soft_min_clk;
  1273. if (pi->caps_stable_power_state) {
  1274. stable_ps_clock = limits->sclk * 75 / 100;
  1275. if (clock < stable_ps_clock)
  1276. clock = stable_ps_clock;
  1277. }
  1278. if (clock != pi->sclk_dpm.soft_min_clk) {
  1279. pi->sclk_dpm.soft_min_clk = clock;
  1280. cz_send_msg_to_smc_with_parameter(adev,
  1281. PPSMC_MSG_SetSclkSoftMin,
  1282. cz_get_sclk_level(adev, clock,
  1283. PPSMC_MSG_SetSclkSoftMin));
  1284. }
  1285. if (pi->caps_stable_power_state &&
  1286. pi->sclk_dpm.soft_max_clk != clock) {
  1287. pi->sclk_dpm.soft_max_clk = clock;
  1288. cz_send_msg_to_smc_with_parameter(adev,
  1289. PPSMC_MSG_SetSclkSoftMax,
  1290. cz_get_sclk_level(adev, clock,
  1291. PPSMC_MSG_SetSclkSoftMax));
  1292. } else {
  1293. cz_send_msg_to_smc_with_parameter(adev,
  1294. PPSMC_MSG_SetSclkSoftMax,
  1295. cz_get_sclk_level(adev,
  1296. pi->sclk_dpm.soft_max_clk,
  1297. PPSMC_MSG_SetSclkSoftMax));
  1298. }
  1299. return 0;
  1300. }
  1301. static int cz_dpm_set_deep_sleep_sclk_threshold(struct amdgpu_device *adev)
  1302. {
  1303. int ret = 0;
  1304. struct cz_power_info *pi = cz_get_pi(adev);
  1305. if (pi->caps_sclk_ds) {
  1306. cz_send_msg_to_smc_with_parameter(adev,
  1307. PPSMC_MSG_SetMinDeepSleepSclk,
  1308. CZ_MIN_DEEP_SLEEP_SCLK);
  1309. }
  1310. return ret;
  1311. }
  1312. /* ?? without dal support, is this still needed in setpowerstate list*/
  1313. static int cz_dpm_set_watermark_threshold(struct amdgpu_device *adev)
  1314. {
  1315. int ret = 0;
  1316. struct cz_power_info *pi = cz_get_pi(adev);
  1317. cz_send_msg_to_smc_with_parameter(adev,
  1318. PPSMC_MSG_SetWatermarkFrequency,
  1319. pi->sclk_dpm.soft_max_clk);
  1320. return ret;
  1321. }
  1322. static int cz_dpm_enable_nbdpm(struct amdgpu_device *adev)
  1323. {
  1324. int ret = 0;
  1325. struct cz_power_info *pi = cz_get_pi(adev);
  1326. /* also depend on dal NBPStateDisableRequired */
  1327. if (pi->nb_dpm_enabled_by_driver && !pi->nb_dpm_enabled) {
  1328. ret = cz_send_msg_to_smc_with_parameter(adev,
  1329. PPSMC_MSG_EnableAllSmuFeatures,
  1330. NB_DPM_MASK);
  1331. if (ret) {
  1332. DRM_ERROR("amdgpu: nb dpm enable failed\n");
  1333. return ret;
  1334. }
  1335. pi->nb_dpm_enabled = true;
  1336. }
  1337. return ret;
  1338. }
  1339. static void cz_dpm_nbdpm_lm_pstate_enable(struct amdgpu_device *adev,
  1340. bool enable)
  1341. {
  1342. if (enable)
  1343. cz_send_msg_to_smc(adev, PPSMC_MSG_EnableLowMemoryPstate);
  1344. else
  1345. cz_send_msg_to_smc(adev, PPSMC_MSG_DisableLowMemoryPstate);
  1346. }
  1347. static int cz_dpm_update_low_memory_pstate(struct amdgpu_device *adev)
  1348. {
  1349. int ret = 0;
  1350. struct cz_power_info *pi = cz_get_pi(adev);
  1351. struct cz_ps *ps = &pi->requested_ps;
  1352. if (pi->sys_info.nb_dpm_enable) {
  1353. if (ps->force_high)
  1354. cz_dpm_nbdpm_lm_pstate_enable(adev, false);
  1355. else
  1356. cz_dpm_nbdpm_lm_pstate_enable(adev, true);
  1357. }
  1358. return ret;
  1359. }
  1360. /* with dpm enabled */
  1361. static int cz_dpm_set_power_state(struct amdgpu_device *adev)
  1362. {
  1363. int ret = 0;
  1364. cz_dpm_update_sclk_limit(adev);
  1365. cz_dpm_set_deep_sleep_sclk_threshold(adev);
  1366. cz_dpm_set_watermark_threshold(adev);
  1367. cz_dpm_enable_nbdpm(adev);
  1368. cz_dpm_update_low_memory_pstate(adev);
  1369. return ret;
  1370. }
  1371. static void cz_dpm_post_set_power_state(struct amdgpu_device *adev)
  1372. {
  1373. struct cz_power_info *pi = cz_get_pi(adev);
  1374. struct amdgpu_ps *ps = &pi->requested_rps;
  1375. cz_update_current_ps(adev, ps);
  1376. }
  1377. static int cz_dpm_force_highest(struct amdgpu_device *adev)
  1378. {
  1379. struct cz_power_info *pi = cz_get_pi(adev);
  1380. int ret = 0;
  1381. if (pi->sclk_dpm.soft_min_clk != pi->sclk_dpm.soft_max_clk) {
  1382. pi->sclk_dpm.soft_min_clk =
  1383. pi->sclk_dpm.soft_max_clk;
  1384. ret = cz_send_msg_to_smc_with_parameter(adev,
  1385. PPSMC_MSG_SetSclkSoftMin,
  1386. cz_get_sclk_level(adev,
  1387. pi->sclk_dpm.soft_min_clk,
  1388. PPSMC_MSG_SetSclkSoftMin));
  1389. if (ret)
  1390. return ret;
  1391. }
  1392. return ret;
  1393. }
  1394. static int cz_dpm_force_lowest(struct amdgpu_device *adev)
  1395. {
  1396. struct cz_power_info *pi = cz_get_pi(adev);
  1397. int ret = 0;
  1398. if (pi->sclk_dpm.soft_max_clk != pi->sclk_dpm.soft_min_clk) {
  1399. pi->sclk_dpm.soft_max_clk = pi->sclk_dpm.soft_min_clk;
  1400. ret = cz_send_msg_to_smc_with_parameter(adev,
  1401. PPSMC_MSG_SetSclkSoftMax,
  1402. cz_get_sclk_level(adev,
  1403. pi->sclk_dpm.soft_max_clk,
  1404. PPSMC_MSG_SetSclkSoftMax));
  1405. if (ret)
  1406. return ret;
  1407. }
  1408. return ret;
  1409. }
  1410. static uint32_t cz_dpm_get_max_sclk_level(struct amdgpu_device *adev)
  1411. {
  1412. struct cz_power_info *pi = cz_get_pi(adev);
  1413. if (!pi->max_sclk_level) {
  1414. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxSclkLevel);
  1415. pi->max_sclk_level = cz_get_argument(adev) + 1;
  1416. }
  1417. if (pi->max_sclk_level > CZ_MAX_HARDWARE_POWERLEVELS) {
  1418. DRM_ERROR("Invalid max sclk level!\n");
  1419. return -EINVAL;
  1420. }
  1421. return pi->max_sclk_level;
  1422. }
  1423. static int cz_dpm_unforce_dpm_levels(struct amdgpu_device *adev)
  1424. {
  1425. struct cz_power_info *pi = cz_get_pi(adev);
  1426. struct amdgpu_clock_voltage_dependency_table *dep_table =
  1427. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  1428. uint32_t level = 0;
  1429. int ret = 0;
  1430. pi->sclk_dpm.soft_min_clk = dep_table->entries[0].clk;
  1431. level = cz_dpm_get_max_sclk_level(adev) - 1;
  1432. if (level < dep_table->count)
  1433. pi->sclk_dpm.soft_max_clk = dep_table->entries[level].clk;
  1434. else
  1435. pi->sclk_dpm.soft_max_clk =
  1436. dep_table->entries[dep_table->count - 1].clk;
  1437. /* get min/max sclk soft value
  1438. * notify SMU to execute */
  1439. ret = cz_send_msg_to_smc_with_parameter(adev,
  1440. PPSMC_MSG_SetSclkSoftMin,
  1441. cz_get_sclk_level(adev,
  1442. pi->sclk_dpm.soft_min_clk,
  1443. PPSMC_MSG_SetSclkSoftMin));
  1444. if (ret)
  1445. return ret;
  1446. ret = cz_send_msg_to_smc_with_parameter(adev,
  1447. PPSMC_MSG_SetSclkSoftMax,
  1448. cz_get_sclk_level(adev,
  1449. pi->sclk_dpm.soft_max_clk,
  1450. PPSMC_MSG_SetSclkSoftMax));
  1451. if (ret)
  1452. return ret;
  1453. DRM_DEBUG("DPM unforce state min=%d, max=%d.\n",
  1454. pi->sclk_dpm.soft_min_clk,
  1455. pi->sclk_dpm.soft_max_clk);
  1456. return 0;
  1457. }
  1458. static int cz_dpm_uvd_force_highest(struct amdgpu_device *adev)
  1459. {
  1460. struct cz_power_info *pi = cz_get_pi(adev);
  1461. int ret = 0;
  1462. if (pi->uvd_dpm.soft_min_clk != pi->uvd_dpm.soft_max_clk) {
  1463. pi->uvd_dpm.soft_min_clk =
  1464. pi->uvd_dpm.soft_max_clk;
  1465. ret = cz_send_msg_to_smc_with_parameter(adev,
  1466. PPSMC_MSG_SetUvdSoftMin,
  1467. cz_get_uvd_level(adev,
  1468. pi->uvd_dpm.soft_min_clk,
  1469. PPSMC_MSG_SetUvdSoftMin));
  1470. if (ret)
  1471. return ret;
  1472. }
  1473. return ret;
  1474. }
  1475. static int cz_dpm_uvd_force_lowest(struct amdgpu_device *adev)
  1476. {
  1477. struct cz_power_info *pi = cz_get_pi(adev);
  1478. int ret = 0;
  1479. if (pi->uvd_dpm.soft_max_clk != pi->uvd_dpm.soft_min_clk) {
  1480. pi->uvd_dpm.soft_max_clk = pi->uvd_dpm.soft_min_clk;
  1481. ret = cz_send_msg_to_smc_with_parameter(adev,
  1482. PPSMC_MSG_SetUvdSoftMax,
  1483. cz_get_uvd_level(adev,
  1484. pi->uvd_dpm.soft_max_clk,
  1485. PPSMC_MSG_SetUvdSoftMax));
  1486. if (ret)
  1487. return ret;
  1488. }
  1489. return ret;
  1490. }
  1491. static uint32_t cz_dpm_get_max_uvd_level(struct amdgpu_device *adev)
  1492. {
  1493. struct cz_power_info *pi = cz_get_pi(adev);
  1494. if (!pi->max_uvd_level) {
  1495. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxUvdLevel);
  1496. pi->max_uvd_level = cz_get_argument(adev) + 1;
  1497. }
  1498. if (pi->max_uvd_level > CZ_MAX_HARDWARE_POWERLEVELS) {
  1499. DRM_ERROR("Invalid max uvd level!\n");
  1500. return -EINVAL;
  1501. }
  1502. return pi->max_uvd_level;
  1503. }
  1504. static int cz_dpm_unforce_uvd_dpm_levels(struct amdgpu_device *adev)
  1505. {
  1506. struct cz_power_info *pi = cz_get_pi(adev);
  1507. struct amdgpu_uvd_clock_voltage_dependency_table *dep_table =
  1508. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  1509. uint32_t level = 0;
  1510. int ret = 0;
  1511. pi->uvd_dpm.soft_min_clk = dep_table->entries[0].vclk;
  1512. level = cz_dpm_get_max_uvd_level(adev) - 1;
  1513. if (level < dep_table->count)
  1514. pi->uvd_dpm.soft_max_clk = dep_table->entries[level].vclk;
  1515. else
  1516. pi->uvd_dpm.soft_max_clk =
  1517. dep_table->entries[dep_table->count - 1].vclk;
  1518. /* get min/max sclk soft value
  1519. * notify SMU to execute */
  1520. ret = cz_send_msg_to_smc_with_parameter(adev,
  1521. PPSMC_MSG_SetUvdSoftMin,
  1522. cz_get_uvd_level(adev,
  1523. pi->uvd_dpm.soft_min_clk,
  1524. PPSMC_MSG_SetUvdSoftMin));
  1525. if (ret)
  1526. return ret;
  1527. ret = cz_send_msg_to_smc_with_parameter(adev,
  1528. PPSMC_MSG_SetUvdSoftMax,
  1529. cz_get_uvd_level(adev,
  1530. pi->uvd_dpm.soft_max_clk,
  1531. PPSMC_MSG_SetUvdSoftMax));
  1532. if (ret)
  1533. return ret;
  1534. DRM_DEBUG("DPM uvd unforce state min=%d, max=%d.\n",
  1535. pi->uvd_dpm.soft_min_clk,
  1536. pi->uvd_dpm.soft_max_clk);
  1537. return 0;
  1538. }
  1539. static int cz_dpm_vce_force_highest(struct amdgpu_device *adev)
  1540. {
  1541. struct cz_power_info *pi = cz_get_pi(adev);
  1542. int ret = 0;
  1543. if (pi->vce_dpm.soft_min_clk != pi->vce_dpm.soft_max_clk) {
  1544. pi->vce_dpm.soft_min_clk =
  1545. pi->vce_dpm.soft_max_clk;
  1546. ret = cz_send_msg_to_smc_with_parameter(adev,
  1547. PPSMC_MSG_SetEclkSoftMin,
  1548. cz_get_eclk_level(adev,
  1549. pi->vce_dpm.soft_min_clk,
  1550. PPSMC_MSG_SetEclkSoftMin));
  1551. if (ret)
  1552. return ret;
  1553. }
  1554. return ret;
  1555. }
  1556. static int cz_dpm_vce_force_lowest(struct amdgpu_device *adev)
  1557. {
  1558. struct cz_power_info *pi = cz_get_pi(adev);
  1559. int ret = 0;
  1560. if (pi->vce_dpm.soft_max_clk != pi->vce_dpm.soft_min_clk) {
  1561. pi->vce_dpm.soft_max_clk = pi->vce_dpm.soft_min_clk;
  1562. ret = cz_send_msg_to_smc_with_parameter(adev,
  1563. PPSMC_MSG_SetEclkSoftMax,
  1564. cz_get_uvd_level(adev,
  1565. pi->vce_dpm.soft_max_clk,
  1566. PPSMC_MSG_SetEclkSoftMax));
  1567. if (ret)
  1568. return ret;
  1569. }
  1570. return ret;
  1571. }
  1572. static uint32_t cz_dpm_get_max_vce_level(struct amdgpu_device *adev)
  1573. {
  1574. struct cz_power_info *pi = cz_get_pi(adev);
  1575. if (!pi->max_vce_level) {
  1576. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxEclkLevel);
  1577. pi->max_vce_level = cz_get_argument(adev) + 1;
  1578. }
  1579. if (pi->max_vce_level > CZ_MAX_HARDWARE_POWERLEVELS) {
  1580. DRM_ERROR("Invalid max vce level!\n");
  1581. return -EINVAL;
  1582. }
  1583. return pi->max_vce_level;
  1584. }
  1585. static int cz_dpm_unforce_vce_dpm_levels(struct amdgpu_device *adev)
  1586. {
  1587. struct cz_power_info *pi = cz_get_pi(adev);
  1588. struct amdgpu_vce_clock_voltage_dependency_table *dep_table =
  1589. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  1590. uint32_t level = 0;
  1591. int ret = 0;
  1592. pi->vce_dpm.soft_min_clk = dep_table->entries[0].ecclk;
  1593. level = cz_dpm_get_max_vce_level(adev) - 1;
  1594. if (level < dep_table->count)
  1595. pi->vce_dpm.soft_max_clk = dep_table->entries[level].ecclk;
  1596. else
  1597. pi->vce_dpm.soft_max_clk =
  1598. dep_table->entries[dep_table->count - 1].ecclk;
  1599. /* get min/max sclk soft value
  1600. * notify SMU to execute */
  1601. ret = cz_send_msg_to_smc_with_parameter(adev,
  1602. PPSMC_MSG_SetEclkSoftMin,
  1603. cz_get_eclk_level(adev,
  1604. pi->vce_dpm.soft_min_clk,
  1605. PPSMC_MSG_SetEclkSoftMin));
  1606. if (ret)
  1607. return ret;
  1608. ret = cz_send_msg_to_smc_with_parameter(adev,
  1609. PPSMC_MSG_SetEclkSoftMax,
  1610. cz_get_eclk_level(adev,
  1611. pi->vce_dpm.soft_max_clk,
  1612. PPSMC_MSG_SetEclkSoftMax));
  1613. if (ret)
  1614. return ret;
  1615. DRM_DEBUG("DPM vce unforce state min=%d, max=%d.\n",
  1616. pi->vce_dpm.soft_min_clk,
  1617. pi->vce_dpm.soft_max_clk);
  1618. return 0;
  1619. }
  1620. static int cz_dpm_force_dpm_level(struct amdgpu_device *adev,
  1621. enum amdgpu_dpm_forced_level level)
  1622. {
  1623. int ret = 0;
  1624. switch (level) {
  1625. case AMDGPU_DPM_FORCED_LEVEL_HIGH:
  1626. /* sclk */
  1627. ret = cz_dpm_unforce_dpm_levels(adev);
  1628. if (ret)
  1629. return ret;
  1630. ret = cz_dpm_force_highest(adev);
  1631. if (ret)
  1632. return ret;
  1633. /* uvd */
  1634. ret = cz_dpm_unforce_uvd_dpm_levels(adev);
  1635. if (ret)
  1636. return ret;
  1637. ret = cz_dpm_uvd_force_highest(adev);
  1638. if (ret)
  1639. return ret;
  1640. /* vce */
  1641. ret = cz_dpm_unforce_vce_dpm_levels(adev);
  1642. if (ret)
  1643. return ret;
  1644. ret = cz_dpm_vce_force_highest(adev);
  1645. if (ret)
  1646. return ret;
  1647. break;
  1648. case AMDGPU_DPM_FORCED_LEVEL_LOW:
  1649. /* sclk */
  1650. ret = cz_dpm_unforce_dpm_levels(adev);
  1651. if (ret)
  1652. return ret;
  1653. ret = cz_dpm_force_lowest(adev);
  1654. if (ret)
  1655. return ret;
  1656. /* uvd */
  1657. ret = cz_dpm_unforce_uvd_dpm_levels(adev);
  1658. if (ret)
  1659. return ret;
  1660. ret = cz_dpm_uvd_force_lowest(adev);
  1661. if (ret)
  1662. return ret;
  1663. /* vce */
  1664. ret = cz_dpm_unforce_vce_dpm_levels(adev);
  1665. if (ret)
  1666. return ret;
  1667. ret = cz_dpm_vce_force_lowest(adev);
  1668. if (ret)
  1669. return ret;
  1670. break;
  1671. case AMDGPU_DPM_FORCED_LEVEL_AUTO:
  1672. /* sclk */
  1673. ret = cz_dpm_unforce_dpm_levels(adev);
  1674. if (ret)
  1675. return ret;
  1676. /* uvd */
  1677. ret = cz_dpm_unforce_uvd_dpm_levels(adev);
  1678. if (ret)
  1679. return ret;
  1680. /* vce */
  1681. ret = cz_dpm_unforce_vce_dpm_levels(adev);
  1682. if (ret)
  1683. return ret;
  1684. break;
  1685. default:
  1686. break;
  1687. }
  1688. adev->pm.dpm.forced_level = level;
  1689. return ret;
  1690. }
  1691. /* fix me, display configuration change lists here
  1692. * mostly dal related*/
  1693. static void cz_dpm_display_configuration_changed(struct amdgpu_device *adev)
  1694. {
  1695. }
  1696. static uint32_t cz_dpm_get_sclk(struct amdgpu_device *adev, bool low)
  1697. {
  1698. struct cz_power_info *pi = cz_get_pi(adev);
  1699. struct cz_ps *requested_state = cz_get_ps(&pi->requested_rps);
  1700. if (low)
  1701. return requested_state->levels[0].sclk;
  1702. else
  1703. return requested_state->levels[requested_state->num_levels - 1].sclk;
  1704. }
  1705. static uint32_t cz_dpm_get_mclk(struct amdgpu_device *adev, bool low)
  1706. {
  1707. struct cz_power_info *pi = cz_get_pi(adev);
  1708. return pi->sys_info.bootup_uma_clk;
  1709. }
  1710. static int cz_enable_uvd_dpm(struct amdgpu_device *adev, bool enable)
  1711. {
  1712. struct cz_power_info *pi = cz_get_pi(adev);
  1713. int ret = 0;
  1714. if (enable && pi->caps_uvd_dpm ) {
  1715. pi->dpm_flags |= DPMFlags_UVD_Enabled;
  1716. DRM_DEBUG("UVD DPM Enabled.\n");
  1717. ret = cz_send_msg_to_smc_with_parameter(adev,
  1718. PPSMC_MSG_EnableAllSmuFeatures, UVD_DPM_MASK);
  1719. } else {
  1720. pi->dpm_flags &= ~DPMFlags_UVD_Enabled;
  1721. DRM_DEBUG("UVD DPM Stopped\n");
  1722. ret = cz_send_msg_to_smc_with_parameter(adev,
  1723. PPSMC_MSG_DisableAllSmuFeatures, UVD_DPM_MASK);
  1724. }
  1725. return ret;
  1726. }
  1727. static int cz_update_uvd_dpm(struct amdgpu_device *adev, bool gate)
  1728. {
  1729. return cz_enable_uvd_dpm(adev, !gate);
  1730. }
  1731. static void cz_dpm_powergate_uvd(struct amdgpu_device *adev, bool gate)
  1732. {
  1733. struct cz_power_info *pi = cz_get_pi(adev);
  1734. int ret;
  1735. if (pi->uvd_power_gated == gate)
  1736. return;
  1737. pi->uvd_power_gated = gate;
  1738. if (gate) {
  1739. if (pi->caps_uvd_pg) {
  1740. /* disable clockgating so we can properly shut down the block */
  1741. ret = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  1742. AMD_CG_STATE_UNGATE);
  1743. /* shutdown the UVD block */
  1744. ret = amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  1745. AMD_PG_STATE_GATE);
  1746. /* XXX: check for errors */
  1747. }
  1748. cz_update_uvd_dpm(adev, gate);
  1749. if (pi->caps_uvd_pg)
  1750. /* power off the UVD block */
  1751. cz_send_msg_to_smc(adev, PPSMC_MSG_UVDPowerOFF);
  1752. } else {
  1753. if (pi->caps_uvd_pg) {
  1754. /* power on the UVD block */
  1755. if (pi->uvd_dynamic_pg)
  1756. cz_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_UVDPowerON, 1);
  1757. else
  1758. cz_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_UVDPowerON, 0);
  1759. /* re-init the UVD block */
  1760. ret = amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  1761. AMD_PG_STATE_UNGATE);
  1762. /* enable clockgating. hw will dynamically gate/ungate clocks on the fly */
  1763. ret = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  1764. AMD_CG_STATE_GATE);
  1765. /* XXX: check for errors */
  1766. }
  1767. cz_update_uvd_dpm(adev, gate);
  1768. }
  1769. }
  1770. static int cz_enable_vce_dpm(struct amdgpu_device *adev, bool enable)
  1771. {
  1772. struct cz_power_info *pi = cz_get_pi(adev);
  1773. int ret = 0;
  1774. if (enable && pi->caps_vce_dpm) {
  1775. pi->dpm_flags |= DPMFlags_VCE_Enabled;
  1776. DRM_DEBUG("VCE DPM Enabled.\n");
  1777. ret = cz_send_msg_to_smc_with_parameter(adev,
  1778. PPSMC_MSG_EnableAllSmuFeatures, VCE_DPM_MASK);
  1779. } else {
  1780. pi->dpm_flags &= ~DPMFlags_VCE_Enabled;
  1781. DRM_DEBUG("VCE DPM Stopped\n");
  1782. ret = cz_send_msg_to_smc_with_parameter(adev,
  1783. PPSMC_MSG_DisableAllSmuFeatures, VCE_DPM_MASK);
  1784. }
  1785. return ret;
  1786. }
  1787. static int cz_update_vce_dpm(struct amdgpu_device *adev)
  1788. {
  1789. struct cz_power_info *pi = cz_get_pi(adev);
  1790. struct amdgpu_vce_clock_voltage_dependency_table *table =
  1791. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  1792. /* Stable Pstate is enabled and we need to set the VCE DPM to highest level */
  1793. if (pi->caps_stable_power_state) {
  1794. pi->vce_dpm.hard_min_clk = table->entries[table->count-1].ecclk;
  1795. } else { /* non-stable p-state cases. without vce.Arbiter.EcclkHardMin */
  1796. /* leave it as set by user */
  1797. /*pi->vce_dpm.hard_min_clk = table->entries[0].ecclk;*/
  1798. }
  1799. cz_send_msg_to_smc_with_parameter(adev,
  1800. PPSMC_MSG_SetEclkHardMin,
  1801. cz_get_eclk_level(adev,
  1802. pi->vce_dpm.hard_min_clk,
  1803. PPSMC_MSG_SetEclkHardMin));
  1804. return 0;
  1805. }
  1806. static void cz_dpm_powergate_vce(struct amdgpu_device *adev, bool gate)
  1807. {
  1808. struct cz_power_info *pi = cz_get_pi(adev);
  1809. if (pi->caps_vce_pg) {
  1810. if (pi->vce_power_gated != gate) {
  1811. if (gate) {
  1812. /* disable clockgating so we can properly shut down the block */
  1813. amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  1814. AMD_CG_STATE_UNGATE);
  1815. /* shutdown the VCE block */
  1816. amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  1817. AMD_PG_STATE_GATE);
  1818. cz_enable_vce_dpm(adev, false);
  1819. cz_send_msg_to_smc(adev, PPSMC_MSG_VCEPowerOFF);
  1820. pi->vce_power_gated = true;
  1821. } else {
  1822. cz_send_msg_to_smc(adev, PPSMC_MSG_VCEPowerON);
  1823. pi->vce_power_gated = false;
  1824. /* re-init the VCE block */
  1825. amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  1826. AMD_PG_STATE_UNGATE);
  1827. /* enable clockgating. hw will dynamically gate/ungate clocks on the fly */
  1828. amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  1829. AMD_CG_STATE_GATE);
  1830. cz_update_vce_dpm(adev);
  1831. cz_enable_vce_dpm(adev, true);
  1832. }
  1833. } else {
  1834. if (! pi->vce_power_gated) {
  1835. cz_update_vce_dpm(adev);
  1836. }
  1837. }
  1838. } else { /*pi->caps_vce_pg*/
  1839. cz_update_vce_dpm(adev);
  1840. cz_enable_vce_dpm(adev, !gate);
  1841. }
  1842. }
  1843. const struct amd_ip_funcs cz_dpm_ip_funcs = {
  1844. .early_init = cz_dpm_early_init,
  1845. .late_init = cz_dpm_late_init,
  1846. .sw_init = cz_dpm_sw_init,
  1847. .sw_fini = cz_dpm_sw_fini,
  1848. .hw_init = cz_dpm_hw_init,
  1849. .hw_fini = cz_dpm_hw_fini,
  1850. .suspend = cz_dpm_suspend,
  1851. .resume = cz_dpm_resume,
  1852. .is_idle = NULL,
  1853. .wait_for_idle = NULL,
  1854. .soft_reset = NULL,
  1855. .set_clockgating_state = cz_dpm_set_clockgating_state,
  1856. .set_powergating_state = cz_dpm_set_powergating_state,
  1857. };
  1858. static const struct amdgpu_dpm_funcs cz_dpm_funcs = {
  1859. .get_temperature = cz_dpm_get_temperature,
  1860. .pre_set_power_state = cz_dpm_pre_set_power_state,
  1861. .set_power_state = cz_dpm_set_power_state,
  1862. .post_set_power_state = cz_dpm_post_set_power_state,
  1863. .display_configuration_changed = cz_dpm_display_configuration_changed,
  1864. .get_sclk = cz_dpm_get_sclk,
  1865. .get_mclk = cz_dpm_get_mclk,
  1866. .print_power_state = cz_dpm_print_power_state,
  1867. .debugfs_print_current_performance_level =
  1868. cz_dpm_debugfs_print_current_performance_level,
  1869. .force_performance_level = cz_dpm_force_dpm_level,
  1870. .vblank_too_short = NULL,
  1871. .powergate_uvd = cz_dpm_powergate_uvd,
  1872. .powergate_vce = cz_dpm_powergate_vce,
  1873. };
  1874. static void cz_dpm_set_funcs(struct amdgpu_device *adev)
  1875. {
  1876. if (NULL == adev->pm.funcs)
  1877. adev->pm.funcs = &cz_dpm_funcs;
  1878. }