cik_sdma.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_ucode.h"
  28. #include "amdgpu_trace.h"
  29. #include "cikd.h"
  30. #include "cik.h"
  31. #include "bif/bif_4_1_d.h"
  32. #include "bif/bif_4_1_sh_mask.h"
  33. #include "gca/gfx_7_2_d.h"
  34. #include "gca/gfx_7_2_enum.h"
  35. #include "gca/gfx_7_2_sh_mask.h"
  36. #include "gmc/gmc_7_1_d.h"
  37. #include "gmc/gmc_7_1_sh_mask.h"
  38. #include "oss/oss_2_0_d.h"
  39. #include "oss/oss_2_0_sh_mask.h"
  40. static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
  41. {
  42. SDMA0_REGISTER_OFFSET,
  43. SDMA1_REGISTER_OFFSET
  44. };
  45. static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev);
  46. static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev);
  47. static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev);
  48. static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev);
  49. MODULE_FIRMWARE("radeon/bonaire_sdma.bin");
  50. MODULE_FIRMWARE("radeon/bonaire_sdma1.bin");
  51. MODULE_FIRMWARE("radeon/hawaii_sdma.bin");
  52. MODULE_FIRMWARE("radeon/hawaii_sdma1.bin");
  53. MODULE_FIRMWARE("radeon/kaveri_sdma.bin");
  54. MODULE_FIRMWARE("radeon/kaveri_sdma1.bin");
  55. MODULE_FIRMWARE("radeon/kabini_sdma.bin");
  56. MODULE_FIRMWARE("radeon/kabini_sdma1.bin");
  57. MODULE_FIRMWARE("radeon/mullins_sdma.bin");
  58. MODULE_FIRMWARE("radeon/mullins_sdma1.bin");
  59. u32 amdgpu_cik_gpu_check_soft_reset(struct amdgpu_device *adev);
  60. /*
  61. * sDMA - System DMA
  62. * Starting with CIK, the GPU has new asynchronous
  63. * DMA engines. These engines are used for compute
  64. * and gfx. There are two DMA engines (SDMA0, SDMA1)
  65. * and each one supports 1 ring buffer used for gfx
  66. * and 2 queues used for compute.
  67. *
  68. * The programming model is very similar to the CP
  69. * (ring buffer, IBs, etc.), but sDMA has it's own
  70. * packet format that is different from the PM4 format
  71. * used by the CP. sDMA supports copying data, writing
  72. * embedded data, solid fills, and a number of other
  73. * things. It also has support for tiling/detiling of
  74. * buffers.
  75. */
  76. /**
  77. * cik_sdma_init_microcode - load ucode images from disk
  78. *
  79. * @adev: amdgpu_device pointer
  80. *
  81. * Use the firmware interface to load the ucode images into
  82. * the driver (not loaded into hw).
  83. * Returns 0 on success, error on failure.
  84. */
  85. static int cik_sdma_init_microcode(struct amdgpu_device *adev)
  86. {
  87. const char *chip_name;
  88. char fw_name[30];
  89. int err = 0, i;
  90. DRM_DEBUG("\n");
  91. switch (adev->asic_type) {
  92. case CHIP_BONAIRE:
  93. chip_name = "bonaire";
  94. break;
  95. case CHIP_HAWAII:
  96. chip_name = "hawaii";
  97. break;
  98. case CHIP_KAVERI:
  99. chip_name = "kaveri";
  100. break;
  101. case CHIP_KABINI:
  102. chip_name = "kabini";
  103. break;
  104. case CHIP_MULLINS:
  105. chip_name = "mullins";
  106. break;
  107. default: BUG();
  108. }
  109. for (i = 0; i < adev->sdma.num_instances; i++) {
  110. if (i == 0)
  111. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
  112. else
  113. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma1.bin", chip_name);
  114. err = request_firmware(&adev->sdma.instance[i].fw, fw_name, adev->dev);
  115. if (err)
  116. goto out;
  117. err = amdgpu_ucode_validate(adev->sdma.instance[i].fw);
  118. }
  119. out:
  120. if (err) {
  121. printk(KERN_ERR
  122. "cik_sdma: Failed to load firmware \"%s\"\n",
  123. fw_name);
  124. for (i = 0; i < adev->sdma.num_instances; i++) {
  125. release_firmware(adev->sdma.instance[i].fw);
  126. adev->sdma.instance[i].fw = NULL;
  127. }
  128. }
  129. return err;
  130. }
  131. /**
  132. * cik_sdma_ring_get_rptr - get the current read pointer
  133. *
  134. * @ring: amdgpu ring pointer
  135. *
  136. * Get the current rptr from the hardware (CIK+).
  137. */
  138. static uint32_t cik_sdma_ring_get_rptr(struct amdgpu_ring *ring)
  139. {
  140. u32 rptr;
  141. rptr = ring->adev->wb.wb[ring->rptr_offs];
  142. return (rptr & 0x3fffc) >> 2;
  143. }
  144. /**
  145. * cik_sdma_ring_get_wptr - get the current write pointer
  146. *
  147. * @ring: amdgpu ring pointer
  148. *
  149. * Get the current wptr from the hardware (CIK+).
  150. */
  151. static uint32_t cik_sdma_ring_get_wptr(struct amdgpu_ring *ring)
  152. {
  153. struct amdgpu_device *adev = ring->adev;
  154. u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
  155. return (RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) & 0x3fffc) >> 2;
  156. }
  157. /**
  158. * cik_sdma_ring_set_wptr - commit the write pointer
  159. *
  160. * @ring: amdgpu ring pointer
  161. *
  162. * Write the wptr back to the hardware (CIK+).
  163. */
  164. static void cik_sdma_ring_set_wptr(struct amdgpu_ring *ring)
  165. {
  166. struct amdgpu_device *adev = ring->adev;
  167. u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
  168. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], (ring->wptr << 2) & 0x3fffc);
  169. }
  170. static void cik_sdma_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  171. {
  172. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  173. int i;
  174. for (i = 0; i < count; i++)
  175. if (sdma && sdma->burst_nop && (i == 0))
  176. amdgpu_ring_write(ring, ring->nop |
  177. SDMA_NOP_COUNT(count - 1));
  178. else
  179. amdgpu_ring_write(ring, ring->nop);
  180. }
  181. /**
  182. * cik_sdma_ring_emit_ib - Schedule an IB on the DMA engine
  183. *
  184. * @ring: amdgpu ring pointer
  185. * @ib: IB object to schedule
  186. *
  187. * Schedule an IB in the DMA ring (CIK).
  188. */
  189. static void cik_sdma_ring_emit_ib(struct amdgpu_ring *ring,
  190. struct amdgpu_ib *ib)
  191. {
  192. u32 extra_bits = ib->vm_id & 0xf;
  193. u32 next_rptr = ring->wptr + 5;
  194. while ((next_rptr & 7) != 4)
  195. next_rptr++;
  196. next_rptr += 4;
  197. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  198. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  199. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  200. amdgpu_ring_write(ring, 1); /* number of DWs to follow */
  201. amdgpu_ring_write(ring, next_rptr);
  202. /* IB packet must end on a 8 DW boundary */
  203. cik_sdma_ring_insert_nop(ring, (12 - (ring->wptr & 7)) % 8);
  204. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));
  205. amdgpu_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */
  206. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xffffffff);
  207. amdgpu_ring_write(ring, ib->length_dw);
  208. }
  209. /**
  210. * cik_sdma_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
  211. *
  212. * @ring: amdgpu ring pointer
  213. *
  214. * Emit an hdp flush packet on the requested DMA ring.
  215. */
  216. static void cik_sdma_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  217. {
  218. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
  219. SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
  220. u32 ref_and_mask;
  221. if (ring == &ring->adev->sdma.instance[0].ring)
  222. ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA0_MASK;
  223. else
  224. ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA1_MASK;
  225. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  226. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
  227. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
  228. amdgpu_ring_write(ring, ref_and_mask); /* reference */
  229. amdgpu_ring_write(ring, ref_and_mask); /* mask */
  230. amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
  231. }
  232. static void cik_sdma_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  233. {
  234. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  235. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  236. amdgpu_ring_write(ring, 1);
  237. }
  238. /**
  239. * cik_sdma_ring_emit_fence - emit a fence on the DMA ring
  240. *
  241. * @ring: amdgpu ring pointer
  242. * @fence: amdgpu fence object
  243. *
  244. * Add a DMA fence packet to the ring to write
  245. * the fence seq number and DMA trap packet to generate
  246. * an interrupt if needed (CIK).
  247. */
  248. static void cik_sdma_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  249. unsigned flags)
  250. {
  251. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  252. /* write the fence */
  253. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  254. amdgpu_ring_write(ring, lower_32_bits(addr));
  255. amdgpu_ring_write(ring, upper_32_bits(addr));
  256. amdgpu_ring_write(ring, lower_32_bits(seq));
  257. /* optionally write high bits as well */
  258. if (write64bit) {
  259. addr += 4;
  260. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  261. amdgpu_ring_write(ring, lower_32_bits(addr));
  262. amdgpu_ring_write(ring, upper_32_bits(addr));
  263. amdgpu_ring_write(ring, upper_32_bits(seq));
  264. }
  265. /* generate an interrupt */
  266. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0));
  267. }
  268. /**
  269. * cik_sdma_gfx_stop - stop the gfx async dma engines
  270. *
  271. * @adev: amdgpu_device pointer
  272. *
  273. * Stop the gfx async dma ring buffers (CIK).
  274. */
  275. static void cik_sdma_gfx_stop(struct amdgpu_device *adev)
  276. {
  277. struct amdgpu_ring *sdma0 = &adev->sdma.instance[0].ring;
  278. struct amdgpu_ring *sdma1 = &adev->sdma.instance[1].ring;
  279. u32 rb_cntl;
  280. int i;
  281. if ((adev->mman.buffer_funcs_ring == sdma0) ||
  282. (adev->mman.buffer_funcs_ring == sdma1))
  283. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  284. for (i = 0; i < adev->sdma.num_instances; i++) {
  285. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  286. rb_cntl &= ~SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK;
  287. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  288. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], 0);
  289. }
  290. sdma0->ready = false;
  291. sdma1->ready = false;
  292. }
  293. /**
  294. * cik_sdma_rlc_stop - stop the compute async dma engines
  295. *
  296. * @adev: amdgpu_device pointer
  297. *
  298. * Stop the compute async dma queues (CIK).
  299. */
  300. static void cik_sdma_rlc_stop(struct amdgpu_device *adev)
  301. {
  302. /* XXX todo */
  303. }
  304. /**
  305. * cik_sdma_enable - stop the async dma engines
  306. *
  307. * @adev: amdgpu_device pointer
  308. * @enable: enable/disable the DMA MEs.
  309. *
  310. * Halt or unhalt the async dma engines (CIK).
  311. */
  312. static void cik_sdma_enable(struct amdgpu_device *adev, bool enable)
  313. {
  314. u32 me_cntl;
  315. int i;
  316. if (enable == false) {
  317. cik_sdma_gfx_stop(adev);
  318. cik_sdma_rlc_stop(adev);
  319. }
  320. for (i = 0; i < adev->sdma.num_instances; i++) {
  321. me_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
  322. if (enable)
  323. me_cntl &= ~SDMA0_F32_CNTL__HALT_MASK;
  324. else
  325. me_cntl |= SDMA0_F32_CNTL__HALT_MASK;
  326. WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], me_cntl);
  327. }
  328. }
  329. /**
  330. * cik_sdma_gfx_resume - setup and start the async dma engines
  331. *
  332. * @adev: amdgpu_device pointer
  333. *
  334. * Set up the gfx DMA ring buffers and enable them (CIK).
  335. * Returns 0 for success, error for failure.
  336. */
  337. static int cik_sdma_gfx_resume(struct amdgpu_device *adev)
  338. {
  339. struct amdgpu_ring *ring;
  340. u32 rb_cntl, ib_cntl;
  341. u32 rb_bufsz;
  342. u32 wb_offset;
  343. int i, j, r;
  344. for (i = 0; i < adev->sdma.num_instances; i++) {
  345. ring = &adev->sdma.instance[i].ring;
  346. wb_offset = (ring->rptr_offs * 4);
  347. mutex_lock(&adev->srbm_mutex);
  348. for (j = 0; j < 16; j++) {
  349. cik_srbm_select(adev, 0, 0, 0, j);
  350. /* SDMA GFX */
  351. WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
  352. WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
  353. /* XXX SDMA RLC - todo */
  354. }
  355. cik_srbm_select(adev, 0, 0, 0, 0);
  356. mutex_unlock(&adev->srbm_mutex);
  357. WREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i],
  358. adev->gfx.config.gb_addr_config & 0x70);
  359. WREG32(mmSDMA0_SEM_INCOMPLETE_TIMER_CNTL + sdma_offsets[i], 0);
  360. WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
  361. /* Set ring buffer size in dwords */
  362. rb_bufsz = order_base_2(ring->ring_size / 4);
  363. rb_cntl = rb_bufsz << 1;
  364. #ifdef __BIG_ENDIAN
  365. rb_cntl |= SDMA0_GFX_RB_CNTL__RB_SWAP_ENABLE_MASK |
  366. SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_SWAP_ENABLE_MASK;
  367. #endif
  368. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  369. /* Initialize the ring buffer's read and write pointers */
  370. WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
  371. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
  372. /* set the wb address whether it's enabled or not */
  373. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
  374. upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  375. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
  376. ((adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
  377. rb_cntl |= SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_ENABLE_MASK;
  378. WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
  379. WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
  380. ring->wptr = 0;
  381. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], ring->wptr << 2);
  382. /* enable DMA RB */
  383. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i],
  384. rb_cntl | SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK);
  385. ib_cntl = SDMA0_GFX_IB_CNTL__IB_ENABLE_MASK;
  386. #ifdef __BIG_ENDIAN
  387. ib_cntl |= SDMA0_GFX_IB_CNTL__IB_SWAP_ENABLE_MASK;
  388. #endif
  389. /* enable DMA IBs */
  390. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  391. ring->ready = true;
  392. r = amdgpu_ring_test_ring(ring);
  393. if (r) {
  394. ring->ready = false;
  395. return r;
  396. }
  397. if (adev->mman.buffer_funcs_ring == ring)
  398. amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
  399. }
  400. return 0;
  401. }
  402. /**
  403. * cik_sdma_rlc_resume - setup and start the async dma engines
  404. *
  405. * @adev: amdgpu_device pointer
  406. *
  407. * Set up the compute DMA queues and enable them (CIK).
  408. * Returns 0 for success, error for failure.
  409. */
  410. static int cik_sdma_rlc_resume(struct amdgpu_device *adev)
  411. {
  412. /* XXX todo */
  413. return 0;
  414. }
  415. /**
  416. * cik_sdma_load_microcode - load the sDMA ME ucode
  417. *
  418. * @adev: amdgpu_device pointer
  419. *
  420. * Loads the sDMA0/1 ucode.
  421. * Returns 0 for success, -EINVAL if the ucode is not available.
  422. */
  423. static int cik_sdma_load_microcode(struct amdgpu_device *adev)
  424. {
  425. const struct sdma_firmware_header_v1_0 *hdr;
  426. const __le32 *fw_data;
  427. u32 fw_size;
  428. int i, j;
  429. /* halt the MEs */
  430. cik_sdma_enable(adev, false);
  431. for (i = 0; i < adev->sdma.num_instances; i++) {
  432. if (!adev->sdma.instance[i].fw)
  433. return -EINVAL;
  434. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
  435. amdgpu_ucode_print_sdma_hdr(&hdr->header);
  436. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  437. adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
  438. adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
  439. if (adev->sdma.instance[i].feature_version >= 20)
  440. adev->sdma.instance[i].burst_nop = true;
  441. fw_data = (const __le32 *)
  442. (adev->sdma.instance[i].fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  443. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
  444. for (j = 0; j < fw_size; j++)
  445. WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
  446. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma.instance[i].fw_version);
  447. }
  448. return 0;
  449. }
  450. /**
  451. * cik_sdma_start - setup and start the async dma engines
  452. *
  453. * @adev: amdgpu_device pointer
  454. *
  455. * Set up the DMA engines and enable them (CIK).
  456. * Returns 0 for success, error for failure.
  457. */
  458. static int cik_sdma_start(struct amdgpu_device *adev)
  459. {
  460. int r;
  461. r = cik_sdma_load_microcode(adev);
  462. if (r)
  463. return r;
  464. /* unhalt the MEs */
  465. cik_sdma_enable(adev, true);
  466. /* start the gfx rings and rlc compute queues */
  467. r = cik_sdma_gfx_resume(adev);
  468. if (r)
  469. return r;
  470. r = cik_sdma_rlc_resume(adev);
  471. if (r)
  472. return r;
  473. return 0;
  474. }
  475. /**
  476. * cik_sdma_ring_test_ring - simple async dma engine test
  477. *
  478. * @ring: amdgpu_ring structure holding ring information
  479. *
  480. * Test the DMA engine by writing using it to write an
  481. * value to memory. (CIK).
  482. * Returns 0 for success, error for failure.
  483. */
  484. static int cik_sdma_ring_test_ring(struct amdgpu_ring *ring)
  485. {
  486. struct amdgpu_device *adev = ring->adev;
  487. unsigned i;
  488. unsigned index;
  489. int r;
  490. u32 tmp;
  491. u64 gpu_addr;
  492. r = amdgpu_wb_get(adev, &index);
  493. if (r) {
  494. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  495. return r;
  496. }
  497. gpu_addr = adev->wb.gpu_addr + (index * 4);
  498. tmp = 0xCAFEDEAD;
  499. adev->wb.wb[index] = cpu_to_le32(tmp);
  500. r = amdgpu_ring_alloc(ring, 5);
  501. if (r) {
  502. DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
  503. amdgpu_wb_free(adev, index);
  504. return r;
  505. }
  506. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  507. amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
  508. amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
  509. amdgpu_ring_write(ring, 1); /* number of DWs to follow */
  510. amdgpu_ring_write(ring, 0xDEADBEEF);
  511. amdgpu_ring_commit(ring);
  512. for (i = 0; i < adev->usec_timeout; i++) {
  513. tmp = le32_to_cpu(adev->wb.wb[index]);
  514. if (tmp == 0xDEADBEEF)
  515. break;
  516. DRM_UDELAY(1);
  517. }
  518. if (i < adev->usec_timeout) {
  519. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  520. } else {
  521. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  522. ring->idx, tmp);
  523. r = -EINVAL;
  524. }
  525. amdgpu_wb_free(adev, index);
  526. return r;
  527. }
  528. /**
  529. * cik_sdma_ring_test_ib - test an IB on the DMA engine
  530. *
  531. * @ring: amdgpu_ring structure holding ring information
  532. *
  533. * Test a simple IB in the DMA ring (CIK).
  534. * Returns 0 on success, error on failure.
  535. */
  536. static int cik_sdma_ring_test_ib(struct amdgpu_ring *ring)
  537. {
  538. struct amdgpu_device *adev = ring->adev;
  539. struct amdgpu_ib ib;
  540. struct fence *f = NULL;
  541. unsigned i;
  542. unsigned index;
  543. int r;
  544. u32 tmp = 0;
  545. u64 gpu_addr;
  546. r = amdgpu_wb_get(adev, &index);
  547. if (r) {
  548. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  549. return r;
  550. }
  551. gpu_addr = adev->wb.gpu_addr + (index * 4);
  552. tmp = 0xCAFEDEAD;
  553. adev->wb.wb[index] = cpu_to_le32(tmp);
  554. memset(&ib, 0, sizeof(ib));
  555. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  556. if (r) {
  557. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  558. goto err0;
  559. }
  560. ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  561. ib.ptr[1] = lower_32_bits(gpu_addr);
  562. ib.ptr[2] = upper_32_bits(gpu_addr);
  563. ib.ptr[3] = 1;
  564. ib.ptr[4] = 0xDEADBEEF;
  565. ib.length_dw = 5;
  566. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  567. if (r)
  568. goto err1;
  569. r = fence_wait(f, false);
  570. if (r) {
  571. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  572. goto err1;
  573. }
  574. for (i = 0; i < adev->usec_timeout; i++) {
  575. tmp = le32_to_cpu(adev->wb.wb[index]);
  576. if (tmp == 0xDEADBEEF)
  577. break;
  578. DRM_UDELAY(1);
  579. }
  580. if (i < adev->usec_timeout) {
  581. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  582. ring->idx, i);
  583. goto err1;
  584. } else {
  585. DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
  586. r = -EINVAL;
  587. }
  588. err1:
  589. fence_put(f);
  590. amdgpu_ib_free(adev, &ib, NULL);
  591. fence_put(f);
  592. err0:
  593. amdgpu_wb_free(adev, index);
  594. return r;
  595. }
  596. /**
  597. * cik_sdma_vm_copy_pages - update PTEs by copying them from the GART
  598. *
  599. * @ib: indirect buffer to fill with commands
  600. * @pe: addr of the page entry
  601. * @src: src addr to copy from
  602. * @count: number of page entries to update
  603. *
  604. * Update PTEs by copying them from the GART using sDMA (CIK).
  605. */
  606. static void cik_sdma_vm_copy_pte(struct amdgpu_ib *ib,
  607. uint64_t pe, uint64_t src,
  608. unsigned count)
  609. {
  610. while (count) {
  611. unsigned bytes = count * 8;
  612. if (bytes > 0x1FFFF8)
  613. bytes = 0x1FFFF8;
  614. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY,
  615. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  616. ib->ptr[ib->length_dw++] = bytes;
  617. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  618. ib->ptr[ib->length_dw++] = lower_32_bits(src);
  619. ib->ptr[ib->length_dw++] = upper_32_bits(src);
  620. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  621. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  622. pe += bytes;
  623. src += bytes;
  624. count -= bytes / 8;
  625. }
  626. }
  627. /**
  628. * cik_sdma_vm_write_pages - update PTEs by writing them manually
  629. *
  630. * @ib: indirect buffer to fill with commands
  631. * @pe: addr of the page entry
  632. * @addr: dst addr to write into pe
  633. * @count: number of page entries to update
  634. * @incr: increase next addr by incr bytes
  635. * @flags: access flags
  636. *
  637. * Update PTEs by writing them manually using sDMA (CIK).
  638. */
  639. static void cik_sdma_vm_write_pte(struct amdgpu_ib *ib,
  640. const dma_addr_t *pages_addr, uint64_t pe,
  641. uint64_t addr, unsigned count,
  642. uint32_t incr, uint32_t flags)
  643. {
  644. uint64_t value;
  645. unsigned ndw;
  646. while (count) {
  647. ndw = count * 2;
  648. if (ndw > 0xFFFFE)
  649. ndw = 0xFFFFE;
  650. /* for non-physically contiguous pages (system) */
  651. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_WRITE,
  652. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  653. ib->ptr[ib->length_dw++] = pe;
  654. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  655. ib->ptr[ib->length_dw++] = ndw;
  656. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  657. value = amdgpu_vm_map_gart(pages_addr, addr);
  658. addr += incr;
  659. value |= flags;
  660. ib->ptr[ib->length_dw++] = value;
  661. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  662. }
  663. }
  664. }
  665. /**
  666. * cik_sdma_vm_set_pages - update the page tables using sDMA
  667. *
  668. * @ib: indirect buffer to fill with commands
  669. * @pe: addr of the page entry
  670. * @addr: dst addr to write into pe
  671. * @count: number of page entries to update
  672. * @incr: increase next addr by incr bytes
  673. * @flags: access flags
  674. *
  675. * Update the page tables using sDMA (CIK).
  676. */
  677. static void cik_sdma_vm_set_pte_pde(struct amdgpu_ib *ib,
  678. uint64_t pe,
  679. uint64_t addr, unsigned count,
  680. uint32_t incr, uint32_t flags)
  681. {
  682. uint64_t value;
  683. unsigned ndw;
  684. while (count) {
  685. ndw = count;
  686. if (ndw > 0x7FFFF)
  687. ndw = 0x7FFFF;
  688. if (flags & AMDGPU_PTE_VALID)
  689. value = addr;
  690. else
  691. value = 0;
  692. /* for physically contiguous pages (vram) */
  693. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_GENERATE_PTE_PDE, 0, 0);
  694. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  695. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  696. ib->ptr[ib->length_dw++] = flags; /* mask */
  697. ib->ptr[ib->length_dw++] = 0;
  698. ib->ptr[ib->length_dw++] = value; /* value */
  699. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  700. ib->ptr[ib->length_dw++] = incr; /* increment size */
  701. ib->ptr[ib->length_dw++] = 0;
  702. ib->ptr[ib->length_dw++] = ndw; /* number of entries */
  703. pe += ndw * 8;
  704. addr += ndw * incr;
  705. count -= ndw;
  706. }
  707. }
  708. /**
  709. * cik_sdma_vm_pad_ib - pad the IB to the required number of dw
  710. *
  711. * @ib: indirect buffer to fill with padding
  712. *
  713. */
  714. static void cik_sdma_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
  715. {
  716. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  717. u32 pad_count;
  718. int i;
  719. pad_count = (8 - (ib->length_dw & 0x7)) % 8;
  720. for (i = 0; i < pad_count; i++)
  721. if (sdma && sdma->burst_nop && (i == 0))
  722. ib->ptr[ib->length_dw++] =
  723. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0) |
  724. SDMA_NOP_COUNT(pad_count - 1);
  725. else
  726. ib->ptr[ib->length_dw++] =
  727. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0);
  728. }
  729. /**
  730. * cik_sdma_ring_emit_pipeline_sync - sync the pipeline
  731. *
  732. * @ring: amdgpu_ring pointer
  733. *
  734. * Make sure all previous operations are completed (CIK).
  735. */
  736. static void cik_sdma_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  737. {
  738. uint32_t seq = ring->fence_drv.sync_seq;
  739. uint64_t addr = ring->fence_drv.gpu_addr;
  740. /* wait for idle */
  741. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0,
  742. SDMA_POLL_REG_MEM_EXTRA_OP(0) |
  743. SDMA_POLL_REG_MEM_EXTRA_FUNC(3) | /* equal */
  744. SDMA_POLL_REG_MEM_EXTRA_M));
  745. amdgpu_ring_write(ring, addr & 0xfffffffc);
  746. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  747. amdgpu_ring_write(ring, seq); /* reference */
  748. amdgpu_ring_write(ring, 0xfffffff); /* mask */
  749. amdgpu_ring_write(ring, (0xfff << 16) | 4); /* retry count, poll interval */
  750. }
  751. /**
  752. * cik_sdma_ring_emit_vm_flush - cik vm flush using sDMA
  753. *
  754. * @ring: amdgpu_ring pointer
  755. * @vm: amdgpu_vm pointer
  756. *
  757. * Update the page table base and flush the VM TLB
  758. * using sDMA (CIK).
  759. */
  760. static void cik_sdma_ring_emit_vm_flush(struct amdgpu_ring *ring,
  761. unsigned vm_id, uint64_t pd_addr)
  762. {
  763. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(0) |
  764. SDMA_POLL_REG_MEM_EXTRA_FUNC(0)); /* always */
  765. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  766. if (vm_id < 8) {
  767. amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  768. } else {
  769. amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  770. }
  771. amdgpu_ring_write(ring, pd_addr >> 12);
  772. /* flush TLB */
  773. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  774. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  775. amdgpu_ring_write(ring, 1 << vm_id);
  776. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  777. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  778. amdgpu_ring_write(ring, 0);
  779. amdgpu_ring_write(ring, 0); /* reference */
  780. amdgpu_ring_write(ring, 0); /* mask */
  781. amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
  782. }
  783. static void cik_enable_sdma_mgcg(struct amdgpu_device *adev,
  784. bool enable)
  785. {
  786. u32 orig, data;
  787. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG)) {
  788. WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
  789. WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
  790. } else {
  791. orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
  792. data |= 0xff000000;
  793. if (data != orig)
  794. WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
  795. orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
  796. data |= 0xff000000;
  797. if (data != orig)
  798. WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
  799. }
  800. }
  801. static void cik_enable_sdma_mgls(struct amdgpu_device *adev,
  802. bool enable)
  803. {
  804. u32 orig, data;
  805. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_LS)) {
  806. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  807. data |= 0x100;
  808. if (orig != data)
  809. WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  810. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  811. data |= 0x100;
  812. if (orig != data)
  813. WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  814. } else {
  815. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  816. data &= ~0x100;
  817. if (orig != data)
  818. WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  819. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  820. data &= ~0x100;
  821. if (orig != data)
  822. WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  823. }
  824. }
  825. static int cik_sdma_early_init(void *handle)
  826. {
  827. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  828. adev->sdma.num_instances = SDMA_MAX_INSTANCE;
  829. cik_sdma_set_ring_funcs(adev);
  830. cik_sdma_set_irq_funcs(adev);
  831. cik_sdma_set_buffer_funcs(adev);
  832. cik_sdma_set_vm_pte_funcs(adev);
  833. return 0;
  834. }
  835. static int cik_sdma_sw_init(void *handle)
  836. {
  837. struct amdgpu_ring *ring;
  838. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  839. int r, i;
  840. r = cik_sdma_init_microcode(adev);
  841. if (r) {
  842. DRM_ERROR("Failed to load sdma firmware!\n");
  843. return r;
  844. }
  845. /* SDMA trap event */
  846. r = amdgpu_irq_add_id(adev, 224, &adev->sdma.trap_irq);
  847. if (r)
  848. return r;
  849. /* SDMA Privileged inst */
  850. r = amdgpu_irq_add_id(adev, 241, &adev->sdma.illegal_inst_irq);
  851. if (r)
  852. return r;
  853. /* SDMA Privileged inst */
  854. r = amdgpu_irq_add_id(adev, 247, &adev->sdma.illegal_inst_irq);
  855. if (r)
  856. return r;
  857. for (i = 0; i < adev->sdma.num_instances; i++) {
  858. ring = &adev->sdma.instance[i].ring;
  859. ring->ring_obj = NULL;
  860. sprintf(ring->name, "sdma%d", i);
  861. r = amdgpu_ring_init(adev, ring, 1024,
  862. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0), 0xf,
  863. &adev->sdma.trap_irq,
  864. (i == 0) ?
  865. AMDGPU_SDMA_IRQ_TRAP0 : AMDGPU_SDMA_IRQ_TRAP1,
  866. AMDGPU_RING_TYPE_SDMA);
  867. if (r)
  868. return r;
  869. }
  870. return r;
  871. }
  872. static int cik_sdma_sw_fini(void *handle)
  873. {
  874. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  875. int i;
  876. for (i = 0; i < adev->sdma.num_instances; i++)
  877. amdgpu_ring_fini(&adev->sdma.instance[i].ring);
  878. return 0;
  879. }
  880. static int cik_sdma_hw_init(void *handle)
  881. {
  882. int r;
  883. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  884. r = cik_sdma_start(adev);
  885. if (r)
  886. return r;
  887. return r;
  888. }
  889. static int cik_sdma_hw_fini(void *handle)
  890. {
  891. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  892. cik_sdma_enable(adev, false);
  893. return 0;
  894. }
  895. static int cik_sdma_suspend(void *handle)
  896. {
  897. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  898. return cik_sdma_hw_fini(adev);
  899. }
  900. static int cik_sdma_resume(void *handle)
  901. {
  902. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  903. return cik_sdma_hw_init(adev);
  904. }
  905. static bool cik_sdma_is_idle(void *handle)
  906. {
  907. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  908. u32 tmp = RREG32(mmSRBM_STATUS2);
  909. if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
  910. SRBM_STATUS2__SDMA1_BUSY_MASK))
  911. return false;
  912. return true;
  913. }
  914. static int cik_sdma_wait_for_idle(void *handle)
  915. {
  916. unsigned i;
  917. u32 tmp;
  918. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  919. for (i = 0; i < adev->usec_timeout; i++) {
  920. tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
  921. SRBM_STATUS2__SDMA1_BUSY_MASK);
  922. if (!tmp)
  923. return 0;
  924. udelay(1);
  925. }
  926. return -ETIMEDOUT;
  927. }
  928. static int cik_sdma_soft_reset(void *handle)
  929. {
  930. u32 srbm_soft_reset = 0;
  931. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  932. u32 tmp = RREG32(mmSRBM_STATUS2);
  933. if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK) {
  934. /* sdma0 */
  935. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  936. tmp |= SDMA0_F32_CNTL__HALT_MASK;
  937. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  938. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
  939. }
  940. if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK) {
  941. /* sdma1 */
  942. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  943. tmp |= SDMA0_F32_CNTL__HALT_MASK;
  944. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  945. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
  946. }
  947. if (srbm_soft_reset) {
  948. tmp = RREG32(mmSRBM_SOFT_RESET);
  949. tmp |= srbm_soft_reset;
  950. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  951. WREG32(mmSRBM_SOFT_RESET, tmp);
  952. tmp = RREG32(mmSRBM_SOFT_RESET);
  953. udelay(50);
  954. tmp &= ~srbm_soft_reset;
  955. WREG32(mmSRBM_SOFT_RESET, tmp);
  956. tmp = RREG32(mmSRBM_SOFT_RESET);
  957. /* Wait a little for things to settle down */
  958. udelay(50);
  959. }
  960. return 0;
  961. }
  962. static int cik_sdma_set_trap_irq_state(struct amdgpu_device *adev,
  963. struct amdgpu_irq_src *src,
  964. unsigned type,
  965. enum amdgpu_interrupt_state state)
  966. {
  967. u32 sdma_cntl;
  968. switch (type) {
  969. case AMDGPU_SDMA_IRQ_TRAP0:
  970. switch (state) {
  971. case AMDGPU_IRQ_STATE_DISABLE:
  972. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  973. sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
  974. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  975. break;
  976. case AMDGPU_IRQ_STATE_ENABLE:
  977. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  978. sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
  979. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  980. break;
  981. default:
  982. break;
  983. }
  984. break;
  985. case AMDGPU_SDMA_IRQ_TRAP1:
  986. switch (state) {
  987. case AMDGPU_IRQ_STATE_DISABLE:
  988. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  989. sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
  990. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  991. break;
  992. case AMDGPU_IRQ_STATE_ENABLE:
  993. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  994. sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
  995. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  996. break;
  997. default:
  998. break;
  999. }
  1000. break;
  1001. default:
  1002. break;
  1003. }
  1004. return 0;
  1005. }
  1006. static int cik_sdma_process_trap_irq(struct amdgpu_device *adev,
  1007. struct amdgpu_irq_src *source,
  1008. struct amdgpu_iv_entry *entry)
  1009. {
  1010. u8 instance_id, queue_id;
  1011. instance_id = (entry->ring_id & 0x3) >> 0;
  1012. queue_id = (entry->ring_id & 0xc) >> 2;
  1013. DRM_DEBUG("IH: SDMA trap\n");
  1014. switch (instance_id) {
  1015. case 0:
  1016. switch (queue_id) {
  1017. case 0:
  1018. amdgpu_fence_process(&adev->sdma.instance[0].ring);
  1019. break;
  1020. case 1:
  1021. /* XXX compute */
  1022. break;
  1023. case 2:
  1024. /* XXX compute */
  1025. break;
  1026. }
  1027. break;
  1028. case 1:
  1029. switch (queue_id) {
  1030. case 0:
  1031. amdgpu_fence_process(&adev->sdma.instance[1].ring);
  1032. break;
  1033. case 1:
  1034. /* XXX compute */
  1035. break;
  1036. case 2:
  1037. /* XXX compute */
  1038. break;
  1039. }
  1040. break;
  1041. }
  1042. return 0;
  1043. }
  1044. static int cik_sdma_process_illegal_inst_irq(struct amdgpu_device *adev,
  1045. struct amdgpu_irq_src *source,
  1046. struct amdgpu_iv_entry *entry)
  1047. {
  1048. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  1049. schedule_work(&adev->reset_work);
  1050. return 0;
  1051. }
  1052. static int cik_sdma_set_clockgating_state(void *handle,
  1053. enum amd_clockgating_state state)
  1054. {
  1055. bool gate = false;
  1056. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1057. if (state == AMD_CG_STATE_GATE)
  1058. gate = true;
  1059. cik_enable_sdma_mgcg(adev, gate);
  1060. cik_enable_sdma_mgls(adev, gate);
  1061. return 0;
  1062. }
  1063. static int cik_sdma_set_powergating_state(void *handle,
  1064. enum amd_powergating_state state)
  1065. {
  1066. return 0;
  1067. }
  1068. const struct amd_ip_funcs cik_sdma_ip_funcs = {
  1069. .early_init = cik_sdma_early_init,
  1070. .late_init = NULL,
  1071. .sw_init = cik_sdma_sw_init,
  1072. .sw_fini = cik_sdma_sw_fini,
  1073. .hw_init = cik_sdma_hw_init,
  1074. .hw_fini = cik_sdma_hw_fini,
  1075. .suspend = cik_sdma_suspend,
  1076. .resume = cik_sdma_resume,
  1077. .is_idle = cik_sdma_is_idle,
  1078. .wait_for_idle = cik_sdma_wait_for_idle,
  1079. .soft_reset = cik_sdma_soft_reset,
  1080. .set_clockgating_state = cik_sdma_set_clockgating_state,
  1081. .set_powergating_state = cik_sdma_set_powergating_state,
  1082. };
  1083. static const struct amdgpu_ring_funcs cik_sdma_ring_funcs = {
  1084. .get_rptr = cik_sdma_ring_get_rptr,
  1085. .get_wptr = cik_sdma_ring_get_wptr,
  1086. .set_wptr = cik_sdma_ring_set_wptr,
  1087. .parse_cs = NULL,
  1088. .emit_ib = cik_sdma_ring_emit_ib,
  1089. .emit_fence = cik_sdma_ring_emit_fence,
  1090. .emit_pipeline_sync = cik_sdma_ring_emit_pipeline_sync,
  1091. .emit_vm_flush = cik_sdma_ring_emit_vm_flush,
  1092. .emit_hdp_flush = cik_sdma_ring_emit_hdp_flush,
  1093. .emit_hdp_invalidate = cik_sdma_ring_emit_hdp_invalidate,
  1094. .test_ring = cik_sdma_ring_test_ring,
  1095. .test_ib = cik_sdma_ring_test_ib,
  1096. .insert_nop = cik_sdma_ring_insert_nop,
  1097. .pad_ib = cik_sdma_ring_pad_ib,
  1098. };
  1099. static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev)
  1100. {
  1101. int i;
  1102. for (i = 0; i < adev->sdma.num_instances; i++)
  1103. adev->sdma.instance[i].ring.funcs = &cik_sdma_ring_funcs;
  1104. }
  1105. static const struct amdgpu_irq_src_funcs cik_sdma_trap_irq_funcs = {
  1106. .set = cik_sdma_set_trap_irq_state,
  1107. .process = cik_sdma_process_trap_irq,
  1108. };
  1109. static const struct amdgpu_irq_src_funcs cik_sdma_illegal_inst_irq_funcs = {
  1110. .process = cik_sdma_process_illegal_inst_irq,
  1111. };
  1112. static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev)
  1113. {
  1114. adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
  1115. adev->sdma.trap_irq.funcs = &cik_sdma_trap_irq_funcs;
  1116. adev->sdma.illegal_inst_irq.funcs = &cik_sdma_illegal_inst_irq_funcs;
  1117. }
  1118. /**
  1119. * cik_sdma_emit_copy_buffer - copy buffer using the sDMA engine
  1120. *
  1121. * @ring: amdgpu_ring structure holding ring information
  1122. * @src_offset: src GPU address
  1123. * @dst_offset: dst GPU address
  1124. * @byte_count: number of bytes to xfer
  1125. *
  1126. * Copy GPU buffers using the DMA engine (CIK).
  1127. * Used by the amdgpu ttm implementation to move pages if
  1128. * registered as the asic copy callback.
  1129. */
  1130. static void cik_sdma_emit_copy_buffer(struct amdgpu_ib *ib,
  1131. uint64_t src_offset,
  1132. uint64_t dst_offset,
  1133. uint32_t byte_count)
  1134. {
  1135. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0);
  1136. ib->ptr[ib->length_dw++] = byte_count;
  1137. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  1138. ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
  1139. ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
  1140. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1141. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1142. }
  1143. /**
  1144. * cik_sdma_emit_fill_buffer - fill buffer using the sDMA engine
  1145. *
  1146. * @ring: amdgpu_ring structure holding ring information
  1147. * @src_data: value to write to buffer
  1148. * @dst_offset: dst GPU address
  1149. * @byte_count: number of bytes to xfer
  1150. *
  1151. * Fill GPU buffers using the DMA engine (CIK).
  1152. */
  1153. static void cik_sdma_emit_fill_buffer(struct amdgpu_ib *ib,
  1154. uint32_t src_data,
  1155. uint64_t dst_offset,
  1156. uint32_t byte_count)
  1157. {
  1158. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_CONSTANT_FILL, 0, 0);
  1159. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1160. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1161. ib->ptr[ib->length_dw++] = src_data;
  1162. ib->ptr[ib->length_dw++] = byte_count;
  1163. }
  1164. static const struct amdgpu_buffer_funcs cik_sdma_buffer_funcs = {
  1165. .copy_max_bytes = 0x1fffff,
  1166. .copy_num_dw = 7,
  1167. .emit_copy_buffer = cik_sdma_emit_copy_buffer,
  1168. .fill_max_bytes = 0x1fffff,
  1169. .fill_num_dw = 5,
  1170. .emit_fill_buffer = cik_sdma_emit_fill_buffer,
  1171. };
  1172. static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev)
  1173. {
  1174. if (adev->mman.buffer_funcs == NULL) {
  1175. adev->mman.buffer_funcs = &cik_sdma_buffer_funcs;
  1176. adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
  1177. }
  1178. }
  1179. static const struct amdgpu_vm_pte_funcs cik_sdma_vm_pte_funcs = {
  1180. .copy_pte = cik_sdma_vm_copy_pte,
  1181. .write_pte = cik_sdma_vm_write_pte,
  1182. .set_pte_pde = cik_sdma_vm_set_pte_pde,
  1183. };
  1184. static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev)
  1185. {
  1186. unsigned i;
  1187. if (adev->vm_manager.vm_pte_funcs == NULL) {
  1188. adev->vm_manager.vm_pte_funcs = &cik_sdma_vm_pte_funcs;
  1189. for (i = 0; i < adev->sdma.num_instances; i++)
  1190. adev->vm_manager.vm_pte_rings[i] =
  1191. &adev->sdma.instance[i].ring;
  1192. adev->vm_manager.vm_pte_num_rings = adev->sdma.num_instances;
  1193. }
  1194. }