ci_dpm.c 190 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_pm.h"
  27. #include "amdgpu_ucode.h"
  28. #include "cikd.h"
  29. #include "amdgpu_dpm.h"
  30. #include "ci_dpm.h"
  31. #include "gfx_v7_0.h"
  32. #include "atom.h"
  33. #include "amd_pcie.h"
  34. #include <linux/seq_file.h>
  35. #include "smu/smu_7_0_1_d.h"
  36. #include "smu/smu_7_0_1_sh_mask.h"
  37. #include "dce/dce_8_0_d.h"
  38. #include "dce/dce_8_0_sh_mask.h"
  39. #include "bif/bif_4_1_d.h"
  40. #include "bif/bif_4_1_sh_mask.h"
  41. #include "gca/gfx_7_2_d.h"
  42. #include "gca/gfx_7_2_sh_mask.h"
  43. #include "gmc/gmc_7_1_d.h"
  44. #include "gmc/gmc_7_1_sh_mask.h"
  45. MODULE_FIRMWARE("radeon/bonaire_smc.bin");
  46. MODULE_FIRMWARE("radeon/hawaii_smc.bin");
  47. #define MC_CG_ARB_FREQ_F0 0x0a
  48. #define MC_CG_ARB_FREQ_F1 0x0b
  49. #define MC_CG_ARB_FREQ_F2 0x0c
  50. #define MC_CG_ARB_FREQ_F3 0x0d
  51. #define SMC_RAM_END 0x40000
  52. #define VOLTAGE_SCALE 4
  53. #define VOLTAGE_VID_OFFSET_SCALE1 625
  54. #define VOLTAGE_VID_OFFSET_SCALE2 100
  55. static const struct ci_pt_defaults defaults_hawaii_xt =
  56. {
  57. 1, 0xF, 0xFD, 0x19, 5, 0x14, 0, 0xB0000,
  58. { 0x2E, 0x00, 0x00, 0x88, 0x00, 0x00, 0x72, 0x60, 0x51, 0xA7, 0x79, 0x6B, 0x90, 0xBD, 0x79 },
  59. { 0x217, 0x217, 0x217, 0x242, 0x242, 0x242, 0x269, 0x269, 0x269, 0x2A1, 0x2A1, 0x2A1, 0x2C9, 0x2C9, 0x2C9 }
  60. };
  61. static const struct ci_pt_defaults defaults_hawaii_pro =
  62. {
  63. 1, 0xF, 0xFD, 0x19, 5, 0x14, 0, 0x65062,
  64. { 0x2E, 0x00, 0x00, 0x88, 0x00, 0x00, 0x72, 0x60, 0x51, 0xA7, 0x79, 0x6B, 0x90, 0xBD, 0x79 },
  65. { 0x217, 0x217, 0x217, 0x242, 0x242, 0x242, 0x269, 0x269, 0x269, 0x2A1, 0x2A1, 0x2A1, 0x2C9, 0x2C9, 0x2C9 }
  66. };
  67. static const struct ci_pt_defaults defaults_bonaire_xt =
  68. {
  69. 1, 0xF, 0xFD, 0x19, 5, 45, 0, 0xB0000,
  70. { 0x79, 0x253, 0x25D, 0xAE, 0x72, 0x80, 0x83, 0x86, 0x6F, 0xC8, 0xC9, 0xC9, 0x2F, 0x4D, 0x61 },
  71. { 0x17C, 0x172, 0x180, 0x1BC, 0x1B3, 0x1BD, 0x206, 0x200, 0x203, 0x25D, 0x25A, 0x255, 0x2C3, 0x2C5, 0x2B4 }
  72. };
  73. static const struct ci_pt_defaults defaults_bonaire_pro =
  74. {
  75. 1, 0xF, 0xFD, 0x19, 5, 45, 0, 0x65062,
  76. { 0x8C, 0x23F, 0x244, 0xA6, 0x83, 0x85, 0x86, 0x86, 0x83, 0xDB, 0xDB, 0xDA, 0x67, 0x60, 0x5F },
  77. { 0x187, 0x193, 0x193, 0x1C7, 0x1D1, 0x1D1, 0x210, 0x219, 0x219, 0x266, 0x26C, 0x26C, 0x2C9, 0x2CB, 0x2CB }
  78. };
  79. static const struct ci_pt_defaults defaults_saturn_xt =
  80. {
  81. 1, 0xF, 0xFD, 0x19, 5, 55, 0, 0x70000,
  82. { 0x8C, 0x247, 0x249, 0xA6, 0x80, 0x81, 0x8B, 0x89, 0x86, 0xC9, 0xCA, 0xC9, 0x4D, 0x4D, 0x4D },
  83. { 0x187, 0x187, 0x187, 0x1C7, 0x1C7, 0x1C7, 0x210, 0x210, 0x210, 0x266, 0x266, 0x266, 0x2C9, 0x2C9, 0x2C9 }
  84. };
  85. static const struct ci_pt_defaults defaults_saturn_pro =
  86. {
  87. 1, 0xF, 0xFD, 0x19, 5, 55, 0, 0x30000,
  88. { 0x96, 0x21D, 0x23B, 0xA1, 0x85, 0x87, 0x83, 0x84, 0x81, 0xE6, 0xE6, 0xE6, 0x71, 0x6A, 0x6A },
  89. { 0x193, 0x19E, 0x19E, 0x1D2, 0x1DC, 0x1DC, 0x21A, 0x223, 0x223, 0x26E, 0x27E, 0x274, 0x2CF, 0x2D2, 0x2D2 }
  90. };
  91. static const struct ci_pt_config_reg didt_config_ci[] =
  92. {
  93. { 0x10, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  94. { 0x10, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  95. { 0x10, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  96. { 0x10, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  97. { 0x11, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  98. { 0x11, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  99. { 0x11, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  100. { 0x11, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  101. { 0x12, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  102. { 0x12, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  103. { 0x12, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  104. { 0x12, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  105. { 0x2, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  106. { 0x2, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  107. { 0x2, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  108. { 0x1, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  109. { 0x1, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  110. { 0x0, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  111. { 0x30, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  112. { 0x30, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  113. { 0x30, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  114. { 0x30, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  115. { 0x31, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  116. { 0x31, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  117. { 0x31, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  118. { 0x31, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  119. { 0x32, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  120. { 0x32, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  121. { 0x32, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  122. { 0x32, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  123. { 0x22, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  124. { 0x22, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  125. { 0x22, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  126. { 0x21, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  127. { 0x21, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  128. { 0x20, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  129. { 0x50, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  130. { 0x50, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  131. { 0x50, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  132. { 0x50, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  133. { 0x51, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  134. { 0x51, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  135. { 0x51, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  136. { 0x51, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  137. { 0x52, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  138. { 0x52, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  139. { 0x52, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  140. { 0x52, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  141. { 0x42, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  142. { 0x42, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  143. { 0x42, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  144. { 0x41, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  145. { 0x41, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  146. { 0x40, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  147. { 0x70, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  148. { 0x70, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  149. { 0x70, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  150. { 0x70, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  151. { 0x71, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  152. { 0x71, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  153. { 0x71, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  154. { 0x71, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  155. { 0x72, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  156. { 0x72, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  157. { 0x72, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  158. { 0x72, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  159. { 0x62, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  160. { 0x62, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  161. { 0x62, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  162. { 0x61, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  163. { 0x61, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  164. { 0x60, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  165. { 0xFFFFFFFF }
  166. };
  167. static u8 ci_get_memory_module_index(struct amdgpu_device *adev)
  168. {
  169. return (u8) ((RREG32(mmBIOS_SCRATCH_4) >> 16) & 0xff);
  170. }
  171. #define MC_CG_ARB_FREQ_F0 0x0a
  172. #define MC_CG_ARB_FREQ_F1 0x0b
  173. #define MC_CG_ARB_FREQ_F2 0x0c
  174. #define MC_CG_ARB_FREQ_F3 0x0d
  175. static int ci_copy_and_switch_arb_sets(struct amdgpu_device *adev,
  176. u32 arb_freq_src, u32 arb_freq_dest)
  177. {
  178. u32 mc_arb_dram_timing;
  179. u32 mc_arb_dram_timing2;
  180. u32 burst_time;
  181. u32 mc_cg_config;
  182. switch (arb_freq_src) {
  183. case MC_CG_ARB_FREQ_F0:
  184. mc_arb_dram_timing = RREG32(mmMC_ARB_DRAM_TIMING);
  185. mc_arb_dram_timing2 = RREG32(mmMC_ARB_DRAM_TIMING2);
  186. burst_time = (RREG32(mmMC_ARB_BURST_TIME) & MC_ARB_BURST_TIME__STATE0_MASK) >>
  187. MC_ARB_BURST_TIME__STATE0__SHIFT;
  188. break;
  189. case MC_CG_ARB_FREQ_F1:
  190. mc_arb_dram_timing = RREG32(mmMC_ARB_DRAM_TIMING_1);
  191. mc_arb_dram_timing2 = RREG32(mmMC_ARB_DRAM_TIMING2_1);
  192. burst_time = (RREG32(mmMC_ARB_BURST_TIME) & MC_ARB_BURST_TIME__STATE1_MASK) >>
  193. MC_ARB_BURST_TIME__STATE1__SHIFT;
  194. break;
  195. default:
  196. return -EINVAL;
  197. }
  198. switch (arb_freq_dest) {
  199. case MC_CG_ARB_FREQ_F0:
  200. WREG32(mmMC_ARB_DRAM_TIMING, mc_arb_dram_timing);
  201. WREG32(mmMC_ARB_DRAM_TIMING2, mc_arb_dram_timing2);
  202. WREG32_P(mmMC_ARB_BURST_TIME, (burst_time << MC_ARB_BURST_TIME__STATE0__SHIFT),
  203. ~MC_ARB_BURST_TIME__STATE0_MASK);
  204. break;
  205. case MC_CG_ARB_FREQ_F1:
  206. WREG32(mmMC_ARB_DRAM_TIMING_1, mc_arb_dram_timing);
  207. WREG32(mmMC_ARB_DRAM_TIMING2_1, mc_arb_dram_timing2);
  208. WREG32_P(mmMC_ARB_BURST_TIME, (burst_time << MC_ARB_BURST_TIME__STATE1__SHIFT),
  209. ~MC_ARB_BURST_TIME__STATE1_MASK);
  210. break;
  211. default:
  212. return -EINVAL;
  213. }
  214. mc_cg_config = RREG32(mmMC_CG_CONFIG) | 0x0000000F;
  215. WREG32(mmMC_CG_CONFIG, mc_cg_config);
  216. WREG32_P(mmMC_ARB_CG, (arb_freq_dest) << MC_ARB_CG__CG_ARB_REQ__SHIFT,
  217. ~MC_ARB_CG__CG_ARB_REQ_MASK);
  218. return 0;
  219. }
  220. static u8 ci_get_ddr3_mclk_frequency_ratio(u32 memory_clock)
  221. {
  222. u8 mc_para_index;
  223. if (memory_clock < 10000)
  224. mc_para_index = 0;
  225. else if (memory_clock >= 80000)
  226. mc_para_index = 0x0f;
  227. else
  228. mc_para_index = (u8)((memory_clock - 10000) / 5000 + 1);
  229. return mc_para_index;
  230. }
  231. static u8 ci_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode)
  232. {
  233. u8 mc_para_index;
  234. if (strobe_mode) {
  235. if (memory_clock < 12500)
  236. mc_para_index = 0x00;
  237. else if (memory_clock > 47500)
  238. mc_para_index = 0x0f;
  239. else
  240. mc_para_index = (u8)((memory_clock - 10000) / 2500);
  241. } else {
  242. if (memory_clock < 65000)
  243. mc_para_index = 0x00;
  244. else if (memory_clock > 135000)
  245. mc_para_index = 0x0f;
  246. else
  247. mc_para_index = (u8)((memory_clock - 60000) / 5000);
  248. }
  249. return mc_para_index;
  250. }
  251. static void ci_trim_voltage_table_to_fit_state_table(struct amdgpu_device *adev,
  252. u32 max_voltage_steps,
  253. struct atom_voltage_table *voltage_table)
  254. {
  255. unsigned int i, diff;
  256. if (voltage_table->count <= max_voltage_steps)
  257. return;
  258. diff = voltage_table->count - max_voltage_steps;
  259. for (i = 0; i < max_voltage_steps; i++)
  260. voltage_table->entries[i] = voltage_table->entries[i + diff];
  261. voltage_table->count = max_voltage_steps;
  262. }
  263. static int ci_get_std_voltage_value_sidd(struct amdgpu_device *adev,
  264. struct atom_voltage_table_entry *voltage_table,
  265. u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd);
  266. static int ci_set_power_limit(struct amdgpu_device *adev, u32 n);
  267. static int ci_set_overdrive_target_tdp(struct amdgpu_device *adev,
  268. u32 target_tdp);
  269. static int ci_update_uvd_dpm(struct amdgpu_device *adev, bool gate);
  270. static void ci_dpm_set_dpm_funcs(struct amdgpu_device *adev);
  271. static void ci_dpm_set_irq_funcs(struct amdgpu_device *adev);
  272. static PPSMC_Result amdgpu_ci_send_msg_to_smc_with_parameter(struct amdgpu_device *adev,
  273. PPSMC_Msg msg, u32 parameter);
  274. static void ci_thermal_start_smc_fan_control(struct amdgpu_device *adev);
  275. static void ci_fan_ctrl_set_default_mode(struct amdgpu_device *adev);
  276. static struct ci_power_info *ci_get_pi(struct amdgpu_device *adev)
  277. {
  278. struct ci_power_info *pi = adev->pm.dpm.priv;
  279. return pi;
  280. }
  281. static struct ci_ps *ci_get_ps(struct amdgpu_ps *rps)
  282. {
  283. struct ci_ps *ps = rps->ps_priv;
  284. return ps;
  285. }
  286. static void ci_initialize_powertune_defaults(struct amdgpu_device *adev)
  287. {
  288. struct ci_power_info *pi = ci_get_pi(adev);
  289. switch (adev->pdev->device) {
  290. case 0x6649:
  291. case 0x6650:
  292. case 0x6651:
  293. case 0x6658:
  294. case 0x665C:
  295. case 0x665D:
  296. default:
  297. pi->powertune_defaults = &defaults_bonaire_xt;
  298. break;
  299. case 0x6640:
  300. case 0x6641:
  301. case 0x6646:
  302. case 0x6647:
  303. pi->powertune_defaults = &defaults_saturn_xt;
  304. break;
  305. case 0x67B8:
  306. case 0x67B0:
  307. pi->powertune_defaults = &defaults_hawaii_xt;
  308. break;
  309. case 0x67BA:
  310. case 0x67B1:
  311. pi->powertune_defaults = &defaults_hawaii_pro;
  312. break;
  313. case 0x67A0:
  314. case 0x67A1:
  315. case 0x67A2:
  316. case 0x67A8:
  317. case 0x67A9:
  318. case 0x67AA:
  319. case 0x67B9:
  320. case 0x67BE:
  321. pi->powertune_defaults = &defaults_bonaire_xt;
  322. break;
  323. }
  324. pi->dte_tj_offset = 0;
  325. pi->caps_power_containment = true;
  326. pi->caps_cac = false;
  327. pi->caps_sq_ramping = false;
  328. pi->caps_db_ramping = false;
  329. pi->caps_td_ramping = false;
  330. pi->caps_tcp_ramping = false;
  331. if (pi->caps_power_containment) {
  332. pi->caps_cac = true;
  333. if (adev->asic_type == CHIP_HAWAII)
  334. pi->enable_bapm_feature = false;
  335. else
  336. pi->enable_bapm_feature = true;
  337. pi->enable_tdc_limit_feature = true;
  338. pi->enable_pkg_pwr_tracking_feature = true;
  339. }
  340. }
  341. static u8 ci_convert_to_vid(u16 vddc)
  342. {
  343. return (6200 - (vddc * VOLTAGE_SCALE)) / 25;
  344. }
  345. static int ci_populate_bapm_vddc_vid_sidd(struct amdgpu_device *adev)
  346. {
  347. struct ci_power_info *pi = ci_get_pi(adev);
  348. u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
  349. u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
  350. u8 *hi2_vid = pi->smc_powertune_table.BapmVddCVidHiSidd2;
  351. u32 i;
  352. if (adev->pm.dpm.dyn_state.cac_leakage_table.entries == NULL)
  353. return -EINVAL;
  354. if (adev->pm.dpm.dyn_state.cac_leakage_table.count > 8)
  355. return -EINVAL;
  356. if (adev->pm.dpm.dyn_state.cac_leakage_table.count !=
  357. adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count)
  358. return -EINVAL;
  359. for (i = 0; i < adev->pm.dpm.dyn_state.cac_leakage_table.count; i++) {
  360. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
  361. lo_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc1);
  362. hi_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc2);
  363. hi2_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc3);
  364. } else {
  365. lo_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc);
  366. hi_vid[i] = ci_convert_to_vid((u16)adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].leakage);
  367. }
  368. }
  369. return 0;
  370. }
  371. static int ci_populate_vddc_vid(struct amdgpu_device *adev)
  372. {
  373. struct ci_power_info *pi = ci_get_pi(adev);
  374. u8 *vid = pi->smc_powertune_table.VddCVid;
  375. u32 i;
  376. if (pi->vddc_voltage_table.count > 8)
  377. return -EINVAL;
  378. for (i = 0; i < pi->vddc_voltage_table.count; i++)
  379. vid[i] = ci_convert_to_vid(pi->vddc_voltage_table.entries[i].value);
  380. return 0;
  381. }
  382. static int ci_populate_svi_load_line(struct amdgpu_device *adev)
  383. {
  384. struct ci_power_info *pi = ci_get_pi(adev);
  385. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  386. pi->smc_powertune_table.SviLoadLineEn = pt_defaults->svi_load_line_en;
  387. pi->smc_powertune_table.SviLoadLineVddC = pt_defaults->svi_load_line_vddc;
  388. pi->smc_powertune_table.SviLoadLineTrimVddC = 3;
  389. pi->smc_powertune_table.SviLoadLineOffsetVddC = 0;
  390. return 0;
  391. }
  392. static int ci_populate_tdc_limit(struct amdgpu_device *adev)
  393. {
  394. struct ci_power_info *pi = ci_get_pi(adev);
  395. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  396. u16 tdc_limit;
  397. tdc_limit = adev->pm.dpm.dyn_state.cac_tdp_table->tdc * 256;
  398. pi->smc_powertune_table.TDC_VDDC_PkgLimit = cpu_to_be16(tdc_limit);
  399. pi->smc_powertune_table.TDC_VDDC_ThrottleReleaseLimitPerc =
  400. pt_defaults->tdc_vddc_throttle_release_limit_perc;
  401. pi->smc_powertune_table.TDC_MAWt = pt_defaults->tdc_mawt;
  402. return 0;
  403. }
  404. static int ci_populate_dw8(struct amdgpu_device *adev)
  405. {
  406. struct ci_power_info *pi = ci_get_pi(adev);
  407. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  408. int ret;
  409. ret = amdgpu_ci_read_smc_sram_dword(adev,
  410. SMU7_FIRMWARE_HEADER_LOCATION +
  411. offsetof(SMU7_Firmware_Header, PmFuseTable) +
  412. offsetof(SMU7_Discrete_PmFuses, TdcWaterfallCtl),
  413. (u32 *)&pi->smc_powertune_table.TdcWaterfallCtl,
  414. pi->sram_end);
  415. if (ret)
  416. return -EINVAL;
  417. else
  418. pi->smc_powertune_table.TdcWaterfallCtl = pt_defaults->tdc_waterfall_ctl;
  419. return 0;
  420. }
  421. static int ci_populate_fuzzy_fan(struct amdgpu_device *adev)
  422. {
  423. struct ci_power_info *pi = ci_get_pi(adev);
  424. if ((adev->pm.dpm.fan.fan_output_sensitivity & (1 << 15)) ||
  425. (adev->pm.dpm.fan.fan_output_sensitivity == 0))
  426. adev->pm.dpm.fan.fan_output_sensitivity =
  427. adev->pm.dpm.fan.default_fan_output_sensitivity;
  428. pi->smc_powertune_table.FuzzyFan_PwmSetDelta =
  429. cpu_to_be16(adev->pm.dpm.fan.fan_output_sensitivity);
  430. return 0;
  431. }
  432. static int ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(struct amdgpu_device *adev)
  433. {
  434. struct ci_power_info *pi = ci_get_pi(adev);
  435. u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
  436. u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
  437. int i, min, max;
  438. min = max = hi_vid[0];
  439. for (i = 0; i < 8; i++) {
  440. if (0 != hi_vid[i]) {
  441. if (min > hi_vid[i])
  442. min = hi_vid[i];
  443. if (max < hi_vid[i])
  444. max = hi_vid[i];
  445. }
  446. if (0 != lo_vid[i]) {
  447. if (min > lo_vid[i])
  448. min = lo_vid[i];
  449. if (max < lo_vid[i])
  450. max = lo_vid[i];
  451. }
  452. }
  453. if ((min == 0) || (max == 0))
  454. return -EINVAL;
  455. pi->smc_powertune_table.GnbLPMLMaxVid = (u8)max;
  456. pi->smc_powertune_table.GnbLPMLMinVid = (u8)min;
  457. return 0;
  458. }
  459. static int ci_populate_bapm_vddc_base_leakage_sidd(struct amdgpu_device *adev)
  460. {
  461. struct ci_power_info *pi = ci_get_pi(adev);
  462. u16 hi_sidd = pi->smc_powertune_table.BapmVddCBaseLeakageHiSidd;
  463. u16 lo_sidd = pi->smc_powertune_table.BapmVddCBaseLeakageLoSidd;
  464. struct amdgpu_cac_tdp_table *cac_tdp_table =
  465. adev->pm.dpm.dyn_state.cac_tdp_table;
  466. hi_sidd = cac_tdp_table->high_cac_leakage / 100 * 256;
  467. lo_sidd = cac_tdp_table->low_cac_leakage / 100 * 256;
  468. pi->smc_powertune_table.BapmVddCBaseLeakageHiSidd = cpu_to_be16(hi_sidd);
  469. pi->smc_powertune_table.BapmVddCBaseLeakageLoSidd = cpu_to_be16(lo_sidd);
  470. return 0;
  471. }
  472. static int ci_populate_bapm_parameters_in_dpm_table(struct amdgpu_device *adev)
  473. {
  474. struct ci_power_info *pi = ci_get_pi(adev);
  475. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  476. SMU7_Discrete_DpmTable *dpm_table = &pi->smc_state_table;
  477. struct amdgpu_cac_tdp_table *cac_tdp_table =
  478. adev->pm.dpm.dyn_state.cac_tdp_table;
  479. struct amdgpu_ppm_table *ppm = adev->pm.dpm.dyn_state.ppm_table;
  480. int i, j, k;
  481. const u16 *def1;
  482. const u16 *def2;
  483. dpm_table->DefaultTdp = cac_tdp_table->tdp * 256;
  484. dpm_table->TargetTdp = cac_tdp_table->configurable_tdp * 256;
  485. dpm_table->DTETjOffset = (u8)pi->dte_tj_offset;
  486. dpm_table->GpuTjMax =
  487. (u8)(pi->thermal_temp_setting.temperature_high / 1000);
  488. dpm_table->GpuTjHyst = 8;
  489. dpm_table->DTEAmbientTempBase = pt_defaults->dte_ambient_temp_base;
  490. if (ppm) {
  491. dpm_table->PPM_PkgPwrLimit = cpu_to_be16((u16)ppm->dgpu_tdp * 256 / 1000);
  492. dpm_table->PPM_TemperatureLimit = cpu_to_be16((u16)ppm->tj_max * 256);
  493. } else {
  494. dpm_table->PPM_PkgPwrLimit = cpu_to_be16(0);
  495. dpm_table->PPM_TemperatureLimit = cpu_to_be16(0);
  496. }
  497. dpm_table->BAPM_TEMP_GRADIENT = cpu_to_be32(pt_defaults->bapm_temp_gradient);
  498. def1 = pt_defaults->bapmti_r;
  499. def2 = pt_defaults->bapmti_rc;
  500. for (i = 0; i < SMU7_DTE_ITERATIONS; i++) {
  501. for (j = 0; j < SMU7_DTE_SOURCES; j++) {
  502. for (k = 0; k < SMU7_DTE_SINKS; k++) {
  503. dpm_table->BAPMTI_R[i][j][k] = cpu_to_be16(*def1);
  504. dpm_table->BAPMTI_RC[i][j][k] = cpu_to_be16(*def2);
  505. def1++;
  506. def2++;
  507. }
  508. }
  509. }
  510. return 0;
  511. }
  512. static int ci_populate_pm_base(struct amdgpu_device *adev)
  513. {
  514. struct ci_power_info *pi = ci_get_pi(adev);
  515. u32 pm_fuse_table_offset;
  516. int ret;
  517. if (pi->caps_power_containment) {
  518. ret = amdgpu_ci_read_smc_sram_dword(adev,
  519. SMU7_FIRMWARE_HEADER_LOCATION +
  520. offsetof(SMU7_Firmware_Header, PmFuseTable),
  521. &pm_fuse_table_offset, pi->sram_end);
  522. if (ret)
  523. return ret;
  524. ret = ci_populate_bapm_vddc_vid_sidd(adev);
  525. if (ret)
  526. return ret;
  527. ret = ci_populate_vddc_vid(adev);
  528. if (ret)
  529. return ret;
  530. ret = ci_populate_svi_load_line(adev);
  531. if (ret)
  532. return ret;
  533. ret = ci_populate_tdc_limit(adev);
  534. if (ret)
  535. return ret;
  536. ret = ci_populate_dw8(adev);
  537. if (ret)
  538. return ret;
  539. ret = ci_populate_fuzzy_fan(adev);
  540. if (ret)
  541. return ret;
  542. ret = ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(adev);
  543. if (ret)
  544. return ret;
  545. ret = ci_populate_bapm_vddc_base_leakage_sidd(adev);
  546. if (ret)
  547. return ret;
  548. ret = amdgpu_ci_copy_bytes_to_smc(adev, pm_fuse_table_offset,
  549. (u8 *)&pi->smc_powertune_table,
  550. sizeof(SMU7_Discrete_PmFuses), pi->sram_end);
  551. if (ret)
  552. return ret;
  553. }
  554. return 0;
  555. }
  556. static void ci_do_enable_didt(struct amdgpu_device *adev, const bool enable)
  557. {
  558. struct ci_power_info *pi = ci_get_pi(adev);
  559. u32 data;
  560. if (pi->caps_sq_ramping) {
  561. data = RREG32_DIDT(ixDIDT_SQ_CTRL0);
  562. if (enable)
  563. data |= DIDT_SQ_CTRL0__DIDT_CTRL_EN_MASK;
  564. else
  565. data &= ~DIDT_SQ_CTRL0__DIDT_CTRL_EN_MASK;
  566. WREG32_DIDT(ixDIDT_SQ_CTRL0, data);
  567. }
  568. if (pi->caps_db_ramping) {
  569. data = RREG32_DIDT(ixDIDT_DB_CTRL0);
  570. if (enable)
  571. data |= DIDT_DB_CTRL0__DIDT_CTRL_EN_MASK;
  572. else
  573. data &= ~DIDT_DB_CTRL0__DIDT_CTRL_EN_MASK;
  574. WREG32_DIDT(ixDIDT_DB_CTRL0, data);
  575. }
  576. if (pi->caps_td_ramping) {
  577. data = RREG32_DIDT(ixDIDT_TD_CTRL0);
  578. if (enable)
  579. data |= DIDT_TD_CTRL0__DIDT_CTRL_EN_MASK;
  580. else
  581. data &= ~DIDT_TD_CTRL0__DIDT_CTRL_EN_MASK;
  582. WREG32_DIDT(ixDIDT_TD_CTRL0, data);
  583. }
  584. if (pi->caps_tcp_ramping) {
  585. data = RREG32_DIDT(ixDIDT_TCP_CTRL0);
  586. if (enable)
  587. data |= DIDT_TCP_CTRL0__DIDT_CTRL_EN_MASK;
  588. else
  589. data &= ~DIDT_TCP_CTRL0__DIDT_CTRL_EN_MASK;
  590. WREG32_DIDT(ixDIDT_TCP_CTRL0, data);
  591. }
  592. }
  593. static int ci_program_pt_config_registers(struct amdgpu_device *adev,
  594. const struct ci_pt_config_reg *cac_config_regs)
  595. {
  596. const struct ci_pt_config_reg *config_regs = cac_config_regs;
  597. u32 data;
  598. u32 cache = 0;
  599. if (config_regs == NULL)
  600. return -EINVAL;
  601. while (config_regs->offset != 0xFFFFFFFF) {
  602. if (config_regs->type == CISLANDS_CONFIGREG_CACHE) {
  603. cache |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  604. } else {
  605. switch (config_regs->type) {
  606. case CISLANDS_CONFIGREG_SMC_IND:
  607. data = RREG32_SMC(config_regs->offset);
  608. break;
  609. case CISLANDS_CONFIGREG_DIDT_IND:
  610. data = RREG32_DIDT(config_regs->offset);
  611. break;
  612. default:
  613. data = RREG32(config_regs->offset);
  614. break;
  615. }
  616. data &= ~config_regs->mask;
  617. data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  618. data |= cache;
  619. switch (config_regs->type) {
  620. case CISLANDS_CONFIGREG_SMC_IND:
  621. WREG32_SMC(config_regs->offset, data);
  622. break;
  623. case CISLANDS_CONFIGREG_DIDT_IND:
  624. WREG32_DIDT(config_regs->offset, data);
  625. break;
  626. default:
  627. WREG32(config_regs->offset, data);
  628. break;
  629. }
  630. cache = 0;
  631. }
  632. config_regs++;
  633. }
  634. return 0;
  635. }
  636. static int ci_enable_didt(struct amdgpu_device *adev, bool enable)
  637. {
  638. struct ci_power_info *pi = ci_get_pi(adev);
  639. int ret;
  640. if (pi->caps_sq_ramping || pi->caps_db_ramping ||
  641. pi->caps_td_ramping || pi->caps_tcp_ramping) {
  642. gfx_v7_0_enter_rlc_safe_mode(adev);
  643. if (enable) {
  644. ret = ci_program_pt_config_registers(adev, didt_config_ci);
  645. if (ret) {
  646. gfx_v7_0_exit_rlc_safe_mode(adev);
  647. return ret;
  648. }
  649. }
  650. ci_do_enable_didt(adev, enable);
  651. gfx_v7_0_exit_rlc_safe_mode(adev);
  652. }
  653. return 0;
  654. }
  655. static int ci_enable_power_containment(struct amdgpu_device *adev, bool enable)
  656. {
  657. struct ci_power_info *pi = ci_get_pi(adev);
  658. PPSMC_Result smc_result;
  659. int ret = 0;
  660. if (enable) {
  661. pi->power_containment_features = 0;
  662. if (pi->caps_power_containment) {
  663. if (pi->enable_bapm_feature) {
  664. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableDTE);
  665. if (smc_result != PPSMC_Result_OK)
  666. ret = -EINVAL;
  667. else
  668. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_BAPM;
  669. }
  670. if (pi->enable_tdc_limit_feature) {
  671. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_TDCLimitEnable);
  672. if (smc_result != PPSMC_Result_OK)
  673. ret = -EINVAL;
  674. else
  675. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_TDCLimit;
  676. }
  677. if (pi->enable_pkg_pwr_tracking_feature) {
  678. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PkgPwrLimitEnable);
  679. if (smc_result != PPSMC_Result_OK) {
  680. ret = -EINVAL;
  681. } else {
  682. struct amdgpu_cac_tdp_table *cac_tdp_table =
  683. adev->pm.dpm.dyn_state.cac_tdp_table;
  684. u32 default_pwr_limit =
  685. (u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
  686. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_PkgPwrLimit;
  687. ci_set_power_limit(adev, default_pwr_limit);
  688. }
  689. }
  690. }
  691. } else {
  692. if (pi->caps_power_containment && pi->power_containment_features) {
  693. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_TDCLimit)
  694. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_TDCLimitDisable);
  695. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_BAPM)
  696. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DisableDTE);
  697. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit)
  698. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PkgPwrLimitDisable);
  699. pi->power_containment_features = 0;
  700. }
  701. }
  702. return ret;
  703. }
  704. static int ci_enable_smc_cac(struct amdgpu_device *adev, bool enable)
  705. {
  706. struct ci_power_info *pi = ci_get_pi(adev);
  707. PPSMC_Result smc_result;
  708. int ret = 0;
  709. if (pi->caps_cac) {
  710. if (enable) {
  711. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableCac);
  712. if (smc_result != PPSMC_Result_OK) {
  713. ret = -EINVAL;
  714. pi->cac_enabled = false;
  715. } else {
  716. pi->cac_enabled = true;
  717. }
  718. } else if (pi->cac_enabled) {
  719. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DisableCac);
  720. pi->cac_enabled = false;
  721. }
  722. }
  723. return ret;
  724. }
  725. static int ci_enable_thermal_based_sclk_dpm(struct amdgpu_device *adev,
  726. bool enable)
  727. {
  728. struct ci_power_info *pi = ci_get_pi(adev);
  729. PPSMC_Result smc_result = PPSMC_Result_OK;
  730. if (pi->thermal_sclk_dpm_enabled) {
  731. if (enable)
  732. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_ENABLE_THERMAL_DPM);
  733. else
  734. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DISABLE_THERMAL_DPM);
  735. }
  736. if (smc_result == PPSMC_Result_OK)
  737. return 0;
  738. else
  739. return -EINVAL;
  740. }
  741. static int ci_power_control_set_level(struct amdgpu_device *adev)
  742. {
  743. struct ci_power_info *pi = ci_get_pi(adev);
  744. struct amdgpu_cac_tdp_table *cac_tdp_table =
  745. adev->pm.dpm.dyn_state.cac_tdp_table;
  746. s32 adjust_percent;
  747. s32 target_tdp;
  748. int ret = 0;
  749. bool adjust_polarity = false; /* ??? */
  750. if (pi->caps_power_containment) {
  751. adjust_percent = adjust_polarity ?
  752. adev->pm.dpm.tdp_adjustment : (-1 * adev->pm.dpm.tdp_adjustment);
  753. target_tdp = ((100 + adjust_percent) *
  754. (s32)cac_tdp_table->configurable_tdp) / 100;
  755. ret = ci_set_overdrive_target_tdp(adev, (u32)target_tdp);
  756. }
  757. return ret;
  758. }
  759. static void ci_dpm_powergate_uvd(struct amdgpu_device *adev, bool gate)
  760. {
  761. struct ci_power_info *pi = ci_get_pi(adev);
  762. if (pi->uvd_power_gated == gate)
  763. return;
  764. pi->uvd_power_gated = gate;
  765. ci_update_uvd_dpm(adev, gate);
  766. }
  767. static bool ci_dpm_vblank_too_short(struct amdgpu_device *adev)
  768. {
  769. u32 vblank_time = amdgpu_dpm_get_vblank_time(adev);
  770. u32 switch_limit = adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5 ? 450 : 300;
  771. if (vblank_time < switch_limit)
  772. return true;
  773. else
  774. return false;
  775. }
  776. static void ci_apply_state_adjust_rules(struct amdgpu_device *adev,
  777. struct amdgpu_ps *rps)
  778. {
  779. struct ci_ps *ps = ci_get_ps(rps);
  780. struct ci_power_info *pi = ci_get_pi(adev);
  781. struct amdgpu_clock_and_voltage_limits *max_limits;
  782. bool disable_mclk_switching;
  783. u32 sclk, mclk;
  784. int i;
  785. if (rps->vce_active) {
  786. rps->evclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].evclk;
  787. rps->ecclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].ecclk;
  788. } else {
  789. rps->evclk = 0;
  790. rps->ecclk = 0;
  791. }
  792. if ((adev->pm.dpm.new_active_crtc_count > 1) ||
  793. ci_dpm_vblank_too_short(adev))
  794. disable_mclk_switching = true;
  795. else
  796. disable_mclk_switching = false;
  797. if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY)
  798. pi->battery_state = true;
  799. else
  800. pi->battery_state = false;
  801. if (adev->pm.dpm.ac_power)
  802. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  803. else
  804. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  805. if (adev->pm.dpm.ac_power == false) {
  806. for (i = 0; i < ps->performance_level_count; i++) {
  807. if (ps->performance_levels[i].mclk > max_limits->mclk)
  808. ps->performance_levels[i].mclk = max_limits->mclk;
  809. if (ps->performance_levels[i].sclk > max_limits->sclk)
  810. ps->performance_levels[i].sclk = max_limits->sclk;
  811. }
  812. }
  813. /* XXX validate the min clocks required for display */
  814. if (disable_mclk_switching) {
  815. mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
  816. sclk = ps->performance_levels[0].sclk;
  817. } else {
  818. mclk = ps->performance_levels[0].mclk;
  819. sclk = ps->performance_levels[0].sclk;
  820. }
  821. if (rps->vce_active) {
  822. if (sclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk)
  823. sclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk;
  824. if (mclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk)
  825. mclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk;
  826. }
  827. ps->performance_levels[0].sclk = sclk;
  828. ps->performance_levels[0].mclk = mclk;
  829. if (ps->performance_levels[1].sclk < ps->performance_levels[0].sclk)
  830. ps->performance_levels[1].sclk = ps->performance_levels[0].sclk;
  831. if (disable_mclk_switching) {
  832. if (ps->performance_levels[0].mclk < ps->performance_levels[1].mclk)
  833. ps->performance_levels[0].mclk = ps->performance_levels[1].mclk;
  834. } else {
  835. if (ps->performance_levels[1].mclk < ps->performance_levels[0].mclk)
  836. ps->performance_levels[1].mclk = ps->performance_levels[0].mclk;
  837. }
  838. }
  839. static int ci_thermal_set_temperature_range(struct amdgpu_device *adev,
  840. int min_temp, int max_temp)
  841. {
  842. int low_temp = 0 * 1000;
  843. int high_temp = 255 * 1000;
  844. u32 tmp;
  845. if (low_temp < min_temp)
  846. low_temp = min_temp;
  847. if (high_temp > max_temp)
  848. high_temp = max_temp;
  849. if (high_temp < low_temp) {
  850. DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
  851. return -EINVAL;
  852. }
  853. tmp = RREG32_SMC(ixCG_THERMAL_INT);
  854. tmp &= ~(CG_THERMAL_INT__DIG_THERM_INTH_MASK | CG_THERMAL_INT__DIG_THERM_INTL_MASK);
  855. tmp |= ((high_temp / 1000) << CG_THERMAL_INT__DIG_THERM_INTH__SHIFT) |
  856. ((low_temp / 1000)) << CG_THERMAL_INT__DIG_THERM_INTL__SHIFT;
  857. WREG32_SMC(ixCG_THERMAL_INT, tmp);
  858. #if 0
  859. /* XXX: need to figure out how to handle this properly */
  860. tmp = RREG32_SMC(ixCG_THERMAL_CTRL);
  861. tmp &= DIG_THERM_DPM_MASK;
  862. tmp |= DIG_THERM_DPM(high_temp / 1000);
  863. WREG32_SMC(ixCG_THERMAL_CTRL, tmp);
  864. #endif
  865. adev->pm.dpm.thermal.min_temp = low_temp;
  866. adev->pm.dpm.thermal.max_temp = high_temp;
  867. return 0;
  868. }
  869. static int ci_thermal_enable_alert(struct amdgpu_device *adev,
  870. bool enable)
  871. {
  872. u32 thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
  873. PPSMC_Result result;
  874. if (enable) {
  875. thermal_int &= ~(CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK |
  876. CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK);
  877. WREG32_SMC(ixCG_THERMAL_INT, thermal_int);
  878. result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Thermal_Cntl_Enable);
  879. if (result != PPSMC_Result_OK) {
  880. DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
  881. return -EINVAL;
  882. }
  883. } else {
  884. thermal_int |= CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK |
  885. CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK;
  886. WREG32_SMC(ixCG_THERMAL_INT, thermal_int);
  887. result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Thermal_Cntl_Disable);
  888. if (result != PPSMC_Result_OK) {
  889. DRM_DEBUG_KMS("Could not disable thermal interrupts.\n");
  890. return -EINVAL;
  891. }
  892. }
  893. return 0;
  894. }
  895. static void ci_fan_ctrl_set_static_mode(struct amdgpu_device *adev, u32 mode)
  896. {
  897. struct ci_power_info *pi = ci_get_pi(adev);
  898. u32 tmp;
  899. if (pi->fan_ctrl_is_in_default_mode) {
  900. tmp = (RREG32_SMC(ixCG_FDO_CTRL2) & CG_FDO_CTRL2__FDO_PWM_MODE_MASK)
  901. >> CG_FDO_CTRL2__FDO_PWM_MODE__SHIFT;
  902. pi->fan_ctrl_default_mode = tmp;
  903. tmp = (RREG32_SMC(ixCG_FDO_CTRL2) & CG_FDO_CTRL2__TMIN_MASK)
  904. >> CG_FDO_CTRL2__TMIN__SHIFT;
  905. pi->t_min = tmp;
  906. pi->fan_ctrl_is_in_default_mode = false;
  907. }
  908. tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__TMIN_MASK;
  909. tmp |= 0 << CG_FDO_CTRL2__TMIN__SHIFT;
  910. WREG32_SMC(ixCG_FDO_CTRL2, tmp);
  911. tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__FDO_PWM_MODE_MASK;
  912. tmp |= mode << CG_FDO_CTRL2__FDO_PWM_MODE__SHIFT;
  913. WREG32_SMC(ixCG_FDO_CTRL2, tmp);
  914. }
  915. static int ci_thermal_setup_fan_table(struct amdgpu_device *adev)
  916. {
  917. struct ci_power_info *pi = ci_get_pi(adev);
  918. SMU7_Discrete_FanTable fan_table = { FDO_MODE_HARDWARE };
  919. u32 duty100;
  920. u32 t_diff1, t_diff2, pwm_diff1, pwm_diff2;
  921. u16 fdo_min, slope1, slope2;
  922. u32 reference_clock, tmp;
  923. int ret;
  924. u64 tmp64;
  925. if (!pi->fan_table_start) {
  926. adev->pm.dpm.fan.ucode_fan_control = false;
  927. return 0;
  928. }
  929. duty100 = (RREG32_SMC(ixCG_FDO_CTRL1) & CG_FDO_CTRL1__FMAX_DUTY100_MASK)
  930. >> CG_FDO_CTRL1__FMAX_DUTY100__SHIFT;
  931. if (duty100 == 0) {
  932. adev->pm.dpm.fan.ucode_fan_control = false;
  933. return 0;
  934. }
  935. tmp64 = (u64)adev->pm.dpm.fan.pwm_min * duty100;
  936. do_div(tmp64, 10000);
  937. fdo_min = (u16)tmp64;
  938. t_diff1 = adev->pm.dpm.fan.t_med - adev->pm.dpm.fan.t_min;
  939. t_diff2 = adev->pm.dpm.fan.t_high - adev->pm.dpm.fan.t_med;
  940. pwm_diff1 = adev->pm.dpm.fan.pwm_med - adev->pm.dpm.fan.pwm_min;
  941. pwm_diff2 = adev->pm.dpm.fan.pwm_high - adev->pm.dpm.fan.pwm_med;
  942. slope1 = (u16)((50 + ((16 * duty100 * pwm_diff1) / t_diff1)) / 100);
  943. slope2 = (u16)((50 + ((16 * duty100 * pwm_diff2) / t_diff2)) / 100);
  944. fan_table.TempMin = cpu_to_be16((50 + adev->pm.dpm.fan.t_min) / 100);
  945. fan_table.TempMed = cpu_to_be16((50 + adev->pm.dpm.fan.t_med) / 100);
  946. fan_table.TempMax = cpu_to_be16((50 + adev->pm.dpm.fan.t_max) / 100);
  947. fan_table.Slope1 = cpu_to_be16(slope1);
  948. fan_table.Slope2 = cpu_to_be16(slope2);
  949. fan_table.FdoMin = cpu_to_be16(fdo_min);
  950. fan_table.HystDown = cpu_to_be16(adev->pm.dpm.fan.t_hyst);
  951. fan_table.HystUp = cpu_to_be16(1);
  952. fan_table.HystSlope = cpu_to_be16(1);
  953. fan_table.TempRespLim = cpu_to_be16(5);
  954. reference_clock = amdgpu_asic_get_xclk(adev);
  955. fan_table.RefreshPeriod = cpu_to_be32((adev->pm.dpm.fan.cycle_delay *
  956. reference_clock) / 1600);
  957. fan_table.FdoMax = cpu_to_be16((u16)duty100);
  958. tmp = (RREG32_SMC(ixCG_MULT_THERMAL_CTRL) & CG_MULT_THERMAL_CTRL__TEMP_SEL_MASK)
  959. >> CG_MULT_THERMAL_CTRL__TEMP_SEL__SHIFT;
  960. fan_table.TempSrc = (uint8_t)tmp;
  961. ret = amdgpu_ci_copy_bytes_to_smc(adev,
  962. pi->fan_table_start,
  963. (u8 *)(&fan_table),
  964. sizeof(fan_table),
  965. pi->sram_end);
  966. if (ret) {
  967. DRM_ERROR("Failed to load fan table to the SMC.");
  968. adev->pm.dpm.fan.ucode_fan_control = false;
  969. }
  970. return 0;
  971. }
  972. static int ci_fan_ctrl_start_smc_fan_control(struct amdgpu_device *adev)
  973. {
  974. struct ci_power_info *pi = ci_get_pi(adev);
  975. PPSMC_Result ret;
  976. if (pi->caps_od_fuzzy_fan_control_support) {
  977. ret = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  978. PPSMC_StartFanControl,
  979. FAN_CONTROL_FUZZY);
  980. if (ret != PPSMC_Result_OK)
  981. return -EINVAL;
  982. ret = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  983. PPSMC_MSG_SetFanPwmMax,
  984. adev->pm.dpm.fan.default_max_fan_pwm);
  985. if (ret != PPSMC_Result_OK)
  986. return -EINVAL;
  987. } else {
  988. ret = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  989. PPSMC_StartFanControl,
  990. FAN_CONTROL_TABLE);
  991. if (ret != PPSMC_Result_OK)
  992. return -EINVAL;
  993. }
  994. pi->fan_is_controlled_by_smc = true;
  995. return 0;
  996. }
  997. static int ci_fan_ctrl_stop_smc_fan_control(struct amdgpu_device *adev)
  998. {
  999. PPSMC_Result ret;
  1000. struct ci_power_info *pi = ci_get_pi(adev);
  1001. ret = amdgpu_ci_send_msg_to_smc(adev, PPSMC_StopFanControl);
  1002. if (ret == PPSMC_Result_OK) {
  1003. pi->fan_is_controlled_by_smc = false;
  1004. return 0;
  1005. } else {
  1006. return -EINVAL;
  1007. }
  1008. }
  1009. static int ci_dpm_get_fan_speed_percent(struct amdgpu_device *adev,
  1010. u32 *speed)
  1011. {
  1012. u32 duty, duty100;
  1013. u64 tmp64;
  1014. if (adev->pm.no_fan)
  1015. return -ENOENT;
  1016. duty100 = (RREG32_SMC(ixCG_FDO_CTRL1) & CG_FDO_CTRL1__FMAX_DUTY100_MASK)
  1017. >> CG_FDO_CTRL1__FMAX_DUTY100__SHIFT;
  1018. duty = (RREG32_SMC(ixCG_THERMAL_STATUS) & CG_THERMAL_STATUS__FDO_PWM_DUTY_MASK)
  1019. >> CG_THERMAL_STATUS__FDO_PWM_DUTY__SHIFT;
  1020. if (duty100 == 0)
  1021. return -EINVAL;
  1022. tmp64 = (u64)duty * 100;
  1023. do_div(tmp64, duty100);
  1024. *speed = (u32)tmp64;
  1025. if (*speed > 100)
  1026. *speed = 100;
  1027. return 0;
  1028. }
  1029. static int ci_dpm_set_fan_speed_percent(struct amdgpu_device *adev,
  1030. u32 speed)
  1031. {
  1032. u32 tmp;
  1033. u32 duty, duty100;
  1034. u64 tmp64;
  1035. struct ci_power_info *pi = ci_get_pi(adev);
  1036. if (adev->pm.no_fan)
  1037. return -ENOENT;
  1038. if (pi->fan_is_controlled_by_smc)
  1039. return -EINVAL;
  1040. if (speed > 100)
  1041. return -EINVAL;
  1042. duty100 = (RREG32_SMC(ixCG_FDO_CTRL1) & CG_FDO_CTRL1__FMAX_DUTY100_MASK)
  1043. >> CG_FDO_CTRL1__FMAX_DUTY100__SHIFT;
  1044. if (duty100 == 0)
  1045. return -EINVAL;
  1046. tmp64 = (u64)speed * duty100;
  1047. do_div(tmp64, 100);
  1048. duty = (u32)tmp64;
  1049. tmp = RREG32_SMC(ixCG_FDO_CTRL0) & ~CG_FDO_CTRL0__FDO_STATIC_DUTY_MASK;
  1050. tmp |= duty << CG_FDO_CTRL0__FDO_STATIC_DUTY__SHIFT;
  1051. WREG32_SMC(ixCG_FDO_CTRL0, tmp);
  1052. return 0;
  1053. }
  1054. static void ci_dpm_set_fan_control_mode(struct amdgpu_device *adev, u32 mode)
  1055. {
  1056. if (mode) {
  1057. /* stop auto-manage */
  1058. if (adev->pm.dpm.fan.ucode_fan_control)
  1059. ci_fan_ctrl_stop_smc_fan_control(adev);
  1060. ci_fan_ctrl_set_static_mode(adev, mode);
  1061. } else {
  1062. /* restart auto-manage */
  1063. if (adev->pm.dpm.fan.ucode_fan_control)
  1064. ci_thermal_start_smc_fan_control(adev);
  1065. else
  1066. ci_fan_ctrl_set_default_mode(adev);
  1067. }
  1068. }
  1069. static u32 ci_dpm_get_fan_control_mode(struct amdgpu_device *adev)
  1070. {
  1071. struct ci_power_info *pi = ci_get_pi(adev);
  1072. u32 tmp;
  1073. if (pi->fan_is_controlled_by_smc)
  1074. return 0;
  1075. tmp = RREG32_SMC(ixCG_FDO_CTRL2) & CG_FDO_CTRL2__FDO_PWM_MODE_MASK;
  1076. return (tmp >> CG_FDO_CTRL2__FDO_PWM_MODE__SHIFT);
  1077. }
  1078. #if 0
  1079. static int ci_fan_ctrl_get_fan_speed_rpm(struct amdgpu_device *adev,
  1080. u32 *speed)
  1081. {
  1082. u32 tach_period;
  1083. u32 xclk = amdgpu_asic_get_xclk(adev);
  1084. if (adev->pm.no_fan)
  1085. return -ENOENT;
  1086. if (adev->pm.fan_pulses_per_revolution == 0)
  1087. return -ENOENT;
  1088. tach_period = (RREG32_SMC(ixCG_TACH_STATUS) & CG_TACH_STATUS__TACH_PERIOD_MASK)
  1089. >> CG_TACH_STATUS__TACH_PERIOD__SHIFT;
  1090. if (tach_period == 0)
  1091. return -ENOENT;
  1092. *speed = 60 * xclk * 10000 / tach_period;
  1093. return 0;
  1094. }
  1095. static int ci_fan_ctrl_set_fan_speed_rpm(struct amdgpu_device *adev,
  1096. u32 speed)
  1097. {
  1098. u32 tach_period, tmp;
  1099. u32 xclk = amdgpu_asic_get_xclk(adev);
  1100. if (adev->pm.no_fan)
  1101. return -ENOENT;
  1102. if (adev->pm.fan_pulses_per_revolution == 0)
  1103. return -ENOENT;
  1104. if ((speed < adev->pm.fan_min_rpm) ||
  1105. (speed > adev->pm.fan_max_rpm))
  1106. return -EINVAL;
  1107. if (adev->pm.dpm.fan.ucode_fan_control)
  1108. ci_fan_ctrl_stop_smc_fan_control(adev);
  1109. tach_period = 60 * xclk * 10000 / (8 * speed);
  1110. tmp = RREG32_SMC(ixCG_TACH_CTRL) & ~CG_TACH_CTRL__TARGET_PERIOD_MASK;
  1111. tmp |= tach_period << CG_TACH_CTRL__TARGET_PERIOD__SHIFT;
  1112. WREG32_SMC(CG_TACH_CTRL, tmp);
  1113. ci_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC_RPM);
  1114. return 0;
  1115. }
  1116. #endif
  1117. static void ci_fan_ctrl_set_default_mode(struct amdgpu_device *adev)
  1118. {
  1119. struct ci_power_info *pi = ci_get_pi(adev);
  1120. u32 tmp;
  1121. if (!pi->fan_ctrl_is_in_default_mode) {
  1122. tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__FDO_PWM_MODE_MASK;
  1123. tmp |= pi->fan_ctrl_default_mode << CG_FDO_CTRL2__FDO_PWM_MODE__SHIFT;
  1124. WREG32_SMC(ixCG_FDO_CTRL2, tmp);
  1125. tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__TMIN_MASK;
  1126. tmp |= pi->t_min << CG_FDO_CTRL2__TMIN__SHIFT;
  1127. WREG32_SMC(ixCG_FDO_CTRL2, tmp);
  1128. pi->fan_ctrl_is_in_default_mode = true;
  1129. }
  1130. }
  1131. static void ci_thermal_start_smc_fan_control(struct amdgpu_device *adev)
  1132. {
  1133. if (adev->pm.dpm.fan.ucode_fan_control) {
  1134. ci_fan_ctrl_start_smc_fan_control(adev);
  1135. ci_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC);
  1136. }
  1137. }
  1138. static void ci_thermal_initialize(struct amdgpu_device *adev)
  1139. {
  1140. u32 tmp;
  1141. if (adev->pm.fan_pulses_per_revolution) {
  1142. tmp = RREG32_SMC(ixCG_TACH_CTRL) & ~CG_TACH_CTRL__EDGE_PER_REV_MASK;
  1143. tmp |= (adev->pm.fan_pulses_per_revolution - 1)
  1144. << CG_TACH_CTRL__EDGE_PER_REV__SHIFT;
  1145. WREG32_SMC(ixCG_TACH_CTRL, tmp);
  1146. }
  1147. tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__TACH_PWM_RESP_RATE_MASK;
  1148. tmp |= 0x28 << CG_FDO_CTRL2__TACH_PWM_RESP_RATE__SHIFT;
  1149. WREG32_SMC(ixCG_FDO_CTRL2, tmp);
  1150. }
  1151. static int ci_thermal_start_thermal_controller(struct amdgpu_device *adev)
  1152. {
  1153. int ret;
  1154. ci_thermal_initialize(adev);
  1155. ret = ci_thermal_set_temperature_range(adev, CISLANDS_TEMP_RANGE_MIN, CISLANDS_TEMP_RANGE_MAX);
  1156. if (ret)
  1157. return ret;
  1158. ret = ci_thermal_enable_alert(adev, true);
  1159. if (ret)
  1160. return ret;
  1161. if (adev->pm.dpm.fan.ucode_fan_control) {
  1162. ret = ci_thermal_setup_fan_table(adev);
  1163. if (ret)
  1164. return ret;
  1165. ci_thermal_start_smc_fan_control(adev);
  1166. }
  1167. return 0;
  1168. }
  1169. static void ci_thermal_stop_thermal_controller(struct amdgpu_device *adev)
  1170. {
  1171. if (!adev->pm.no_fan)
  1172. ci_fan_ctrl_set_default_mode(adev);
  1173. }
  1174. static int ci_read_smc_soft_register(struct amdgpu_device *adev,
  1175. u16 reg_offset, u32 *value)
  1176. {
  1177. struct ci_power_info *pi = ci_get_pi(adev);
  1178. return amdgpu_ci_read_smc_sram_dword(adev,
  1179. pi->soft_regs_start + reg_offset,
  1180. value, pi->sram_end);
  1181. }
  1182. static int ci_write_smc_soft_register(struct amdgpu_device *adev,
  1183. u16 reg_offset, u32 value)
  1184. {
  1185. struct ci_power_info *pi = ci_get_pi(adev);
  1186. return amdgpu_ci_write_smc_sram_dword(adev,
  1187. pi->soft_regs_start + reg_offset,
  1188. value, pi->sram_end);
  1189. }
  1190. static void ci_init_fps_limits(struct amdgpu_device *adev)
  1191. {
  1192. struct ci_power_info *pi = ci_get_pi(adev);
  1193. SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
  1194. if (pi->caps_fps) {
  1195. u16 tmp;
  1196. tmp = 45;
  1197. table->FpsHighT = cpu_to_be16(tmp);
  1198. tmp = 30;
  1199. table->FpsLowT = cpu_to_be16(tmp);
  1200. }
  1201. }
  1202. static int ci_update_sclk_t(struct amdgpu_device *adev)
  1203. {
  1204. struct ci_power_info *pi = ci_get_pi(adev);
  1205. int ret = 0;
  1206. u32 low_sclk_interrupt_t = 0;
  1207. if (pi->caps_sclk_throttle_low_notification) {
  1208. low_sclk_interrupt_t = cpu_to_be32(pi->low_sclk_interrupt_t);
  1209. ret = amdgpu_ci_copy_bytes_to_smc(adev,
  1210. pi->dpm_table_start +
  1211. offsetof(SMU7_Discrete_DpmTable, LowSclkInterruptT),
  1212. (u8 *)&low_sclk_interrupt_t,
  1213. sizeof(u32), pi->sram_end);
  1214. }
  1215. return ret;
  1216. }
  1217. static void ci_get_leakage_voltages(struct amdgpu_device *adev)
  1218. {
  1219. struct ci_power_info *pi = ci_get_pi(adev);
  1220. u16 leakage_id, virtual_voltage_id;
  1221. u16 vddc, vddci;
  1222. int i;
  1223. pi->vddc_leakage.count = 0;
  1224. pi->vddci_leakage.count = 0;
  1225. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
  1226. for (i = 0; i < CISLANDS_MAX_LEAKAGE_COUNT; i++) {
  1227. virtual_voltage_id = ATOM_VIRTUAL_VOLTAGE_ID0 + i;
  1228. if (amdgpu_atombios_get_voltage_evv(adev, virtual_voltage_id, &vddc) != 0)
  1229. continue;
  1230. if (vddc != 0 && vddc != virtual_voltage_id) {
  1231. pi->vddc_leakage.actual_voltage[pi->vddc_leakage.count] = vddc;
  1232. pi->vddc_leakage.leakage_id[pi->vddc_leakage.count] = virtual_voltage_id;
  1233. pi->vddc_leakage.count++;
  1234. }
  1235. }
  1236. } else if (amdgpu_atombios_get_leakage_id_from_vbios(adev, &leakage_id) == 0) {
  1237. for (i = 0; i < CISLANDS_MAX_LEAKAGE_COUNT; i++) {
  1238. virtual_voltage_id = ATOM_VIRTUAL_VOLTAGE_ID0 + i;
  1239. if (amdgpu_atombios_get_leakage_vddc_based_on_leakage_params(adev, &vddc, &vddci,
  1240. virtual_voltage_id,
  1241. leakage_id) == 0) {
  1242. if (vddc != 0 && vddc != virtual_voltage_id) {
  1243. pi->vddc_leakage.actual_voltage[pi->vddc_leakage.count] = vddc;
  1244. pi->vddc_leakage.leakage_id[pi->vddc_leakage.count] = virtual_voltage_id;
  1245. pi->vddc_leakage.count++;
  1246. }
  1247. if (vddci != 0 && vddci != virtual_voltage_id) {
  1248. pi->vddci_leakage.actual_voltage[pi->vddci_leakage.count] = vddci;
  1249. pi->vddci_leakage.leakage_id[pi->vddci_leakage.count] = virtual_voltage_id;
  1250. pi->vddci_leakage.count++;
  1251. }
  1252. }
  1253. }
  1254. }
  1255. }
  1256. static void ci_set_dpm_event_sources(struct amdgpu_device *adev, u32 sources)
  1257. {
  1258. struct ci_power_info *pi = ci_get_pi(adev);
  1259. bool want_thermal_protection;
  1260. enum amdgpu_dpm_event_src dpm_event_src;
  1261. u32 tmp;
  1262. switch (sources) {
  1263. case 0:
  1264. default:
  1265. want_thermal_protection = false;
  1266. break;
  1267. case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL):
  1268. want_thermal_protection = true;
  1269. dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGITAL;
  1270. break;
  1271. case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
  1272. want_thermal_protection = true;
  1273. dpm_event_src = AMDGPU_DPM_EVENT_SRC_EXTERNAL;
  1274. break;
  1275. case ((1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
  1276. (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL)):
  1277. want_thermal_protection = true;
  1278. dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
  1279. break;
  1280. }
  1281. if (want_thermal_protection) {
  1282. #if 0
  1283. /* XXX: need to figure out how to handle this properly */
  1284. tmp = RREG32_SMC(ixCG_THERMAL_CTRL);
  1285. tmp &= DPM_EVENT_SRC_MASK;
  1286. tmp |= DPM_EVENT_SRC(dpm_event_src);
  1287. WREG32_SMC(ixCG_THERMAL_CTRL, tmp);
  1288. #endif
  1289. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1290. if (pi->thermal_protection)
  1291. tmp &= ~GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
  1292. else
  1293. tmp |= GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
  1294. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1295. } else {
  1296. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1297. tmp |= GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
  1298. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1299. }
  1300. }
  1301. static void ci_enable_auto_throttle_source(struct amdgpu_device *adev,
  1302. enum amdgpu_dpm_auto_throttle_src source,
  1303. bool enable)
  1304. {
  1305. struct ci_power_info *pi = ci_get_pi(adev);
  1306. if (enable) {
  1307. if (!(pi->active_auto_throttle_sources & (1 << source))) {
  1308. pi->active_auto_throttle_sources |= 1 << source;
  1309. ci_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
  1310. }
  1311. } else {
  1312. if (pi->active_auto_throttle_sources & (1 << source)) {
  1313. pi->active_auto_throttle_sources &= ~(1 << source);
  1314. ci_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
  1315. }
  1316. }
  1317. }
  1318. static void ci_enable_vr_hot_gpio_interrupt(struct amdgpu_device *adev)
  1319. {
  1320. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT)
  1321. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableVRHotGPIOInterrupt);
  1322. }
  1323. static int ci_unfreeze_sclk_mclk_dpm(struct amdgpu_device *adev)
  1324. {
  1325. struct ci_power_info *pi = ci_get_pi(adev);
  1326. PPSMC_Result smc_result;
  1327. if (!pi->need_update_smu7_dpm_table)
  1328. return 0;
  1329. if ((!pi->sclk_dpm_key_disabled) &&
  1330. (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
  1331. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_SCLKDPM_UnfreezeLevel);
  1332. if (smc_result != PPSMC_Result_OK)
  1333. return -EINVAL;
  1334. }
  1335. if ((!pi->mclk_dpm_key_disabled) &&
  1336. (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
  1337. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_UnfreezeLevel);
  1338. if (smc_result != PPSMC_Result_OK)
  1339. return -EINVAL;
  1340. }
  1341. pi->need_update_smu7_dpm_table = 0;
  1342. return 0;
  1343. }
  1344. static int ci_enable_sclk_mclk_dpm(struct amdgpu_device *adev, bool enable)
  1345. {
  1346. struct ci_power_info *pi = ci_get_pi(adev);
  1347. PPSMC_Result smc_result;
  1348. if (enable) {
  1349. if (!pi->sclk_dpm_key_disabled) {
  1350. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DPM_Enable);
  1351. if (smc_result != PPSMC_Result_OK)
  1352. return -EINVAL;
  1353. }
  1354. if (!pi->mclk_dpm_key_disabled) {
  1355. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_Enable);
  1356. if (smc_result != PPSMC_Result_OK)
  1357. return -EINVAL;
  1358. WREG32_P(mmMC_SEQ_CNTL_3, MC_SEQ_CNTL_3__CAC_EN_MASK,
  1359. ~MC_SEQ_CNTL_3__CAC_EN_MASK);
  1360. WREG32_SMC(ixLCAC_MC0_CNTL, 0x05);
  1361. WREG32_SMC(ixLCAC_MC1_CNTL, 0x05);
  1362. WREG32_SMC(ixLCAC_CPL_CNTL, 0x100005);
  1363. udelay(10);
  1364. WREG32_SMC(ixLCAC_MC0_CNTL, 0x400005);
  1365. WREG32_SMC(ixLCAC_MC1_CNTL, 0x400005);
  1366. WREG32_SMC(ixLCAC_CPL_CNTL, 0x500005);
  1367. }
  1368. } else {
  1369. if (!pi->sclk_dpm_key_disabled) {
  1370. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DPM_Disable);
  1371. if (smc_result != PPSMC_Result_OK)
  1372. return -EINVAL;
  1373. }
  1374. if (!pi->mclk_dpm_key_disabled) {
  1375. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_Disable);
  1376. if (smc_result != PPSMC_Result_OK)
  1377. return -EINVAL;
  1378. }
  1379. }
  1380. return 0;
  1381. }
  1382. static int ci_start_dpm(struct amdgpu_device *adev)
  1383. {
  1384. struct ci_power_info *pi = ci_get_pi(adev);
  1385. PPSMC_Result smc_result;
  1386. int ret;
  1387. u32 tmp;
  1388. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1389. tmp |= GENERAL_PWRMGT__GLOBAL_PWRMGT_EN_MASK;
  1390. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1391. tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
  1392. tmp |= SCLK_PWRMGT_CNTL__DYNAMIC_PM_EN_MASK;
  1393. WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
  1394. ci_write_smc_soft_register(adev, offsetof(SMU7_SoftRegisters, VoltageChangeTimeout), 0x1000);
  1395. WREG32_P(mmBIF_LNCNT_RESET, 0, ~BIF_LNCNT_RESET__RESET_LNCNT_EN_MASK);
  1396. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Voltage_Cntl_Enable);
  1397. if (smc_result != PPSMC_Result_OK)
  1398. return -EINVAL;
  1399. ret = ci_enable_sclk_mclk_dpm(adev, true);
  1400. if (ret)
  1401. return ret;
  1402. if (!pi->pcie_dpm_key_disabled) {
  1403. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PCIeDPM_Enable);
  1404. if (smc_result != PPSMC_Result_OK)
  1405. return -EINVAL;
  1406. }
  1407. return 0;
  1408. }
  1409. static int ci_freeze_sclk_mclk_dpm(struct amdgpu_device *adev)
  1410. {
  1411. struct ci_power_info *pi = ci_get_pi(adev);
  1412. PPSMC_Result smc_result;
  1413. if (!pi->need_update_smu7_dpm_table)
  1414. return 0;
  1415. if ((!pi->sclk_dpm_key_disabled) &&
  1416. (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
  1417. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_SCLKDPM_FreezeLevel);
  1418. if (smc_result != PPSMC_Result_OK)
  1419. return -EINVAL;
  1420. }
  1421. if ((!pi->mclk_dpm_key_disabled) &&
  1422. (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
  1423. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_FreezeLevel);
  1424. if (smc_result != PPSMC_Result_OK)
  1425. return -EINVAL;
  1426. }
  1427. return 0;
  1428. }
  1429. static int ci_stop_dpm(struct amdgpu_device *adev)
  1430. {
  1431. struct ci_power_info *pi = ci_get_pi(adev);
  1432. PPSMC_Result smc_result;
  1433. int ret;
  1434. u32 tmp;
  1435. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1436. tmp &= ~GENERAL_PWRMGT__GLOBAL_PWRMGT_EN_MASK;
  1437. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1438. tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
  1439. tmp &= ~SCLK_PWRMGT_CNTL__DYNAMIC_PM_EN_MASK;
  1440. WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
  1441. if (!pi->pcie_dpm_key_disabled) {
  1442. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PCIeDPM_Disable);
  1443. if (smc_result != PPSMC_Result_OK)
  1444. return -EINVAL;
  1445. }
  1446. ret = ci_enable_sclk_mclk_dpm(adev, false);
  1447. if (ret)
  1448. return ret;
  1449. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Voltage_Cntl_Disable);
  1450. if (smc_result != PPSMC_Result_OK)
  1451. return -EINVAL;
  1452. return 0;
  1453. }
  1454. static void ci_enable_sclk_control(struct amdgpu_device *adev, bool enable)
  1455. {
  1456. u32 tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
  1457. if (enable)
  1458. tmp &= ~SCLK_PWRMGT_CNTL__SCLK_PWRMGT_OFF_MASK;
  1459. else
  1460. tmp |= SCLK_PWRMGT_CNTL__SCLK_PWRMGT_OFF_MASK;
  1461. WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
  1462. }
  1463. #if 0
  1464. static int ci_notify_hw_of_power_source(struct amdgpu_device *adev,
  1465. bool ac_power)
  1466. {
  1467. struct ci_power_info *pi = ci_get_pi(adev);
  1468. struct amdgpu_cac_tdp_table *cac_tdp_table =
  1469. adev->pm.dpm.dyn_state.cac_tdp_table;
  1470. u32 power_limit;
  1471. if (ac_power)
  1472. power_limit = (u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
  1473. else
  1474. power_limit = (u32)(cac_tdp_table->battery_power_limit * 256);
  1475. ci_set_power_limit(adev, power_limit);
  1476. if (pi->caps_automatic_dc_transition) {
  1477. if (ac_power)
  1478. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_RunningOnAC);
  1479. else
  1480. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Remove_DC_Clamp);
  1481. }
  1482. return 0;
  1483. }
  1484. #endif
  1485. static PPSMC_Result amdgpu_ci_send_msg_to_smc_with_parameter(struct amdgpu_device *adev,
  1486. PPSMC_Msg msg, u32 parameter)
  1487. {
  1488. WREG32(mmSMC_MSG_ARG_0, parameter);
  1489. return amdgpu_ci_send_msg_to_smc(adev, msg);
  1490. }
  1491. static PPSMC_Result amdgpu_ci_send_msg_to_smc_return_parameter(struct amdgpu_device *adev,
  1492. PPSMC_Msg msg, u32 *parameter)
  1493. {
  1494. PPSMC_Result smc_result;
  1495. smc_result = amdgpu_ci_send_msg_to_smc(adev, msg);
  1496. if ((smc_result == PPSMC_Result_OK) && parameter)
  1497. *parameter = RREG32(mmSMC_MSG_ARG_0);
  1498. return smc_result;
  1499. }
  1500. static int ci_dpm_force_state_sclk(struct amdgpu_device *adev, u32 n)
  1501. {
  1502. struct ci_power_info *pi = ci_get_pi(adev);
  1503. if (!pi->sclk_dpm_key_disabled) {
  1504. PPSMC_Result smc_result =
  1505. amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SCLKDPM_SetEnabledMask, 1 << n);
  1506. if (smc_result != PPSMC_Result_OK)
  1507. return -EINVAL;
  1508. }
  1509. return 0;
  1510. }
  1511. static int ci_dpm_force_state_mclk(struct amdgpu_device *adev, u32 n)
  1512. {
  1513. struct ci_power_info *pi = ci_get_pi(adev);
  1514. if (!pi->mclk_dpm_key_disabled) {
  1515. PPSMC_Result smc_result =
  1516. amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_MCLKDPM_SetEnabledMask, 1 << n);
  1517. if (smc_result != PPSMC_Result_OK)
  1518. return -EINVAL;
  1519. }
  1520. return 0;
  1521. }
  1522. static int ci_dpm_force_state_pcie(struct amdgpu_device *adev, u32 n)
  1523. {
  1524. struct ci_power_info *pi = ci_get_pi(adev);
  1525. if (!pi->pcie_dpm_key_disabled) {
  1526. PPSMC_Result smc_result =
  1527. amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_PCIeDPM_ForceLevel, n);
  1528. if (smc_result != PPSMC_Result_OK)
  1529. return -EINVAL;
  1530. }
  1531. return 0;
  1532. }
  1533. static int ci_set_power_limit(struct amdgpu_device *adev, u32 n)
  1534. {
  1535. struct ci_power_info *pi = ci_get_pi(adev);
  1536. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit) {
  1537. PPSMC_Result smc_result =
  1538. amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_PkgPwrSetLimit, n);
  1539. if (smc_result != PPSMC_Result_OK)
  1540. return -EINVAL;
  1541. }
  1542. return 0;
  1543. }
  1544. static int ci_set_overdrive_target_tdp(struct amdgpu_device *adev,
  1545. u32 target_tdp)
  1546. {
  1547. PPSMC_Result smc_result =
  1548. amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_OverDriveSetTargetTdp, target_tdp);
  1549. if (smc_result != PPSMC_Result_OK)
  1550. return -EINVAL;
  1551. return 0;
  1552. }
  1553. #if 0
  1554. static int ci_set_boot_state(struct amdgpu_device *adev)
  1555. {
  1556. return ci_enable_sclk_mclk_dpm(adev, false);
  1557. }
  1558. #endif
  1559. static u32 ci_get_average_sclk_freq(struct amdgpu_device *adev)
  1560. {
  1561. u32 sclk_freq;
  1562. PPSMC_Result smc_result =
  1563. amdgpu_ci_send_msg_to_smc_return_parameter(adev,
  1564. PPSMC_MSG_API_GetSclkFrequency,
  1565. &sclk_freq);
  1566. if (smc_result != PPSMC_Result_OK)
  1567. sclk_freq = 0;
  1568. return sclk_freq;
  1569. }
  1570. static u32 ci_get_average_mclk_freq(struct amdgpu_device *adev)
  1571. {
  1572. u32 mclk_freq;
  1573. PPSMC_Result smc_result =
  1574. amdgpu_ci_send_msg_to_smc_return_parameter(adev,
  1575. PPSMC_MSG_API_GetMclkFrequency,
  1576. &mclk_freq);
  1577. if (smc_result != PPSMC_Result_OK)
  1578. mclk_freq = 0;
  1579. return mclk_freq;
  1580. }
  1581. static void ci_dpm_start_smc(struct amdgpu_device *adev)
  1582. {
  1583. int i;
  1584. amdgpu_ci_program_jump_on_start(adev);
  1585. amdgpu_ci_start_smc_clock(adev);
  1586. amdgpu_ci_start_smc(adev);
  1587. for (i = 0; i < adev->usec_timeout; i++) {
  1588. if (RREG32_SMC(ixFIRMWARE_FLAGS) & FIRMWARE_FLAGS__INTERRUPTS_ENABLED_MASK)
  1589. break;
  1590. }
  1591. }
  1592. static void ci_dpm_stop_smc(struct amdgpu_device *adev)
  1593. {
  1594. amdgpu_ci_reset_smc(adev);
  1595. amdgpu_ci_stop_smc_clock(adev);
  1596. }
  1597. static int ci_process_firmware_header(struct amdgpu_device *adev)
  1598. {
  1599. struct ci_power_info *pi = ci_get_pi(adev);
  1600. u32 tmp;
  1601. int ret;
  1602. ret = amdgpu_ci_read_smc_sram_dword(adev,
  1603. SMU7_FIRMWARE_HEADER_LOCATION +
  1604. offsetof(SMU7_Firmware_Header, DpmTable),
  1605. &tmp, pi->sram_end);
  1606. if (ret)
  1607. return ret;
  1608. pi->dpm_table_start = tmp;
  1609. ret = amdgpu_ci_read_smc_sram_dword(adev,
  1610. SMU7_FIRMWARE_HEADER_LOCATION +
  1611. offsetof(SMU7_Firmware_Header, SoftRegisters),
  1612. &tmp, pi->sram_end);
  1613. if (ret)
  1614. return ret;
  1615. pi->soft_regs_start = tmp;
  1616. ret = amdgpu_ci_read_smc_sram_dword(adev,
  1617. SMU7_FIRMWARE_HEADER_LOCATION +
  1618. offsetof(SMU7_Firmware_Header, mcRegisterTable),
  1619. &tmp, pi->sram_end);
  1620. if (ret)
  1621. return ret;
  1622. pi->mc_reg_table_start = tmp;
  1623. ret = amdgpu_ci_read_smc_sram_dword(adev,
  1624. SMU7_FIRMWARE_HEADER_LOCATION +
  1625. offsetof(SMU7_Firmware_Header, FanTable),
  1626. &tmp, pi->sram_end);
  1627. if (ret)
  1628. return ret;
  1629. pi->fan_table_start = tmp;
  1630. ret = amdgpu_ci_read_smc_sram_dword(adev,
  1631. SMU7_FIRMWARE_HEADER_LOCATION +
  1632. offsetof(SMU7_Firmware_Header, mcArbDramTimingTable),
  1633. &tmp, pi->sram_end);
  1634. if (ret)
  1635. return ret;
  1636. pi->arb_table_start = tmp;
  1637. return 0;
  1638. }
  1639. static void ci_read_clock_registers(struct amdgpu_device *adev)
  1640. {
  1641. struct ci_power_info *pi = ci_get_pi(adev);
  1642. pi->clock_registers.cg_spll_func_cntl =
  1643. RREG32_SMC(ixCG_SPLL_FUNC_CNTL);
  1644. pi->clock_registers.cg_spll_func_cntl_2 =
  1645. RREG32_SMC(ixCG_SPLL_FUNC_CNTL_2);
  1646. pi->clock_registers.cg_spll_func_cntl_3 =
  1647. RREG32_SMC(ixCG_SPLL_FUNC_CNTL_3);
  1648. pi->clock_registers.cg_spll_func_cntl_4 =
  1649. RREG32_SMC(ixCG_SPLL_FUNC_CNTL_4);
  1650. pi->clock_registers.cg_spll_spread_spectrum =
  1651. RREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM);
  1652. pi->clock_registers.cg_spll_spread_spectrum_2 =
  1653. RREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM_2);
  1654. pi->clock_registers.dll_cntl = RREG32(mmDLL_CNTL);
  1655. pi->clock_registers.mclk_pwrmgt_cntl = RREG32(mmMCLK_PWRMGT_CNTL);
  1656. pi->clock_registers.mpll_ad_func_cntl = RREG32(mmMPLL_AD_FUNC_CNTL);
  1657. pi->clock_registers.mpll_dq_func_cntl = RREG32(mmMPLL_DQ_FUNC_CNTL);
  1658. pi->clock_registers.mpll_func_cntl = RREG32(mmMPLL_FUNC_CNTL);
  1659. pi->clock_registers.mpll_func_cntl_1 = RREG32(mmMPLL_FUNC_CNTL_1);
  1660. pi->clock_registers.mpll_func_cntl_2 = RREG32(mmMPLL_FUNC_CNTL_2);
  1661. pi->clock_registers.mpll_ss1 = RREG32(mmMPLL_SS1);
  1662. pi->clock_registers.mpll_ss2 = RREG32(mmMPLL_SS2);
  1663. }
  1664. static void ci_init_sclk_t(struct amdgpu_device *adev)
  1665. {
  1666. struct ci_power_info *pi = ci_get_pi(adev);
  1667. pi->low_sclk_interrupt_t = 0;
  1668. }
  1669. static void ci_enable_thermal_protection(struct amdgpu_device *adev,
  1670. bool enable)
  1671. {
  1672. u32 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1673. if (enable)
  1674. tmp &= ~GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
  1675. else
  1676. tmp |= GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
  1677. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1678. }
  1679. static void ci_enable_acpi_power_management(struct amdgpu_device *adev)
  1680. {
  1681. u32 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1682. tmp |= GENERAL_PWRMGT__STATIC_PM_EN_MASK;
  1683. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1684. }
  1685. #if 0
  1686. static int ci_enter_ulp_state(struct amdgpu_device *adev)
  1687. {
  1688. WREG32(mmSMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
  1689. udelay(25000);
  1690. return 0;
  1691. }
  1692. static int ci_exit_ulp_state(struct amdgpu_device *adev)
  1693. {
  1694. int i;
  1695. WREG32(mmSMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
  1696. udelay(7000);
  1697. for (i = 0; i < adev->usec_timeout; i++) {
  1698. if (RREG32(mmSMC_RESP_0) == 1)
  1699. break;
  1700. udelay(1000);
  1701. }
  1702. return 0;
  1703. }
  1704. #endif
  1705. static int ci_notify_smc_display_change(struct amdgpu_device *adev,
  1706. bool has_display)
  1707. {
  1708. PPSMC_Msg msg = has_display ? PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
  1709. return (amdgpu_ci_send_msg_to_smc(adev, msg) == PPSMC_Result_OK) ? 0 : -EINVAL;
  1710. }
  1711. static int ci_enable_ds_master_switch(struct amdgpu_device *adev,
  1712. bool enable)
  1713. {
  1714. struct ci_power_info *pi = ci_get_pi(adev);
  1715. if (enable) {
  1716. if (pi->caps_sclk_ds) {
  1717. if (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MASTER_DeepSleep_ON) != PPSMC_Result_OK)
  1718. return -EINVAL;
  1719. } else {
  1720. if (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
  1721. return -EINVAL;
  1722. }
  1723. } else {
  1724. if (pi->caps_sclk_ds) {
  1725. if (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
  1726. return -EINVAL;
  1727. }
  1728. }
  1729. return 0;
  1730. }
  1731. static void ci_program_display_gap(struct amdgpu_device *adev)
  1732. {
  1733. u32 tmp = RREG32_SMC(ixCG_DISPLAY_GAP_CNTL);
  1734. u32 pre_vbi_time_in_us;
  1735. u32 frame_time_in_us;
  1736. u32 ref_clock = adev->clock.spll.reference_freq;
  1737. u32 refresh_rate = amdgpu_dpm_get_vrefresh(adev);
  1738. u32 vblank_time = amdgpu_dpm_get_vblank_time(adev);
  1739. tmp &= ~CG_DISPLAY_GAP_CNTL__DISP_GAP_MASK;
  1740. if (adev->pm.dpm.new_active_crtc_count > 0)
  1741. tmp |= (AMDGPU_PM_DISPLAY_GAP_VBLANK_OR_WM << CG_DISPLAY_GAP_CNTL__DISP_GAP__SHIFT);
  1742. else
  1743. tmp |= (AMDGPU_PM_DISPLAY_GAP_IGNORE << CG_DISPLAY_GAP_CNTL__DISP_GAP__SHIFT);
  1744. WREG32_SMC(ixCG_DISPLAY_GAP_CNTL, tmp);
  1745. if (refresh_rate == 0)
  1746. refresh_rate = 60;
  1747. if (vblank_time == 0xffffffff)
  1748. vblank_time = 500;
  1749. frame_time_in_us = 1000000 / refresh_rate;
  1750. pre_vbi_time_in_us =
  1751. frame_time_in_us - 200 - vblank_time;
  1752. tmp = pre_vbi_time_in_us * (ref_clock / 100);
  1753. WREG32_SMC(ixCG_DISPLAY_GAP_CNTL2, tmp);
  1754. ci_write_smc_soft_register(adev, offsetof(SMU7_SoftRegisters, PreVBlankGap), 0x64);
  1755. ci_write_smc_soft_register(adev, offsetof(SMU7_SoftRegisters, VBlankTimeout), (frame_time_in_us - pre_vbi_time_in_us));
  1756. ci_notify_smc_display_change(adev, (adev->pm.dpm.new_active_crtc_count == 1));
  1757. }
  1758. static void ci_enable_spread_spectrum(struct amdgpu_device *adev, bool enable)
  1759. {
  1760. struct ci_power_info *pi = ci_get_pi(adev);
  1761. u32 tmp;
  1762. if (enable) {
  1763. if (pi->caps_sclk_ss_support) {
  1764. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1765. tmp |= GENERAL_PWRMGT__DYN_SPREAD_SPECTRUM_EN_MASK;
  1766. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1767. }
  1768. } else {
  1769. tmp = RREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM);
  1770. tmp &= ~CG_SPLL_SPREAD_SPECTRUM__SSEN_MASK;
  1771. WREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM, tmp);
  1772. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1773. tmp &= ~GENERAL_PWRMGT__DYN_SPREAD_SPECTRUM_EN_MASK;
  1774. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1775. }
  1776. }
  1777. static void ci_program_sstp(struct amdgpu_device *adev)
  1778. {
  1779. WREG32_SMC(ixCG_STATIC_SCREEN_PARAMETER,
  1780. ((CISLANDS_SSTU_DFLT << CG_STATIC_SCREEN_PARAMETER__STATIC_SCREEN_THRESHOLD_UNIT__SHIFT) |
  1781. (CISLANDS_SST_DFLT << CG_STATIC_SCREEN_PARAMETER__STATIC_SCREEN_THRESHOLD__SHIFT)));
  1782. }
  1783. static void ci_enable_display_gap(struct amdgpu_device *adev)
  1784. {
  1785. u32 tmp = RREG32_SMC(ixCG_DISPLAY_GAP_CNTL);
  1786. tmp &= ~(CG_DISPLAY_GAP_CNTL__DISP_GAP_MASK |
  1787. CG_DISPLAY_GAP_CNTL__DISP_GAP_MCHG_MASK);
  1788. tmp |= ((AMDGPU_PM_DISPLAY_GAP_IGNORE << CG_DISPLAY_GAP_CNTL__DISP_GAP__SHIFT) |
  1789. (AMDGPU_PM_DISPLAY_GAP_VBLANK << CG_DISPLAY_GAP_CNTL__DISP_GAP_MCHG__SHIFT));
  1790. WREG32_SMC(ixCG_DISPLAY_GAP_CNTL, tmp);
  1791. }
  1792. static void ci_program_vc(struct amdgpu_device *adev)
  1793. {
  1794. u32 tmp;
  1795. tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
  1796. tmp &= ~(SCLK_PWRMGT_CNTL__RESET_SCLK_CNT_MASK | SCLK_PWRMGT_CNTL__RESET_BUSY_CNT_MASK);
  1797. WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
  1798. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_0, CISLANDS_VRC_DFLT0);
  1799. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_1, CISLANDS_VRC_DFLT1);
  1800. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_2, CISLANDS_VRC_DFLT2);
  1801. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_3, CISLANDS_VRC_DFLT3);
  1802. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_4, CISLANDS_VRC_DFLT4);
  1803. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_5, CISLANDS_VRC_DFLT5);
  1804. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_6, CISLANDS_VRC_DFLT6);
  1805. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_7, CISLANDS_VRC_DFLT7);
  1806. }
  1807. static void ci_clear_vc(struct amdgpu_device *adev)
  1808. {
  1809. u32 tmp;
  1810. tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
  1811. tmp |= (SCLK_PWRMGT_CNTL__RESET_SCLK_CNT_MASK | SCLK_PWRMGT_CNTL__RESET_BUSY_CNT_MASK);
  1812. WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
  1813. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_0, 0);
  1814. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_1, 0);
  1815. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_2, 0);
  1816. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_3, 0);
  1817. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_4, 0);
  1818. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_5, 0);
  1819. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_6, 0);
  1820. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_7, 0);
  1821. }
  1822. static int ci_upload_firmware(struct amdgpu_device *adev)
  1823. {
  1824. struct ci_power_info *pi = ci_get_pi(adev);
  1825. int i, ret;
  1826. for (i = 0; i < adev->usec_timeout; i++) {
  1827. if (RREG32_SMC(ixRCU_UC_EVENTS) & RCU_UC_EVENTS__boot_seq_done_MASK)
  1828. break;
  1829. }
  1830. WREG32_SMC(ixSMC_SYSCON_MISC_CNTL, 1);
  1831. amdgpu_ci_stop_smc_clock(adev);
  1832. amdgpu_ci_reset_smc(adev);
  1833. ret = amdgpu_ci_load_smc_ucode(adev, pi->sram_end);
  1834. return ret;
  1835. }
  1836. static int ci_get_svi2_voltage_table(struct amdgpu_device *adev,
  1837. struct amdgpu_clock_voltage_dependency_table *voltage_dependency_table,
  1838. struct atom_voltage_table *voltage_table)
  1839. {
  1840. u32 i;
  1841. if (voltage_dependency_table == NULL)
  1842. return -EINVAL;
  1843. voltage_table->mask_low = 0;
  1844. voltage_table->phase_delay = 0;
  1845. voltage_table->count = voltage_dependency_table->count;
  1846. for (i = 0; i < voltage_table->count; i++) {
  1847. voltage_table->entries[i].value = voltage_dependency_table->entries[i].v;
  1848. voltage_table->entries[i].smio_low = 0;
  1849. }
  1850. return 0;
  1851. }
  1852. static int ci_construct_voltage_tables(struct amdgpu_device *adev)
  1853. {
  1854. struct ci_power_info *pi = ci_get_pi(adev);
  1855. int ret;
  1856. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1857. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDC,
  1858. VOLTAGE_OBJ_GPIO_LUT,
  1859. &pi->vddc_voltage_table);
  1860. if (ret)
  1861. return ret;
  1862. } else if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1863. ret = ci_get_svi2_voltage_table(adev,
  1864. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  1865. &pi->vddc_voltage_table);
  1866. if (ret)
  1867. return ret;
  1868. }
  1869. if (pi->vddc_voltage_table.count > SMU7_MAX_LEVELS_VDDC)
  1870. ci_trim_voltage_table_to_fit_state_table(adev, SMU7_MAX_LEVELS_VDDC,
  1871. &pi->vddc_voltage_table);
  1872. if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1873. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDCI,
  1874. VOLTAGE_OBJ_GPIO_LUT,
  1875. &pi->vddci_voltage_table);
  1876. if (ret)
  1877. return ret;
  1878. } else if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1879. ret = ci_get_svi2_voltage_table(adev,
  1880. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  1881. &pi->vddci_voltage_table);
  1882. if (ret)
  1883. return ret;
  1884. }
  1885. if (pi->vddci_voltage_table.count > SMU7_MAX_LEVELS_VDDCI)
  1886. ci_trim_voltage_table_to_fit_state_table(adev, SMU7_MAX_LEVELS_VDDCI,
  1887. &pi->vddci_voltage_table);
  1888. if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1889. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_MVDDC,
  1890. VOLTAGE_OBJ_GPIO_LUT,
  1891. &pi->mvdd_voltage_table);
  1892. if (ret)
  1893. return ret;
  1894. } else if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1895. ret = ci_get_svi2_voltage_table(adev,
  1896. &adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
  1897. &pi->mvdd_voltage_table);
  1898. if (ret)
  1899. return ret;
  1900. }
  1901. if (pi->mvdd_voltage_table.count > SMU7_MAX_LEVELS_MVDD)
  1902. ci_trim_voltage_table_to_fit_state_table(adev, SMU7_MAX_LEVELS_MVDD,
  1903. &pi->mvdd_voltage_table);
  1904. return 0;
  1905. }
  1906. static void ci_populate_smc_voltage_table(struct amdgpu_device *adev,
  1907. struct atom_voltage_table_entry *voltage_table,
  1908. SMU7_Discrete_VoltageLevel *smc_voltage_table)
  1909. {
  1910. int ret;
  1911. ret = ci_get_std_voltage_value_sidd(adev, voltage_table,
  1912. &smc_voltage_table->StdVoltageHiSidd,
  1913. &smc_voltage_table->StdVoltageLoSidd);
  1914. if (ret) {
  1915. smc_voltage_table->StdVoltageHiSidd = voltage_table->value * VOLTAGE_SCALE;
  1916. smc_voltage_table->StdVoltageLoSidd = voltage_table->value * VOLTAGE_SCALE;
  1917. }
  1918. smc_voltage_table->Voltage = cpu_to_be16(voltage_table->value * VOLTAGE_SCALE);
  1919. smc_voltage_table->StdVoltageHiSidd =
  1920. cpu_to_be16(smc_voltage_table->StdVoltageHiSidd);
  1921. smc_voltage_table->StdVoltageLoSidd =
  1922. cpu_to_be16(smc_voltage_table->StdVoltageLoSidd);
  1923. }
  1924. static int ci_populate_smc_vddc_table(struct amdgpu_device *adev,
  1925. SMU7_Discrete_DpmTable *table)
  1926. {
  1927. struct ci_power_info *pi = ci_get_pi(adev);
  1928. unsigned int count;
  1929. table->VddcLevelCount = pi->vddc_voltage_table.count;
  1930. for (count = 0; count < table->VddcLevelCount; count++) {
  1931. ci_populate_smc_voltage_table(adev,
  1932. &pi->vddc_voltage_table.entries[count],
  1933. &table->VddcLevel[count]);
  1934. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1935. table->VddcLevel[count].Smio |=
  1936. pi->vddc_voltage_table.entries[count].smio_low;
  1937. else
  1938. table->VddcLevel[count].Smio = 0;
  1939. }
  1940. table->VddcLevelCount = cpu_to_be32(table->VddcLevelCount);
  1941. return 0;
  1942. }
  1943. static int ci_populate_smc_vddci_table(struct amdgpu_device *adev,
  1944. SMU7_Discrete_DpmTable *table)
  1945. {
  1946. unsigned int count;
  1947. struct ci_power_info *pi = ci_get_pi(adev);
  1948. table->VddciLevelCount = pi->vddci_voltage_table.count;
  1949. for (count = 0; count < table->VddciLevelCount; count++) {
  1950. ci_populate_smc_voltage_table(adev,
  1951. &pi->vddci_voltage_table.entries[count],
  1952. &table->VddciLevel[count]);
  1953. if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1954. table->VddciLevel[count].Smio |=
  1955. pi->vddci_voltage_table.entries[count].smio_low;
  1956. else
  1957. table->VddciLevel[count].Smio = 0;
  1958. }
  1959. table->VddciLevelCount = cpu_to_be32(table->VddciLevelCount);
  1960. return 0;
  1961. }
  1962. static int ci_populate_smc_mvdd_table(struct amdgpu_device *adev,
  1963. SMU7_Discrete_DpmTable *table)
  1964. {
  1965. struct ci_power_info *pi = ci_get_pi(adev);
  1966. unsigned int count;
  1967. table->MvddLevelCount = pi->mvdd_voltage_table.count;
  1968. for (count = 0; count < table->MvddLevelCount; count++) {
  1969. ci_populate_smc_voltage_table(adev,
  1970. &pi->mvdd_voltage_table.entries[count],
  1971. &table->MvddLevel[count]);
  1972. if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1973. table->MvddLevel[count].Smio |=
  1974. pi->mvdd_voltage_table.entries[count].smio_low;
  1975. else
  1976. table->MvddLevel[count].Smio = 0;
  1977. }
  1978. table->MvddLevelCount = cpu_to_be32(table->MvddLevelCount);
  1979. return 0;
  1980. }
  1981. static int ci_populate_smc_voltage_tables(struct amdgpu_device *adev,
  1982. SMU7_Discrete_DpmTable *table)
  1983. {
  1984. int ret;
  1985. ret = ci_populate_smc_vddc_table(adev, table);
  1986. if (ret)
  1987. return ret;
  1988. ret = ci_populate_smc_vddci_table(adev, table);
  1989. if (ret)
  1990. return ret;
  1991. ret = ci_populate_smc_mvdd_table(adev, table);
  1992. if (ret)
  1993. return ret;
  1994. return 0;
  1995. }
  1996. static int ci_populate_mvdd_value(struct amdgpu_device *adev, u32 mclk,
  1997. SMU7_Discrete_VoltageLevel *voltage)
  1998. {
  1999. struct ci_power_info *pi = ci_get_pi(adev);
  2000. u32 i = 0;
  2001. if (pi->mvdd_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  2002. for (i = 0; i < adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count; i++) {
  2003. if (mclk <= adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries[i].clk) {
  2004. voltage->Voltage = pi->mvdd_voltage_table.entries[i].value;
  2005. break;
  2006. }
  2007. }
  2008. if (i >= adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count)
  2009. return -EINVAL;
  2010. }
  2011. return -EINVAL;
  2012. }
  2013. static int ci_get_std_voltage_value_sidd(struct amdgpu_device *adev,
  2014. struct atom_voltage_table_entry *voltage_table,
  2015. u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd)
  2016. {
  2017. u16 v_index, idx;
  2018. bool voltage_found = false;
  2019. *std_voltage_hi_sidd = voltage_table->value * VOLTAGE_SCALE;
  2020. *std_voltage_lo_sidd = voltage_table->value * VOLTAGE_SCALE;
  2021. if (adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
  2022. return -EINVAL;
  2023. if (adev->pm.dpm.dyn_state.cac_leakage_table.entries) {
  2024. for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  2025. if (voltage_table->value ==
  2026. adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  2027. voltage_found = true;
  2028. if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
  2029. idx = v_index;
  2030. else
  2031. idx = adev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
  2032. *std_voltage_lo_sidd =
  2033. adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
  2034. *std_voltage_hi_sidd =
  2035. adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
  2036. break;
  2037. }
  2038. }
  2039. if (!voltage_found) {
  2040. for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  2041. if (voltage_table->value <=
  2042. adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  2043. voltage_found = true;
  2044. if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
  2045. idx = v_index;
  2046. else
  2047. idx = adev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
  2048. *std_voltage_lo_sidd =
  2049. adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
  2050. *std_voltage_hi_sidd =
  2051. adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
  2052. break;
  2053. }
  2054. }
  2055. }
  2056. }
  2057. return 0;
  2058. }
  2059. static void ci_populate_phase_value_based_on_sclk(struct amdgpu_device *adev,
  2060. const struct amdgpu_phase_shedding_limits_table *limits,
  2061. u32 sclk,
  2062. u32 *phase_shedding)
  2063. {
  2064. unsigned int i;
  2065. *phase_shedding = 1;
  2066. for (i = 0; i < limits->count; i++) {
  2067. if (sclk < limits->entries[i].sclk) {
  2068. *phase_shedding = i;
  2069. break;
  2070. }
  2071. }
  2072. }
  2073. static void ci_populate_phase_value_based_on_mclk(struct amdgpu_device *adev,
  2074. const struct amdgpu_phase_shedding_limits_table *limits,
  2075. u32 mclk,
  2076. u32 *phase_shedding)
  2077. {
  2078. unsigned int i;
  2079. *phase_shedding = 1;
  2080. for (i = 0; i < limits->count; i++) {
  2081. if (mclk < limits->entries[i].mclk) {
  2082. *phase_shedding = i;
  2083. break;
  2084. }
  2085. }
  2086. }
  2087. static int ci_init_arb_table_index(struct amdgpu_device *adev)
  2088. {
  2089. struct ci_power_info *pi = ci_get_pi(adev);
  2090. u32 tmp;
  2091. int ret;
  2092. ret = amdgpu_ci_read_smc_sram_dword(adev, pi->arb_table_start,
  2093. &tmp, pi->sram_end);
  2094. if (ret)
  2095. return ret;
  2096. tmp &= 0x00FFFFFF;
  2097. tmp |= MC_CG_ARB_FREQ_F1 << 24;
  2098. return amdgpu_ci_write_smc_sram_dword(adev, pi->arb_table_start,
  2099. tmp, pi->sram_end);
  2100. }
  2101. static int ci_get_dependency_volt_by_clk(struct amdgpu_device *adev,
  2102. struct amdgpu_clock_voltage_dependency_table *allowed_clock_voltage_table,
  2103. u32 clock, u32 *voltage)
  2104. {
  2105. u32 i = 0;
  2106. if (allowed_clock_voltage_table->count == 0)
  2107. return -EINVAL;
  2108. for (i = 0; i < allowed_clock_voltage_table->count; i++) {
  2109. if (allowed_clock_voltage_table->entries[i].clk >= clock) {
  2110. *voltage = allowed_clock_voltage_table->entries[i].v;
  2111. return 0;
  2112. }
  2113. }
  2114. *voltage = allowed_clock_voltage_table->entries[i-1].v;
  2115. return 0;
  2116. }
  2117. static u8 ci_get_sleep_divider_id_from_clock(struct amdgpu_device *adev,
  2118. u32 sclk, u32 min_sclk_in_sr)
  2119. {
  2120. u32 i;
  2121. u32 tmp;
  2122. u32 min = (min_sclk_in_sr > CISLAND_MINIMUM_ENGINE_CLOCK) ?
  2123. min_sclk_in_sr : CISLAND_MINIMUM_ENGINE_CLOCK;
  2124. if (sclk < min)
  2125. return 0;
  2126. for (i = CISLAND_MAX_DEEPSLEEP_DIVIDER_ID; ; i--) {
  2127. tmp = sclk / (1 << i);
  2128. if (tmp >= min || i == 0)
  2129. break;
  2130. }
  2131. return (u8)i;
  2132. }
  2133. static int ci_initial_switch_from_arb_f0_to_f1(struct amdgpu_device *adev)
  2134. {
  2135. return ci_copy_and_switch_arb_sets(adev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
  2136. }
  2137. static int ci_reset_to_default(struct amdgpu_device *adev)
  2138. {
  2139. return (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
  2140. 0 : -EINVAL;
  2141. }
  2142. static int ci_force_switch_to_arb_f0(struct amdgpu_device *adev)
  2143. {
  2144. u32 tmp;
  2145. tmp = (RREG32_SMC(ixSMC_SCRATCH9) & 0x0000ff00) >> 8;
  2146. if (tmp == MC_CG_ARB_FREQ_F0)
  2147. return 0;
  2148. return ci_copy_and_switch_arb_sets(adev, tmp, MC_CG_ARB_FREQ_F0);
  2149. }
  2150. static void ci_register_patching_mc_arb(struct amdgpu_device *adev,
  2151. const u32 engine_clock,
  2152. const u32 memory_clock,
  2153. u32 *dram_timimg2)
  2154. {
  2155. bool patch;
  2156. u32 tmp, tmp2;
  2157. tmp = RREG32(mmMC_SEQ_MISC0);
  2158. patch = ((tmp & 0x0000f00) == 0x300) ? true : false;
  2159. if (patch &&
  2160. ((adev->pdev->device == 0x67B0) ||
  2161. (adev->pdev->device == 0x67B1))) {
  2162. if ((memory_clock > 100000) && (memory_clock <= 125000)) {
  2163. tmp2 = (((0x31 * engine_clock) / 125000) - 1) & 0xff;
  2164. *dram_timimg2 &= ~0x00ff0000;
  2165. *dram_timimg2 |= tmp2 << 16;
  2166. } else if ((memory_clock > 125000) && (memory_clock <= 137500)) {
  2167. tmp2 = (((0x36 * engine_clock) / 137500) - 1) & 0xff;
  2168. *dram_timimg2 &= ~0x00ff0000;
  2169. *dram_timimg2 |= tmp2 << 16;
  2170. }
  2171. }
  2172. }
  2173. static int ci_populate_memory_timing_parameters(struct amdgpu_device *adev,
  2174. u32 sclk,
  2175. u32 mclk,
  2176. SMU7_Discrete_MCArbDramTimingTableEntry *arb_regs)
  2177. {
  2178. u32 dram_timing;
  2179. u32 dram_timing2;
  2180. u32 burst_time;
  2181. amdgpu_atombios_set_engine_dram_timings(adev, sclk, mclk);
  2182. dram_timing = RREG32(mmMC_ARB_DRAM_TIMING);
  2183. dram_timing2 = RREG32(mmMC_ARB_DRAM_TIMING2);
  2184. burst_time = RREG32(mmMC_ARB_BURST_TIME) & MC_ARB_BURST_TIME__STATE0_MASK;
  2185. ci_register_patching_mc_arb(adev, sclk, mclk, &dram_timing2);
  2186. arb_regs->McArbDramTiming = cpu_to_be32(dram_timing);
  2187. arb_regs->McArbDramTiming2 = cpu_to_be32(dram_timing2);
  2188. arb_regs->McArbBurstTime = (u8)burst_time;
  2189. return 0;
  2190. }
  2191. static int ci_do_program_memory_timing_parameters(struct amdgpu_device *adev)
  2192. {
  2193. struct ci_power_info *pi = ci_get_pi(adev);
  2194. SMU7_Discrete_MCArbDramTimingTable arb_regs;
  2195. u32 i, j;
  2196. int ret = 0;
  2197. memset(&arb_regs, 0, sizeof(SMU7_Discrete_MCArbDramTimingTable));
  2198. for (i = 0; i < pi->dpm_table.sclk_table.count; i++) {
  2199. for (j = 0; j < pi->dpm_table.mclk_table.count; j++) {
  2200. ret = ci_populate_memory_timing_parameters(adev,
  2201. pi->dpm_table.sclk_table.dpm_levels[i].value,
  2202. pi->dpm_table.mclk_table.dpm_levels[j].value,
  2203. &arb_regs.entries[i][j]);
  2204. if (ret)
  2205. break;
  2206. }
  2207. }
  2208. if (ret == 0)
  2209. ret = amdgpu_ci_copy_bytes_to_smc(adev,
  2210. pi->arb_table_start,
  2211. (u8 *)&arb_regs,
  2212. sizeof(SMU7_Discrete_MCArbDramTimingTable),
  2213. pi->sram_end);
  2214. return ret;
  2215. }
  2216. static int ci_program_memory_timing_parameters(struct amdgpu_device *adev)
  2217. {
  2218. struct ci_power_info *pi = ci_get_pi(adev);
  2219. if (pi->need_update_smu7_dpm_table == 0)
  2220. return 0;
  2221. return ci_do_program_memory_timing_parameters(adev);
  2222. }
  2223. static void ci_populate_smc_initial_state(struct amdgpu_device *adev,
  2224. struct amdgpu_ps *amdgpu_boot_state)
  2225. {
  2226. struct ci_ps *boot_state = ci_get_ps(amdgpu_boot_state);
  2227. struct ci_power_info *pi = ci_get_pi(adev);
  2228. u32 level = 0;
  2229. for (level = 0; level < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; level++) {
  2230. if (adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[level].clk >=
  2231. boot_state->performance_levels[0].sclk) {
  2232. pi->smc_state_table.GraphicsBootLevel = level;
  2233. break;
  2234. }
  2235. }
  2236. for (level = 0; level < adev->pm.dpm.dyn_state.vddc_dependency_on_mclk.count; level++) {
  2237. if (adev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries[level].clk >=
  2238. boot_state->performance_levels[0].mclk) {
  2239. pi->smc_state_table.MemoryBootLevel = level;
  2240. break;
  2241. }
  2242. }
  2243. }
  2244. static u32 ci_get_dpm_level_enable_mask_value(struct ci_single_dpm_table *dpm_table)
  2245. {
  2246. u32 i;
  2247. u32 mask_value = 0;
  2248. for (i = dpm_table->count; i > 0; i--) {
  2249. mask_value = mask_value << 1;
  2250. if (dpm_table->dpm_levels[i-1].enabled)
  2251. mask_value |= 0x1;
  2252. else
  2253. mask_value &= 0xFFFFFFFE;
  2254. }
  2255. return mask_value;
  2256. }
  2257. static void ci_populate_smc_link_level(struct amdgpu_device *adev,
  2258. SMU7_Discrete_DpmTable *table)
  2259. {
  2260. struct ci_power_info *pi = ci_get_pi(adev);
  2261. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2262. u32 i;
  2263. for (i = 0; i < dpm_table->pcie_speed_table.count; i++) {
  2264. table->LinkLevel[i].PcieGenSpeed =
  2265. (u8)dpm_table->pcie_speed_table.dpm_levels[i].value;
  2266. table->LinkLevel[i].PcieLaneCount =
  2267. amdgpu_encode_pci_lane_width(dpm_table->pcie_speed_table.dpm_levels[i].param1);
  2268. table->LinkLevel[i].EnabledForActivity = 1;
  2269. table->LinkLevel[i].DownT = cpu_to_be32(5);
  2270. table->LinkLevel[i].UpT = cpu_to_be32(30);
  2271. }
  2272. pi->smc_state_table.LinkLevelCount = (u8)dpm_table->pcie_speed_table.count;
  2273. pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
  2274. ci_get_dpm_level_enable_mask_value(&dpm_table->pcie_speed_table);
  2275. }
  2276. static int ci_populate_smc_uvd_level(struct amdgpu_device *adev,
  2277. SMU7_Discrete_DpmTable *table)
  2278. {
  2279. u32 count;
  2280. struct atom_clock_dividers dividers;
  2281. int ret = -EINVAL;
  2282. table->UvdLevelCount =
  2283. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count;
  2284. for (count = 0; count < table->UvdLevelCount; count++) {
  2285. table->UvdLevel[count].VclkFrequency =
  2286. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].vclk;
  2287. table->UvdLevel[count].DclkFrequency =
  2288. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].dclk;
  2289. table->UvdLevel[count].MinVddc =
  2290. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  2291. table->UvdLevel[count].MinVddcPhases = 1;
  2292. ret = amdgpu_atombios_get_clock_dividers(adev,
  2293. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2294. table->UvdLevel[count].VclkFrequency, false, &dividers);
  2295. if (ret)
  2296. return ret;
  2297. table->UvdLevel[count].VclkDivider = (u8)dividers.post_divider;
  2298. ret = amdgpu_atombios_get_clock_dividers(adev,
  2299. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2300. table->UvdLevel[count].DclkFrequency, false, &dividers);
  2301. if (ret)
  2302. return ret;
  2303. table->UvdLevel[count].DclkDivider = (u8)dividers.post_divider;
  2304. table->UvdLevel[count].VclkFrequency = cpu_to_be32(table->UvdLevel[count].VclkFrequency);
  2305. table->UvdLevel[count].DclkFrequency = cpu_to_be32(table->UvdLevel[count].DclkFrequency);
  2306. table->UvdLevel[count].MinVddc = cpu_to_be16(table->UvdLevel[count].MinVddc);
  2307. }
  2308. return ret;
  2309. }
  2310. static int ci_populate_smc_vce_level(struct amdgpu_device *adev,
  2311. SMU7_Discrete_DpmTable *table)
  2312. {
  2313. u32 count;
  2314. struct atom_clock_dividers dividers;
  2315. int ret = -EINVAL;
  2316. table->VceLevelCount =
  2317. adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count;
  2318. for (count = 0; count < table->VceLevelCount; count++) {
  2319. table->VceLevel[count].Frequency =
  2320. adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].evclk;
  2321. table->VceLevel[count].MinVoltage =
  2322. (u16)adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  2323. table->VceLevel[count].MinPhases = 1;
  2324. ret = amdgpu_atombios_get_clock_dividers(adev,
  2325. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2326. table->VceLevel[count].Frequency, false, &dividers);
  2327. if (ret)
  2328. return ret;
  2329. table->VceLevel[count].Divider = (u8)dividers.post_divider;
  2330. table->VceLevel[count].Frequency = cpu_to_be32(table->VceLevel[count].Frequency);
  2331. table->VceLevel[count].MinVoltage = cpu_to_be16(table->VceLevel[count].MinVoltage);
  2332. }
  2333. return ret;
  2334. }
  2335. static int ci_populate_smc_acp_level(struct amdgpu_device *adev,
  2336. SMU7_Discrete_DpmTable *table)
  2337. {
  2338. u32 count;
  2339. struct atom_clock_dividers dividers;
  2340. int ret = -EINVAL;
  2341. table->AcpLevelCount = (u8)
  2342. (adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count);
  2343. for (count = 0; count < table->AcpLevelCount; count++) {
  2344. table->AcpLevel[count].Frequency =
  2345. adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].clk;
  2346. table->AcpLevel[count].MinVoltage =
  2347. adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].v;
  2348. table->AcpLevel[count].MinPhases = 1;
  2349. ret = amdgpu_atombios_get_clock_dividers(adev,
  2350. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2351. table->AcpLevel[count].Frequency, false, &dividers);
  2352. if (ret)
  2353. return ret;
  2354. table->AcpLevel[count].Divider = (u8)dividers.post_divider;
  2355. table->AcpLevel[count].Frequency = cpu_to_be32(table->AcpLevel[count].Frequency);
  2356. table->AcpLevel[count].MinVoltage = cpu_to_be16(table->AcpLevel[count].MinVoltage);
  2357. }
  2358. return ret;
  2359. }
  2360. static int ci_populate_smc_samu_level(struct amdgpu_device *adev,
  2361. SMU7_Discrete_DpmTable *table)
  2362. {
  2363. u32 count;
  2364. struct atom_clock_dividers dividers;
  2365. int ret = -EINVAL;
  2366. table->SamuLevelCount =
  2367. adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count;
  2368. for (count = 0; count < table->SamuLevelCount; count++) {
  2369. table->SamuLevel[count].Frequency =
  2370. adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].clk;
  2371. table->SamuLevel[count].MinVoltage =
  2372. adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  2373. table->SamuLevel[count].MinPhases = 1;
  2374. ret = amdgpu_atombios_get_clock_dividers(adev,
  2375. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2376. table->SamuLevel[count].Frequency, false, &dividers);
  2377. if (ret)
  2378. return ret;
  2379. table->SamuLevel[count].Divider = (u8)dividers.post_divider;
  2380. table->SamuLevel[count].Frequency = cpu_to_be32(table->SamuLevel[count].Frequency);
  2381. table->SamuLevel[count].MinVoltage = cpu_to_be16(table->SamuLevel[count].MinVoltage);
  2382. }
  2383. return ret;
  2384. }
  2385. static int ci_calculate_mclk_params(struct amdgpu_device *adev,
  2386. u32 memory_clock,
  2387. SMU7_Discrete_MemoryLevel *mclk,
  2388. bool strobe_mode,
  2389. bool dll_state_on)
  2390. {
  2391. struct ci_power_info *pi = ci_get_pi(adev);
  2392. u32 dll_cntl = pi->clock_registers.dll_cntl;
  2393. u32 mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
  2394. u32 mpll_ad_func_cntl = pi->clock_registers.mpll_ad_func_cntl;
  2395. u32 mpll_dq_func_cntl = pi->clock_registers.mpll_dq_func_cntl;
  2396. u32 mpll_func_cntl = pi->clock_registers.mpll_func_cntl;
  2397. u32 mpll_func_cntl_1 = pi->clock_registers.mpll_func_cntl_1;
  2398. u32 mpll_func_cntl_2 = pi->clock_registers.mpll_func_cntl_2;
  2399. u32 mpll_ss1 = pi->clock_registers.mpll_ss1;
  2400. u32 mpll_ss2 = pi->clock_registers.mpll_ss2;
  2401. struct atom_mpll_param mpll_param;
  2402. int ret;
  2403. ret = amdgpu_atombios_get_memory_pll_dividers(adev, memory_clock, strobe_mode, &mpll_param);
  2404. if (ret)
  2405. return ret;
  2406. mpll_func_cntl &= ~MPLL_FUNC_CNTL__BWCTRL_MASK;
  2407. mpll_func_cntl |= (mpll_param.bwcntl << MPLL_FUNC_CNTL__BWCTRL__SHIFT);
  2408. mpll_func_cntl_1 &= ~(MPLL_FUNC_CNTL_1__CLKF_MASK | MPLL_FUNC_CNTL_1__CLKFRAC_MASK |
  2409. MPLL_FUNC_CNTL_1__VCO_MODE_MASK);
  2410. mpll_func_cntl_1 |= (mpll_param.clkf) << MPLL_FUNC_CNTL_1__CLKF__SHIFT |
  2411. (mpll_param.clkfrac << MPLL_FUNC_CNTL_1__CLKFRAC__SHIFT) |
  2412. (mpll_param.vco_mode << MPLL_FUNC_CNTL_1__VCO_MODE__SHIFT);
  2413. mpll_ad_func_cntl &= ~MPLL_AD_FUNC_CNTL__YCLK_POST_DIV_MASK;
  2414. mpll_ad_func_cntl |= (mpll_param.post_div << MPLL_AD_FUNC_CNTL__YCLK_POST_DIV__SHIFT);
  2415. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
  2416. mpll_dq_func_cntl &= ~(MPLL_DQ_FUNC_CNTL__YCLK_SEL_MASK |
  2417. MPLL_AD_FUNC_CNTL__YCLK_POST_DIV_MASK);
  2418. mpll_dq_func_cntl |= (mpll_param.yclk_sel << MPLL_DQ_FUNC_CNTL__YCLK_SEL__SHIFT) |
  2419. (mpll_param.post_div << MPLL_AD_FUNC_CNTL__YCLK_POST_DIV__SHIFT);
  2420. }
  2421. if (pi->caps_mclk_ss_support) {
  2422. struct amdgpu_atom_ss ss;
  2423. u32 freq_nom;
  2424. u32 tmp;
  2425. u32 reference_clock = adev->clock.mpll.reference_freq;
  2426. if (mpll_param.qdr == 1)
  2427. freq_nom = memory_clock * 4 * (1 << mpll_param.post_div);
  2428. else
  2429. freq_nom = memory_clock * 2 * (1 << mpll_param.post_div);
  2430. tmp = (freq_nom / reference_clock);
  2431. tmp = tmp * tmp;
  2432. if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
  2433. ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
  2434. u32 clks = reference_clock * 5 / ss.rate;
  2435. u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
  2436. mpll_ss1 &= ~MPLL_SS1__CLKV_MASK;
  2437. mpll_ss1 |= (clkv << MPLL_SS1__CLKV__SHIFT);
  2438. mpll_ss2 &= ~MPLL_SS2__CLKS_MASK;
  2439. mpll_ss2 |= (clks << MPLL_SS2__CLKS__SHIFT);
  2440. }
  2441. }
  2442. mclk_pwrmgt_cntl &= ~MCLK_PWRMGT_CNTL__DLL_SPEED_MASK;
  2443. mclk_pwrmgt_cntl |= (mpll_param.dll_speed << MCLK_PWRMGT_CNTL__DLL_SPEED__SHIFT);
  2444. if (dll_state_on)
  2445. mclk_pwrmgt_cntl |= MCLK_PWRMGT_CNTL__MRDCK0_PDNB_MASK |
  2446. MCLK_PWRMGT_CNTL__MRDCK1_PDNB_MASK;
  2447. else
  2448. mclk_pwrmgt_cntl &= ~(MCLK_PWRMGT_CNTL__MRDCK0_PDNB_MASK |
  2449. MCLK_PWRMGT_CNTL__MRDCK1_PDNB_MASK);
  2450. mclk->MclkFrequency = memory_clock;
  2451. mclk->MpllFuncCntl = mpll_func_cntl;
  2452. mclk->MpllFuncCntl_1 = mpll_func_cntl_1;
  2453. mclk->MpllFuncCntl_2 = mpll_func_cntl_2;
  2454. mclk->MpllAdFuncCntl = mpll_ad_func_cntl;
  2455. mclk->MpllDqFuncCntl = mpll_dq_func_cntl;
  2456. mclk->MclkPwrmgtCntl = mclk_pwrmgt_cntl;
  2457. mclk->DllCntl = dll_cntl;
  2458. mclk->MpllSs1 = mpll_ss1;
  2459. mclk->MpllSs2 = mpll_ss2;
  2460. return 0;
  2461. }
  2462. static int ci_populate_single_memory_level(struct amdgpu_device *adev,
  2463. u32 memory_clock,
  2464. SMU7_Discrete_MemoryLevel *memory_level)
  2465. {
  2466. struct ci_power_info *pi = ci_get_pi(adev);
  2467. int ret;
  2468. bool dll_state_on;
  2469. if (adev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries) {
  2470. ret = ci_get_dependency_volt_by_clk(adev,
  2471. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  2472. memory_clock, &memory_level->MinVddc);
  2473. if (ret)
  2474. return ret;
  2475. }
  2476. if (adev->pm.dpm.dyn_state.vddci_dependency_on_mclk.entries) {
  2477. ret = ci_get_dependency_volt_by_clk(adev,
  2478. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  2479. memory_clock, &memory_level->MinVddci);
  2480. if (ret)
  2481. return ret;
  2482. }
  2483. if (adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries) {
  2484. ret = ci_get_dependency_volt_by_clk(adev,
  2485. &adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
  2486. memory_clock, &memory_level->MinMvdd);
  2487. if (ret)
  2488. return ret;
  2489. }
  2490. memory_level->MinVddcPhases = 1;
  2491. if (pi->vddc_phase_shed_control)
  2492. ci_populate_phase_value_based_on_mclk(adev,
  2493. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  2494. memory_clock,
  2495. &memory_level->MinVddcPhases);
  2496. memory_level->EnabledForThrottle = 1;
  2497. memory_level->UpH = 0;
  2498. memory_level->DownH = 100;
  2499. memory_level->VoltageDownH = 0;
  2500. memory_level->ActivityLevel = (u16)pi->mclk_activity_target;
  2501. memory_level->StutterEnable = false;
  2502. memory_level->StrobeEnable = false;
  2503. memory_level->EdcReadEnable = false;
  2504. memory_level->EdcWriteEnable = false;
  2505. memory_level->RttEnable = false;
  2506. memory_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2507. if (pi->mclk_stutter_mode_threshold &&
  2508. (memory_clock <= pi->mclk_stutter_mode_threshold) &&
  2509. (pi->uvd_enabled == false) &&
  2510. (RREG32(mmDPG_PIPE_STUTTER_CONTROL) & DPG_PIPE_STUTTER_CONTROL__STUTTER_ENABLE_MASK) &&
  2511. (adev->pm.dpm.new_active_crtc_count <= 2))
  2512. memory_level->StutterEnable = true;
  2513. if (pi->mclk_strobe_mode_threshold &&
  2514. (memory_clock <= pi->mclk_strobe_mode_threshold))
  2515. memory_level->StrobeEnable = 1;
  2516. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
  2517. memory_level->StrobeRatio =
  2518. ci_get_mclk_frequency_ratio(memory_clock, memory_level->StrobeEnable);
  2519. if (pi->mclk_edc_enable_threshold &&
  2520. (memory_clock > pi->mclk_edc_enable_threshold))
  2521. memory_level->EdcReadEnable = true;
  2522. if (pi->mclk_edc_wr_enable_threshold &&
  2523. (memory_clock > pi->mclk_edc_wr_enable_threshold))
  2524. memory_level->EdcWriteEnable = true;
  2525. if (memory_level->StrobeEnable) {
  2526. if (ci_get_mclk_frequency_ratio(memory_clock, true) >=
  2527. ((RREG32(mmMC_SEQ_MISC7) >> 16) & 0xf))
  2528. dll_state_on = ((RREG32(mmMC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  2529. else
  2530. dll_state_on = ((RREG32(mmMC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
  2531. } else {
  2532. dll_state_on = pi->dll_default_on;
  2533. }
  2534. } else {
  2535. memory_level->StrobeRatio = ci_get_ddr3_mclk_frequency_ratio(memory_clock);
  2536. dll_state_on = ((RREG32(mmMC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  2537. }
  2538. ret = ci_calculate_mclk_params(adev, memory_clock, memory_level, memory_level->StrobeEnable, dll_state_on);
  2539. if (ret)
  2540. return ret;
  2541. memory_level->MinVddc = cpu_to_be32(memory_level->MinVddc * VOLTAGE_SCALE);
  2542. memory_level->MinVddcPhases = cpu_to_be32(memory_level->MinVddcPhases);
  2543. memory_level->MinVddci = cpu_to_be32(memory_level->MinVddci * VOLTAGE_SCALE);
  2544. memory_level->MinMvdd = cpu_to_be32(memory_level->MinMvdd * VOLTAGE_SCALE);
  2545. memory_level->MclkFrequency = cpu_to_be32(memory_level->MclkFrequency);
  2546. memory_level->ActivityLevel = cpu_to_be16(memory_level->ActivityLevel);
  2547. memory_level->MpllFuncCntl = cpu_to_be32(memory_level->MpllFuncCntl);
  2548. memory_level->MpllFuncCntl_1 = cpu_to_be32(memory_level->MpllFuncCntl_1);
  2549. memory_level->MpllFuncCntl_2 = cpu_to_be32(memory_level->MpllFuncCntl_2);
  2550. memory_level->MpllAdFuncCntl = cpu_to_be32(memory_level->MpllAdFuncCntl);
  2551. memory_level->MpllDqFuncCntl = cpu_to_be32(memory_level->MpllDqFuncCntl);
  2552. memory_level->MclkPwrmgtCntl = cpu_to_be32(memory_level->MclkPwrmgtCntl);
  2553. memory_level->DllCntl = cpu_to_be32(memory_level->DllCntl);
  2554. memory_level->MpllSs1 = cpu_to_be32(memory_level->MpllSs1);
  2555. memory_level->MpllSs2 = cpu_to_be32(memory_level->MpllSs2);
  2556. return 0;
  2557. }
  2558. static int ci_populate_smc_acpi_level(struct amdgpu_device *adev,
  2559. SMU7_Discrete_DpmTable *table)
  2560. {
  2561. struct ci_power_info *pi = ci_get_pi(adev);
  2562. struct atom_clock_dividers dividers;
  2563. SMU7_Discrete_VoltageLevel voltage_level;
  2564. u32 spll_func_cntl = pi->clock_registers.cg_spll_func_cntl;
  2565. u32 spll_func_cntl_2 = pi->clock_registers.cg_spll_func_cntl_2;
  2566. u32 dll_cntl = pi->clock_registers.dll_cntl;
  2567. u32 mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
  2568. int ret;
  2569. table->ACPILevel.Flags &= ~PPSMC_SWSTATE_FLAG_DC;
  2570. if (pi->acpi_vddc)
  2571. table->ACPILevel.MinVddc = cpu_to_be32(pi->acpi_vddc * VOLTAGE_SCALE);
  2572. else
  2573. table->ACPILevel.MinVddc = cpu_to_be32(pi->min_vddc_in_pp_table * VOLTAGE_SCALE);
  2574. table->ACPILevel.MinVddcPhases = pi->vddc_phase_shed_control ? 0 : 1;
  2575. table->ACPILevel.SclkFrequency = adev->clock.spll.reference_freq;
  2576. ret = amdgpu_atombios_get_clock_dividers(adev,
  2577. COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
  2578. table->ACPILevel.SclkFrequency, false, &dividers);
  2579. if (ret)
  2580. return ret;
  2581. table->ACPILevel.SclkDid = (u8)dividers.post_divider;
  2582. table->ACPILevel.DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2583. table->ACPILevel.DeepSleepDivId = 0;
  2584. spll_func_cntl &= ~CG_SPLL_FUNC_CNTL__SPLL_PWRON_MASK;
  2585. spll_func_cntl |= CG_SPLL_FUNC_CNTL__SPLL_RESET_MASK;
  2586. spll_func_cntl_2 &= ~CG_SPLL_FUNC_CNTL_2__SCLK_MUX_SEL_MASK;
  2587. spll_func_cntl_2 |= (4 << CG_SPLL_FUNC_CNTL_2__SCLK_MUX_SEL__SHIFT);
  2588. table->ACPILevel.CgSpllFuncCntl = spll_func_cntl;
  2589. table->ACPILevel.CgSpllFuncCntl2 = spll_func_cntl_2;
  2590. table->ACPILevel.CgSpllFuncCntl3 = pi->clock_registers.cg_spll_func_cntl_3;
  2591. table->ACPILevel.CgSpllFuncCntl4 = pi->clock_registers.cg_spll_func_cntl_4;
  2592. table->ACPILevel.SpllSpreadSpectrum = pi->clock_registers.cg_spll_spread_spectrum;
  2593. table->ACPILevel.SpllSpreadSpectrum2 = pi->clock_registers.cg_spll_spread_spectrum_2;
  2594. table->ACPILevel.CcPwrDynRm = 0;
  2595. table->ACPILevel.CcPwrDynRm1 = 0;
  2596. table->ACPILevel.Flags = cpu_to_be32(table->ACPILevel.Flags);
  2597. table->ACPILevel.MinVddcPhases = cpu_to_be32(table->ACPILevel.MinVddcPhases);
  2598. table->ACPILevel.SclkFrequency = cpu_to_be32(table->ACPILevel.SclkFrequency);
  2599. table->ACPILevel.CgSpllFuncCntl = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl);
  2600. table->ACPILevel.CgSpllFuncCntl2 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl2);
  2601. table->ACPILevel.CgSpllFuncCntl3 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl3);
  2602. table->ACPILevel.CgSpllFuncCntl4 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl4);
  2603. table->ACPILevel.SpllSpreadSpectrum = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum);
  2604. table->ACPILevel.SpllSpreadSpectrum2 = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum2);
  2605. table->ACPILevel.CcPwrDynRm = cpu_to_be32(table->ACPILevel.CcPwrDynRm);
  2606. table->ACPILevel.CcPwrDynRm1 = cpu_to_be32(table->ACPILevel.CcPwrDynRm1);
  2607. table->MemoryACPILevel.MinVddc = table->ACPILevel.MinVddc;
  2608. table->MemoryACPILevel.MinVddcPhases = table->ACPILevel.MinVddcPhases;
  2609. if (pi->vddci_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  2610. if (pi->acpi_vddci)
  2611. table->MemoryACPILevel.MinVddci =
  2612. cpu_to_be32(pi->acpi_vddci * VOLTAGE_SCALE);
  2613. else
  2614. table->MemoryACPILevel.MinVddci =
  2615. cpu_to_be32(pi->min_vddci_in_pp_table * VOLTAGE_SCALE);
  2616. }
  2617. if (ci_populate_mvdd_value(adev, 0, &voltage_level))
  2618. table->MemoryACPILevel.MinMvdd = 0;
  2619. else
  2620. table->MemoryACPILevel.MinMvdd =
  2621. cpu_to_be32(voltage_level.Voltage * VOLTAGE_SCALE);
  2622. mclk_pwrmgt_cntl |= MCLK_PWRMGT_CNTL__MRDCK0_RESET_MASK |
  2623. MCLK_PWRMGT_CNTL__MRDCK1_RESET_MASK;
  2624. mclk_pwrmgt_cntl &= ~(MCLK_PWRMGT_CNTL__MRDCK0_PDNB_MASK |
  2625. MCLK_PWRMGT_CNTL__MRDCK1_PDNB_MASK);
  2626. dll_cntl &= ~(DLL_CNTL__MRDCK0_BYPASS_MASK | DLL_CNTL__MRDCK1_BYPASS_MASK);
  2627. table->MemoryACPILevel.DllCntl = cpu_to_be32(dll_cntl);
  2628. table->MemoryACPILevel.MclkPwrmgtCntl = cpu_to_be32(mclk_pwrmgt_cntl);
  2629. table->MemoryACPILevel.MpllAdFuncCntl =
  2630. cpu_to_be32(pi->clock_registers.mpll_ad_func_cntl);
  2631. table->MemoryACPILevel.MpllDqFuncCntl =
  2632. cpu_to_be32(pi->clock_registers.mpll_dq_func_cntl);
  2633. table->MemoryACPILevel.MpllFuncCntl =
  2634. cpu_to_be32(pi->clock_registers.mpll_func_cntl);
  2635. table->MemoryACPILevel.MpllFuncCntl_1 =
  2636. cpu_to_be32(pi->clock_registers.mpll_func_cntl_1);
  2637. table->MemoryACPILevel.MpllFuncCntl_2 =
  2638. cpu_to_be32(pi->clock_registers.mpll_func_cntl_2);
  2639. table->MemoryACPILevel.MpllSs1 = cpu_to_be32(pi->clock_registers.mpll_ss1);
  2640. table->MemoryACPILevel.MpllSs2 = cpu_to_be32(pi->clock_registers.mpll_ss2);
  2641. table->MemoryACPILevel.EnabledForThrottle = 0;
  2642. table->MemoryACPILevel.EnabledForActivity = 0;
  2643. table->MemoryACPILevel.UpH = 0;
  2644. table->MemoryACPILevel.DownH = 100;
  2645. table->MemoryACPILevel.VoltageDownH = 0;
  2646. table->MemoryACPILevel.ActivityLevel =
  2647. cpu_to_be16((u16)pi->mclk_activity_target);
  2648. table->MemoryACPILevel.StutterEnable = false;
  2649. table->MemoryACPILevel.StrobeEnable = false;
  2650. table->MemoryACPILevel.EdcReadEnable = false;
  2651. table->MemoryACPILevel.EdcWriteEnable = false;
  2652. table->MemoryACPILevel.RttEnable = false;
  2653. return 0;
  2654. }
  2655. static int ci_enable_ulv(struct amdgpu_device *adev, bool enable)
  2656. {
  2657. struct ci_power_info *pi = ci_get_pi(adev);
  2658. struct ci_ulv_parm *ulv = &pi->ulv;
  2659. if (ulv->supported) {
  2660. if (enable)
  2661. return (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
  2662. 0 : -EINVAL;
  2663. else
  2664. return (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
  2665. 0 : -EINVAL;
  2666. }
  2667. return 0;
  2668. }
  2669. static int ci_populate_ulv_level(struct amdgpu_device *adev,
  2670. SMU7_Discrete_Ulv *state)
  2671. {
  2672. struct ci_power_info *pi = ci_get_pi(adev);
  2673. u16 ulv_voltage = adev->pm.dpm.backbias_response_time;
  2674. state->CcPwrDynRm = 0;
  2675. state->CcPwrDynRm1 = 0;
  2676. if (ulv_voltage == 0) {
  2677. pi->ulv.supported = false;
  2678. return 0;
  2679. }
  2680. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  2681. if (ulv_voltage > adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
  2682. state->VddcOffset = 0;
  2683. else
  2684. state->VddcOffset =
  2685. adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage;
  2686. } else {
  2687. if (ulv_voltage > adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
  2688. state->VddcOffsetVid = 0;
  2689. else
  2690. state->VddcOffsetVid = (u8)
  2691. ((adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage) *
  2692. VOLTAGE_VID_OFFSET_SCALE2 / VOLTAGE_VID_OFFSET_SCALE1);
  2693. }
  2694. state->VddcPhase = pi->vddc_phase_shed_control ? 0 : 1;
  2695. state->CcPwrDynRm = cpu_to_be32(state->CcPwrDynRm);
  2696. state->CcPwrDynRm1 = cpu_to_be32(state->CcPwrDynRm1);
  2697. state->VddcOffset = cpu_to_be16(state->VddcOffset);
  2698. return 0;
  2699. }
  2700. static int ci_calculate_sclk_params(struct amdgpu_device *adev,
  2701. u32 engine_clock,
  2702. SMU7_Discrete_GraphicsLevel *sclk)
  2703. {
  2704. struct ci_power_info *pi = ci_get_pi(adev);
  2705. struct atom_clock_dividers dividers;
  2706. u32 spll_func_cntl_3 = pi->clock_registers.cg_spll_func_cntl_3;
  2707. u32 spll_func_cntl_4 = pi->clock_registers.cg_spll_func_cntl_4;
  2708. u32 cg_spll_spread_spectrum = pi->clock_registers.cg_spll_spread_spectrum;
  2709. u32 cg_spll_spread_spectrum_2 = pi->clock_registers.cg_spll_spread_spectrum_2;
  2710. u32 reference_clock = adev->clock.spll.reference_freq;
  2711. u32 reference_divider;
  2712. u32 fbdiv;
  2713. int ret;
  2714. ret = amdgpu_atombios_get_clock_dividers(adev,
  2715. COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
  2716. engine_clock, false, &dividers);
  2717. if (ret)
  2718. return ret;
  2719. reference_divider = 1 + dividers.ref_div;
  2720. fbdiv = dividers.fb_div & 0x3FFFFFF;
  2721. spll_func_cntl_3 &= ~CG_SPLL_FUNC_CNTL_3__SPLL_FB_DIV_MASK;
  2722. spll_func_cntl_3 |= (fbdiv << CG_SPLL_FUNC_CNTL_3__SPLL_FB_DIV__SHIFT);
  2723. spll_func_cntl_3 |= CG_SPLL_FUNC_CNTL_3__SPLL_DITHEN_MASK;
  2724. if (pi->caps_sclk_ss_support) {
  2725. struct amdgpu_atom_ss ss;
  2726. u32 vco_freq = engine_clock * dividers.post_div;
  2727. if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
  2728. ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
  2729. u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
  2730. u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
  2731. cg_spll_spread_spectrum &= ~(CG_SPLL_SPREAD_SPECTRUM__CLKS_MASK | CG_SPLL_SPREAD_SPECTRUM__SSEN_MASK);
  2732. cg_spll_spread_spectrum |= (clk_s << CG_SPLL_SPREAD_SPECTRUM__CLKS__SHIFT);
  2733. cg_spll_spread_spectrum |= (1 << CG_SPLL_SPREAD_SPECTRUM__SSEN__SHIFT);
  2734. cg_spll_spread_spectrum_2 &= ~CG_SPLL_SPREAD_SPECTRUM_2__CLKV_MASK;
  2735. cg_spll_spread_spectrum_2 |= (clk_v << CG_SPLL_SPREAD_SPECTRUM_2__CLKV__SHIFT);
  2736. }
  2737. }
  2738. sclk->SclkFrequency = engine_clock;
  2739. sclk->CgSpllFuncCntl3 = spll_func_cntl_3;
  2740. sclk->CgSpllFuncCntl4 = spll_func_cntl_4;
  2741. sclk->SpllSpreadSpectrum = cg_spll_spread_spectrum;
  2742. sclk->SpllSpreadSpectrum2 = cg_spll_spread_spectrum_2;
  2743. sclk->SclkDid = (u8)dividers.post_divider;
  2744. return 0;
  2745. }
  2746. static int ci_populate_single_graphic_level(struct amdgpu_device *adev,
  2747. u32 engine_clock,
  2748. u16 sclk_activity_level_t,
  2749. SMU7_Discrete_GraphicsLevel *graphic_level)
  2750. {
  2751. struct ci_power_info *pi = ci_get_pi(adev);
  2752. int ret;
  2753. ret = ci_calculate_sclk_params(adev, engine_clock, graphic_level);
  2754. if (ret)
  2755. return ret;
  2756. ret = ci_get_dependency_volt_by_clk(adev,
  2757. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  2758. engine_clock, &graphic_level->MinVddc);
  2759. if (ret)
  2760. return ret;
  2761. graphic_level->SclkFrequency = engine_clock;
  2762. graphic_level->Flags = 0;
  2763. graphic_level->MinVddcPhases = 1;
  2764. if (pi->vddc_phase_shed_control)
  2765. ci_populate_phase_value_based_on_sclk(adev,
  2766. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  2767. engine_clock,
  2768. &graphic_level->MinVddcPhases);
  2769. graphic_level->ActivityLevel = sclk_activity_level_t;
  2770. graphic_level->CcPwrDynRm = 0;
  2771. graphic_level->CcPwrDynRm1 = 0;
  2772. graphic_level->EnabledForThrottle = 1;
  2773. graphic_level->UpH = 0;
  2774. graphic_level->DownH = 0;
  2775. graphic_level->VoltageDownH = 0;
  2776. graphic_level->PowerThrottle = 0;
  2777. if (pi->caps_sclk_ds)
  2778. graphic_level->DeepSleepDivId = ci_get_sleep_divider_id_from_clock(adev,
  2779. engine_clock,
  2780. CISLAND_MINIMUM_ENGINE_CLOCK);
  2781. graphic_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2782. graphic_level->Flags = cpu_to_be32(graphic_level->Flags);
  2783. graphic_level->MinVddc = cpu_to_be32(graphic_level->MinVddc * VOLTAGE_SCALE);
  2784. graphic_level->MinVddcPhases = cpu_to_be32(graphic_level->MinVddcPhases);
  2785. graphic_level->SclkFrequency = cpu_to_be32(graphic_level->SclkFrequency);
  2786. graphic_level->ActivityLevel = cpu_to_be16(graphic_level->ActivityLevel);
  2787. graphic_level->CgSpllFuncCntl3 = cpu_to_be32(graphic_level->CgSpllFuncCntl3);
  2788. graphic_level->CgSpllFuncCntl4 = cpu_to_be32(graphic_level->CgSpllFuncCntl4);
  2789. graphic_level->SpllSpreadSpectrum = cpu_to_be32(graphic_level->SpllSpreadSpectrum);
  2790. graphic_level->SpllSpreadSpectrum2 = cpu_to_be32(graphic_level->SpllSpreadSpectrum2);
  2791. graphic_level->CcPwrDynRm = cpu_to_be32(graphic_level->CcPwrDynRm);
  2792. graphic_level->CcPwrDynRm1 = cpu_to_be32(graphic_level->CcPwrDynRm1);
  2793. return 0;
  2794. }
  2795. static int ci_populate_all_graphic_levels(struct amdgpu_device *adev)
  2796. {
  2797. struct ci_power_info *pi = ci_get_pi(adev);
  2798. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2799. u32 level_array_address = pi->dpm_table_start +
  2800. offsetof(SMU7_Discrete_DpmTable, GraphicsLevel);
  2801. u32 level_array_size = sizeof(SMU7_Discrete_GraphicsLevel) *
  2802. SMU7_MAX_LEVELS_GRAPHICS;
  2803. SMU7_Discrete_GraphicsLevel *levels = pi->smc_state_table.GraphicsLevel;
  2804. u32 i, ret;
  2805. memset(levels, 0, level_array_size);
  2806. for (i = 0; i < dpm_table->sclk_table.count; i++) {
  2807. ret = ci_populate_single_graphic_level(adev,
  2808. dpm_table->sclk_table.dpm_levels[i].value,
  2809. (u16)pi->activity_target[i],
  2810. &pi->smc_state_table.GraphicsLevel[i]);
  2811. if (ret)
  2812. return ret;
  2813. if (i > 1)
  2814. pi->smc_state_table.GraphicsLevel[i].DeepSleepDivId = 0;
  2815. if (i == (dpm_table->sclk_table.count - 1))
  2816. pi->smc_state_table.GraphicsLevel[i].DisplayWatermark =
  2817. PPSMC_DISPLAY_WATERMARK_HIGH;
  2818. }
  2819. pi->smc_state_table.GraphicsLevel[0].EnabledForActivity = 1;
  2820. pi->smc_state_table.GraphicsDpmLevelCount = (u8)dpm_table->sclk_table.count;
  2821. pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
  2822. ci_get_dpm_level_enable_mask_value(&dpm_table->sclk_table);
  2823. ret = amdgpu_ci_copy_bytes_to_smc(adev, level_array_address,
  2824. (u8 *)levels, level_array_size,
  2825. pi->sram_end);
  2826. if (ret)
  2827. return ret;
  2828. return 0;
  2829. }
  2830. static int ci_populate_ulv_state(struct amdgpu_device *adev,
  2831. SMU7_Discrete_Ulv *ulv_level)
  2832. {
  2833. return ci_populate_ulv_level(adev, ulv_level);
  2834. }
  2835. static int ci_populate_all_memory_levels(struct amdgpu_device *adev)
  2836. {
  2837. struct ci_power_info *pi = ci_get_pi(adev);
  2838. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2839. u32 level_array_address = pi->dpm_table_start +
  2840. offsetof(SMU7_Discrete_DpmTable, MemoryLevel);
  2841. u32 level_array_size = sizeof(SMU7_Discrete_MemoryLevel) *
  2842. SMU7_MAX_LEVELS_MEMORY;
  2843. SMU7_Discrete_MemoryLevel *levels = pi->smc_state_table.MemoryLevel;
  2844. u32 i, ret;
  2845. memset(levels, 0, level_array_size);
  2846. for (i = 0; i < dpm_table->mclk_table.count; i++) {
  2847. if (dpm_table->mclk_table.dpm_levels[i].value == 0)
  2848. return -EINVAL;
  2849. ret = ci_populate_single_memory_level(adev,
  2850. dpm_table->mclk_table.dpm_levels[i].value,
  2851. &pi->smc_state_table.MemoryLevel[i]);
  2852. if (ret)
  2853. return ret;
  2854. }
  2855. pi->smc_state_table.MemoryLevel[0].EnabledForActivity = 1;
  2856. if ((dpm_table->mclk_table.count >= 2) &&
  2857. ((adev->pdev->device == 0x67B0) || (adev->pdev->device == 0x67B1))) {
  2858. pi->smc_state_table.MemoryLevel[1].MinVddc =
  2859. pi->smc_state_table.MemoryLevel[0].MinVddc;
  2860. pi->smc_state_table.MemoryLevel[1].MinVddcPhases =
  2861. pi->smc_state_table.MemoryLevel[0].MinVddcPhases;
  2862. }
  2863. pi->smc_state_table.MemoryLevel[0].ActivityLevel = cpu_to_be16(0x1F);
  2864. pi->smc_state_table.MemoryDpmLevelCount = (u8)dpm_table->mclk_table.count;
  2865. pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
  2866. ci_get_dpm_level_enable_mask_value(&dpm_table->mclk_table);
  2867. pi->smc_state_table.MemoryLevel[dpm_table->mclk_table.count - 1].DisplayWatermark =
  2868. PPSMC_DISPLAY_WATERMARK_HIGH;
  2869. ret = amdgpu_ci_copy_bytes_to_smc(adev, level_array_address,
  2870. (u8 *)levels, level_array_size,
  2871. pi->sram_end);
  2872. if (ret)
  2873. return ret;
  2874. return 0;
  2875. }
  2876. static void ci_reset_single_dpm_table(struct amdgpu_device *adev,
  2877. struct ci_single_dpm_table* dpm_table,
  2878. u32 count)
  2879. {
  2880. u32 i;
  2881. dpm_table->count = count;
  2882. for (i = 0; i < MAX_REGULAR_DPM_NUMBER; i++)
  2883. dpm_table->dpm_levels[i].enabled = false;
  2884. }
  2885. static void ci_setup_pcie_table_entry(struct ci_single_dpm_table* dpm_table,
  2886. u32 index, u32 pcie_gen, u32 pcie_lanes)
  2887. {
  2888. dpm_table->dpm_levels[index].value = pcie_gen;
  2889. dpm_table->dpm_levels[index].param1 = pcie_lanes;
  2890. dpm_table->dpm_levels[index].enabled = true;
  2891. }
  2892. static int ci_setup_default_pcie_tables(struct amdgpu_device *adev)
  2893. {
  2894. struct ci_power_info *pi = ci_get_pi(adev);
  2895. if (!pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels)
  2896. return -EINVAL;
  2897. if (pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels) {
  2898. pi->pcie_gen_powersaving = pi->pcie_gen_performance;
  2899. pi->pcie_lane_powersaving = pi->pcie_lane_performance;
  2900. } else if (!pi->use_pcie_performance_levels && pi->use_pcie_powersaving_levels) {
  2901. pi->pcie_gen_performance = pi->pcie_gen_powersaving;
  2902. pi->pcie_lane_performance = pi->pcie_lane_powersaving;
  2903. }
  2904. ci_reset_single_dpm_table(adev,
  2905. &pi->dpm_table.pcie_speed_table,
  2906. SMU7_MAX_LEVELS_LINK);
  2907. if (adev->asic_type == CHIP_BONAIRE)
  2908. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 0,
  2909. pi->pcie_gen_powersaving.min,
  2910. pi->pcie_lane_powersaving.max);
  2911. else
  2912. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 0,
  2913. pi->pcie_gen_powersaving.min,
  2914. pi->pcie_lane_powersaving.min);
  2915. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 1,
  2916. pi->pcie_gen_performance.min,
  2917. pi->pcie_lane_performance.min);
  2918. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 2,
  2919. pi->pcie_gen_powersaving.min,
  2920. pi->pcie_lane_powersaving.max);
  2921. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 3,
  2922. pi->pcie_gen_performance.min,
  2923. pi->pcie_lane_performance.max);
  2924. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 4,
  2925. pi->pcie_gen_powersaving.max,
  2926. pi->pcie_lane_powersaving.max);
  2927. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 5,
  2928. pi->pcie_gen_performance.max,
  2929. pi->pcie_lane_performance.max);
  2930. pi->dpm_table.pcie_speed_table.count = 6;
  2931. return 0;
  2932. }
  2933. static int ci_setup_default_dpm_tables(struct amdgpu_device *adev)
  2934. {
  2935. struct ci_power_info *pi = ci_get_pi(adev);
  2936. struct amdgpu_clock_voltage_dependency_table *allowed_sclk_vddc_table =
  2937. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  2938. struct amdgpu_clock_voltage_dependency_table *allowed_mclk_table =
  2939. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
  2940. struct amdgpu_cac_leakage_table *std_voltage_table =
  2941. &adev->pm.dpm.dyn_state.cac_leakage_table;
  2942. u32 i;
  2943. if (allowed_sclk_vddc_table == NULL)
  2944. return -EINVAL;
  2945. if (allowed_sclk_vddc_table->count < 1)
  2946. return -EINVAL;
  2947. if (allowed_mclk_table == NULL)
  2948. return -EINVAL;
  2949. if (allowed_mclk_table->count < 1)
  2950. return -EINVAL;
  2951. memset(&pi->dpm_table, 0, sizeof(struct ci_dpm_table));
  2952. ci_reset_single_dpm_table(adev,
  2953. &pi->dpm_table.sclk_table,
  2954. SMU7_MAX_LEVELS_GRAPHICS);
  2955. ci_reset_single_dpm_table(adev,
  2956. &pi->dpm_table.mclk_table,
  2957. SMU7_MAX_LEVELS_MEMORY);
  2958. ci_reset_single_dpm_table(adev,
  2959. &pi->dpm_table.vddc_table,
  2960. SMU7_MAX_LEVELS_VDDC);
  2961. ci_reset_single_dpm_table(adev,
  2962. &pi->dpm_table.vddci_table,
  2963. SMU7_MAX_LEVELS_VDDCI);
  2964. ci_reset_single_dpm_table(adev,
  2965. &pi->dpm_table.mvdd_table,
  2966. SMU7_MAX_LEVELS_MVDD);
  2967. pi->dpm_table.sclk_table.count = 0;
  2968. for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
  2969. if ((i == 0) ||
  2970. (pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count-1].value !=
  2971. allowed_sclk_vddc_table->entries[i].clk)) {
  2972. pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].value =
  2973. allowed_sclk_vddc_table->entries[i].clk;
  2974. pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].enabled =
  2975. (i == 0) ? true : false;
  2976. pi->dpm_table.sclk_table.count++;
  2977. }
  2978. }
  2979. pi->dpm_table.mclk_table.count = 0;
  2980. for (i = 0; i < allowed_mclk_table->count; i++) {
  2981. if ((i == 0) ||
  2982. (pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count-1].value !=
  2983. allowed_mclk_table->entries[i].clk)) {
  2984. pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].value =
  2985. allowed_mclk_table->entries[i].clk;
  2986. pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].enabled =
  2987. (i == 0) ? true : false;
  2988. pi->dpm_table.mclk_table.count++;
  2989. }
  2990. }
  2991. for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
  2992. pi->dpm_table.vddc_table.dpm_levels[i].value =
  2993. allowed_sclk_vddc_table->entries[i].v;
  2994. pi->dpm_table.vddc_table.dpm_levels[i].param1 =
  2995. std_voltage_table->entries[i].leakage;
  2996. pi->dpm_table.vddc_table.dpm_levels[i].enabled = true;
  2997. }
  2998. pi->dpm_table.vddc_table.count = allowed_sclk_vddc_table->count;
  2999. allowed_mclk_table = &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
  3000. if (allowed_mclk_table) {
  3001. for (i = 0; i < allowed_mclk_table->count; i++) {
  3002. pi->dpm_table.vddci_table.dpm_levels[i].value =
  3003. allowed_mclk_table->entries[i].v;
  3004. pi->dpm_table.vddci_table.dpm_levels[i].enabled = true;
  3005. }
  3006. pi->dpm_table.vddci_table.count = allowed_mclk_table->count;
  3007. }
  3008. allowed_mclk_table = &adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk;
  3009. if (allowed_mclk_table) {
  3010. for (i = 0; i < allowed_mclk_table->count; i++) {
  3011. pi->dpm_table.mvdd_table.dpm_levels[i].value =
  3012. allowed_mclk_table->entries[i].v;
  3013. pi->dpm_table.mvdd_table.dpm_levels[i].enabled = true;
  3014. }
  3015. pi->dpm_table.mvdd_table.count = allowed_mclk_table->count;
  3016. }
  3017. ci_setup_default_pcie_tables(adev);
  3018. return 0;
  3019. }
  3020. static int ci_find_boot_level(struct ci_single_dpm_table *table,
  3021. u32 value, u32 *boot_level)
  3022. {
  3023. u32 i;
  3024. int ret = -EINVAL;
  3025. for(i = 0; i < table->count; i++) {
  3026. if (value == table->dpm_levels[i].value) {
  3027. *boot_level = i;
  3028. ret = 0;
  3029. }
  3030. }
  3031. return ret;
  3032. }
  3033. static int ci_init_smc_table(struct amdgpu_device *adev)
  3034. {
  3035. struct ci_power_info *pi = ci_get_pi(adev);
  3036. struct ci_ulv_parm *ulv = &pi->ulv;
  3037. struct amdgpu_ps *amdgpu_boot_state = adev->pm.dpm.boot_ps;
  3038. SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
  3039. int ret;
  3040. ret = ci_setup_default_dpm_tables(adev);
  3041. if (ret)
  3042. return ret;
  3043. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE)
  3044. ci_populate_smc_voltage_tables(adev, table);
  3045. ci_init_fps_limits(adev);
  3046. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
  3047. table->SystemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
  3048. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  3049. table->SystemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
  3050. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
  3051. table->SystemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
  3052. if (ulv->supported) {
  3053. ret = ci_populate_ulv_state(adev, &pi->smc_state_table.Ulv);
  3054. if (ret)
  3055. return ret;
  3056. WREG32_SMC(ixCG_ULV_PARAMETER, ulv->cg_ulv_parameter);
  3057. }
  3058. ret = ci_populate_all_graphic_levels(adev);
  3059. if (ret)
  3060. return ret;
  3061. ret = ci_populate_all_memory_levels(adev);
  3062. if (ret)
  3063. return ret;
  3064. ci_populate_smc_link_level(adev, table);
  3065. ret = ci_populate_smc_acpi_level(adev, table);
  3066. if (ret)
  3067. return ret;
  3068. ret = ci_populate_smc_vce_level(adev, table);
  3069. if (ret)
  3070. return ret;
  3071. ret = ci_populate_smc_acp_level(adev, table);
  3072. if (ret)
  3073. return ret;
  3074. ret = ci_populate_smc_samu_level(adev, table);
  3075. if (ret)
  3076. return ret;
  3077. ret = ci_do_program_memory_timing_parameters(adev);
  3078. if (ret)
  3079. return ret;
  3080. ret = ci_populate_smc_uvd_level(adev, table);
  3081. if (ret)
  3082. return ret;
  3083. table->UvdBootLevel = 0;
  3084. table->VceBootLevel = 0;
  3085. table->AcpBootLevel = 0;
  3086. table->SamuBootLevel = 0;
  3087. table->GraphicsBootLevel = 0;
  3088. table->MemoryBootLevel = 0;
  3089. ret = ci_find_boot_level(&pi->dpm_table.sclk_table,
  3090. pi->vbios_boot_state.sclk_bootup_value,
  3091. (u32 *)&pi->smc_state_table.GraphicsBootLevel);
  3092. ret = ci_find_boot_level(&pi->dpm_table.mclk_table,
  3093. pi->vbios_boot_state.mclk_bootup_value,
  3094. (u32 *)&pi->smc_state_table.MemoryBootLevel);
  3095. table->BootVddc = pi->vbios_boot_state.vddc_bootup_value;
  3096. table->BootVddci = pi->vbios_boot_state.vddci_bootup_value;
  3097. table->BootMVdd = pi->vbios_boot_state.mvdd_bootup_value;
  3098. ci_populate_smc_initial_state(adev, amdgpu_boot_state);
  3099. ret = ci_populate_bapm_parameters_in_dpm_table(adev);
  3100. if (ret)
  3101. return ret;
  3102. table->UVDInterval = 1;
  3103. table->VCEInterval = 1;
  3104. table->ACPInterval = 1;
  3105. table->SAMUInterval = 1;
  3106. table->GraphicsVoltageChangeEnable = 1;
  3107. table->GraphicsThermThrottleEnable = 1;
  3108. table->GraphicsInterval = 1;
  3109. table->VoltageInterval = 1;
  3110. table->ThermalInterval = 1;
  3111. table->TemperatureLimitHigh = (u16)((pi->thermal_temp_setting.temperature_high *
  3112. CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
  3113. table->TemperatureLimitLow = (u16)((pi->thermal_temp_setting.temperature_low *
  3114. CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
  3115. table->MemoryVoltageChangeEnable = 1;
  3116. table->MemoryInterval = 1;
  3117. table->VoltageResponseTime = 0;
  3118. table->VddcVddciDelta = 4000;
  3119. table->PhaseResponseTime = 0;
  3120. table->MemoryThermThrottleEnable = 1;
  3121. table->PCIeBootLinkLevel = pi->dpm_table.pcie_speed_table.count - 1;
  3122. table->PCIeGenInterval = 1;
  3123. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2)
  3124. table->SVI2Enable = 1;
  3125. else
  3126. table->SVI2Enable = 0;
  3127. table->ThermGpio = 17;
  3128. table->SclkStepSize = 0x4000;
  3129. table->SystemFlags = cpu_to_be32(table->SystemFlags);
  3130. table->SmioMaskVddcVid = cpu_to_be32(table->SmioMaskVddcVid);
  3131. table->SmioMaskVddcPhase = cpu_to_be32(table->SmioMaskVddcPhase);
  3132. table->SmioMaskVddciVid = cpu_to_be32(table->SmioMaskVddciVid);
  3133. table->SmioMaskMvddVid = cpu_to_be32(table->SmioMaskMvddVid);
  3134. table->SclkStepSize = cpu_to_be32(table->SclkStepSize);
  3135. table->TemperatureLimitHigh = cpu_to_be16(table->TemperatureLimitHigh);
  3136. table->TemperatureLimitLow = cpu_to_be16(table->TemperatureLimitLow);
  3137. table->VddcVddciDelta = cpu_to_be16(table->VddcVddciDelta);
  3138. table->VoltageResponseTime = cpu_to_be16(table->VoltageResponseTime);
  3139. table->PhaseResponseTime = cpu_to_be16(table->PhaseResponseTime);
  3140. table->BootVddc = cpu_to_be16(table->BootVddc * VOLTAGE_SCALE);
  3141. table->BootVddci = cpu_to_be16(table->BootVddci * VOLTAGE_SCALE);
  3142. table->BootMVdd = cpu_to_be16(table->BootMVdd * VOLTAGE_SCALE);
  3143. ret = amdgpu_ci_copy_bytes_to_smc(adev,
  3144. pi->dpm_table_start +
  3145. offsetof(SMU7_Discrete_DpmTable, SystemFlags),
  3146. (u8 *)&table->SystemFlags,
  3147. sizeof(SMU7_Discrete_DpmTable) - 3 * sizeof(SMU7_PIDController),
  3148. pi->sram_end);
  3149. if (ret)
  3150. return ret;
  3151. return 0;
  3152. }
  3153. static void ci_trim_single_dpm_states(struct amdgpu_device *adev,
  3154. struct ci_single_dpm_table *dpm_table,
  3155. u32 low_limit, u32 high_limit)
  3156. {
  3157. u32 i;
  3158. for (i = 0; i < dpm_table->count; i++) {
  3159. if ((dpm_table->dpm_levels[i].value < low_limit) ||
  3160. (dpm_table->dpm_levels[i].value > high_limit))
  3161. dpm_table->dpm_levels[i].enabled = false;
  3162. else
  3163. dpm_table->dpm_levels[i].enabled = true;
  3164. }
  3165. }
  3166. static void ci_trim_pcie_dpm_states(struct amdgpu_device *adev,
  3167. u32 speed_low, u32 lanes_low,
  3168. u32 speed_high, u32 lanes_high)
  3169. {
  3170. struct ci_power_info *pi = ci_get_pi(adev);
  3171. struct ci_single_dpm_table *pcie_table = &pi->dpm_table.pcie_speed_table;
  3172. u32 i, j;
  3173. for (i = 0; i < pcie_table->count; i++) {
  3174. if ((pcie_table->dpm_levels[i].value < speed_low) ||
  3175. (pcie_table->dpm_levels[i].param1 < lanes_low) ||
  3176. (pcie_table->dpm_levels[i].value > speed_high) ||
  3177. (pcie_table->dpm_levels[i].param1 > lanes_high))
  3178. pcie_table->dpm_levels[i].enabled = false;
  3179. else
  3180. pcie_table->dpm_levels[i].enabled = true;
  3181. }
  3182. for (i = 0; i < pcie_table->count; i++) {
  3183. if (pcie_table->dpm_levels[i].enabled) {
  3184. for (j = i + 1; j < pcie_table->count; j++) {
  3185. if (pcie_table->dpm_levels[j].enabled) {
  3186. if ((pcie_table->dpm_levels[i].value == pcie_table->dpm_levels[j].value) &&
  3187. (pcie_table->dpm_levels[i].param1 == pcie_table->dpm_levels[j].param1))
  3188. pcie_table->dpm_levels[j].enabled = false;
  3189. }
  3190. }
  3191. }
  3192. }
  3193. }
  3194. static int ci_trim_dpm_states(struct amdgpu_device *adev,
  3195. struct amdgpu_ps *amdgpu_state)
  3196. {
  3197. struct ci_ps *state = ci_get_ps(amdgpu_state);
  3198. struct ci_power_info *pi = ci_get_pi(adev);
  3199. u32 high_limit_count;
  3200. if (state->performance_level_count < 1)
  3201. return -EINVAL;
  3202. if (state->performance_level_count == 1)
  3203. high_limit_count = 0;
  3204. else
  3205. high_limit_count = 1;
  3206. ci_trim_single_dpm_states(adev,
  3207. &pi->dpm_table.sclk_table,
  3208. state->performance_levels[0].sclk,
  3209. state->performance_levels[high_limit_count].sclk);
  3210. ci_trim_single_dpm_states(adev,
  3211. &pi->dpm_table.mclk_table,
  3212. state->performance_levels[0].mclk,
  3213. state->performance_levels[high_limit_count].mclk);
  3214. ci_trim_pcie_dpm_states(adev,
  3215. state->performance_levels[0].pcie_gen,
  3216. state->performance_levels[0].pcie_lane,
  3217. state->performance_levels[high_limit_count].pcie_gen,
  3218. state->performance_levels[high_limit_count].pcie_lane);
  3219. return 0;
  3220. }
  3221. static int ci_apply_disp_minimum_voltage_request(struct amdgpu_device *adev)
  3222. {
  3223. struct amdgpu_clock_voltage_dependency_table *disp_voltage_table =
  3224. &adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk;
  3225. struct amdgpu_clock_voltage_dependency_table *vddc_table =
  3226. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  3227. u32 requested_voltage = 0;
  3228. u32 i;
  3229. if (disp_voltage_table == NULL)
  3230. return -EINVAL;
  3231. if (!disp_voltage_table->count)
  3232. return -EINVAL;
  3233. for (i = 0; i < disp_voltage_table->count; i++) {
  3234. if (adev->clock.current_dispclk == disp_voltage_table->entries[i].clk)
  3235. requested_voltage = disp_voltage_table->entries[i].v;
  3236. }
  3237. for (i = 0; i < vddc_table->count; i++) {
  3238. if (requested_voltage <= vddc_table->entries[i].v) {
  3239. requested_voltage = vddc_table->entries[i].v;
  3240. return (amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3241. PPSMC_MSG_VddC_Request,
  3242. requested_voltage * VOLTAGE_SCALE) == PPSMC_Result_OK) ?
  3243. 0 : -EINVAL;
  3244. }
  3245. }
  3246. return -EINVAL;
  3247. }
  3248. static int ci_upload_dpm_level_enable_mask(struct amdgpu_device *adev)
  3249. {
  3250. struct ci_power_info *pi = ci_get_pi(adev);
  3251. PPSMC_Result result;
  3252. ci_apply_disp_minimum_voltage_request(adev);
  3253. if (!pi->sclk_dpm_key_disabled) {
  3254. if (pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3255. result = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3256. PPSMC_MSG_SCLKDPM_SetEnabledMask,
  3257. pi->dpm_level_enable_mask.sclk_dpm_enable_mask);
  3258. if (result != PPSMC_Result_OK)
  3259. return -EINVAL;
  3260. }
  3261. }
  3262. if (!pi->mclk_dpm_key_disabled) {
  3263. if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3264. result = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3265. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  3266. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3267. if (result != PPSMC_Result_OK)
  3268. return -EINVAL;
  3269. }
  3270. }
  3271. #if 0
  3272. if (!pi->pcie_dpm_key_disabled) {
  3273. if (pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3274. result = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3275. PPSMC_MSG_PCIeDPM_SetEnabledMask,
  3276. pi->dpm_level_enable_mask.pcie_dpm_enable_mask);
  3277. if (result != PPSMC_Result_OK)
  3278. return -EINVAL;
  3279. }
  3280. }
  3281. #endif
  3282. return 0;
  3283. }
  3284. static void ci_find_dpm_states_clocks_in_dpm_table(struct amdgpu_device *adev,
  3285. struct amdgpu_ps *amdgpu_state)
  3286. {
  3287. struct ci_power_info *pi = ci_get_pi(adev);
  3288. struct ci_ps *state = ci_get_ps(amdgpu_state);
  3289. struct ci_single_dpm_table *sclk_table = &pi->dpm_table.sclk_table;
  3290. u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
  3291. struct ci_single_dpm_table *mclk_table = &pi->dpm_table.mclk_table;
  3292. u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
  3293. u32 i;
  3294. pi->need_update_smu7_dpm_table = 0;
  3295. for (i = 0; i < sclk_table->count; i++) {
  3296. if (sclk == sclk_table->dpm_levels[i].value)
  3297. break;
  3298. }
  3299. if (i >= sclk_table->count) {
  3300. pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_SCLK;
  3301. } else {
  3302. /* XXX check display min clock requirements */
  3303. if (CISLAND_MINIMUM_ENGINE_CLOCK != CISLAND_MINIMUM_ENGINE_CLOCK)
  3304. pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_SCLK;
  3305. }
  3306. for (i = 0; i < mclk_table->count; i++) {
  3307. if (mclk == mclk_table->dpm_levels[i].value)
  3308. break;
  3309. }
  3310. if (i >= mclk_table->count)
  3311. pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_MCLK;
  3312. if (adev->pm.dpm.current_active_crtc_count !=
  3313. adev->pm.dpm.new_active_crtc_count)
  3314. pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_MCLK;
  3315. }
  3316. static int ci_populate_and_upload_sclk_mclk_dpm_levels(struct amdgpu_device *adev,
  3317. struct amdgpu_ps *amdgpu_state)
  3318. {
  3319. struct ci_power_info *pi = ci_get_pi(adev);
  3320. struct ci_ps *state = ci_get_ps(amdgpu_state);
  3321. u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
  3322. u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
  3323. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  3324. int ret;
  3325. if (!pi->need_update_smu7_dpm_table)
  3326. return 0;
  3327. if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_SCLK)
  3328. dpm_table->sclk_table.dpm_levels[dpm_table->sclk_table.count-1].value = sclk;
  3329. if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)
  3330. dpm_table->mclk_table.dpm_levels[dpm_table->mclk_table.count-1].value = mclk;
  3331. if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK)) {
  3332. ret = ci_populate_all_graphic_levels(adev);
  3333. if (ret)
  3334. return ret;
  3335. }
  3336. if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_MCLK | DPMTABLE_UPDATE_MCLK)) {
  3337. ret = ci_populate_all_memory_levels(adev);
  3338. if (ret)
  3339. return ret;
  3340. }
  3341. return 0;
  3342. }
  3343. static int ci_enable_uvd_dpm(struct amdgpu_device *adev, bool enable)
  3344. {
  3345. struct ci_power_info *pi = ci_get_pi(adev);
  3346. const struct amdgpu_clock_and_voltage_limits *max_limits;
  3347. int i;
  3348. if (adev->pm.dpm.ac_power)
  3349. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3350. else
  3351. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3352. if (enable) {
  3353. pi->dpm_level_enable_mask.uvd_dpm_enable_mask = 0;
  3354. for (i = adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3355. if (adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3356. pi->dpm_level_enable_mask.uvd_dpm_enable_mask |= 1 << i;
  3357. if (!pi->caps_uvd_dpm)
  3358. break;
  3359. }
  3360. }
  3361. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3362. PPSMC_MSG_UVDDPM_SetEnabledMask,
  3363. pi->dpm_level_enable_mask.uvd_dpm_enable_mask);
  3364. if (pi->last_mclk_dpm_enable_mask & 0x1) {
  3365. pi->uvd_enabled = true;
  3366. pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
  3367. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3368. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  3369. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3370. }
  3371. } else {
  3372. if (pi->last_mclk_dpm_enable_mask & 0x1) {
  3373. pi->uvd_enabled = false;
  3374. pi->dpm_level_enable_mask.mclk_dpm_enable_mask |= 1;
  3375. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3376. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  3377. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3378. }
  3379. }
  3380. return (amdgpu_ci_send_msg_to_smc(adev, enable ?
  3381. PPSMC_MSG_UVDDPM_Enable : PPSMC_MSG_UVDDPM_Disable) == PPSMC_Result_OK) ?
  3382. 0 : -EINVAL;
  3383. }
  3384. static int ci_enable_vce_dpm(struct amdgpu_device *adev, bool enable)
  3385. {
  3386. struct ci_power_info *pi = ci_get_pi(adev);
  3387. const struct amdgpu_clock_and_voltage_limits *max_limits;
  3388. int i;
  3389. if (adev->pm.dpm.ac_power)
  3390. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3391. else
  3392. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3393. if (enable) {
  3394. pi->dpm_level_enable_mask.vce_dpm_enable_mask = 0;
  3395. for (i = adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3396. if (adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3397. pi->dpm_level_enable_mask.vce_dpm_enable_mask |= 1 << i;
  3398. if (!pi->caps_vce_dpm)
  3399. break;
  3400. }
  3401. }
  3402. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3403. PPSMC_MSG_VCEDPM_SetEnabledMask,
  3404. pi->dpm_level_enable_mask.vce_dpm_enable_mask);
  3405. }
  3406. return (amdgpu_ci_send_msg_to_smc(adev, enable ?
  3407. PPSMC_MSG_VCEDPM_Enable : PPSMC_MSG_VCEDPM_Disable) == PPSMC_Result_OK) ?
  3408. 0 : -EINVAL;
  3409. }
  3410. #if 0
  3411. static int ci_enable_samu_dpm(struct amdgpu_device *adev, bool enable)
  3412. {
  3413. struct ci_power_info *pi = ci_get_pi(adev);
  3414. const struct amdgpu_clock_and_voltage_limits *max_limits;
  3415. int i;
  3416. if (adev->pm.dpm.ac_power)
  3417. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3418. else
  3419. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3420. if (enable) {
  3421. pi->dpm_level_enable_mask.samu_dpm_enable_mask = 0;
  3422. for (i = adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3423. if (adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3424. pi->dpm_level_enable_mask.samu_dpm_enable_mask |= 1 << i;
  3425. if (!pi->caps_samu_dpm)
  3426. break;
  3427. }
  3428. }
  3429. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3430. PPSMC_MSG_SAMUDPM_SetEnabledMask,
  3431. pi->dpm_level_enable_mask.samu_dpm_enable_mask);
  3432. }
  3433. return (amdgpu_ci_send_msg_to_smc(adev, enable ?
  3434. PPSMC_MSG_SAMUDPM_Enable : PPSMC_MSG_SAMUDPM_Disable) == PPSMC_Result_OK) ?
  3435. 0 : -EINVAL;
  3436. }
  3437. static int ci_enable_acp_dpm(struct amdgpu_device *adev, bool enable)
  3438. {
  3439. struct ci_power_info *pi = ci_get_pi(adev);
  3440. const struct amdgpu_clock_and_voltage_limits *max_limits;
  3441. int i;
  3442. if (adev->pm.dpm.ac_power)
  3443. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3444. else
  3445. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3446. if (enable) {
  3447. pi->dpm_level_enable_mask.acp_dpm_enable_mask = 0;
  3448. for (i = adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3449. if (adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3450. pi->dpm_level_enable_mask.acp_dpm_enable_mask |= 1 << i;
  3451. if (!pi->caps_acp_dpm)
  3452. break;
  3453. }
  3454. }
  3455. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3456. PPSMC_MSG_ACPDPM_SetEnabledMask,
  3457. pi->dpm_level_enable_mask.acp_dpm_enable_mask);
  3458. }
  3459. return (amdgpu_ci_send_msg_to_smc(adev, enable ?
  3460. PPSMC_MSG_ACPDPM_Enable : PPSMC_MSG_ACPDPM_Disable) == PPSMC_Result_OK) ?
  3461. 0 : -EINVAL;
  3462. }
  3463. #endif
  3464. static int ci_update_uvd_dpm(struct amdgpu_device *adev, bool gate)
  3465. {
  3466. struct ci_power_info *pi = ci_get_pi(adev);
  3467. u32 tmp;
  3468. if (!gate) {
  3469. if (pi->caps_uvd_dpm ||
  3470. (adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count <= 0))
  3471. pi->smc_state_table.UvdBootLevel = 0;
  3472. else
  3473. pi->smc_state_table.UvdBootLevel =
  3474. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1;
  3475. tmp = RREG32_SMC(ixDPM_TABLE_475);
  3476. tmp &= ~DPM_TABLE_475__UvdBootLevel_MASK;
  3477. tmp |= (pi->smc_state_table.UvdBootLevel << DPM_TABLE_475__UvdBootLevel__SHIFT);
  3478. WREG32_SMC(ixDPM_TABLE_475, tmp);
  3479. }
  3480. return ci_enable_uvd_dpm(adev, !gate);
  3481. }
  3482. static u8 ci_get_vce_boot_level(struct amdgpu_device *adev)
  3483. {
  3484. u8 i;
  3485. u32 min_evclk = 30000; /* ??? */
  3486. struct amdgpu_vce_clock_voltage_dependency_table *table =
  3487. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  3488. for (i = 0; i < table->count; i++) {
  3489. if (table->entries[i].evclk >= min_evclk)
  3490. return i;
  3491. }
  3492. return table->count - 1;
  3493. }
  3494. static int ci_update_vce_dpm(struct amdgpu_device *adev,
  3495. struct amdgpu_ps *amdgpu_new_state,
  3496. struct amdgpu_ps *amdgpu_current_state)
  3497. {
  3498. struct ci_power_info *pi = ci_get_pi(adev);
  3499. int ret = 0;
  3500. u32 tmp;
  3501. if (amdgpu_current_state->evclk != amdgpu_new_state->evclk) {
  3502. if (amdgpu_new_state->evclk) {
  3503. /* turn the clocks on when encoding */
  3504. ret = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  3505. AMD_CG_STATE_UNGATE);
  3506. if (ret)
  3507. return ret;
  3508. pi->smc_state_table.VceBootLevel = ci_get_vce_boot_level(adev);
  3509. tmp = RREG32_SMC(ixDPM_TABLE_475);
  3510. tmp &= ~DPM_TABLE_475__VceBootLevel_MASK;
  3511. tmp |= (pi->smc_state_table.VceBootLevel << DPM_TABLE_475__VceBootLevel__SHIFT);
  3512. WREG32_SMC(ixDPM_TABLE_475, tmp);
  3513. ret = ci_enable_vce_dpm(adev, true);
  3514. } else {
  3515. /* turn the clocks off when not encoding */
  3516. ret = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  3517. AMD_CG_STATE_GATE);
  3518. if (ret)
  3519. return ret;
  3520. ret = ci_enable_vce_dpm(adev, false);
  3521. }
  3522. }
  3523. return ret;
  3524. }
  3525. #if 0
  3526. static int ci_update_samu_dpm(struct amdgpu_device *adev, bool gate)
  3527. {
  3528. return ci_enable_samu_dpm(adev, gate);
  3529. }
  3530. static int ci_update_acp_dpm(struct amdgpu_device *adev, bool gate)
  3531. {
  3532. struct ci_power_info *pi = ci_get_pi(adev);
  3533. u32 tmp;
  3534. if (!gate) {
  3535. pi->smc_state_table.AcpBootLevel = 0;
  3536. tmp = RREG32_SMC(ixDPM_TABLE_475);
  3537. tmp &= ~AcpBootLevel_MASK;
  3538. tmp |= AcpBootLevel(pi->smc_state_table.AcpBootLevel);
  3539. WREG32_SMC(ixDPM_TABLE_475, tmp);
  3540. }
  3541. return ci_enable_acp_dpm(adev, !gate);
  3542. }
  3543. #endif
  3544. static int ci_generate_dpm_level_enable_mask(struct amdgpu_device *adev,
  3545. struct amdgpu_ps *amdgpu_state)
  3546. {
  3547. struct ci_power_info *pi = ci_get_pi(adev);
  3548. int ret;
  3549. ret = ci_trim_dpm_states(adev, amdgpu_state);
  3550. if (ret)
  3551. return ret;
  3552. pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
  3553. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.sclk_table);
  3554. pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
  3555. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.mclk_table);
  3556. pi->last_mclk_dpm_enable_mask =
  3557. pi->dpm_level_enable_mask.mclk_dpm_enable_mask;
  3558. if (pi->uvd_enabled) {
  3559. if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask & 1)
  3560. pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
  3561. }
  3562. pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
  3563. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.pcie_speed_table);
  3564. return 0;
  3565. }
  3566. static u32 ci_get_lowest_enabled_level(struct amdgpu_device *adev,
  3567. u32 level_mask)
  3568. {
  3569. u32 level = 0;
  3570. while ((level_mask & (1 << level)) == 0)
  3571. level++;
  3572. return level;
  3573. }
  3574. static int ci_dpm_force_performance_level(struct amdgpu_device *adev,
  3575. enum amdgpu_dpm_forced_level level)
  3576. {
  3577. struct ci_power_info *pi = ci_get_pi(adev);
  3578. u32 tmp, levels, i;
  3579. int ret;
  3580. if (level == AMDGPU_DPM_FORCED_LEVEL_HIGH) {
  3581. if ((!pi->pcie_dpm_key_disabled) &&
  3582. pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3583. levels = 0;
  3584. tmp = pi->dpm_level_enable_mask.pcie_dpm_enable_mask;
  3585. while (tmp >>= 1)
  3586. levels++;
  3587. if (levels) {
  3588. ret = ci_dpm_force_state_pcie(adev, level);
  3589. if (ret)
  3590. return ret;
  3591. for (i = 0; i < adev->usec_timeout; i++) {
  3592. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX_1) &
  3593. TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX_MASK) >>
  3594. TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX__SHIFT;
  3595. if (tmp == levels)
  3596. break;
  3597. udelay(1);
  3598. }
  3599. }
  3600. }
  3601. if ((!pi->sclk_dpm_key_disabled) &&
  3602. pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3603. levels = 0;
  3604. tmp = pi->dpm_level_enable_mask.sclk_dpm_enable_mask;
  3605. while (tmp >>= 1)
  3606. levels++;
  3607. if (levels) {
  3608. ret = ci_dpm_force_state_sclk(adev, levels);
  3609. if (ret)
  3610. return ret;
  3611. for (i = 0; i < adev->usec_timeout; i++) {
  3612. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
  3613. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX_MASK) >>
  3614. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX__SHIFT;
  3615. if (tmp == levels)
  3616. break;
  3617. udelay(1);
  3618. }
  3619. }
  3620. }
  3621. if ((!pi->mclk_dpm_key_disabled) &&
  3622. pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3623. levels = 0;
  3624. tmp = pi->dpm_level_enable_mask.mclk_dpm_enable_mask;
  3625. while (tmp >>= 1)
  3626. levels++;
  3627. if (levels) {
  3628. ret = ci_dpm_force_state_mclk(adev, levels);
  3629. if (ret)
  3630. return ret;
  3631. for (i = 0; i < adev->usec_timeout; i++) {
  3632. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
  3633. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX_MASK) >>
  3634. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX__SHIFT;
  3635. if (tmp == levels)
  3636. break;
  3637. udelay(1);
  3638. }
  3639. }
  3640. }
  3641. } else if (level == AMDGPU_DPM_FORCED_LEVEL_LOW) {
  3642. if ((!pi->sclk_dpm_key_disabled) &&
  3643. pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3644. levels = ci_get_lowest_enabled_level(adev,
  3645. pi->dpm_level_enable_mask.sclk_dpm_enable_mask);
  3646. ret = ci_dpm_force_state_sclk(adev, levels);
  3647. if (ret)
  3648. return ret;
  3649. for (i = 0; i < adev->usec_timeout; i++) {
  3650. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
  3651. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX_MASK) >>
  3652. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX__SHIFT;
  3653. if (tmp == levels)
  3654. break;
  3655. udelay(1);
  3656. }
  3657. }
  3658. if ((!pi->mclk_dpm_key_disabled) &&
  3659. pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3660. levels = ci_get_lowest_enabled_level(adev,
  3661. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3662. ret = ci_dpm_force_state_mclk(adev, levels);
  3663. if (ret)
  3664. return ret;
  3665. for (i = 0; i < adev->usec_timeout; i++) {
  3666. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
  3667. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX_MASK) >>
  3668. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX__SHIFT;
  3669. if (tmp == levels)
  3670. break;
  3671. udelay(1);
  3672. }
  3673. }
  3674. if ((!pi->pcie_dpm_key_disabled) &&
  3675. pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3676. levels = ci_get_lowest_enabled_level(adev,
  3677. pi->dpm_level_enable_mask.pcie_dpm_enable_mask);
  3678. ret = ci_dpm_force_state_pcie(adev, levels);
  3679. if (ret)
  3680. return ret;
  3681. for (i = 0; i < adev->usec_timeout; i++) {
  3682. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX_1) &
  3683. TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX_MASK) >>
  3684. TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX__SHIFT;
  3685. if (tmp == levels)
  3686. break;
  3687. udelay(1);
  3688. }
  3689. }
  3690. } else if (level == AMDGPU_DPM_FORCED_LEVEL_AUTO) {
  3691. if (!pi->pcie_dpm_key_disabled) {
  3692. PPSMC_Result smc_result;
  3693. smc_result = amdgpu_ci_send_msg_to_smc(adev,
  3694. PPSMC_MSG_PCIeDPM_UnForceLevel);
  3695. if (smc_result != PPSMC_Result_OK)
  3696. return -EINVAL;
  3697. }
  3698. ret = ci_upload_dpm_level_enable_mask(adev);
  3699. if (ret)
  3700. return ret;
  3701. }
  3702. adev->pm.dpm.forced_level = level;
  3703. return 0;
  3704. }
  3705. static int ci_set_mc_special_registers(struct amdgpu_device *adev,
  3706. struct ci_mc_reg_table *table)
  3707. {
  3708. u8 i, j, k;
  3709. u32 temp_reg;
  3710. for (i = 0, j = table->last; i < table->last; i++) {
  3711. if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3712. return -EINVAL;
  3713. switch(table->mc_reg_address[i].s1) {
  3714. case mmMC_SEQ_MISC1:
  3715. temp_reg = RREG32(mmMC_PMG_CMD_EMRS);
  3716. table->mc_reg_address[j].s1 = mmMC_PMG_CMD_EMRS;
  3717. table->mc_reg_address[j].s0 = mmMC_SEQ_PMG_CMD_EMRS_LP;
  3718. for (k = 0; k < table->num_entries; k++) {
  3719. table->mc_reg_table_entry[k].mc_data[j] =
  3720. ((temp_reg & 0xffff0000)) | ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
  3721. }
  3722. j++;
  3723. if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3724. return -EINVAL;
  3725. temp_reg = RREG32(mmMC_PMG_CMD_MRS);
  3726. table->mc_reg_address[j].s1 = mmMC_PMG_CMD_MRS;
  3727. table->mc_reg_address[j].s0 = mmMC_SEQ_PMG_CMD_MRS_LP;
  3728. for (k = 0; k < table->num_entries; k++) {
  3729. table->mc_reg_table_entry[k].mc_data[j] =
  3730. (temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  3731. if (adev->mc.vram_type != AMDGPU_VRAM_TYPE_GDDR5)
  3732. table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
  3733. }
  3734. j++;
  3735. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3736. return -EINVAL;
  3737. if (adev->mc.vram_type != AMDGPU_VRAM_TYPE_GDDR5) {
  3738. table->mc_reg_address[j].s1 = mmMC_PMG_AUTO_CMD;
  3739. table->mc_reg_address[j].s0 = mmMC_PMG_AUTO_CMD;
  3740. for (k = 0; k < table->num_entries; k++) {
  3741. table->mc_reg_table_entry[k].mc_data[j] =
  3742. (table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
  3743. }
  3744. j++;
  3745. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3746. return -EINVAL;
  3747. }
  3748. break;
  3749. case mmMC_SEQ_RESERVE_M:
  3750. temp_reg = RREG32(mmMC_PMG_CMD_MRS1);
  3751. table->mc_reg_address[j].s1 = mmMC_PMG_CMD_MRS1;
  3752. table->mc_reg_address[j].s0 = mmMC_SEQ_PMG_CMD_MRS1_LP;
  3753. for (k = 0; k < table->num_entries; k++) {
  3754. table->mc_reg_table_entry[k].mc_data[j] =
  3755. (temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  3756. }
  3757. j++;
  3758. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3759. return -EINVAL;
  3760. break;
  3761. default:
  3762. break;
  3763. }
  3764. }
  3765. table->last = j;
  3766. return 0;
  3767. }
  3768. static bool ci_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
  3769. {
  3770. bool result = true;
  3771. switch(in_reg) {
  3772. case mmMC_SEQ_RAS_TIMING:
  3773. *out_reg = mmMC_SEQ_RAS_TIMING_LP;
  3774. break;
  3775. case mmMC_SEQ_DLL_STBY:
  3776. *out_reg = mmMC_SEQ_DLL_STBY_LP;
  3777. break;
  3778. case mmMC_SEQ_G5PDX_CMD0:
  3779. *out_reg = mmMC_SEQ_G5PDX_CMD0_LP;
  3780. break;
  3781. case mmMC_SEQ_G5PDX_CMD1:
  3782. *out_reg = mmMC_SEQ_G5PDX_CMD1_LP;
  3783. break;
  3784. case mmMC_SEQ_G5PDX_CTRL:
  3785. *out_reg = mmMC_SEQ_G5PDX_CTRL_LP;
  3786. break;
  3787. case mmMC_SEQ_CAS_TIMING:
  3788. *out_reg = mmMC_SEQ_CAS_TIMING_LP;
  3789. break;
  3790. case mmMC_SEQ_MISC_TIMING:
  3791. *out_reg = mmMC_SEQ_MISC_TIMING_LP;
  3792. break;
  3793. case mmMC_SEQ_MISC_TIMING2:
  3794. *out_reg = mmMC_SEQ_MISC_TIMING2_LP;
  3795. break;
  3796. case mmMC_SEQ_PMG_DVS_CMD:
  3797. *out_reg = mmMC_SEQ_PMG_DVS_CMD_LP;
  3798. break;
  3799. case mmMC_SEQ_PMG_DVS_CTL:
  3800. *out_reg = mmMC_SEQ_PMG_DVS_CTL_LP;
  3801. break;
  3802. case mmMC_SEQ_RD_CTL_D0:
  3803. *out_reg = mmMC_SEQ_RD_CTL_D0_LP;
  3804. break;
  3805. case mmMC_SEQ_RD_CTL_D1:
  3806. *out_reg = mmMC_SEQ_RD_CTL_D1_LP;
  3807. break;
  3808. case mmMC_SEQ_WR_CTL_D0:
  3809. *out_reg = mmMC_SEQ_WR_CTL_D0_LP;
  3810. break;
  3811. case mmMC_SEQ_WR_CTL_D1:
  3812. *out_reg = mmMC_SEQ_WR_CTL_D1_LP;
  3813. break;
  3814. case mmMC_PMG_CMD_EMRS:
  3815. *out_reg = mmMC_SEQ_PMG_CMD_EMRS_LP;
  3816. break;
  3817. case mmMC_PMG_CMD_MRS:
  3818. *out_reg = mmMC_SEQ_PMG_CMD_MRS_LP;
  3819. break;
  3820. case mmMC_PMG_CMD_MRS1:
  3821. *out_reg = mmMC_SEQ_PMG_CMD_MRS1_LP;
  3822. break;
  3823. case mmMC_SEQ_PMG_TIMING:
  3824. *out_reg = mmMC_SEQ_PMG_TIMING_LP;
  3825. break;
  3826. case mmMC_PMG_CMD_MRS2:
  3827. *out_reg = mmMC_SEQ_PMG_CMD_MRS2_LP;
  3828. break;
  3829. case mmMC_SEQ_WR_CTL_2:
  3830. *out_reg = mmMC_SEQ_WR_CTL_2_LP;
  3831. break;
  3832. default:
  3833. result = false;
  3834. break;
  3835. }
  3836. return result;
  3837. }
  3838. static void ci_set_valid_flag(struct ci_mc_reg_table *table)
  3839. {
  3840. u8 i, j;
  3841. for (i = 0; i < table->last; i++) {
  3842. for (j = 1; j < table->num_entries; j++) {
  3843. if (table->mc_reg_table_entry[j-1].mc_data[i] !=
  3844. table->mc_reg_table_entry[j].mc_data[i]) {
  3845. table->valid_flag |= 1 << i;
  3846. break;
  3847. }
  3848. }
  3849. }
  3850. }
  3851. static void ci_set_s0_mc_reg_index(struct ci_mc_reg_table *table)
  3852. {
  3853. u32 i;
  3854. u16 address;
  3855. for (i = 0; i < table->last; i++) {
  3856. table->mc_reg_address[i].s0 =
  3857. ci_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
  3858. address : table->mc_reg_address[i].s1;
  3859. }
  3860. }
  3861. static int ci_copy_vbios_mc_reg_table(const struct atom_mc_reg_table *table,
  3862. struct ci_mc_reg_table *ci_table)
  3863. {
  3864. u8 i, j;
  3865. if (table->last > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3866. return -EINVAL;
  3867. if (table->num_entries > MAX_AC_TIMING_ENTRIES)
  3868. return -EINVAL;
  3869. for (i = 0; i < table->last; i++)
  3870. ci_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
  3871. ci_table->last = table->last;
  3872. for (i = 0; i < table->num_entries; i++) {
  3873. ci_table->mc_reg_table_entry[i].mclk_max =
  3874. table->mc_reg_table_entry[i].mclk_max;
  3875. for (j = 0; j < table->last; j++)
  3876. ci_table->mc_reg_table_entry[i].mc_data[j] =
  3877. table->mc_reg_table_entry[i].mc_data[j];
  3878. }
  3879. ci_table->num_entries = table->num_entries;
  3880. return 0;
  3881. }
  3882. static int ci_register_patching_mc_seq(struct amdgpu_device *adev,
  3883. struct ci_mc_reg_table *table)
  3884. {
  3885. u8 i, k;
  3886. u32 tmp;
  3887. bool patch;
  3888. tmp = RREG32(mmMC_SEQ_MISC0);
  3889. patch = ((tmp & 0x0000f00) == 0x300) ? true : false;
  3890. if (patch &&
  3891. ((adev->pdev->device == 0x67B0) ||
  3892. (adev->pdev->device == 0x67B1))) {
  3893. for (i = 0; i < table->last; i++) {
  3894. if (table->last >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3895. return -EINVAL;
  3896. switch (table->mc_reg_address[i].s1) {
  3897. case mmMC_SEQ_MISC1:
  3898. for (k = 0; k < table->num_entries; k++) {
  3899. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3900. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3901. table->mc_reg_table_entry[k].mc_data[i] =
  3902. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFF8) |
  3903. 0x00000007;
  3904. }
  3905. break;
  3906. case mmMC_SEQ_WR_CTL_D0:
  3907. for (k = 0; k < table->num_entries; k++) {
  3908. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3909. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3910. table->mc_reg_table_entry[k].mc_data[i] =
  3911. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFF0F00) |
  3912. 0x0000D0DD;
  3913. }
  3914. break;
  3915. case mmMC_SEQ_WR_CTL_D1:
  3916. for (k = 0; k < table->num_entries; k++) {
  3917. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3918. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3919. table->mc_reg_table_entry[k].mc_data[i] =
  3920. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFF0F00) |
  3921. 0x0000D0DD;
  3922. }
  3923. break;
  3924. case mmMC_SEQ_WR_CTL_2:
  3925. for (k = 0; k < table->num_entries; k++) {
  3926. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3927. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3928. table->mc_reg_table_entry[k].mc_data[i] = 0;
  3929. }
  3930. break;
  3931. case mmMC_SEQ_CAS_TIMING:
  3932. for (k = 0; k < table->num_entries; k++) {
  3933. if (table->mc_reg_table_entry[k].mclk_max == 125000)
  3934. table->mc_reg_table_entry[k].mc_data[i] =
  3935. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFE0FE0F) |
  3936. 0x000C0140;
  3937. else if (table->mc_reg_table_entry[k].mclk_max == 137500)
  3938. table->mc_reg_table_entry[k].mc_data[i] =
  3939. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFE0FE0F) |
  3940. 0x000C0150;
  3941. }
  3942. break;
  3943. case mmMC_SEQ_MISC_TIMING:
  3944. for (k = 0; k < table->num_entries; k++) {
  3945. if (table->mc_reg_table_entry[k].mclk_max == 125000)
  3946. table->mc_reg_table_entry[k].mc_data[i] =
  3947. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFE0) |
  3948. 0x00000030;
  3949. else if (table->mc_reg_table_entry[k].mclk_max == 137500)
  3950. table->mc_reg_table_entry[k].mc_data[i] =
  3951. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFE0) |
  3952. 0x00000035;
  3953. }
  3954. break;
  3955. default:
  3956. break;
  3957. }
  3958. }
  3959. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, 3);
  3960. tmp = RREG32(mmMC_SEQ_IO_DEBUG_DATA);
  3961. tmp = (tmp & 0xFFF8FFFF) | (1 << 16);
  3962. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, 3);
  3963. WREG32(mmMC_SEQ_IO_DEBUG_DATA, tmp);
  3964. }
  3965. return 0;
  3966. }
  3967. static int ci_initialize_mc_reg_table(struct amdgpu_device *adev)
  3968. {
  3969. struct ci_power_info *pi = ci_get_pi(adev);
  3970. struct atom_mc_reg_table *table;
  3971. struct ci_mc_reg_table *ci_table = &pi->mc_reg_table;
  3972. u8 module_index = ci_get_memory_module_index(adev);
  3973. int ret;
  3974. table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
  3975. if (!table)
  3976. return -ENOMEM;
  3977. WREG32(mmMC_SEQ_RAS_TIMING_LP, RREG32(mmMC_SEQ_RAS_TIMING));
  3978. WREG32(mmMC_SEQ_CAS_TIMING_LP, RREG32(mmMC_SEQ_CAS_TIMING));
  3979. WREG32(mmMC_SEQ_DLL_STBY_LP, RREG32(mmMC_SEQ_DLL_STBY));
  3980. WREG32(mmMC_SEQ_G5PDX_CMD0_LP, RREG32(mmMC_SEQ_G5PDX_CMD0));
  3981. WREG32(mmMC_SEQ_G5PDX_CMD1_LP, RREG32(mmMC_SEQ_G5PDX_CMD1));
  3982. WREG32(mmMC_SEQ_G5PDX_CTRL_LP, RREG32(mmMC_SEQ_G5PDX_CTRL));
  3983. WREG32(mmMC_SEQ_PMG_DVS_CMD_LP, RREG32(mmMC_SEQ_PMG_DVS_CMD));
  3984. WREG32(mmMC_SEQ_PMG_DVS_CTL_LP, RREG32(mmMC_SEQ_PMG_DVS_CTL));
  3985. WREG32(mmMC_SEQ_MISC_TIMING_LP, RREG32(mmMC_SEQ_MISC_TIMING));
  3986. WREG32(mmMC_SEQ_MISC_TIMING2_LP, RREG32(mmMC_SEQ_MISC_TIMING2));
  3987. WREG32(mmMC_SEQ_PMG_CMD_EMRS_LP, RREG32(mmMC_PMG_CMD_EMRS));
  3988. WREG32(mmMC_SEQ_PMG_CMD_MRS_LP, RREG32(mmMC_PMG_CMD_MRS));
  3989. WREG32(mmMC_SEQ_PMG_CMD_MRS1_LP, RREG32(mmMC_PMG_CMD_MRS1));
  3990. WREG32(mmMC_SEQ_WR_CTL_D0_LP, RREG32(mmMC_SEQ_WR_CTL_D0));
  3991. WREG32(mmMC_SEQ_WR_CTL_D1_LP, RREG32(mmMC_SEQ_WR_CTL_D1));
  3992. WREG32(mmMC_SEQ_RD_CTL_D0_LP, RREG32(mmMC_SEQ_RD_CTL_D0));
  3993. WREG32(mmMC_SEQ_RD_CTL_D1_LP, RREG32(mmMC_SEQ_RD_CTL_D1));
  3994. WREG32(mmMC_SEQ_PMG_TIMING_LP, RREG32(mmMC_SEQ_PMG_TIMING));
  3995. WREG32(mmMC_SEQ_PMG_CMD_MRS2_LP, RREG32(mmMC_PMG_CMD_MRS2));
  3996. WREG32(mmMC_SEQ_WR_CTL_2_LP, RREG32(mmMC_SEQ_WR_CTL_2));
  3997. ret = amdgpu_atombios_init_mc_reg_table(adev, module_index, table);
  3998. if (ret)
  3999. goto init_mc_done;
  4000. ret = ci_copy_vbios_mc_reg_table(table, ci_table);
  4001. if (ret)
  4002. goto init_mc_done;
  4003. ci_set_s0_mc_reg_index(ci_table);
  4004. ret = ci_register_patching_mc_seq(adev, ci_table);
  4005. if (ret)
  4006. goto init_mc_done;
  4007. ret = ci_set_mc_special_registers(adev, ci_table);
  4008. if (ret)
  4009. goto init_mc_done;
  4010. ci_set_valid_flag(ci_table);
  4011. init_mc_done:
  4012. kfree(table);
  4013. return ret;
  4014. }
  4015. static int ci_populate_mc_reg_addresses(struct amdgpu_device *adev,
  4016. SMU7_Discrete_MCRegisters *mc_reg_table)
  4017. {
  4018. struct ci_power_info *pi = ci_get_pi(adev);
  4019. u32 i, j;
  4020. for (i = 0, j = 0; j < pi->mc_reg_table.last; j++) {
  4021. if (pi->mc_reg_table.valid_flag & (1 << j)) {
  4022. if (i >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  4023. return -EINVAL;
  4024. mc_reg_table->address[i].s0 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s0);
  4025. mc_reg_table->address[i].s1 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s1);
  4026. i++;
  4027. }
  4028. }
  4029. mc_reg_table->last = (u8)i;
  4030. return 0;
  4031. }
  4032. static void ci_convert_mc_registers(const struct ci_mc_reg_entry *entry,
  4033. SMU7_Discrete_MCRegisterSet *data,
  4034. u32 num_entries, u32 valid_flag)
  4035. {
  4036. u32 i, j;
  4037. for (i = 0, j = 0; j < num_entries; j++) {
  4038. if (valid_flag & (1 << j)) {
  4039. data->value[i] = cpu_to_be32(entry->mc_data[j]);
  4040. i++;
  4041. }
  4042. }
  4043. }
  4044. static void ci_convert_mc_reg_table_entry_to_smc(struct amdgpu_device *adev,
  4045. const u32 memory_clock,
  4046. SMU7_Discrete_MCRegisterSet *mc_reg_table_data)
  4047. {
  4048. struct ci_power_info *pi = ci_get_pi(adev);
  4049. u32 i = 0;
  4050. for(i = 0; i < pi->mc_reg_table.num_entries; i++) {
  4051. if (memory_clock <= pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
  4052. break;
  4053. }
  4054. if ((i == pi->mc_reg_table.num_entries) && (i > 0))
  4055. --i;
  4056. ci_convert_mc_registers(&pi->mc_reg_table.mc_reg_table_entry[i],
  4057. mc_reg_table_data, pi->mc_reg_table.last,
  4058. pi->mc_reg_table.valid_flag);
  4059. }
  4060. static void ci_convert_mc_reg_table_to_smc(struct amdgpu_device *adev,
  4061. SMU7_Discrete_MCRegisters *mc_reg_table)
  4062. {
  4063. struct ci_power_info *pi = ci_get_pi(adev);
  4064. u32 i;
  4065. for (i = 0; i < pi->dpm_table.mclk_table.count; i++)
  4066. ci_convert_mc_reg_table_entry_to_smc(adev,
  4067. pi->dpm_table.mclk_table.dpm_levels[i].value,
  4068. &mc_reg_table->data[i]);
  4069. }
  4070. static int ci_populate_initial_mc_reg_table(struct amdgpu_device *adev)
  4071. {
  4072. struct ci_power_info *pi = ci_get_pi(adev);
  4073. int ret;
  4074. memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
  4075. ret = ci_populate_mc_reg_addresses(adev, &pi->smc_mc_reg_table);
  4076. if (ret)
  4077. return ret;
  4078. ci_convert_mc_reg_table_to_smc(adev, &pi->smc_mc_reg_table);
  4079. return amdgpu_ci_copy_bytes_to_smc(adev,
  4080. pi->mc_reg_table_start,
  4081. (u8 *)&pi->smc_mc_reg_table,
  4082. sizeof(SMU7_Discrete_MCRegisters),
  4083. pi->sram_end);
  4084. }
  4085. static int ci_update_and_upload_mc_reg_table(struct amdgpu_device *adev)
  4086. {
  4087. struct ci_power_info *pi = ci_get_pi(adev);
  4088. if (!(pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK))
  4089. return 0;
  4090. memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
  4091. ci_convert_mc_reg_table_to_smc(adev, &pi->smc_mc_reg_table);
  4092. return amdgpu_ci_copy_bytes_to_smc(adev,
  4093. pi->mc_reg_table_start +
  4094. offsetof(SMU7_Discrete_MCRegisters, data[0]),
  4095. (u8 *)&pi->smc_mc_reg_table.data[0],
  4096. sizeof(SMU7_Discrete_MCRegisterSet) *
  4097. pi->dpm_table.mclk_table.count,
  4098. pi->sram_end);
  4099. }
  4100. static void ci_enable_voltage_control(struct amdgpu_device *adev)
  4101. {
  4102. u32 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  4103. tmp |= GENERAL_PWRMGT__VOLT_PWRMGT_EN_MASK;
  4104. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  4105. }
  4106. static enum amdgpu_pcie_gen ci_get_maximum_link_speed(struct amdgpu_device *adev,
  4107. struct amdgpu_ps *amdgpu_state)
  4108. {
  4109. struct ci_ps *state = ci_get_ps(amdgpu_state);
  4110. int i;
  4111. u16 pcie_speed, max_speed = 0;
  4112. for (i = 0; i < state->performance_level_count; i++) {
  4113. pcie_speed = state->performance_levels[i].pcie_gen;
  4114. if (max_speed < pcie_speed)
  4115. max_speed = pcie_speed;
  4116. }
  4117. return max_speed;
  4118. }
  4119. static u16 ci_get_current_pcie_speed(struct amdgpu_device *adev)
  4120. {
  4121. u32 speed_cntl = 0;
  4122. speed_cntl = RREG32_PCIE(ixPCIE_LC_SPEED_CNTL) &
  4123. PCIE_LC_SPEED_CNTL__LC_CURRENT_DATA_RATE_MASK;
  4124. speed_cntl >>= PCIE_LC_SPEED_CNTL__LC_CURRENT_DATA_RATE__SHIFT;
  4125. return (u16)speed_cntl;
  4126. }
  4127. static int ci_get_current_pcie_lane_number(struct amdgpu_device *adev)
  4128. {
  4129. u32 link_width = 0;
  4130. link_width = RREG32_PCIE(ixPCIE_LC_LINK_WIDTH_CNTL) &
  4131. PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_RD_MASK;
  4132. link_width >>= PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_RD__SHIFT;
  4133. switch (link_width) {
  4134. case 1:
  4135. return 1;
  4136. case 2:
  4137. return 2;
  4138. case 3:
  4139. return 4;
  4140. case 4:
  4141. return 8;
  4142. case 0:
  4143. case 6:
  4144. default:
  4145. return 16;
  4146. }
  4147. }
  4148. static void ci_request_link_speed_change_before_state_change(struct amdgpu_device *adev,
  4149. struct amdgpu_ps *amdgpu_new_state,
  4150. struct amdgpu_ps *amdgpu_current_state)
  4151. {
  4152. struct ci_power_info *pi = ci_get_pi(adev);
  4153. enum amdgpu_pcie_gen target_link_speed =
  4154. ci_get_maximum_link_speed(adev, amdgpu_new_state);
  4155. enum amdgpu_pcie_gen current_link_speed;
  4156. if (pi->force_pcie_gen == AMDGPU_PCIE_GEN_INVALID)
  4157. current_link_speed = ci_get_maximum_link_speed(adev, amdgpu_current_state);
  4158. else
  4159. current_link_speed = pi->force_pcie_gen;
  4160. pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
  4161. pi->pspp_notify_required = false;
  4162. if (target_link_speed > current_link_speed) {
  4163. switch (target_link_speed) {
  4164. #ifdef CONFIG_ACPI
  4165. case AMDGPU_PCIE_GEN3:
  4166. if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
  4167. break;
  4168. pi->force_pcie_gen = AMDGPU_PCIE_GEN2;
  4169. if (current_link_speed == AMDGPU_PCIE_GEN2)
  4170. break;
  4171. case AMDGPU_PCIE_GEN2:
  4172. if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
  4173. break;
  4174. #endif
  4175. default:
  4176. pi->force_pcie_gen = ci_get_current_pcie_speed(adev);
  4177. break;
  4178. }
  4179. } else {
  4180. if (target_link_speed < current_link_speed)
  4181. pi->pspp_notify_required = true;
  4182. }
  4183. }
  4184. static void ci_notify_link_speed_change_after_state_change(struct amdgpu_device *adev,
  4185. struct amdgpu_ps *amdgpu_new_state,
  4186. struct amdgpu_ps *amdgpu_current_state)
  4187. {
  4188. struct ci_power_info *pi = ci_get_pi(adev);
  4189. enum amdgpu_pcie_gen target_link_speed =
  4190. ci_get_maximum_link_speed(adev, amdgpu_new_state);
  4191. u8 request;
  4192. if (pi->pspp_notify_required) {
  4193. if (target_link_speed == AMDGPU_PCIE_GEN3)
  4194. request = PCIE_PERF_REQ_PECI_GEN3;
  4195. else if (target_link_speed == AMDGPU_PCIE_GEN2)
  4196. request = PCIE_PERF_REQ_PECI_GEN2;
  4197. else
  4198. request = PCIE_PERF_REQ_PECI_GEN1;
  4199. if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
  4200. (ci_get_current_pcie_speed(adev) > 0))
  4201. return;
  4202. #ifdef CONFIG_ACPI
  4203. amdgpu_acpi_pcie_performance_request(adev, request, false);
  4204. #endif
  4205. }
  4206. }
  4207. static int ci_set_private_data_variables_based_on_pptable(struct amdgpu_device *adev)
  4208. {
  4209. struct ci_power_info *pi = ci_get_pi(adev);
  4210. struct amdgpu_clock_voltage_dependency_table *allowed_sclk_vddc_table =
  4211. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  4212. struct amdgpu_clock_voltage_dependency_table *allowed_mclk_vddc_table =
  4213. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
  4214. struct amdgpu_clock_voltage_dependency_table *allowed_mclk_vddci_table =
  4215. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
  4216. if (allowed_sclk_vddc_table == NULL)
  4217. return -EINVAL;
  4218. if (allowed_sclk_vddc_table->count < 1)
  4219. return -EINVAL;
  4220. if (allowed_mclk_vddc_table == NULL)
  4221. return -EINVAL;
  4222. if (allowed_mclk_vddc_table->count < 1)
  4223. return -EINVAL;
  4224. if (allowed_mclk_vddci_table == NULL)
  4225. return -EINVAL;
  4226. if (allowed_mclk_vddci_table->count < 1)
  4227. return -EINVAL;
  4228. pi->min_vddc_in_pp_table = allowed_sclk_vddc_table->entries[0].v;
  4229. pi->max_vddc_in_pp_table =
  4230. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
  4231. pi->min_vddci_in_pp_table = allowed_mclk_vddci_table->entries[0].v;
  4232. pi->max_vddci_in_pp_table =
  4233. allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
  4234. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk =
  4235. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
  4236. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk =
  4237. allowed_mclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
  4238. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc =
  4239. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
  4240. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci =
  4241. allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
  4242. return 0;
  4243. }
  4244. static void ci_patch_with_vddc_leakage(struct amdgpu_device *adev, u16 *vddc)
  4245. {
  4246. struct ci_power_info *pi = ci_get_pi(adev);
  4247. struct ci_leakage_voltage *leakage_table = &pi->vddc_leakage;
  4248. u32 leakage_index;
  4249. for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
  4250. if (leakage_table->leakage_id[leakage_index] == *vddc) {
  4251. *vddc = leakage_table->actual_voltage[leakage_index];
  4252. break;
  4253. }
  4254. }
  4255. }
  4256. static void ci_patch_with_vddci_leakage(struct amdgpu_device *adev, u16 *vddci)
  4257. {
  4258. struct ci_power_info *pi = ci_get_pi(adev);
  4259. struct ci_leakage_voltage *leakage_table = &pi->vddci_leakage;
  4260. u32 leakage_index;
  4261. for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
  4262. if (leakage_table->leakage_id[leakage_index] == *vddci) {
  4263. *vddci = leakage_table->actual_voltage[leakage_index];
  4264. break;
  4265. }
  4266. }
  4267. }
  4268. static void ci_patch_clock_voltage_dependency_table_with_vddc_leakage(struct amdgpu_device *adev,
  4269. struct amdgpu_clock_voltage_dependency_table *table)
  4270. {
  4271. u32 i;
  4272. if (table) {
  4273. for (i = 0; i < table->count; i++)
  4274. ci_patch_with_vddc_leakage(adev, &table->entries[i].v);
  4275. }
  4276. }
  4277. static void ci_patch_clock_voltage_dependency_table_with_vddci_leakage(struct amdgpu_device *adev,
  4278. struct amdgpu_clock_voltage_dependency_table *table)
  4279. {
  4280. u32 i;
  4281. if (table) {
  4282. for (i = 0; i < table->count; i++)
  4283. ci_patch_with_vddci_leakage(adev, &table->entries[i].v);
  4284. }
  4285. }
  4286. static void ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(struct amdgpu_device *adev,
  4287. struct amdgpu_vce_clock_voltage_dependency_table *table)
  4288. {
  4289. u32 i;
  4290. if (table) {
  4291. for (i = 0; i < table->count; i++)
  4292. ci_patch_with_vddc_leakage(adev, &table->entries[i].v);
  4293. }
  4294. }
  4295. static void ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(struct amdgpu_device *adev,
  4296. struct amdgpu_uvd_clock_voltage_dependency_table *table)
  4297. {
  4298. u32 i;
  4299. if (table) {
  4300. for (i = 0; i < table->count; i++)
  4301. ci_patch_with_vddc_leakage(adev, &table->entries[i].v);
  4302. }
  4303. }
  4304. static void ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(struct amdgpu_device *adev,
  4305. struct amdgpu_phase_shedding_limits_table *table)
  4306. {
  4307. u32 i;
  4308. if (table) {
  4309. for (i = 0; i < table->count; i++)
  4310. ci_patch_with_vddc_leakage(adev, &table->entries[i].voltage);
  4311. }
  4312. }
  4313. static void ci_patch_clock_voltage_limits_with_vddc_leakage(struct amdgpu_device *adev,
  4314. struct amdgpu_clock_and_voltage_limits *table)
  4315. {
  4316. if (table) {
  4317. ci_patch_with_vddc_leakage(adev, (u16 *)&table->vddc);
  4318. ci_patch_with_vddci_leakage(adev, (u16 *)&table->vddci);
  4319. }
  4320. }
  4321. static void ci_patch_cac_leakage_table_with_vddc_leakage(struct amdgpu_device *adev,
  4322. struct amdgpu_cac_leakage_table *table)
  4323. {
  4324. u32 i;
  4325. if (table) {
  4326. for (i = 0; i < table->count; i++)
  4327. ci_patch_with_vddc_leakage(adev, &table->entries[i].vddc);
  4328. }
  4329. }
  4330. static void ci_patch_dependency_tables_with_leakage(struct amdgpu_device *adev)
  4331. {
  4332. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4333. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
  4334. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4335. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
  4336. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4337. &adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk);
  4338. ci_patch_clock_voltage_dependency_table_with_vddci_leakage(adev,
  4339. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
  4340. ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4341. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table);
  4342. ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4343. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table);
  4344. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4345. &adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table);
  4346. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4347. &adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table);
  4348. ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(adev,
  4349. &adev->pm.dpm.dyn_state.phase_shedding_limits_table);
  4350. ci_patch_clock_voltage_limits_with_vddc_leakage(adev,
  4351. &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac);
  4352. ci_patch_clock_voltage_limits_with_vddc_leakage(adev,
  4353. &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc);
  4354. ci_patch_cac_leakage_table_with_vddc_leakage(adev,
  4355. &adev->pm.dpm.dyn_state.cac_leakage_table);
  4356. }
  4357. static void ci_update_current_ps(struct amdgpu_device *adev,
  4358. struct amdgpu_ps *rps)
  4359. {
  4360. struct ci_ps *new_ps = ci_get_ps(rps);
  4361. struct ci_power_info *pi = ci_get_pi(adev);
  4362. pi->current_rps = *rps;
  4363. pi->current_ps = *new_ps;
  4364. pi->current_rps.ps_priv = &pi->current_ps;
  4365. }
  4366. static void ci_update_requested_ps(struct amdgpu_device *adev,
  4367. struct amdgpu_ps *rps)
  4368. {
  4369. struct ci_ps *new_ps = ci_get_ps(rps);
  4370. struct ci_power_info *pi = ci_get_pi(adev);
  4371. pi->requested_rps = *rps;
  4372. pi->requested_ps = *new_ps;
  4373. pi->requested_rps.ps_priv = &pi->requested_ps;
  4374. }
  4375. static int ci_dpm_pre_set_power_state(struct amdgpu_device *adev)
  4376. {
  4377. struct ci_power_info *pi = ci_get_pi(adev);
  4378. struct amdgpu_ps requested_ps = *adev->pm.dpm.requested_ps;
  4379. struct amdgpu_ps *new_ps = &requested_ps;
  4380. ci_update_requested_ps(adev, new_ps);
  4381. ci_apply_state_adjust_rules(adev, &pi->requested_rps);
  4382. return 0;
  4383. }
  4384. static void ci_dpm_post_set_power_state(struct amdgpu_device *adev)
  4385. {
  4386. struct ci_power_info *pi = ci_get_pi(adev);
  4387. struct amdgpu_ps *new_ps = &pi->requested_rps;
  4388. ci_update_current_ps(adev, new_ps);
  4389. }
  4390. static void ci_dpm_setup_asic(struct amdgpu_device *adev)
  4391. {
  4392. ci_read_clock_registers(adev);
  4393. ci_enable_acpi_power_management(adev);
  4394. ci_init_sclk_t(adev);
  4395. }
  4396. static int ci_dpm_enable(struct amdgpu_device *adev)
  4397. {
  4398. struct ci_power_info *pi = ci_get_pi(adev);
  4399. struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
  4400. int ret;
  4401. if (amdgpu_ci_is_smc_running(adev))
  4402. return -EINVAL;
  4403. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  4404. ci_enable_voltage_control(adev);
  4405. ret = ci_construct_voltage_tables(adev);
  4406. if (ret) {
  4407. DRM_ERROR("ci_construct_voltage_tables failed\n");
  4408. return ret;
  4409. }
  4410. }
  4411. if (pi->caps_dynamic_ac_timing) {
  4412. ret = ci_initialize_mc_reg_table(adev);
  4413. if (ret)
  4414. pi->caps_dynamic_ac_timing = false;
  4415. }
  4416. if (pi->dynamic_ss)
  4417. ci_enable_spread_spectrum(adev, true);
  4418. if (pi->thermal_protection)
  4419. ci_enable_thermal_protection(adev, true);
  4420. ci_program_sstp(adev);
  4421. ci_enable_display_gap(adev);
  4422. ci_program_vc(adev);
  4423. ret = ci_upload_firmware(adev);
  4424. if (ret) {
  4425. DRM_ERROR("ci_upload_firmware failed\n");
  4426. return ret;
  4427. }
  4428. ret = ci_process_firmware_header(adev);
  4429. if (ret) {
  4430. DRM_ERROR("ci_process_firmware_header failed\n");
  4431. return ret;
  4432. }
  4433. ret = ci_initial_switch_from_arb_f0_to_f1(adev);
  4434. if (ret) {
  4435. DRM_ERROR("ci_initial_switch_from_arb_f0_to_f1 failed\n");
  4436. return ret;
  4437. }
  4438. ret = ci_init_smc_table(adev);
  4439. if (ret) {
  4440. DRM_ERROR("ci_init_smc_table failed\n");
  4441. return ret;
  4442. }
  4443. ret = ci_init_arb_table_index(adev);
  4444. if (ret) {
  4445. DRM_ERROR("ci_init_arb_table_index failed\n");
  4446. return ret;
  4447. }
  4448. if (pi->caps_dynamic_ac_timing) {
  4449. ret = ci_populate_initial_mc_reg_table(adev);
  4450. if (ret) {
  4451. DRM_ERROR("ci_populate_initial_mc_reg_table failed\n");
  4452. return ret;
  4453. }
  4454. }
  4455. ret = ci_populate_pm_base(adev);
  4456. if (ret) {
  4457. DRM_ERROR("ci_populate_pm_base failed\n");
  4458. return ret;
  4459. }
  4460. ci_dpm_start_smc(adev);
  4461. ci_enable_vr_hot_gpio_interrupt(adev);
  4462. ret = ci_notify_smc_display_change(adev, false);
  4463. if (ret) {
  4464. DRM_ERROR("ci_notify_smc_display_change failed\n");
  4465. return ret;
  4466. }
  4467. ci_enable_sclk_control(adev, true);
  4468. ret = ci_enable_ulv(adev, true);
  4469. if (ret) {
  4470. DRM_ERROR("ci_enable_ulv failed\n");
  4471. return ret;
  4472. }
  4473. ret = ci_enable_ds_master_switch(adev, true);
  4474. if (ret) {
  4475. DRM_ERROR("ci_enable_ds_master_switch failed\n");
  4476. return ret;
  4477. }
  4478. ret = ci_start_dpm(adev);
  4479. if (ret) {
  4480. DRM_ERROR("ci_start_dpm failed\n");
  4481. return ret;
  4482. }
  4483. ret = ci_enable_didt(adev, true);
  4484. if (ret) {
  4485. DRM_ERROR("ci_enable_didt failed\n");
  4486. return ret;
  4487. }
  4488. ret = ci_enable_smc_cac(adev, true);
  4489. if (ret) {
  4490. DRM_ERROR("ci_enable_smc_cac failed\n");
  4491. return ret;
  4492. }
  4493. ret = ci_enable_power_containment(adev, true);
  4494. if (ret) {
  4495. DRM_ERROR("ci_enable_power_containment failed\n");
  4496. return ret;
  4497. }
  4498. ret = ci_power_control_set_level(adev);
  4499. if (ret) {
  4500. DRM_ERROR("ci_power_control_set_level failed\n");
  4501. return ret;
  4502. }
  4503. ci_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  4504. ret = ci_enable_thermal_based_sclk_dpm(adev, true);
  4505. if (ret) {
  4506. DRM_ERROR("ci_enable_thermal_based_sclk_dpm failed\n");
  4507. return ret;
  4508. }
  4509. ci_thermal_start_thermal_controller(adev);
  4510. ci_update_current_ps(adev, boot_ps);
  4511. return 0;
  4512. }
  4513. static void ci_dpm_disable(struct amdgpu_device *adev)
  4514. {
  4515. struct ci_power_info *pi = ci_get_pi(adev);
  4516. struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
  4517. amdgpu_irq_put(adev, &adev->pm.dpm.thermal.irq,
  4518. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH);
  4519. amdgpu_irq_put(adev, &adev->pm.dpm.thermal.irq,
  4520. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW);
  4521. ci_dpm_powergate_uvd(adev, false);
  4522. if (!amdgpu_ci_is_smc_running(adev))
  4523. return;
  4524. ci_thermal_stop_thermal_controller(adev);
  4525. if (pi->thermal_protection)
  4526. ci_enable_thermal_protection(adev, false);
  4527. ci_enable_power_containment(adev, false);
  4528. ci_enable_smc_cac(adev, false);
  4529. ci_enable_didt(adev, false);
  4530. ci_enable_spread_spectrum(adev, false);
  4531. ci_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
  4532. ci_stop_dpm(adev);
  4533. ci_enable_ds_master_switch(adev, false);
  4534. ci_enable_ulv(adev, false);
  4535. ci_clear_vc(adev);
  4536. ci_reset_to_default(adev);
  4537. ci_dpm_stop_smc(adev);
  4538. ci_force_switch_to_arb_f0(adev);
  4539. ci_enable_thermal_based_sclk_dpm(adev, false);
  4540. ci_update_current_ps(adev, boot_ps);
  4541. }
  4542. static int ci_dpm_set_power_state(struct amdgpu_device *adev)
  4543. {
  4544. struct ci_power_info *pi = ci_get_pi(adev);
  4545. struct amdgpu_ps *new_ps = &pi->requested_rps;
  4546. struct amdgpu_ps *old_ps = &pi->current_rps;
  4547. int ret;
  4548. ci_find_dpm_states_clocks_in_dpm_table(adev, new_ps);
  4549. if (pi->pcie_performance_request)
  4550. ci_request_link_speed_change_before_state_change(adev, new_ps, old_ps);
  4551. ret = ci_freeze_sclk_mclk_dpm(adev);
  4552. if (ret) {
  4553. DRM_ERROR("ci_freeze_sclk_mclk_dpm failed\n");
  4554. return ret;
  4555. }
  4556. ret = ci_populate_and_upload_sclk_mclk_dpm_levels(adev, new_ps);
  4557. if (ret) {
  4558. DRM_ERROR("ci_populate_and_upload_sclk_mclk_dpm_levels failed\n");
  4559. return ret;
  4560. }
  4561. ret = ci_generate_dpm_level_enable_mask(adev, new_ps);
  4562. if (ret) {
  4563. DRM_ERROR("ci_generate_dpm_level_enable_mask failed\n");
  4564. return ret;
  4565. }
  4566. ret = ci_update_vce_dpm(adev, new_ps, old_ps);
  4567. if (ret) {
  4568. DRM_ERROR("ci_update_vce_dpm failed\n");
  4569. return ret;
  4570. }
  4571. ret = ci_update_sclk_t(adev);
  4572. if (ret) {
  4573. DRM_ERROR("ci_update_sclk_t failed\n");
  4574. return ret;
  4575. }
  4576. if (pi->caps_dynamic_ac_timing) {
  4577. ret = ci_update_and_upload_mc_reg_table(adev);
  4578. if (ret) {
  4579. DRM_ERROR("ci_update_and_upload_mc_reg_table failed\n");
  4580. return ret;
  4581. }
  4582. }
  4583. ret = ci_program_memory_timing_parameters(adev);
  4584. if (ret) {
  4585. DRM_ERROR("ci_program_memory_timing_parameters failed\n");
  4586. return ret;
  4587. }
  4588. ret = ci_unfreeze_sclk_mclk_dpm(adev);
  4589. if (ret) {
  4590. DRM_ERROR("ci_unfreeze_sclk_mclk_dpm failed\n");
  4591. return ret;
  4592. }
  4593. ret = ci_upload_dpm_level_enable_mask(adev);
  4594. if (ret) {
  4595. DRM_ERROR("ci_upload_dpm_level_enable_mask failed\n");
  4596. return ret;
  4597. }
  4598. if (pi->pcie_performance_request)
  4599. ci_notify_link_speed_change_after_state_change(adev, new_ps, old_ps);
  4600. return 0;
  4601. }
  4602. #if 0
  4603. static void ci_dpm_reset_asic(struct amdgpu_device *adev)
  4604. {
  4605. ci_set_boot_state(adev);
  4606. }
  4607. #endif
  4608. static void ci_dpm_display_configuration_changed(struct amdgpu_device *adev)
  4609. {
  4610. ci_program_display_gap(adev);
  4611. }
  4612. union power_info {
  4613. struct _ATOM_POWERPLAY_INFO info;
  4614. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  4615. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  4616. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  4617. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  4618. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  4619. };
  4620. union pplib_clock_info {
  4621. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  4622. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  4623. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  4624. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  4625. struct _ATOM_PPLIB_SI_CLOCK_INFO si;
  4626. struct _ATOM_PPLIB_CI_CLOCK_INFO ci;
  4627. };
  4628. union pplib_power_state {
  4629. struct _ATOM_PPLIB_STATE v1;
  4630. struct _ATOM_PPLIB_STATE_V2 v2;
  4631. };
  4632. static void ci_parse_pplib_non_clock_info(struct amdgpu_device *adev,
  4633. struct amdgpu_ps *rps,
  4634. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  4635. u8 table_rev)
  4636. {
  4637. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  4638. rps->class = le16_to_cpu(non_clock_info->usClassification);
  4639. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  4640. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  4641. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  4642. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  4643. } else {
  4644. rps->vclk = 0;
  4645. rps->dclk = 0;
  4646. }
  4647. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  4648. adev->pm.dpm.boot_ps = rps;
  4649. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  4650. adev->pm.dpm.uvd_ps = rps;
  4651. }
  4652. static void ci_parse_pplib_clock_info(struct amdgpu_device *adev,
  4653. struct amdgpu_ps *rps, int index,
  4654. union pplib_clock_info *clock_info)
  4655. {
  4656. struct ci_power_info *pi = ci_get_pi(adev);
  4657. struct ci_ps *ps = ci_get_ps(rps);
  4658. struct ci_pl *pl = &ps->performance_levels[index];
  4659. ps->performance_level_count = index + 1;
  4660. pl->sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
  4661. pl->sclk |= clock_info->ci.ucEngineClockHigh << 16;
  4662. pl->mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
  4663. pl->mclk |= clock_info->ci.ucMemoryClockHigh << 16;
  4664. pl->pcie_gen = amdgpu_get_pcie_gen_support(adev,
  4665. pi->sys_pcie_mask,
  4666. pi->vbios_boot_state.pcie_gen_bootup_value,
  4667. clock_info->ci.ucPCIEGen);
  4668. pl->pcie_lane = amdgpu_get_pcie_lane_support(adev,
  4669. pi->vbios_boot_state.pcie_lane_bootup_value,
  4670. le16_to_cpu(clock_info->ci.usPCIELane));
  4671. if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
  4672. pi->acpi_pcie_gen = pl->pcie_gen;
  4673. }
  4674. if (rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) {
  4675. pi->ulv.supported = true;
  4676. pi->ulv.pl = *pl;
  4677. pi->ulv.cg_ulv_parameter = CISLANDS_CGULVPARAMETER_DFLT;
  4678. }
  4679. /* patch up boot state */
  4680. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  4681. pl->mclk = pi->vbios_boot_state.mclk_bootup_value;
  4682. pl->sclk = pi->vbios_boot_state.sclk_bootup_value;
  4683. pl->pcie_gen = pi->vbios_boot_state.pcie_gen_bootup_value;
  4684. pl->pcie_lane = pi->vbios_boot_state.pcie_lane_bootup_value;
  4685. }
  4686. switch (rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
  4687. case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
  4688. pi->use_pcie_powersaving_levels = true;
  4689. if (pi->pcie_gen_powersaving.max < pl->pcie_gen)
  4690. pi->pcie_gen_powersaving.max = pl->pcie_gen;
  4691. if (pi->pcie_gen_powersaving.min > pl->pcie_gen)
  4692. pi->pcie_gen_powersaving.min = pl->pcie_gen;
  4693. if (pi->pcie_lane_powersaving.max < pl->pcie_lane)
  4694. pi->pcie_lane_powersaving.max = pl->pcie_lane;
  4695. if (pi->pcie_lane_powersaving.min > pl->pcie_lane)
  4696. pi->pcie_lane_powersaving.min = pl->pcie_lane;
  4697. break;
  4698. case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
  4699. pi->use_pcie_performance_levels = true;
  4700. if (pi->pcie_gen_performance.max < pl->pcie_gen)
  4701. pi->pcie_gen_performance.max = pl->pcie_gen;
  4702. if (pi->pcie_gen_performance.min > pl->pcie_gen)
  4703. pi->pcie_gen_performance.min = pl->pcie_gen;
  4704. if (pi->pcie_lane_performance.max < pl->pcie_lane)
  4705. pi->pcie_lane_performance.max = pl->pcie_lane;
  4706. if (pi->pcie_lane_performance.min > pl->pcie_lane)
  4707. pi->pcie_lane_performance.min = pl->pcie_lane;
  4708. break;
  4709. default:
  4710. break;
  4711. }
  4712. }
  4713. static int ci_parse_power_table(struct amdgpu_device *adev)
  4714. {
  4715. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  4716. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  4717. union pplib_power_state *power_state;
  4718. int i, j, k, non_clock_array_index, clock_array_index;
  4719. union pplib_clock_info *clock_info;
  4720. struct _StateArray *state_array;
  4721. struct _ClockInfoArray *clock_info_array;
  4722. struct _NonClockInfoArray *non_clock_info_array;
  4723. union power_info *power_info;
  4724. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  4725. u16 data_offset;
  4726. u8 frev, crev;
  4727. u8 *power_state_offset;
  4728. struct ci_ps *ps;
  4729. if (!amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  4730. &frev, &crev, &data_offset))
  4731. return -EINVAL;
  4732. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  4733. amdgpu_add_thermal_controller(adev);
  4734. state_array = (struct _StateArray *)
  4735. (mode_info->atom_context->bios + data_offset +
  4736. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  4737. clock_info_array = (struct _ClockInfoArray *)
  4738. (mode_info->atom_context->bios + data_offset +
  4739. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  4740. non_clock_info_array = (struct _NonClockInfoArray *)
  4741. (mode_info->atom_context->bios + data_offset +
  4742. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  4743. adev->pm.dpm.ps = kzalloc(sizeof(struct amdgpu_ps) *
  4744. state_array->ucNumEntries, GFP_KERNEL);
  4745. if (!adev->pm.dpm.ps)
  4746. return -ENOMEM;
  4747. power_state_offset = (u8 *)state_array->states;
  4748. for (i = 0; i < state_array->ucNumEntries; i++) {
  4749. u8 *idx;
  4750. power_state = (union pplib_power_state *)power_state_offset;
  4751. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  4752. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  4753. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  4754. ps = kzalloc(sizeof(struct ci_ps), GFP_KERNEL);
  4755. if (ps == NULL) {
  4756. kfree(adev->pm.dpm.ps);
  4757. return -ENOMEM;
  4758. }
  4759. adev->pm.dpm.ps[i].ps_priv = ps;
  4760. ci_parse_pplib_non_clock_info(adev, &adev->pm.dpm.ps[i],
  4761. non_clock_info,
  4762. non_clock_info_array->ucEntrySize);
  4763. k = 0;
  4764. idx = (u8 *)&power_state->v2.clockInfoIndex[0];
  4765. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  4766. clock_array_index = idx[j];
  4767. if (clock_array_index >= clock_info_array->ucNumEntries)
  4768. continue;
  4769. if (k >= CISLANDS_MAX_HARDWARE_POWERLEVELS)
  4770. break;
  4771. clock_info = (union pplib_clock_info *)
  4772. ((u8 *)&clock_info_array->clockInfo[0] +
  4773. (clock_array_index * clock_info_array->ucEntrySize));
  4774. ci_parse_pplib_clock_info(adev,
  4775. &adev->pm.dpm.ps[i], k,
  4776. clock_info);
  4777. k++;
  4778. }
  4779. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  4780. }
  4781. adev->pm.dpm.num_ps = state_array->ucNumEntries;
  4782. /* fill in the vce power states */
  4783. for (i = 0; i < AMDGPU_MAX_VCE_LEVELS; i++) {
  4784. u32 sclk, mclk;
  4785. clock_array_index = adev->pm.dpm.vce_states[i].clk_idx;
  4786. clock_info = (union pplib_clock_info *)
  4787. &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
  4788. sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
  4789. sclk |= clock_info->ci.ucEngineClockHigh << 16;
  4790. mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
  4791. mclk |= clock_info->ci.ucMemoryClockHigh << 16;
  4792. adev->pm.dpm.vce_states[i].sclk = sclk;
  4793. adev->pm.dpm.vce_states[i].mclk = mclk;
  4794. }
  4795. return 0;
  4796. }
  4797. static int ci_get_vbios_boot_values(struct amdgpu_device *adev,
  4798. struct ci_vbios_boot_state *boot_state)
  4799. {
  4800. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  4801. int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  4802. ATOM_FIRMWARE_INFO_V2_2 *firmware_info;
  4803. u8 frev, crev;
  4804. u16 data_offset;
  4805. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  4806. &frev, &crev, &data_offset)) {
  4807. firmware_info =
  4808. (ATOM_FIRMWARE_INFO_V2_2 *)(mode_info->atom_context->bios +
  4809. data_offset);
  4810. boot_state->mvdd_bootup_value = le16_to_cpu(firmware_info->usBootUpMVDDCVoltage);
  4811. boot_state->vddc_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCVoltage);
  4812. boot_state->vddci_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCIVoltage);
  4813. boot_state->pcie_gen_bootup_value = ci_get_current_pcie_speed(adev);
  4814. boot_state->pcie_lane_bootup_value = ci_get_current_pcie_lane_number(adev);
  4815. boot_state->sclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultEngineClock);
  4816. boot_state->mclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultMemoryClock);
  4817. return 0;
  4818. }
  4819. return -EINVAL;
  4820. }
  4821. static void ci_dpm_fini(struct amdgpu_device *adev)
  4822. {
  4823. int i;
  4824. for (i = 0; i < adev->pm.dpm.num_ps; i++) {
  4825. kfree(adev->pm.dpm.ps[i].ps_priv);
  4826. }
  4827. kfree(adev->pm.dpm.ps);
  4828. kfree(adev->pm.dpm.priv);
  4829. kfree(adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
  4830. amdgpu_free_extended_power_table(adev);
  4831. }
  4832. /**
  4833. * ci_dpm_init_microcode - load ucode images from disk
  4834. *
  4835. * @adev: amdgpu_device pointer
  4836. *
  4837. * Use the firmware interface to load the ucode images into
  4838. * the driver (not loaded into hw).
  4839. * Returns 0 on success, error on failure.
  4840. */
  4841. static int ci_dpm_init_microcode(struct amdgpu_device *adev)
  4842. {
  4843. const char *chip_name;
  4844. char fw_name[30];
  4845. int err;
  4846. DRM_DEBUG("\n");
  4847. switch (adev->asic_type) {
  4848. case CHIP_BONAIRE:
  4849. chip_name = "bonaire";
  4850. break;
  4851. case CHIP_HAWAII:
  4852. chip_name = "hawaii";
  4853. break;
  4854. case CHIP_KAVERI:
  4855. case CHIP_KABINI:
  4856. default: BUG();
  4857. }
  4858. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
  4859. err = request_firmware(&adev->pm.fw, fw_name, adev->dev);
  4860. if (err)
  4861. goto out;
  4862. err = amdgpu_ucode_validate(adev->pm.fw);
  4863. out:
  4864. if (err) {
  4865. printk(KERN_ERR
  4866. "cik_smc: Failed to load firmware \"%s\"\n",
  4867. fw_name);
  4868. release_firmware(adev->pm.fw);
  4869. adev->pm.fw = NULL;
  4870. }
  4871. return err;
  4872. }
  4873. static int ci_dpm_init(struct amdgpu_device *adev)
  4874. {
  4875. int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
  4876. SMU7_Discrete_DpmTable *dpm_table;
  4877. struct amdgpu_gpio_rec gpio;
  4878. u16 data_offset, size;
  4879. u8 frev, crev;
  4880. struct ci_power_info *pi;
  4881. int ret;
  4882. pi = kzalloc(sizeof(struct ci_power_info), GFP_KERNEL);
  4883. if (pi == NULL)
  4884. return -ENOMEM;
  4885. adev->pm.dpm.priv = pi;
  4886. pi->sys_pcie_mask =
  4887. (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_MASK) >>
  4888. CAIL_PCIE_LINK_SPEED_SUPPORT_SHIFT;
  4889. pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
  4890. pi->pcie_gen_performance.max = AMDGPU_PCIE_GEN1;
  4891. pi->pcie_gen_performance.min = AMDGPU_PCIE_GEN3;
  4892. pi->pcie_gen_powersaving.max = AMDGPU_PCIE_GEN1;
  4893. pi->pcie_gen_powersaving.min = AMDGPU_PCIE_GEN3;
  4894. pi->pcie_lane_performance.max = 0;
  4895. pi->pcie_lane_performance.min = 16;
  4896. pi->pcie_lane_powersaving.max = 0;
  4897. pi->pcie_lane_powersaving.min = 16;
  4898. ret = ci_get_vbios_boot_values(adev, &pi->vbios_boot_state);
  4899. if (ret) {
  4900. ci_dpm_fini(adev);
  4901. return ret;
  4902. }
  4903. ret = amdgpu_get_platform_caps(adev);
  4904. if (ret) {
  4905. ci_dpm_fini(adev);
  4906. return ret;
  4907. }
  4908. ret = amdgpu_parse_extended_power_table(adev);
  4909. if (ret) {
  4910. ci_dpm_fini(adev);
  4911. return ret;
  4912. }
  4913. ret = ci_parse_power_table(adev);
  4914. if (ret) {
  4915. ci_dpm_fini(adev);
  4916. return ret;
  4917. }
  4918. pi->dll_default_on = false;
  4919. pi->sram_end = SMC_RAM_END;
  4920. pi->activity_target[0] = CISLAND_TARGETACTIVITY_DFLT;
  4921. pi->activity_target[1] = CISLAND_TARGETACTIVITY_DFLT;
  4922. pi->activity_target[2] = CISLAND_TARGETACTIVITY_DFLT;
  4923. pi->activity_target[3] = CISLAND_TARGETACTIVITY_DFLT;
  4924. pi->activity_target[4] = CISLAND_TARGETACTIVITY_DFLT;
  4925. pi->activity_target[5] = CISLAND_TARGETACTIVITY_DFLT;
  4926. pi->activity_target[6] = CISLAND_TARGETACTIVITY_DFLT;
  4927. pi->activity_target[7] = CISLAND_TARGETACTIVITY_DFLT;
  4928. pi->mclk_activity_target = CISLAND_MCLK_TARGETACTIVITY_DFLT;
  4929. pi->sclk_dpm_key_disabled = 0;
  4930. pi->mclk_dpm_key_disabled = 0;
  4931. pi->pcie_dpm_key_disabled = 0;
  4932. pi->thermal_sclk_dpm_enabled = 0;
  4933. pi->caps_sclk_ds = true;
  4934. pi->mclk_strobe_mode_threshold = 40000;
  4935. pi->mclk_stutter_mode_threshold = 40000;
  4936. pi->mclk_edc_enable_threshold = 40000;
  4937. pi->mclk_edc_wr_enable_threshold = 40000;
  4938. ci_initialize_powertune_defaults(adev);
  4939. pi->caps_fps = false;
  4940. pi->caps_sclk_throttle_low_notification = false;
  4941. pi->caps_uvd_dpm = true;
  4942. pi->caps_vce_dpm = true;
  4943. ci_get_leakage_voltages(adev);
  4944. ci_patch_dependency_tables_with_leakage(adev);
  4945. ci_set_private_data_variables_based_on_pptable(adev);
  4946. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
  4947. kzalloc(4 * sizeof(struct amdgpu_clock_voltage_dependency_entry), GFP_KERNEL);
  4948. if (!adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
  4949. ci_dpm_fini(adev);
  4950. return -ENOMEM;
  4951. }
  4952. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
  4953. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
  4954. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
  4955. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
  4956. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
  4957. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
  4958. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
  4959. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
  4960. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
  4961. adev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
  4962. adev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
  4963. adev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
  4964. adev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
  4965. adev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
  4966. adev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
  4967. adev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
  4968. if (adev->asic_type == CHIP_HAWAII) {
  4969. pi->thermal_temp_setting.temperature_low = 94500;
  4970. pi->thermal_temp_setting.temperature_high = 95000;
  4971. pi->thermal_temp_setting.temperature_shutdown = 104000;
  4972. } else {
  4973. pi->thermal_temp_setting.temperature_low = 99500;
  4974. pi->thermal_temp_setting.temperature_high = 100000;
  4975. pi->thermal_temp_setting.temperature_shutdown = 104000;
  4976. }
  4977. pi->uvd_enabled = false;
  4978. dpm_table = &pi->smc_state_table;
  4979. gpio = amdgpu_atombios_lookup_gpio(adev, VDDC_VRHOT_GPIO_PINID);
  4980. if (gpio.valid) {
  4981. dpm_table->VRHotGpio = gpio.shift;
  4982. adev->pm.dpm.platform_caps |= ATOM_PP_PLATFORM_CAP_REGULATOR_HOT;
  4983. } else {
  4984. dpm_table->VRHotGpio = CISLANDS_UNUSED_GPIO_PIN;
  4985. adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_REGULATOR_HOT;
  4986. }
  4987. gpio = amdgpu_atombios_lookup_gpio(adev, PP_AC_DC_SWITCH_GPIO_PINID);
  4988. if (gpio.valid) {
  4989. dpm_table->AcDcGpio = gpio.shift;
  4990. adev->pm.dpm.platform_caps |= ATOM_PP_PLATFORM_CAP_HARDWAREDC;
  4991. } else {
  4992. dpm_table->AcDcGpio = CISLANDS_UNUSED_GPIO_PIN;
  4993. adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_HARDWAREDC;
  4994. }
  4995. gpio = amdgpu_atombios_lookup_gpio(adev, VDDC_PCC_GPIO_PINID);
  4996. if (gpio.valid) {
  4997. u32 tmp = RREG32_SMC(ixCNB_PWRMGT_CNTL);
  4998. switch (gpio.shift) {
  4999. case 0:
  5000. tmp &= ~CNB_PWRMGT_CNTL__GNB_SLOW_MODE_MASK;
  5001. tmp |= 1 << CNB_PWRMGT_CNTL__GNB_SLOW_MODE__SHIFT;
  5002. break;
  5003. case 1:
  5004. tmp &= ~CNB_PWRMGT_CNTL__GNB_SLOW_MODE_MASK;
  5005. tmp |= 2 << CNB_PWRMGT_CNTL__GNB_SLOW_MODE__SHIFT;
  5006. break;
  5007. case 2:
  5008. tmp |= CNB_PWRMGT_CNTL__GNB_SLOW_MASK;
  5009. break;
  5010. case 3:
  5011. tmp |= CNB_PWRMGT_CNTL__FORCE_NB_PS1_MASK;
  5012. break;
  5013. case 4:
  5014. tmp |= CNB_PWRMGT_CNTL__DPM_ENABLED_MASK;
  5015. break;
  5016. default:
  5017. DRM_ERROR("Invalid PCC GPIO: %u!\n", gpio.shift);
  5018. break;
  5019. }
  5020. WREG32_SMC(ixCNB_PWRMGT_CNTL, tmp);
  5021. }
  5022. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  5023. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  5024. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  5025. if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_GPIO_LUT))
  5026. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  5027. else if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_SVID2))
  5028. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  5029. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL) {
  5030. if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_GPIO_LUT))
  5031. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  5032. else if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_SVID2))
  5033. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  5034. else
  5035. adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL;
  5036. }
  5037. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_MVDDCONTROL) {
  5038. if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_GPIO_LUT))
  5039. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  5040. else if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_SVID2))
  5041. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  5042. else
  5043. adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_MVDDCONTROL;
  5044. }
  5045. pi->vddc_phase_shed_control = true;
  5046. #if defined(CONFIG_ACPI)
  5047. pi->pcie_performance_request =
  5048. amdgpu_acpi_is_pcie_performance_request_supported(adev);
  5049. #else
  5050. pi->pcie_performance_request = false;
  5051. #endif
  5052. if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, &size,
  5053. &frev, &crev, &data_offset)) {
  5054. pi->caps_sclk_ss_support = true;
  5055. pi->caps_mclk_ss_support = true;
  5056. pi->dynamic_ss = true;
  5057. } else {
  5058. pi->caps_sclk_ss_support = false;
  5059. pi->caps_mclk_ss_support = false;
  5060. pi->dynamic_ss = true;
  5061. }
  5062. if (adev->pm.int_thermal_type != THERMAL_TYPE_NONE)
  5063. pi->thermal_protection = true;
  5064. else
  5065. pi->thermal_protection = false;
  5066. pi->caps_dynamic_ac_timing = true;
  5067. pi->uvd_power_gated = false;
  5068. /* make sure dc limits are valid */
  5069. if ((adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
  5070. (adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
  5071. adev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
  5072. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  5073. pi->fan_ctrl_is_in_default_mode = true;
  5074. return 0;
  5075. }
  5076. static void
  5077. ci_dpm_debugfs_print_current_performance_level(struct amdgpu_device *adev,
  5078. struct seq_file *m)
  5079. {
  5080. struct ci_power_info *pi = ci_get_pi(adev);
  5081. struct amdgpu_ps *rps = &pi->current_rps;
  5082. u32 sclk = ci_get_average_sclk_freq(adev);
  5083. u32 mclk = ci_get_average_mclk_freq(adev);
  5084. u32 activity_percent = 50;
  5085. int ret;
  5086. ret = ci_read_smc_soft_register(adev, offsetof(SMU7_SoftRegisters, AverageGraphicsA),
  5087. &activity_percent);
  5088. if (ret == 0) {
  5089. activity_percent += 0x80;
  5090. activity_percent >>= 8;
  5091. activity_percent = activity_percent > 100 ? 100 : activity_percent;
  5092. }
  5093. seq_printf(m, "uvd %sabled\n", pi->uvd_enabled ? "en" : "dis");
  5094. seq_printf(m, "vce %sabled\n", rps->vce_active ? "en" : "dis");
  5095. seq_printf(m, "power level avg sclk: %u mclk: %u\n",
  5096. sclk, mclk);
  5097. seq_printf(m, "GPU load: %u %%\n", activity_percent);
  5098. }
  5099. static void ci_dpm_print_power_state(struct amdgpu_device *adev,
  5100. struct amdgpu_ps *rps)
  5101. {
  5102. struct ci_ps *ps = ci_get_ps(rps);
  5103. struct ci_pl *pl;
  5104. int i;
  5105. amdgpu_dpm_print_class_info(rps->class, rps->class2);
  5106. amdgpu_dpm_print_cap_info(rps->caps);
  5107. printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  5108. for (i = 0; i < ps->performance_level_count; i++) {
  5109. pl = &ps->performance_levels[i];
  5110. printk("\t\tpower level %d sclk: %u mclk: %u pcie gen: %u pcie lanes: %u\n",
  5111. i, pl->sclk, pl->mclk, pl->pcie_gen + 1, pl->pcie_lane);
  5112. }
  5113. amdgpu_dpm_print_ps_status(adev, rps);
  5114. }
  5115. static u32 ci_dpm_get_sclk(struct amdgpu_device *adev, bool low)
  5116. {
  5117. struct ci_power_info *pi = ci_get_pi(adev);
  5118. struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
  5119. if (low)
  5120. return requested_state->performance_levels[0].sclk;
  5121. else
  5122. return requested_state->performance_levels[requested_state->performance_level_count - 1].sclk;
  5123. }
  5124. static u32 ci_dpm_get_mclk(struct amdgpu_device *adev, bool low)
  5125. {
  5126. struct ci_power_info *pi = ci_get_pi(adev);
  5127. struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
  5128. if (low)
  5129. return requested_state->performance_levels[0].mclk;
  5130. else
  5131. return requested_state->performance_levels[requested_state->performance_level_count - 1].mclk;
  5132. }
  5133. /* get temperature in millidegrees */
  5134. static int ci_dpm_get_temp(struct amdgpu_device *adev)
  5135. {
  5136. u32 temp;
  5137. int actual_temp = 0;
  5138. temp = (RREG32_SMC(ixCG_MULT_THERMAL_STATUS) & CG_MULT_THERMAL_STATUS__CTF_TEMP_MASK) >>
  5139. CG_MULT_THERMAL_STATUS__CTF_TEMP__SHIFT;
  5140. if (temp & 0x200)
  5141. actual_temp = 255;
  5142. else
  5143. actual_temp = temp & 0x1ff;
  5144. actual_temp = actual_temp * 1000;
  5145. return actual_temp;
  5146. }
  5147. static int ci_set_temperature_range(struct amdgpu_device *adev)
  5148. {
  5149. int ret;
  5150. ret = ci_thermal_enable_alert(adev, false);
  5151. if (ret)
  5152. return ret;
  5153. ret = ci_thermal_set_temperature_range(adev, CISLANDS_TEMP_RANGE_MIN,
  5154. CISLANDS_TEMP_RANGE_MAX);
  5155. if (ret)
  5156. return ret;
  5157. ret = ci_thermal_enable_alert(adev, true);
  5158. if (ret)
  5159. return ret;
  5160. return ret;
  5161. }
  5162. static int ci_dpm_early_init(void *handle)
  5163. {
  5164. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5165. ci_dpm_set_dpm_funcs(adev);
  5166. ci_dpm_set_irq_funcs(adev);
  5167. return 0;
  5168. }
  5169. static int ci_dpm_late_init(void *handle)
  5170. {
  5171. int ret;
  5172. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5173. if (!amdgpu_dpm)
  5174. return 0;
  5175. /* init the sysfs and debugfs files late */
  5176. ret = amdgpu_pm_sysfs_init(adev);
  5177. if (ret)
  5178. return ret;
  5179. ret = ci_set_temperature_range(adev);
  5180. if (ret)
  5181. return ret;
  5182. ci_dpm_powergate_uvd(adev, true);
  5183. return 0;
  5184. }
  5185. static int ci_dpm_sw_init(void *handle)
  5186. {
  5187. int ret;
  5188. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5189. ret = amdgpu_irq_add_id(adev, 230, &adev->pm.dpm.thermal.irq);
  5190. if (ret)
  5191. return ret;
  5192. ret = amdgpu_irq_add_id(adev, 231, &adev->pm.dpm.thermal.irq);
  5193. if (ret)
  5194. return ret;
  5195. /* default to balanced state */
  5196. adev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
  5197. adev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  5198. adev->pm.dpm.forced_level = AMDGPU_DPM_FORCED_LEVEL_AUTO;
  5199. adev->pm.default_sclk = adev->clock.default_sclk;
  5200. adev->pm.default_mclk = adev->clock.default_mclk;
  5201. adev->pm.current_sclk = adev->clock.default_sclk;
  5202. adev->pm.current_mclk = adev->clock.default_mclk;
  5203. adev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  5204. if (amdgpu_dpm == 0)
  5205. return 0;
  5206. ret = ci_dpm_init_microcode(adev);
  5207. if (ret)
  5208. return ret;
  5209. INIT_WORK(&adev->pm.dpm.thermal.work, amdgpu_dpm_thermal_work_handler);
  5210. mutex_lock(&adev->pm.mutex);
  5211. ret = ci_dpm_init(adev);
  5212. if (ret)
  5213. goto dpm_failed;
  5214. adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
  5215. if (amdgpu_dpm == 1)
  5216. amdgpu_pm_print_power_states(adev);
  5217. mutex_unlock(&adev->pm.mutex);
  5218. DRM_INFO("amdgpu: dpm initialized\n");
  5219. return 0;
  5220. dpm_failed:
  5221. ci_dpm_fini(adev);
  5222. mutex_unlock(&adev->pm.mutex);
  5223. DRM_ERROR("amdgpu: dpm initialization failed\n");
  5224. return ret;
  5225. }
  5226. static int ci_dpm_sw_fini(void *handle)
  5227. {
  5228. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5229. mutex_lock(&adev->pm.mutex);
  5230. amdgpu_pm_sysfs_fini(adev);
  5231. ci_dpm_fini(adev);
  5232. mutex_unlock(&adev->pm.mutex);
  5233. return 0;
  5234. }
  5235. static int ci_dpm_hw_init(void *handle)
  5236. {
  5237. int ret;
  5238. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5239. if (!amdgpu_dpm)
  5240. return 0;
  5241. mutex_lock(&adev->pm.mutex);
  5242. ci_dpm_setup_asic(adev);
  5243. ret = ci_dpm_enable(adev);
  5244. if (ret)
  5245. adev->pm.dpm_enabled = false;
  5246. else
  5247. adev->pm.dpm_enabled = true;
  5248. mutex_unlock(&adev->pm.mutex);
  5249. return ret;
  5250. }
  5251. static int ci_dpm_hw_fini(void *handle)
  5252. {
  5253. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5254. if (adev->pm.dpm_enabled) {
  5255. mutex_lock(&adev->pm.mutex);
  5256. ci_dpm_disable(adev);
  5257. mutex_unlock(&adev->pm.mutex);
  5258. }
  5259. return 0;
  5260. }
  5261. static int ci_dpm_suspend(void *handle)
  5262. {
  5263. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5264. if (adev->pm.dpm_enabled) {
  5265. mutex_lock(&adev->pm.mutex);
  5266. /* disable dpm */
  5267. ci_dpm_disable(adev);
  5268. /* reset the power state */
  5269. adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
  5270. mutex_unlock(&adev->pm.mutex);
  5271. }
  5272. return 0;
  5273. }
  5274. static int ci_dpm_resume(void *handle)
  5275. {
  5276. int ret;
  5277. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5278. if (adev->pm.dpm_enabled) {
  5279. /* asic init will reset to the boot state */
  5280. mutex_lock(&adev->pm.mutex);
  5281. ci_dpm_setup_asic(adev);
  5282. ret = ci_dpm_enable(adev);
  5283. if (ret)
  5284. adev->pm.dpm_enabled = false;
  5285. else
  5286. adev->pm.dpm_enabled = true;
  5287. mutex_unlock(&adev->pm.mutex);
  5288. if (adev->pm.dpm_enabled)
  5289. amdgpu_pm_compute_clocks(adev);
  5290. }
  5291. return 0;
  5292. }
  5293. static bool ci_dpm_is_idle(void *handle)
  5294. {
  5295. /* XXX */
  5296. return true;
  5297. }
  5298. static int ci_dpm_wait_for_idle(void *handle)
  5299. {
  5300. /* XXX */
  5301. return 0;
  5302. }
  5303. static int ci_dpm_soft_reset(void *handle)
  5304. {
  5305. return 0;
  5306. }
  5307. static int ci_dpm_set_interrupt_state(struct amdgpu_device *adev,
  5308. struct amdgpu_irq_src *source,
  5309. unsigned type,
  5310. enum amdgpu_interrupt_state state)
  5311. {
  5312. u32 cg_thermal_int;
  5313. switch (type) {
  5314. case AMDGPU_THERMAL_IRQ_LOW_TO_HIGH:
  5315. switch (state) {
  5316. case AMDGPU_IRQ_STATE_DISABLE:
  5317. cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
  5318. cg_thermal_int |= CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK;
  5319. WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
  5320. break;
  5321. case AMDGPU_IRQ_STATE_ENABLE:
  5322. cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
  5323. cg_thermal_int &= ~CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK;
  5324. WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
  5325. break;
  5326. default:
  5327. break;
  5328. }
  5329. break;
  5330. case AMDGPU_THERMAL_IRQ_HIGH_TO_LOW:
  5331. switch (state) {
  5332. case AMDGPU_IRQ_STATE_DISABLE:
  5333. cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
  5334. cg_thermal_int |= CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK;
  5335. WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
  5336. break;
  5337. case AMDGPU_IRQ_STATE_ENABLE:
  5338. cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
  5339. cg_thermal_int &= ~CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK;
  5340. WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
  5341. break;
  5342. default:
  5343. break;
  5344. }
  5345. break;
  5346. default:
  5347. break;
  5348. }
  5349. return 0;
  5350. }
  5351. static int ci_dpm_process_interrupt(struct amdgpu_device *adev,
  5352. struct amdgpu_irq_src *source,
  5353. struct amdgpu_iv_entry *entry)
  5354. {
  5355. bool queue_thermal = false;
  5356. if (entry == NULL)
  5357. return -EINVAL;
  5358. switch (entry->src_id) {
  5359. case 230: /* thermal low to high */
  5360. DRM_DEBUG("IH: thermal low to high\n");
  5361. adev->pm.dpm.thermal.high_to_low = false;
  5362. queue_thermal = true;
  5363. break;
  5364. case 231: /* thermal high to low */
  5365. DRM_DEBUG("IH: thermal high to low\n");
  5366. adev->pm.dpm.thermal.high_to_low = true;
  5367. queue_thermal = true;
  5368. break;
  5369. default:
  5370. break;
  5371. }
  5372. if (queue_thermal)
  5373. schedule_work(&adev->pm.dpm.thermal.work);
  5374. return 0;
  5375. }
  5376. static int ci_dpm_set_clockgating_state(void *handle,
  5377. enum amd_clockgating_state state)
  5378. {
  5379. return 0;
  5380. }
  5381. static int ci_dpm_set_powergating_state(void *handle,
  5382. enum amd_powergating_state state)
  5383. {
  5384. return 0;
  5385. }
  5386. const struct amd_ip_funcs ci_dpm_ip_funcs = {
  5387. .early_init = ci_dpm_early_init,
  5388. .late_init = ci_dpm_late_init,
  5389. .sw_init = ci_dpm_sw_init,
  5390. .sw_fini = ci_dpm_sw_fini,
  5391. .hw_init = ci_dpm_hw_init,
  5392. .hw_fini = ci_dpm_hw_fini,
  5393. .suspend = ci_dpm_suspend,
  5394. .resume = ci_dpm_resume,
  5395. .is_idle = ci_dpm_is_idle,
  5396. .wait_for_idle = ci_dpm_wait_for_idle,
  5397. .soft_reset = ci_dpm_soft_reset,
  5398. .set_clockgating_state = ci_dpm_set_clockgating_state,
  5399. .set_powergating_state = ci_dpm_set_powergating_state,
  5400. };
  5401. static const struct amdgpu_dpm_funcs ci_dpm_funcs = {
  5402. .get_temperature = &ci_dpm_get_temp,
  5403. .pre_set_power_state = &ci_dpm_pre_set_power_state,
  5404. .set_power_state = &ci_dpm_set_power_state,
  5405. .post_set_power_state = &ci_dpm_post_set_power_state,
  5406. .display_configuration_changed = &ci_dpm_display_configuration_changed,
  5407. .get_sclk = &ci_dpm_get_sclk,
  5408. .get_mclk = &ci_dpm_get_mclk,
  5409. .print_power_state = &ci_dpm_print_power_state,
  5410. .debugfs_print_current_performance_level = &ci_dpm_debugfs_print_current_performance_level,
  5411. .force_performance_level = &ci_dpm_force_performance_level,
  5412. .vblank_too_short = &ci_dpm_vblank_too_short,
  5413. .powergate_uvd = &ci_dpm_powergate_uvd,
  5414. .set_fan_control_mode = &ci_dpm_set_fan_control_mode,
  5415. .get_fan_control_mode = &ci_dpm_get_fan_control_mode,
  5416. .set_fan_speed_percent = &ci_dpm_set_fan_speed_percent,
  5417. .get_fan_speed_percent = &ci_dpm_get_fan_speed_percent,
  5418. };
  5419. static void ci_dpm_set_dpm_funcs(struct amdgpu_device *adev)
  5420. {
  5421. if (adev->pm.funcs == NULL)
  5422. adev->pm.funcs = &ci_dpm_funcs;
  5423. }
  5424. static const struct amdgpu_irq_src_funcs ci_dpm_irq_funcs = {
  5425. .set = ci_dpm_set_interrupt_state,
  5426. .process = ci_dpm_process_interrupt,
  5427. };
  5428. static void ci_dpm_set_irq_funcs(struct amdgpu_device *adev)
  5429. {
  5430. adev->pm.dpm.thermal.irq.num_types = AMDGPU_THERMAL_IRQ_LAST;
  5431. adev->pm.dpm.thermal.irq.funcs = &ci_dpm_irq_funcs;
  5432. }