amdgpu_powerplay.c 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: AMD
  23. *
  24. */
  25. #include "atom.h"
  26. #include "amdgpu.h"
  27. #include "amd_shared.h"
  28. #include <linux/module.h>
  29. #include <linux/moduleparam.h>
  30. #include "amdgpu_pm.h"
  31. #include <drm/amdgpu_drm.h>
  32. #include "amdgpu_powerplay.h"
  33. #include "cik_dpm.h"
  34. #include "vi_dpm.h"
  35. static int amdgpu_powerplay_init(struct amdgpu_device *adev)
  36. {
  37. int ret = 0;
  38. struct amd_powerplay *amd_pp;
  39. amd_pp = &(adev->powerplay);
  40. if (adev->pp_enabled) {
  41. #ifdef CONFIG_DRM_AMD_POWERPLAY
  42. struct amd_pp_init *pp_init;
  43. pp_init = kzalloc(sizeof(struct amd_pp_init), GFP_KERNEL);
  44. if (pp_init == NULL)
  45. return -ENOMEM;
  46. pp_init->chip_family = adev->family;
  47. pp_init->chip_id = adev->asic_type;
  48. pp_init->device = amdgpu_cgs_create_device(adev);
  49. ret = amd_powerplay_init(pp_init, amd_pp);
  50. kfree(pp_init);
  51. #endif
  52. } else {
  53. amd_pp->pp_handle = (void *)adev;
  54. switch (adev->asic_type) {
  55. #ifdef CONFIG_DRM_AMDGPU_CIK
  56. case CHIP_BONAIRE:
  57. case CHIP_HAWAII:
  58. amd_pp->ip_funcs = &ci_dpm_ip_funcs;
  59. break;
  60. case CHIP_KABINI:
  61. case CHIP_MULLINS:
  62. case CHIP_KAVERI:
  63. amd_pp->ip_funcs = &kv_dpm_ip_funcs;
  64. break;
  65. #endif
  66. case CHIP_TOPAZ:
  67. amd_pp->ip_funcs = &iceland_dpm_ip_funcs;
  68. break;
  69. case CHIP_TONGA:
  70. amd_pp->ip_funcs = &tonga_dpm_ip_funcs;
  71. break;
  72. case CHIP_FIJI:
  73. amd_pp->ip_funcs = &fiji_dpm_ip_funcs;
  74. break;
  75. case CHIP_CARRIZO:
  76. case CHIP_STONEY:
  77. amd_pp->ip_funcs = &cz_dpm_ip_funcs;
  78. break;
  79. default:
  80. ret = -EINVAL;
  81. break;
  82. }
  83. }
  84. return ret;
  85. }
  86. static int amdgpu_pp_early_init(void *handle)
  87. {
  88. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  89. int ret = 0;
  90. #ifdef CONFIG_DRM_AMD_POWERPLAY
  91. switch (adev->asic_type) {
  92. case CHIP_POLARIS11:
  93. case CHIP_POLARIS10:
  94. adev->pp_enabled = true;
  95. break;
  96. case CHIP_TONGA:
  97. case CHIP_FIJI:
  98. adev->pp_enabled = (amdgpu_powerplay == 0) ? false : true;
  99. break;
  100. case CHIP_CARRIZO:
  101. case CHIP_STONEY:
  102. adev->pp_enabled = (amdgpu_powerplay > 0) ? true : false;
  103. break;
  104. /* These chips don't have powerplay implemenations */
  105. case CHIP_BONAIRE:
  106. case CHIP_HAWAII:
  107. case CHIP_KABINI:
  108. case CHIP_MULLINS:
  109. case CHIP_KAVERI:
  110. case CHIP_TOPAZ:
  111. default:
  112. adev->pp_enabled = false;
  113. break;
  114. }
  115. #else
  116. adev->pp_enabled = false;
  117. #endif
  118. ret = amdgpu_powerplay_init(adev);
  119. if (ret)
  120. return ret;
  121. if (adev->powerplay.ip_funcs->early_init)
  122. ret = adev->powerplay.ip_funcs->early_init(
  123. adev->powerplay.pp_handle);
  124. return ret;
  125. }
  126. static int amdgpu_pp_late_init(void *handle)
  127. {
  128. int ret = 0;
  129. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  130. if (adev->powerplay.ip_funcs->late_init)
  131. ret = adev->powerplay.ip_funcs->late_init(
  132. adev->powerplay.pp_handle);
  133. #ifdef CONFIG_DRM_AMD_POWERPLAY
  134. if (adev->pp_enabled && adev->pm.dpm_enabled) {
  135. amdgpu_pm_sysfs_init(adev);
  136. amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_COMPLETE_INIT, NULL, NULL);
  137. }
  138. #endif
  139. return ret;
  140. }
  141. static int amdgpu_pp_sw_init(void *handle)
  142. {
  143. int ret = 0;
  144. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  145. if (adev->powerplay.ip_funcs->sw_init)
  146. ret = adev->powerplay.ip_funcs->sw_init(
  147. adev->powerplay.pp_handle);
  148. #ifdef CONFIG_DRM_AMD_POWERPLAY
  149. if (adev->pp_enabled)
  150. adev->pm.dpm_enabled = true;
  151. #endif
  152. return ret;
  153. }
  154. static int amdgpu_pp_sw_fini(void *handle)
  155. {
  156. int ret = 0;
  157. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  158. if (adev->powerplay.ip_funcs->sw_fini)
  159. ret = adev->powerplay.ip_funcs->sw_fini(
  160. adev->powerplay.pp_handle);
  161. if (ret)
  162. return ret;
  163. #ifdef CONFIG_DRM_AMD_POWERPLAY
  164. if (adev->pp_enabled) {
  165. amdgpu_pm_sysfs_fini(adev);
  166. amd_powerplay_fini(adev->powerplay.pp_handle);
  167. }
  168. #endif
  169. return ret;
  170. }
  171. static int amdgpu_pp_hw_init(void *handle)
  172. {
  173. int ret = 0;
  174. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  175. if (adev->pp_enabled && adev->firmware.smu_load)
  176. amdgpu_ucode_init_bo(adev);
  177. if (adev->powerplay.ip_funcs->hw_init)
  178. ret = adev->powerplay.ip_funcs->hw_init(
  179. adev->powerplay.pp_handle);
  180. return ret;
  181. }
  182. static int amdgpu_pp_hw_fini(void *handle)
  183. {
  184. int ret = 0;
  185. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  186. if (adev->powerplay.ip_funcs->hw_fini)
  187. ret = adev->powerplay.ip_funcs->hw_fini(
  188. adev->powerplay.pp_handle);
  189. if (adev->pp_enabled && adev->firmware.smu_load)
  190. amdgpu_ucode_fini_bo(adev);
  191. return ret;
  192. }
  193. static int amdgpu_pp_suspend(void *handle)
  194. {
  195. int ret = 0;
  196. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  197. if (adev->powerplay.ip_funcs->suspend)
  198. ret = adev->powerplay.ip_funcs->suspend(
  199. adev->powerplay.pp_handle);
  200. return ret;
  201. }
  202. static int amdgpu_pp_resume(void *handle)
  203. {
  204. int ret = 0;
  205. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  206. if (adev->powerplay.ip_funcs->resume)
  207. ret = adev->powerplay.ip_funcs->resume(
  208. adev->powerplay.pp_handle);
  209. return ret;
  210. }
  211. static int amdgpu_pp_set_clockgating_state(void *handle,
  212. enum amd_clockgating_state state)
  213. {
  214. int ret = 0;
  215. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  216. if (adev->powerplay.ip_funcs->set_clockgating_state)
  217. ret = adev->powerplay.ip_funcs->set_clockgating_state(
  218. adev->powerplay.pp_handle, state);
  219. return ret;
  220. }
  221. static int amdgpu_pp_set_powergating_state(void *handle,
  222. enum amd_powergating_state state)
  223. {
  224. int ret = 0;
  225. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  226. if (adev->powerplay.ip_funcs->set_powergating_state)
  227. ret = adev->powerplay.ip_funcs->set_powergating_state(
  228. adev->powerplay.pp_handle, state);
  229. return ret;
  230. }
  231. static bool amdgpu_pp_is_idle(void *handle)
  232. {
  233. bool ret = true;
  234. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  235. if (adev->powerplay.ip_funcs->is_idle)
  236. ret = adev->powerplay.ip_funcs->is_idle(
  237. adev->powerplay.pp_handle);
  238. return ret;
  239. }
  240. static int amdgpu_pp_wait_for_idle(void *handle)
  241. {
  242. int ret = 0;
  243. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  244. if (adev->powerplay.ip_funcs->wait_for_idle)
  245. ret = adev->powerplay.ip_funcs->wait_for_idle(
  246. adev->powerplay.pp_handle);
  247. return ret;
  248. }
  249. static int amdgpu_pp_soft_reset(void *handle)
  250. {
  251. int ret = 0;
  252. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  253. if (adev->powerplay.ip_funcs->soft_reset)
  254. ret = adev->powerplay.ip_funcs->soft_reset(
  255. adev->powerplay.pp_handle);
  256. return ret;
  257. }
  258. const struct amd_ip_funcs amdgpu_pp_ip_funcs = {
  259. .early_init = amdgpu_pp_early_init,
  260. .late_init = amdgpu_pp_late_init,
  261. .sw_init = amdgpu_pp_sw_init,
  262. .sw_fini = amdgpu_pp_sw_fini,
  263. .hw_init = amdgpu_pp_hw_init,
  264. .hw_fini = amdgpu_pp_hw_fini,
  265. .suspend = amdgpu_pp_suspend,
  266. .resume = amdgpu_pp_resume,
  267. .is_idle = amdgpu_pp_is_idle,
  268. .wait_for_idle = amdgpu_pp_wait_for_idle,
  269. .soft_reset = amdgpu_pp_soft_reset,
  270. .set_clockgating_state = amdgpu_pp_set_clockgating_state,
  271. .set_powergating_state = amdgpu_pp_set_powergating_state,
  272. };