gfx_v9_0.c 143 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_gfx.h"
  28. #include "soc15.h"
  29. #include "soc15d.h"
  30. #include "gc/gc_9_0_offset.h"
  31. #include "gc/gc_9_0_sh_mask.h"
  32. #include "vega10_enum.h"
  33. #include "hdp/hdp_4_0_offset.h"
  34. #include "soc15_common.h"
  35. #include "clearstate_gfx9.h"
  36. #include "v9_structs.h"
  37. #define GFX9_NUM_GFX_RINGS 1
  38. #define GFX9_MEC_HPD_SIZE 2048
  39. #define RLCG_UCODE_LOADING_START_ADDRESS 0x00002000L
  40. #define RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET 0x00000000L
  41. #define GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH 34
  42. #define mmPWR_MISC_CNTL_STATUS 0x0183
  43. #define mmPWR_MISC_CNTL_STATUS_BASE_IDX 0
  44. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN__SHIFT 0x0
  45. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT 0x1
  46. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK 0x00000001L
  47. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK 0x00000006L
  48. MODULE_FIRMWARE("amdgpu/vega10_ce.bin");
  49. MODULE_FIRMWARE("amdgpu/vega10_pfp.bin");
  50. MODULE_FIRMWARE("amdgpu/vega10_me.bin");
  51. MODULE_FIRMWARE("amdgpu/vega10_mec.bin");
  52. MODULE_FIRMWARE("amdgpu/vega10_mec2.bin");
  53. MODULE_FIRMWARE("amdgpu/vega10_rlc.bin");
  54. MODULE_FIRMWARE("amdgpu/vega12_ce.bin");
  55. MODULE_FIRMWARE("amdgpu/vega12_pfp.bin");
  56. MODULE_FIRMWARE("amdgpu/vega12_me.bin");
  57. MODULE_FIRMWARE("amdgpu/vega12_mec.bin");
  58. MODULE_FIRMWARE("amdgpu/vega12_mec2.bin");
  59. MODULE_FIRMWARE("amdgpu/vega12_rlc.bin");
  60. MODULE_FIRMWARE("amdgpu/raven_ce.bin");
  61. MODULE_FIRMWARE("amdgpu/raven_pfp.bin");
  62. MODULE_FIRMWARE("amdgpu/raven_me.bin");
  63. MODULE_FIRMWARE("amdgpu/raven_mec.bin");
  64. MODULE_FIRMWARE("amdgpu/raven_mec2.bin");
  65. MODULE_FIRMWARE("amdgpu/raven_rlc.bin");
  66. static const struct soc15_reg_golden golden_settings_gc_9_0[] =
  67. {
  68. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPC_UTCL1_CNTL, 0x08000000, 0x08000080),
  69. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPF_UTCL1_CNTL, 0x08000000, 0x08000080),
  70. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPG_UTCL1_CNTL, 0x08000000, 0x08000080),
  71. SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG2, 0xf00fffff, 0x00000420),
  72. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_GPU_ID, 0x0000000f, 0x00000000),
  73. SOC15_REG_GOLDEN_VALUE(GC, 0, mmIA_UTCL1_CNTL, 0x08000000, 0x08000080),
  74. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3, 0x00000003, 0x82400024),
  75. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE, 0x3fffffff, 0x00000001),
  76. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000),
  77. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_0, 0x08000000, 0x08000080),
  78. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_1, 0x08000000, 0x08000080),
  79. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_2, 0x08000000, 0x08000080),
  80. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL, 0x08000000, 0x08000080),
  81. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_UTCL1_CNTL, 0x08000000, 0x08000080),
  82. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSH_MEM_CONFIG, 0x00001000, 0x00001000),
  83. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x01000107),
  84. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQC_CONFIG, 0x03000000, 0x020a2000),
  85. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfffffeef, 0x010b0000),
  86. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_HI, 0xffffffff, 0x4a2c0e68),
  87. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_LO, 0xffffffff, 0xb5d3f197),
  88. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_CACHE_INVALIDATION, 0x3fff3af3, 0x19200000),
  89. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_GS_MAX_WAVE_ID, 0x00000fff, 0x000003ff),
  90. SOC15_REG_GOLDEN_VALUE(GC, 0, mmWD_UTCL1_CNTL, 0x08000000, 0x08000080)
  91. };
  92. static const struct soc15_reg_golden golden_settings_gc_9_0_vg10[] =
  93. {
  94. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL, 0x0000f000, 0x00012107),
  95. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_3, 0x30000000, 0x10000000),
  96. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0xffff77ff, 0x2a114042),
  97. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG_READ, 0xffff77ff, 0x2a114042),
  98. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0x00008000, 0x00048000),
  99. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRMI_UTCL1_CNTL2, 0x00030000, 0x00020000),
  100. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTD_CNTL, 0x00001800, 0x00000800)
  101. };
  102. static const struct soc15_reg_golden golden_settings_gc_9_1[] =
  103. {
  104. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL, 0xfffdf3cf, 0x00014104),
  105. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPC_UTCL1_CNTL, 0x08000000, 0x08000080),
  106. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPF_UTCL1_CNTL, 0x08000000, 0x08000080),
  107. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPG_UTCL1_CNTL, 0x08000000, 0x08000080),
  108. SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG2, 0xf00fffff, 0x00000420),
  109. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_GPU_ID, 0x0000000f, 0x00000000),
  110. SOC15_REG_GOLDEN_VALUE(GC, 0, mmIA_UTCL1_CNTL, 0x08000000, 0x08000080),
  111. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3, 0x00000003, 0x82400024),
  112. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE, 0x3fffffff, 0x00000001),
  113. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000),
  114. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_0, 0x08000000, 0x08000080),
  115. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_1, 0x08000000, 0x08000080),
  116. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_2, 0x08000000, 0x08000080),
  117. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL, 0x08000000, 0x08000080),
  118. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_UTCL1_CNTL, 0x08000000, 0x08000080),
  119. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfffffeef, 0x010b0000),
  120. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000),
  121. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003120),
  122. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_CACHE_INVALIDATION, 0x3fff3af3, 0x19200000),
  123. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_GS_MAX_WAVE_ID, 0x00000fff, 0x000000ff),
  124. SOC15_REG_GOLDEN_VALUE(GC, 0, mmWD_UTCL1_CNTL, 0x08000000, 0x08000080)
  125. };
  126. static const struct soc15_reg_golden golden_settings_gc_9_1_rv1[] =
  127. {
  128. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_3, 0x30000000, 0x10000000),
  129. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0xffff77ff, 0x24000042),
  130. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG_READ, 0xffff77ff, 0x24000042),
  131. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0xffffffff, 0x04048000),
  132. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_MODE_CNTL_1, 0x06000000, 0x06000000),
  133. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRMI_UTCL1_CNTL2, 0x00030000, 0x00020000),
  134. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTD_CNTL, 0x01bd9f33, 0x00000800)
  135. };
  136. static const struct soc15_reg_golden golden_settings_gc_9_x_common[] =
  137. {
  138. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_CAM_INDEX, 0xffffffff, 0x00000000),
  139. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_CAM_DATA, 0xffffffff, 0x2544c382)
  140. };
  141. static const struct soc15_reg_golden golden_settings_gc_9_2_1[] =
  142. {
  143. SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG2, 0xf00fffff, 0x00000420),
  144. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_GPU_ID, 0x0000000f, 0x00000000),
  145. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3, 0x00000003, 0x82400024),
  146. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE, 0x3fffffff, 0x00000001),
  147. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000),
  148. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSH_MEM_CONFIG, 0x00001000, 0x00001000),
  149. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_CU_0, 0x0007ffff, 0x00000800),
  150. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_CU_1, 0x0007ffff, 0x00000800),
  151. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_EN_CU_0, 0x01ffffff, 0x0000ff87),
  152. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_EN_CU_1, 0x01ffffff, 0x0000ff8f),
  153. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQC_CONFIG, 0x03000000, 0x020a2000),
  154. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfffffeef, 0x010b0000),
  155. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_HI, 0xffffffff, 0x4a2c0e68),
  156. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_LO, 0xffffffff, 0xb5d3f197),
  157. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_CACHE_INVALIDATION, 0x3fff3af3, 0x19200000),
  158. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_GS_MAX_WAVE_ID, 0x00000fff, 0x000003ff)
  159. };
  160. static const struct soc15_reg_golden golden_settings_gc_9_2_1_vg12[] =
  161. {
  162. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_DCC_CONFIG, 0x00000080, 0x04000080),
  163. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL, 0xfffdf3cf, 0x00014104),
  164. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_2, 0x0f000000, 0x0a000000),
  165. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0xffff77ff, 0x24104041),
  166. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG_READ, 0xffff77ff, 0x24104041),
  167. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0xffffffff, 0x04040000),
  168. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1, 0xffff03ff, 0x01000107),
  169. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000),
  170. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_LO, 0xffffffff, 0x76325410),
  171. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTD_CNTL, 0x01bd9f33, 0x01000000)
  172. };
  173. #define VEGA10_GB_ADDR_CONFIG_GOLDEN 0x2a114042
  174. #define VEGA12_GB_ADDR_CONFIG_GOLDEN 0x24104041
  175. #define RAVEN_GB_ADDR_CONFIG_GOLDEN 0x24000042
  176. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev);
  177. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev);
  178. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev);
  179. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev);
  180. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  181. struct amdgpu_cu_info *cu_info);
  182. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev);
  183. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  184. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  185. static void gfx_v9_0_init_golden_registers(struct amdgpu_device *adev)
  186. {
  187. switch (adev->asic_type) {
  188. case CHIP_VEGA10:
  189. soc15_program_register_sequence(adev,
  190. golden_settings_gc_9_0,
  191. ARRAY_SIZE(golden_settings_gc_9_0));
  192. soc15_program_register_sequence(adev,
  193. golden_settings_gc_9_0_vg10,
  194. ARRAY_SIZE(golden_settings_gc_9_0_vg10));
  195. break;
  196. case CHIP_VEGA12:
  197. soc15_program_register_sequence(adev,
  198. golden_settings_gc_9_2_1,
  199. ARRAY_SIZE(golden_settings_gc_9_2_1));
  200. soc15_program_register_sequence(adev,
  201. golden_settings_gc_9_2_1_vg12,
  202. ARRAY_SIZE(golden_settings_gc_9_2_1_vg12));
  203. break;
  204. case CHIP_RAVEN:
  205. soc15_program_register_sequence(adev,
  206. golden_settings_gc_9_1,
  207. ARRAY_SIZE(golden_settings_gc_9_1));
  208. soc15_program_register_sequence(adev,
  209. golden_settings_gc_9_1_rv1,
  210. ARRAY_SIZE(golden_settings_gc_9_1_rv1));
  211. break;
  212. default:
  213. break;
  214. }
  215. soc15_program_register_sequence(adev, golden_settings_gc_9_x_common,
  216. (const u32)ARRAY_SIZE(golden_settings_gc_9_x_common));
  217. }
  218. static void gfx_v9_0_scratch_init(struct amdgpu_device *adev)
  219. {
  220. adev->gfx.scratch.num_reg = 8;
  221. adev->gfx.scratch.reg_base = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG0);
  222. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  223. }
  224. static void gfx_v9_0_write_data_to_reg(struct amdgpu_ring *ring, int eng_sel,
  225. bool wc, uint32_t reg, uint32_t val)
  226. {
  227. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  228. amdgpu_ring_write(ring, WRITE_DATA_ENGINE_SEL(eng_sel) |
  229. WRITE_DATA_DST_SEL(0) |
  230. (wc ? WR_CONFIRM : 0));
  231. amdgpu_ring_write(ring, reg);
  232. amdgpu_ring_write(ring, 0);
  233. amdgpu_ring_write(ring, val);
  234. }
  235. static void gfx_v9_0_wait_reg_mem(struct amdgpu_ring *ring, int eng_sel,
  236. int mem_space, int opt, uint32_t addr0,
  237. uint32_t addr1, uint32_t ref, uint32_t mask,
  238. uint32_t inv)
  239. {
  240. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  241. amdgpu_ring_write(ring,
  242. /* memory (1) or register (0) */
  243. (WAIT_REG_MEM_MEM_SPACE(mem_space) |
  244. WAIT_REG_MEM_OPERATION(opt) | /* wait */
  245. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  246. WAIT_REG_MEM_ENGINE(eng_sel)));
  247. if (mem_space)
  248. BUG_ON(addr0 & 0x3); /* Dword align */
  249. amdgpu_ring_write(ring, addr0);
  250. amdgpu_ring_write(ring, addr1);
  251. amdgpu_ring_write(ring, ref);
  252. amdgpu_ring_write(ring, mask);
  253. amdgpu_ring_write(ring, inv); /* poll interval */
  254. }
  255. static int gfx_v9_0_ring_test_ring(struct amdgpu_ring *ring)
  256. {
  257. struct amdgpu_device *adev = ring->adev;
  258. uint32_t scratch;
  259. uint32_t tmp = 0;
  260. unsigned i;
  261. int r;
  262. r = amdgpu_gfx_scratch_get(adev, &scratch);
  263. if (r) {
  264. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  265. return r;
  266. }
  267. WREG32(scratch, 0xCAFEDEAD);
  268. r = amdgpu_ring_alloc(ring, 3);
  269. if (r) {
  270. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  271. ring->idx, r);
  272. amdgpu_gfx_scratch_free(adev, scratch);
  273. return r;
  274. }
  275. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  276. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  277. amdgpu_ring_write(ring, 0xDEADBEEF);
  278. amdgpu_ring_commit(ring);
  279. for (i = 0; i < adev->usec_timeout; i++) {
  280. tmp = RREG32(scratch);
  281. if (tmp == 0xDEADBEEF)
  282. break;
  283. DRM_UDELAY(1);
  284. }
  285. if (i < adev->usec_timeout) {
  286. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  287. ring->idx, i);
  288. } else {
  289. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  290. ring->idx, scratch, tmp);
  291. r = -EINVAL;
  292. }
  293. amdgpu_gfx_scratch_free(adev, scratch);
  294. return r;
  295. }
  296. static int gfx_v9_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  297. {
  298. struct amdgpu_device *adev = ring->adev;
  299. struct amdgpu_ib ib;
  300. struct dma_fence *f = NULL;
  301. unsigned index;
  302. uint64_t gpu_addr;
  303. uint32_t tmp;
  304. long r;
  305. r = amdgpu_device_wb_get(adev, &index);
  306. if (r) {
  307. dev_err(adev->dev, "(%ld) failed to allocate wb slot\n", r);
  308. return r;
  309. }
  310. gpu_addr = adev->wb.gpu_addr + (index * 4);
  311. adev->wb.wb[index] = cpu_to_le32(0xCAFEDEAD);
  312. memset(&ib, 0, sizeof(ib));
  313. r = amdgpu_ib_get(adev, NULL, 16, &ib);
  314. if (r) {
  315. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  316. goto err1;
  317. }
  318. ib.ptr[0] = PACKET3(PACKET3_WRITE_DATA, 3);
  319. ib.ptr[1] = WRITE_DATA_DST_SEL(5) | WR_CONFIRM;
  320. ib.ptr[2] = lower_32_bits(gpu_addr);
  321. ib.ptr[3] = upper_32_bits(gpu_addr);
  322. ib.ptr[4] = 0xDEADBEEF;
  323. ib.length_dw = 5;
  324. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  325. if (r)
  326. goto err2;
  327. r = dma_fence_wait_timeout(f, false, timeout);
  328. if (r == 0) {
  329. DRM_ERROR("amdgpu: IB test timed out.\n");
  330. r = -ETIMEDOUT;
  331. goto err2;
  332. } else if (r < 0) {
  333. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  334. goto err2;
  335. }
  336. tmp = adev->wb.wb[index];
  337. if (tmp == 0xDEADBEEF) {
  338. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  339. r = 0;
  340. } else {
  341. DRM_ERROR("ib test on ring %d failed\n", ring->idx);
  342. r = -EINVAL;
  343. }
  344. err2:
  345. amdgpu_ib_free(adev, &ib, NULL);
  346. dma_fence_put(f);
  347. err1:
  348. amdgpu_device_wb_free(adev, index);
  349. return r;
  350. }
  351. static void gfx_v9_0_free_microcode(struct amdgpu_device *adev)
  352. {
  353. release_firmware(adev->gfx.pfp_fw);
  354. adev->gfx.pfp_fw = NULL;
  355. release_firmware(adev->gfx.me_fw);
  356. adev->gfx.me_fw = NULL;
  357. release_firmware(adev->gfx.ce_fw);
  358. adev->gfx.ce_fw = NULL;
  359. release_firmware(adev->gfx.rlc_fw);
  360. adev->gfx.rlc_fw = NULL;
  361. release_firmware(adev->gfx.mec_fw);
  362. adev->gfx.mec_fw = NULL;
  363. release_firmware(adev->gfx.mec2_fw);
  364. adev->gfx.mec2_fw = NULL;
  365. kfree(adev->gfx.rlc.register_list_format);
  366. }
  367. static int gfx_v9_0_init_microcode(struct amdgpu_device *adev)
  368. {
  369. const char *chip_name;
  370. char fw_name[30];
  371. int err;
  372. struct amdgpu_firmware_info *info = NULL;
  373. const struct common_firmware_header *header = NULL;
  374. const struct gfx_firmware_header_v1_0 *cp_hdr;
  375. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  376. unsigned int *tmp = NULL;
  377. unsigned int i = 0;
  378. DRM_DEBUG("\n");
  379. switch (adev->asic_type) {
  380. case CHIP_VEGA10:
  381. chip_name = "vega10";
  382. break;
  383. case CHIP_VEGA12:
  384. chip_name = "vega12";
  385. break;
  386. case CHIP_RAVEN:
  387. chip_name = "raven";
  388. break;
  389. default:
  390. BUG();
  391. }
  392. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  393. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  394. if (err)
  395. goto out;
  396. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  397. if (err)
  398. goto out;
  399. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  400. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  401. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  402. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  403. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  404. if (err)
  405. goto out;
  406. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  407. if (err)
  408. goto out;
  409. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  410. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  411. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  412. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  413. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  414. if (err)
  415. goto out;
  416. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  417. if (err)
  418. goto out;
  419. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  420. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  421. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  422. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  423. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  424. if (err)
  425. goto out;
  426. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  427. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  428. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  429. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  430. adev->gfx.rlc.save_and_restore_offset =
  431. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  432. adev->gfx.rlc.clear_state_descriptor_offset =
  433. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  434. adev->gfx.rlc.avail_scratch_ram_locations =
  435. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  436. adev->gfx.rlc.reg_restore_list_size =
  437. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  438. adev->gfx.rlc.reg_list_format_start =
  439. le32_to_cpu(rlc_hdr->reg_list_format_start);
  440. adev->gfx.rlc.reg_list_format_separate_start =
  441. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  442. adev->gfx.rlc.starting_offsets_start =
  443. le32_to_cpu(rlc_hdr->starting_offsets_start);
  444. adev->gfx.rlc.reg_list_format_size_bytes =
  445. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  446. adev->gfx.rlc.reg_list_size_bytes =
  447. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  448. adev->gfx.rlc.register_list_format =
  449. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  450. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  451. if (!adev->gfx.rlc.register_list_format) {
  452. err = -ENOMEM;
  453. goto out;
  454. }
  455. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  456. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  457. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  458. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  459. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  460. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  461. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  462. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  463. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  464. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  465. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  466. if (err)
  467. goto out;
  468. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  469. if (err)
  470. goto out;
  471. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  472. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  473. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  474. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  475. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  476. if (!err) {
  477. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  478. if (err)
  479. goto out;
  480. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  481. adev->gfx.mec2_fw->data;
  482. adev->gfx.mec2_fw_version =
  483. le32_to_cpu(cp_hdr->header.ucode_version);
  484. adev->gfx.mec2_feature_version =
  485. le32_to_cpu(cp_hdr->ucode_feature_version);
  486. } else {
  487. err = 0;
  488. adev->gfx.mec2_fw = NULL;
  489. }
  490. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  491. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  492. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  493. info->fw = adev->gfx.pfp_fw;
  494. header = (const struct common_firmware_header *)info->fw->data;
  495. adev->firmware.fw_size +=
  496. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  497. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  498. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  499. info->fw = adev->gfx.me_fw;
  500. header = (const struct common_firmware_header *)info->fw->data;
  501. adev->firmware.fw_size +=
  502. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  503. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  504. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  505. info->fw = adev->gfx.ce_fw;
  506. header = (const struct common_firmware_header *)info->fw->data;
  507. adev->firmware.fw_size +=
  508. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  509. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  510. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  511. info->fw = adev->gfx.rlc_fw;
  512. header = (const struct common_firmware_header *)info->fw->data;
  513. adev->firmware.fw_size +=
  514. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  515. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  516. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  517. info->fw = adev->gfx.mec_fw;
  518. header = (const struct common_firmware_header *)info->fw->data;
  519. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  520. adev->firmware.fw_size +=
  521. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  522. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1_JT];
  523. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1_JT;
  524. info->fw = adev->gfx.mec_fw;
  525. adev->firmware.fw_size +=
  526. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  527. if (adev->gfx.mec2_fw) {
  528. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  529. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  530. info->fw = adev->gfx.mec2_fw;
  531. header = (const struct common_firmware_header *)info->fw->data;
  532. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  533. adev->firmware.fw_size +=
  534. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  535. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2_JT];
  536. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2_JT;
  537. info->fw = adev->gfx.mec2_fw;
  538. adev->firmware.fw_size +=
  539. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  540. }
  541. }
  542. out:
  543. if (err) {
  544. dev_err(adev->dev,
  545. "gfx9: Failed to load firmware \"%s\"\n",
  546. fw_name);
  547. release_firmware(adev->gfx.pfp_fw);
  548. adev->gfx.pfp_fw = NULL;
  549. release_firmware(adev->gfx.me_fw);
  550. adev->gfx.me_fw = NULL;
  551. release_firmware(adev->gfx.ce_fw);
  552. adev->gfx.ce_fw = NULL;
  553. release_firmware(adev->gfx.rlc_fw);
  554. adev->gfx.rlc_fw = NULL;
  555. release_firmware(adev->gfx.mec_fw);
  556. adev->gfx.mec_fw = NULL;
  557. release_firmware(adev->gfx.mec2_fw);
  558. adev->gfx.mec2_fw = NULL;
  559. }
  560. return err;
  561. }
  562. static u32 gfx_v9_0_get_csb_size(struct amdgpu_device *adev)
  563. {
  564. u32 count = 0;
  565. const struct cs_section_def *sect = NULL;
  566. const struct cs_extent_def *ext = NULL;
  567. /* begin clear state */
  568. count += 2;
  569. /* context control state */
  570. count += 3;
  571. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  572. for (ext = sect->section; ext->extent != NULL; ++ext) {
  573. if (sect->id == SECT_CONTEXT)
  574. count += 2 + ext->reg_count;
  575. else
  576. return 0;
  577. }
  578. }
  579. /* end clear state */
  580. count += 2;
  581. /* clear state */
  582. count += 2;
  583. return count;
  584. }
  585. static void gfx_v9_0_get_csb_buffer(struct amdgpu_device *adev,
  586. volatile u32 *buffer)
  587. {
  588. u32 count = 0, i;
  589. const struct cs_section_def *sect = NULL;
  590. const struct cs_extent_def *ext = NULL;
  591. if (adev->gfx.rlc.cs_data == NULL)
  592. return;
  593. if (buffer == NULL)
  594. return;
  595. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  596. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  597. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  598. buffer[count++] = cpu_to_le32(0x80000000);
  599. buffer[count++] = cpu_to_le32(0x80000000);
  600. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  601. for (ext = sect->section; ext->extent != NULL; ++ext) {
  602. if (sect->id == SECT_CONTEXT) {
  603. buffer[count++] =
  604. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  605. buffer[count++] = cpu_to_le32(ext->reg_index -
  606. PACKET3_SET_CONTEXT_REG_START);
  607. for (i = 0; i < ext->reg_count; i++)
  608. buffer[count++] = cpu_to_le32(ext->extent[i]);
  609. } else {
  610. return;
  611. }
  612. }
  613. }
  614. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  615. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  616. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  617. buffer[count++] = cpu_to_le32(0);
  618. }
  619. static void gfx_v9_0_init_lbpw(struct amdgpu_device *adev)
  620. {
  621. uint32_t data;
  622. /* set mmRLC_LB_THR_CONFIG_1/2/3/4 */
  623. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_1, 0x0000007F);
  624. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_2, 0x0333A5A7);
  625. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_3, 0x00000077);
  626. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_4, (0x30 | 0x40 << 8 | 0x02FA << 16));
  627. /* set mmRLC_LB_CNTR_INIT = 0x0000_0000 */
  628. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_INIT, 0x00000000);
  629. /* set mmRLC_LB_CNTR_MAX = 0x0000_0500 */
  630. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_MAX, 0x00000500);
  631. mutex_lock(&adev->grbm_idx_mutex);
  632. /* set mmRLC_LB_INIT_CU_MASK thru broadcast mode to enable all SE/SH*/
  633. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  634. WREG32_SOC15(GC, 0, mmRLC_LB_INIT_CU_MASK, 0xffffffff);
  635. /* set mmRLC_LB_PARAMS = 0x003F_1006 */
  636. data = REG_SET_FIELD(0, RLC_LB_PARAMS, FIFO_SAMPLES, 0x0003);
  637. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLES, 0x0010);
  638. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLE_INTERVAL, 0x033F);
  639. WREG32_SOC15(GC, 0, mmRLC_LB_PARAMS, data);
  640. /* set mmRLC_GPM_GENERAL_7[31-16] = 0x00C0 */
  641. data = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7);
  642. data &= 0x0000FFFF;
  643. data |= 0x00C00000;
  644. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7, data);
  645. /* set RLC_LB_ALWAYS_ACTIVE_CU_MASK = 0xFFF */
  646. WREG32_SOC15(GC, 0, mmRLC_LB_ALWAYS_ACTIVE_CU_MASK, 0xFFF);
  647. /* set RLC_LB_CNTL = 0x8000_0095, 31 bit is reserved,
  648. * but used for RLC_LB_CNTL configuration */
  649. data = RLC_LB_CNTL__LB_CNT_SPIM_ACTIVE_MASK;
  650. data |= REG_SET_FIELD(data, RLC_LB_CNTL, CU_MASK_USED_OFF_HYST, 0x09);
  651. data |= REG_SET_FIELD(data, RLC_LB_CNTL, RESERVED, 0x80000);
  652. WREG32_SOC15(GC, 0, mmRLC_LB_CNTL, data);
  653. mutex_unlock(&adev->grbm_idx_mutex);
  654. }
  655. static void gfx_v9_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  656. {
  657. WREG32_FIELD15(GC, 0, RLC_LB_CNTL, LOAD_BALANCE_ENABLE, enable ? 1 : 0);
  658. }
  659. static void rv_init_cp_jump_table(struct amdgpu_device *adev)
  660. {
  661. const __le32 *fw_data;
  662. volatile u32 *dst_ptr;
  663. int me, i, max_me = 5;
  664. u32 bo_offset = 0;
  665. u32 table_offset, table_size;
  666. /* write the cp table buffer */
  667. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  668. for (me = 0; me < max_me; me++) {
  669. if (me == 0) {
  670. const struct gfx_firmware_header_v1_0 *hdr =
  671. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  672. fw_data = (const __le32 *)
  673. (adev->gfx.ce_fw->data +
  674. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  675. table_offset = le32_to_cpu(hdr->jt_offset);
  676. table_size = le32_to_cpu(hdr->jt_size);
  677. } else if (me == 1) {
  678. const struct gfx_firmware_header_v1_0 *hdr =
  679. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  680. fw_data = (const __le32 *)
  681. (adev->gfx.pfp_fw->data +
  682. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  683. table_offset = le32_to_cpu(hdr->jt_offset);
  684. table_size = le32_to_cpu(hdr->jt_size);
  685. } else if (me == 2) {
  686. const struct gfx_firmware_header_v1_0 *hdr =
  687. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  688. fw_data = (const __le32 *)
  689. (adev->gfx.me_fw->data +
  690. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  691. table_offset = le32_to_cpu(hdr->jt_offset);
  692. table_size = le32_to_cpu(hdr->jt_size);
  693. } else if (me == 3) {
  694. const struct gfx_firmware_header_v1_0 *hdr =
  695. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  696. fw_data = (const __le32 *)
  697. (adev->gfx.mec_fw->data +
  698. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  699. table_offset = le32_to_cpu(hdr->jt_offset);
  700. table_size = le32_to_cpu(hdr->jt_size);
  701. } else if (me == 4) {
  702. const struct gfx_firmware_header_v1_0 *hdr =
  703. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  704. fw_data = (const __le32 *)
  705. (adev->gfx.mec2_fw->data +
  706. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  707. table_offset = le32_to_cpu(hdr->jt_offset);
  708. table_size = le32_to_cpu(hdr->jt_size);
  709. }
  710. for (i = 0; i < table_size; i ++) {
  711. dst_ptr[bo_offset + i] =
  712. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  713. }
  714. bo_offset += table_size;
  715. }
  716. }
  717. static void gfx_v9_0_rlc_fini(struct amdgpu_device *adev)
  718. {
  719. /* clear state block */
  720. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  721. &adev->gfx.rlc.clear_state_gpu_addr,
  722. (void **)&adev->gfx.rlc.cs_ptr);
  723. /* jump table block */
  724. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  725. &adev->gfx.rlc.cp_table_gpu_addr,
  726. (void **)&adev->gfx.rlc.cp_table_ptr);
  727. }
  728. static int gfx_v9_0_rlc_init(struct amdgpu_device *adev)
  729. {
  730. volatile u32 *dst_ptr;
  731. u32 dws;
  732. const struct cs_section_def *cs_data;
  733. int r;
  734. adev->gfx.rlc.cs_data = gfx9_cs_data;
  735. cs_data = adev->gfx.rlc.cs_data;
  736. if (cs_data) {
  737. /* clear state block */
  738. adev->gfx.rlc.clear_state_size = dws = gfx_v9_0_get_csb_size(adev);
  739. r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
  740. AMDGPU_GEM_DOMAIN_VRAM,
  741. &adev->gfx.rlc.clear_state_obj,
  742. &adev->gfx.rlc.clear_state_gpu_addr,
  743. (void **)&adev->gfx.rlc.cs_ptr);
  744. if (r) {
  745. dev_err(adev->dev, "(%d) failed to create rlc csb bo\n",
  746. r);
  747. gfx_v9_0_rlc_fini(adev);
  748. return r;
  749. }
  750. /* set up the cs buffer */
  751. dst_ptr = adev->gfx.rlc.cs_ptr;
  752. gfx_v9_0_get_csb_buffer(adev, dst_ptr);
  753. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  754. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  755. }
  756. if (adev->asic_type == CHIP_RAVEN) {
  757. /* TODO: double check the cp_table_size for RV */
  758. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  759. r = amdgpu_bo_create_reserved(adev, adev->gfx.rlc.cp_table_size,
  760. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  761. &adev->gfx.rlc.cp_table_obj,
  762. &adev->gfx.rlc.cp_table_gpu_addr,
  763. (void **)&adev->gfx.rlc.cp_table_ptr);
  764. if (r) {
  765. dev_err(adev->dev,
  766. "(%d) failed to create cp table bo\n", r);
  767. gfx_v9_0_rlc_fini(adev);
  768. return r;
  769. }
  770. rv_init_cp_jump_table(adev);
  771. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  772. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  773. gfx_v9_0_init_lbpw(adev);
  774. }
  775. return 0;
  776. }
  777. static void gfx_v9_0_mec_fini(struct amdgpu_device *adev)
  778. {
  779. amdgpu_bo_free_kernel(&adev->gfx.mec.hpd_eop_obj, NULL, NULL);
  780. amdgpu_bo_free_kernel(&adev->gfx.mec.mec_fw_obj, NULL, NULL);
  781. }
  782. static int gfx_v9_0_mec_init(struct amdgpu_device *adev)
  783. {
  784. int r;
  785. u32 *hpd;
  786. const __le32 *fw_data;
  787. unsigned fw_size;
  788. u32 *fw;
  789. size_t mec_hpd_size;
  790. const struct gfx_firmware_header_v1_0 *mec_hdr;
  791. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  792. /* take ownership of the relevant compute queues */
  793. amdgpu_gfx_compute_queue_acquire(adev);
  794. mec_hpd_size = adev->gfx.num_compute_rings * GFX9_MEC_HPD_SIZE;
  795. r = amdgpu_bo_create_reserved(adev, mec_hpd_size, PAGE_SIZE,
  796. AMDGPU_GEM_DOMAIN_GTT,
  797. &adev->gfx.mec.hpd_eop_obj,
  798. &adev->gfx.mec.hpd_eop_gpu_addr,
  799. (void **)&hpd);
  800. if (r) {
  801. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  802. gfx_v9_0_mec_fini(adev);
  803. return r;
  804. }
  805. memset(hpd, 0, adev->gfx.mec.hpd_eop_obj->tbo.mem.size);
  806. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  807. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  808. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  809. fw_data = (const __le32 *)
  810. (adev->gfx.mec_fw->data +
  811. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  812. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  813. r = amdgpu_bo_create_reserved(adev, mec_hdr->header.ucode_size_bytes,
  814. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  815. &adev->gfx.mec.mec_fw_obj,
  816. &adev->gfx.mec.mec_fw_gpu_addr,
  817. (void **)&fw);
  818. if (r) {
  819. dev_warn(adev->dev, "(%d) create mec firmware bo failed\n", r);
  820. gfx_v9_0_mec_fini(adev);
  821. return r;
  822. }
  823. memcpy(fw, fw_data, fw_size);
  824. amdgpu_bo_kunmap(adev->gfx.mec.mec_fw_obj);
  825. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  826. return 0;
  827. }
  828. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  829. {
  830. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  831. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  832. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  833. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  834. (SQ_IND_INDEX__FORCE_READ_MASK));
  835. return RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  836. }
  837. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  838. uint32_t wave, uint32_t thread,
  839. uint32_t regno, uint32_t num, uint32_t *out)
  840. {
  841. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  842. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  843. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  844. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  845. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  846. (SQ_IND_INDEX__FORCE_READ_MASK) |
  847. (SQ_IND_INDEX__AUTO_INCR_MASK));
  848. while (num--)
  849. *(out++) = RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  850. }
  851. static void gfx_v9_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  852. {
  853. /* type 1 wave data */
  854. dst[(*no_fields)++] = 1;
  855. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  856. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  857. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  858. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  859. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  860. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  861. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  862. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  863. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  864. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  865. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  866. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  867. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  868. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  869. }
  870. static void gfx_v9_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  871. uint32_t wave, uint32_t start,
  872. uint32_t size, uint32_t *dst)
  873. {
  874. wave_read_regs(
  875. adev, simd, wave, 0,
  876. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  877. }
  878. static void gfx_v9_0_read_wave_vgprs(struct amdgpu_device *adev, uint32_t simd,
  879. uint32_t wave, uint32_t thread,
  880. uint32_t start, uint32_t size,
  881. uint32_t *dst)
  882. {
  883. wave_read_regs(
  884. adev, simd, wave, thread,
  885. start + SQIND_WAVE_VGPRS_OFFSET, size, dst);
  886. }
  887. static const struct amdgpu_gfx_funcs gfx_v9_0_gfx_funcs = {
  888. .get_gpu_clock_counter = &gfx_v9_0_get_gpu_clock_counter,
  889. .select_se_sh = &gfx_v9_0_select_se_sh,
  890. .read_wave_data = &gfx_v9_0_read_wave_data,
  891. .read_wave_sgprs = &gfx_v9_0_read_wave_sgprs,
  892. .read_wave_vgprs = &gfx_v9_0_read_wave_vgprs,
  893. };
  894. static void gfx_v9_0_gpu_early_init(struct amdgpu_device *adev)
  895. {
  896. u32 gb_addr_config;
  897. adev->gfx.funcs = &gfx_v9_0_gfx_funcs;
  898. switch (adev->asic_type) {
  899. case CHIP_VEGA10:
  900. adev->gfx.config.max_hw_contexts = 8;
  901. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  902. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  903. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  904. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  905. gb_addr_config = VEGA10_GB_ADDR_CONFIG_GOLDEN;
  906. break;
  907. case CHIP_VEGA12:
  908. adev->gfx.config.max_hw_contexts = 8;
  909. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  910. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  911. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  912. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  913. gb_addr_config = VEGA12_GB_ADDR_CONFIG_GOLDEN;
  914. DRM_INFO("fix gfx.config for vega12\n");
  915. break;
  916. case CHIP_RAVEN:
  917. adev->gfx.config.max_hw_contexts = 8;
  918. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  919. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  920. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  921. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  922. gb_addr_config = RAVEN_GB_ADDR_CONFIG_GOLDEN;
  923. break;
  924. default:
  925. BUG();
  926. break;
  927. }
  928. adev->gfx.config.gb_addr_config = gb_addr_config;
  929. adev->gfx.config.gb_addr_config_fields.num_pipes = 1 <<
  930. REG_GET_FIELD(
  931. adev->gfx.config.gb_addr_config,
  932. GB_ADDR_CONFIG,
  933. NUM_PIPES);
  934. adev->gfx.config.max_tile_pipes =
  935. adev->gfx.config.gb_addr_config_fields.num_pipes;
  936. adev->gfx.config.gb_addr_config_fields.num_banks = 1 <<
  937. REG_GET_FIELD(
  938. adev->gfx.config.gb_addr_config,
  939. GB_ADDR_CONFIG,
  940. NUM_BANKS);
  941. adev->gfx.config.gb_addr_config_fields.max_compress_frags = 1 <<
  942. REG_GET_FIELD(
  943. adev->gfx.config.gb_addr_config,
  944. GB_ADDR_CONFIG,
  945. MAX_COMPRESSED_FRAGS);
  946. adev->gfx.config.gb_addr_config_fields.num_rb_per_se = 1 <<
  947. REG_GET_FIELD(
  948. adev->gfx.config.gb_addr_config,
  949. GB_ADDR_CONFIG,
  950. NUM_RB_PER_SE);
  951. adev->gfx.config.gb_addr_config_fields.num_se = 1 <<
  952. REG_GET_FIELD(
  953. adev->gfx.config.gb_addr_config,
  954. GB_ADDR_CONFIG,
  955. NUM_SHADER_ENGINES);
  956. adev->gfx.config.gb_addr_config_fields.pipe_interleave_size = 1 << (8 +
  957. REG_GET_FIELD(
  958. adev->gfx.config.gb_addr_config,
  959. GB_ADDR_CONFIG,
  960. PIPE_INTERLEAVE_SIZE));
  961. }
  962. static int gfx_v9_0_ngg_create_buf(struct amdgpu_device *adev,
  963. struct amdgpu_ngg_buf *ngg_buf,
  964. int size_se,
  965. int default_size_se)
  966. {
  967. int r;
  968. if (size_se < 0) {
  969. dev_err(adev->dev, "Buffer size is invalid: %d\n", size_se);
  970. return -EINVAL;
  971. }
  972. size_se = size_se ? size_se : default_size_se;
  973. ngg_buf->size = size_se * adev->gfx.config.max_shader_engines;
  974. r = amdgpu_bo_create_kernel(adev, ngg_buf->size,
  975. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  976. &ngg_buf->bo,
  977. &ngg_buf->gpu_addr,
  978. NULL);
  979. if (r) {
  980. dev_err(adev->dev, "(%d) failed to create NGG buffer\n", r);
  981. return r;
  982. }
  983. ngg_buf->bo_size = amdgpu_bo_size(ngg_buf->bo);
  984. return r;
  985. }
  986. static int gfx_v9_0_ngg_fini(struct amdgpu_device *adev)
  987. {
  988. int i;
  989. for (i = 0; i < NGG_BUF_MAX; i++)
  990. amdgpu_bo_free_kernel(&adev->gfx.ngg.buf[i].bo,
  991. &adev->gfx.ngg.buf[i].gpu_addr,
  992. NULL);
  993. memset(&adev->gfx.ngg.buf[0], 0,
  994. sizeof(struct amdgpu_ngg_buf) * NGG_BUF_MAX);
  995. adev->gfx.ngg.init = false;
  996. return 0;
  997. }
  998. static int gfx_v9_0_ngg_init(struct amdgpu_device *adev)
  999. {
  1000. int r;
  1001. if (!amdgpu_ngg || adev->gfx.ngg.init == true)
  1002. return 0;
  1003. /* GDS reserve memory: 64 bytes alignment */
  1004. adev->gfx.ngg.gds_reserve_size = ALIGN(5 * 4, 0x40);
  1005. adev->gds.mem.total_size -= adev->gfx.ngg.gds_reserve_size;
  1006. adev->gds.mem.gfx_partition_size -= adev->gfx.ngg.gds_reserve_size;
  1007. adev->gfx.ngg.gds_reserve_addr = RREG32_SOC15(GC, 0, mmGDS_VMID0_BASE);
  1008. adev->gfx.ngg.gds_reserve_addr += RREG32_SOC15(GC, 0, mmGDS_VMID0_SIZE);
  1009. /* Primitive Buffer */
  1010. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PRIM],
  1011. amdgpu_prim_buf_per_se,
  1012. 64 * 1024);
  1013. if (r) {
  1014. dev_err(adev->dev, "Failed to create Primitive Buffer\n");
  1015. goto err;
  1016. }
  1017. /* Position Buffer */
  1018. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_POS],
  1019. amdgpu_pos_buf_per_se,
  1020. 256 * 1024);
  1021. if (r) {
  1022. dev_err(adev->dev, "Failed to create Position Buffer\n");
  1023. goto err;
  1024. }
  1025. /* Control Sideband */
  1026. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_CNTL],
  1027. amdgpu_cntl_sb_buf_per_se,
  1028. 256);
  1029. if (r) {
  1030. dev_err(adev->dev, "Failed to create Control Sideband Buffer\n");
  1031. goto err;
  1032. }
  1033. /* Parameter Cache, not created by default */
  1034. if (amdgpu_param_buf_per_se <= 0)
  1035. goto out;
  1036. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PARAM],
  1037. amdgpu_param_buf_per_se,
  1038. 512 * 1024);
  1039. if (r) {
  1040. dev_err(adev->dev, "Failed to create Parameter Cache\n");
  1041. goto err;
  1042. }
  1043. out:
  1044. adev->gfx.ngg.init = true;
  1045. return 0;
  1046. err:
  1047. gfx_v9_0_ngg_fini(adev);
  1048. return r;
  1049. }
  1050. static int gfx_v9_0_ngg_en(struct amdgpu_device *adev)
  1051. {
  1052. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1053. int r;
  1054. u32 data, base;
  1055. if (!amdgpu_ngg)
  1056. return 0;
  1057. /* Program buffer size */
  1058. data = REG_SET_FIELD(0, WD_BUF_RESOURCE_1, INDEX_BUF_SIZE,
  1059. adev->gfx.ngg.buf[NGG_PRIM].size >> 8);
  1060. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, POS_BUF_SIZE,
  1061. adev->gfx.ngg.buf[NGG_POS].size >> 8);
  1062. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_1, data);
  1063. data = REG_SET_FIELD(0, WD_BUF_RESOURCE_2, CNTL_SB_BUF_SIZE,
  1064. adev->gfx.ngg.buf[NGG_CNTL].size >> 8);
  1065. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, PARAM_BUF_SIZE,
  1066. adev->gfx.ngg.buf[NGG_PARAM].size >> 10);
  1067. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_2, data);
  1068. /* Program buffer base address */
  1069. base = lower_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1070. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE, BASE, base);
  1071. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE, data);
  1072. base = upper_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1073. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE_HI, BASE_HI, base);
  1074. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE_HI, data);
  1075. base = lower_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1076. data = REG_SET_FIELD(0, WD_POS_BUF_BASE, BASE, base);
  1077. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE, data);
  1078. base = upper_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1079. data = REG_SET_FIELD(0, WD_POS_BUF_BASE_HI, BASE_HI, base);
  1080. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE_HI, data);
  1081. base = lower_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1082. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE, BASE, base);
  1083. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE, data);
  1084. base = upper_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1085. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE_HI, BASE_HI, base);
  1086. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE_HI, data);
  1087. /* Clear GDS reserved memory */
  1088. r = amdgpu_ring_alloc(ring, 17);
  1089. if (r) {
  1090. DRM_ERROR("amdgpu: NGG failed to lock ring %d (%d).\n",
  1091. ring->idx, r);
  1092. return r;
  1093. }
  1094. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1095. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE),
  1096. (adev->gds.mem.total_size +
  1097. adev->gfx.ngg.gds_reserve_size) >>
  1098. AMDGPU_GDS_SHIFT);
  1099. amdgpu_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  1100. amdgpu_ring_write(ring, (PACKET3_DMA_DATA_CP_SYNC |
  1101. PACKET3_DMA_DATA_DST_SEL(1) |
  1102. PACKET3_DMA_DATA_SRC_SEL(2)));
  1103. amdgpu_ring_write(ring, 0);
  1104. amdgpu_ring_write(ring, 0);
  1105. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_addr);
  1106. amdgpu_ring_write(ring, 0);
  1107. amdgpu_ring_write(ring, PACKET3_DMA_DATA_CMD_RAW_WAIT |
  1108. adev->gfx.ngg.gds_reserve_size);
  1109. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1110. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE), 0);
  1111. amdgpu_ring_commit(ring);
  1112. return 0;
  1113. }
  1114. static int gfx_v9_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  1115. int mec, int pipe, int queue)
  1116. {
  1117. int r;
  1118. unsigned irq_type;
  1119. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  1120. ring = &adev->gfx.compute_ring[ring_id];
  1121. /* mec0 is me1 */
  1122. ring->me = mec + 1;
  1123. ring->pipe = pipe;
  1124. ring->queue = queue;
  1125. ring->ring_obj = NULL;
  1126. ring->use_doorbell = true;
  1127. ring->doorbell_index = (AMDGPU_DOORBELL_MEC_RING0 + ring_id) << 1;
  1128. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
  1129. + (ring_id * GFX9_MEC_HPD_SIZE);
  1130. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1131. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1132. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1133. + ring->pipe;
  1134. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1135. r = amdgpu_ring_init(adev, ring, 1024,
  1136. &adev->gfx.eop_irq, irq_type);
  1137. if (r)
  1138. return r;
  1139. return 0;
  1140. }
  1141. static int gfx_v9_0_sw_init(void *handle)
  1142. {
  1143. int i, j, k, r, ring_id;
  1144. struct amdgpu_ring *ring;
  1145. struct amdgpu_kiq *kiq;
  1146. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1147. switch (adev->asic_type) {
  1148. case CHIP_VEGA10:
  1149. case CHIP_VEGA12:
  1150. case CHIP_RAVEN:
  1151. adev->gfx.mec.num_mec = 2;
  1152. break;
  1153. default:
  1154. adev->gfx.mec.num_mec = 1;
  1155. break;
  1156. }
  1157. adev->gfx.mec.num_pipe_per_mec = 4;
  1158. adev->gfx.mec.num_queue_per_pipe = 8;
  1159. /* KIQ event */
  1160. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, 178, &adev->gfx.kiq.irq);
  1161. if (r)
  1162. return r;
  1163. /* EOP Event */
  1164. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, 181, &adev->gfx.eop_irq);
  1165. if (r)
  1166. return r;
  1167. /* Privileged reg */
  1168. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, 184,
  1169. &adev->gfx.priv_reg_irq);
  1170. if (r)
  1171. return r;
  1172. /* Privileged inst */
  1173. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, 185,
  1174. &adev->gfx.priv_inst_irq);
  1175. if (r)
  1176. return r;
  1177. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1178. gfx_v9_0_scratch_init(adev);
  1179. r = gfx_v9_0_init_microcode(adev);
  1180. if (r) {
  1181. DRM_ERROR("Failed to load gfx firmware!\n");
  1182. return r;
  1183. }
  1184. r = gfx_v9_0_rlc_init(adev);
  1185. if (r) {
  1186. DRM_ERROR("Failed to init rlc BOs!\n");
  1187. return r;
  1188. }
  1189. r = gfx_v9_0_mec_init(adev);
  1190. if (r) {
  1191. DRM_ERROR("Failed to init MEC BOs!\n");
  1192. return r;
  1193. }
  1194. /* set up the gfx ring */
  1195. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1196. ring = &adev->gfx.gfx_ring[i];
  1197. ring->ring_obj = NULL;
  1198. if (!i)
  1199. sprintf(ring->name, "gfx");
  1200. else
  1201. sprintf(ring->name, "gfx_%d", i);
  1202. ring->use_doorbell = true;
  1203. ring->doorbell_index = AMDGPU_DOORBELL64_GFX_RING0 << 1;
  1204. r = amdgpu_ring_init(adev, ring, 1024,
  1205. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  1206. if (r)
  1207. return r;
  1208. }
  1209. /* set up the compute queues - allocate horizontally across pipes */
  1210. ring_id = 0;
  1211. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  1212. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  1213. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  1214. if (!amdgpu_gfx_is_mec_queue_enabled(adev, i, k, j))
  1215. continue;
  1216. r = gfx_v9_0_compute_ring_init(adev,
  1217. ring_id,
  1218. i, k, j);
  1219. if (r)
  1220. return r;
  1221. ring_id++;
  1222. }
  1223. }
  1224. }
  1225. r = amdgpu_gfx_kiq_init(adev, GFX9_MEC_HPD_SIZE);
  1226. if (r) {
  1227. DRM_ERROR("Failed to init KIQ BOs!\n");
  1228. return r;
  1229. }
  1230. kiq = &adev->gfx.kiq;
  1231. r = amdgpu_gfx_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1232. if (r)
  1233. return r;
  1234. /* create MQD for all compute queues as wel as KIQ for SRIOV case */
  1235. r = amdgpu_gfx_compute_mqd_sw_init(adev, sizeof(struct v9_mqd_allocation));
  1236. if (r)
  1237. return r;
  1238. /* reserve GDS, GWS and OA resource for gfx */
  1239. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1240. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1241. &adev->gds.gds_gfx_bo, NULL, NULL);
  1242. if (r)
  1243. return r;
  1244. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1245. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1246. &adev->gds.gws_gfx_bo, NULL, NULL);
  1247. if (r)
  1248. return r;
  1249. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1250. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1251. &adev->gds.oa_gfx_bo, NULL, NULL);
  1252. if (r)
  1253. return r;
  1254. adev->gfx.ce_ram_size = 0x8000;
  1255. gfx_v9_0_gpu_early_init(adev);
  1256. r = gfx_v9_0_ngg_init(adev);
  1257. if (r)
  1258. return r;
  1259. return 0;
  1260. }
  1261. static int gfx_v9_0_sw_fini(void *handle)
  1262. {
  1263. int i;
  1264. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1265. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1266. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1267. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1268. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1269. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1270. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1271. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1272. amdgpu_gfx_compute_mqd_sw_fini(adev);
  1273. amdgpu_gfx_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1274. amdgpu_gfx_kiq_fini(adev);
  1275. gfx_v9_0_mec_fini(adev);
  1276. gfx_v9_0_ngg_fini(adev);
  1277. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  1278. &adev->gfx.rlc.clear_state_gpu_addr,
  1279. (void **)&adev->gfx.rlc.cs_ptr);
  1280. if (adev->asic_type == CHIP_RAVEN) {
  1281. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  1282. &adev->gfx.rlc.cp_table_gpu_addr,
  1283. (void **)&adev->gfx.rlc.cp_table_ptr);
  1284. }
  1285. gfx_v9_0_free_microcode(adev);
  1286. return 0;
  1287. }
  1288. static void gfx_v9_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1289. {
  1290. /* TODO */
  1291. }
  1292. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance)
  1293. {
  1294. u32 data;
  1295. if (instance == 0xffffffff)
  1296. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1297. else
  1298. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  1299. if (se_num == 0xffffffff)
  1300. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1301. else
  1302. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1303. if (sh_num == 0xffffffff)
  1304. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1305. else
  1306. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1307. WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data);
  1308. }
  1309. static u32 gfx_v9_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1310. {
  1311. u32 data, mask;
  1312. data = RREG32_SOC15(GC, 0, mmCC_RB_BACKEND_DISABLE);
  1313. data |= RREG32_SOC15(GC, 0, mmGC_USER_RB_BACKEND_DISABLE);
  1314. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1315. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1316. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  1317. adev->gfx.config.max_sh_per_se);
  1318. return (~data) & mask;
  1319. }
  1320. static void gfx_v9_0_setup_rb(struct amdgpu_device *adev)
  1321. {
  1322. int i, j;
  1323. u32 data;
  1324. u32 active_rbs = 0;
  1325. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1326. adev->gfx.config.max_sh_per_se;
  1327. mutex_lock(&adev->grbm_idx_mutex);
  1328. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1329. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1330. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1331. data = gfx_v9_0_get_rb_active_bitmap(adev);
  1332. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  1333. rb_bitmap_width_per_sh);
  1334. }
  1335. }
  1336. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1337. mutex_unlock(&adev->grbm_idx_mutex);
  1338. adev->gfx.config.backend_enable_mask = active_rbs;
  1339. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1340. }
  1341. #define DEFAULT_SH_MEM_BASES (0x6000)
  1342. #define FIRST_COMPUTE_VMID (8)
  1343. #define LAST_COMPUTE_VMID (16)
  1344. static void gfx_v9_0_init_compute_vmid(struct amdgpu_device *adev)
  1345. {
  1346. int i;
  1347. uint32_t sh_mem_config;
  1348. uint32_t sh_mem_bases;
  1349. /*
  1350. * Configure apertures:
  1351. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1352. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1353. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1354. */
  1355. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1356. sh_mem_config = SH_MEM_ADDRESS_MODE_64 |
  1357. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1358. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
  1359. mutex_lock(&adev->srbm_mutex);
  1360. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1361. soc15_grbm_select(adev, 0, 0, 0, i);
  1362. /* CP and shaders */
  1363. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, sh_mem_config);
  1364. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, sh_mem_bases);
  1365. }
  1366. soc15_grbm_select(adev, 0, 0, 0, 0);
  1367. mutex_unlock(&adev->srbm_mutex);
  1368. }
  1369. static void gfx_v9_0_gpu_init(struct amdgpu_device *adev)
  1370. {
  1371. u32 tmp;
  1372. int i;
  1373. WREG32_FIELD15(GC, 0, GRBM_CNTL, READ_TIMEOUT, 0xff);
  1374. gfx_v9_0_tiling_mode_table_init(adev);
  1375. gfx_v9_0_setup_rb(adev);
  1376. gfx_v9_0_get_cu_info(adev, &adev->gfx.cu_info);
  1377. /* XXX SH_MEM regs */
  1378. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1379. mutex_lock(&adev->srbm_mutex);
  1380. for (i = 0; i < adev->vm_manager.id_mgr[AMDGPU_GFXHUB].num_ids; i++) {
  1381. soc15_grbm_select(adev, 0, 0, 0, i);
  1382. /* CP and shaders */
  1383. if (i == 0) {
  1384. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1385. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1386. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, tmp);
  1387. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, 0);
  1388. } else {
  1389. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1390. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1391. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, tmp);
  1392. tmp = adev->gmc.shared_aperture_start >> 48;
  1393. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, tmp);
  1394. }
  1395. }
  1396. soc15_grbm_select(adev, 0, 0, 0, 0);
  1397. mutex_unlock(&adev->srbm_mutex);
  1398. gfx_v9_0_init_compute_vmid(adev);
  1399. mutex_lock(&adev->grbm_idx_mutex);
  1400. /*
  1401. * making sure that the following register writes will be broadcasted
  1402. * to all the shaders
  1403. */
  1404. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1405. WREG32_SOC15(GC, 0, mmPA_SC_FIFO_SIZE,
  1406. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  1407. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1408. (adev->gfx.config.sc_prim_fifo_size_backend <<
  1409. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1410. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  1411. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1412. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  1413. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  1414. mutex_unlock(&adev->grbm_idx_mutex);
  1415. }
  1416. static void gfx_v9_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  1417. {
  1418. u32 i, j, k;
  1419. u32 mask;
  1420. mutex_lock(&adev->grbm_idx_mutex);
  1421. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1422. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1423. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1424. for (k = 0; k < adev->usec_timeout; k++) {
  1425. if (RREG32_SOC15(GC, 0, mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  1426. break;
  1427. udelay(1);
  1428. }
  1429. if (k == adev->usec_timeout) {
  1430. gfx_v9_0_select_se_sh(adev, 0xffffffff,
  1431. 0xffffffff, 0xffffffff);
  1432. mutex_unlock(&adev->grbm_idx_mutex);
  1433. DRM_INFO("Timeout wait for RLC serdes %u,%u\n",
  1434. i, j);
  1435. return;
  1436. }
  1437. }
  1438. }
  1439. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1440. mutex_unlock(&adev->grbm_idx_mutex);
  1441. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  1442. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  1443. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  1444. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  1445. for (k = 0; k < adev->usec_timeout; k++) {
  1446. if ((RREG32_SOC15(GC, 0, mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  1447. break;
  1448. udelay(1);
  1449. }
  1450. }
  1451. static void gfx_v9_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  1452. bool enable)
  1453. {
  1454. u32 tmp = RREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0);
  1455. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  1456. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  1457. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  1458. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  1459. WREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0, tmp);
  1460. }
  1461. static void gfx_v9_0_init_csb(struct amdgpu_device *adev)
  1462. {
  1463. /* csib */
  1464. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_HI),
  1465. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  1466. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_LO),
  1467. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  1468. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_LENGTH),
  1469. adev->gfx.rlc.clear_state_size);
  1470. }
  1471. static void gfx_v9_0_parse_ind_reg_list(int *register_list_format,
  1472. int indirect_offset,
  1473. int list_size,
  1474. int *unique_indirect_regs,
  1475. int *unique_indirect_reg_count,
  1476. int max_indirect_reg_count,
  1477. int *indirect_start_offsets,
  1478. int *indirect_start_offsets_count,
  1479. int max_indirect_start_offsets_count)
  1480. {
  1481. int idx;
  1482. bool new_entry = true;
  1483. for (; indirect_offset < list_size; indirect_offset++) {
  1484. if (new_entry) {
  1485. new_entry = false;
  1486. indirect_start_offsets[*indirect_start_offsets_count] = indirect_offset;
  1487. *indirect_start_offsets_count = *indirect_start_offsets_count + 1;
  1488. BUG_ON(*indirect_start_offsets_count >= max_indirect_start_offsets_count);
  1489. }
  1490. if (register_list_format[indirect_offset] == 0xFFFFFFFF) {
  1491. new_entry = true;
  1492. continue;
  1493. }
  1494. indirect_offset += 2;
  1495. /* look for the matching indice */
  1496. for (idx = 0; idx < *unique_indirect_reg_count; idx++) {
  1497. if (unique_indirect_regs[idx] ==
  1498. register_list_format[indirect_offset])
  1499. break;
  1500. }
  1501. if (idx >= *unique_indirect_reg_count) {
  1502. unique_indirect_regs[*unique_indirect_reg_count] =
  1503. register_list_format[indirect_offset];
  1504. idx = *unique_indirect_reg_count;
  1505. *unique_indirect_reg_count = *unique_indirect_reg_count + 1;
  1506. BUG_ON(*unique_indirect_reg_count >= max_indirect_reg_count);
  1507. }
  1508. register_list_format[indirect_offset] = idx;
  1509. }
  1510. }
  1511. static int gfx_v9_0_init_rlc_save_restore_list(struct amdgpu_device *adev)
  1512. {
  1513. int unique_indirect_regs[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1514. int unique_indirect_reg_count = 0;
  1515. int indirect_start_offsets[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1516. int indirect_start_offsets_count = 0;
  1517. int list_size = 0;
  1518. int i = 0;
  1519. u32 tmp = 0;
  1520. u32 *register_list_format =
  1521. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  1522. if (!register_list_format)
  1523. return -ENOMEM;
  1524. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  1525. adev->gfx.rlc.reg_list_format_size_bytes);
  1526. /* setup unique_indirect_regs array and indirect_start_offsets array */
  1527. gfx_v9_0_parse_ind_reg_list(register_list_format,
  1528. GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH,
  1529. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  1530. unique_indirect_regs,
  1531. &unique_indirect_reg_count,
  1532. ARRAY_SIZE(unique_indirect_regs),
  1533. indirect_start_offsets,
  1534. &indirect_start_offsets_count,
  1535. ARRAY_SIZE(indirect_start_offsets));
  1536. /* enable auto inc in case it is disabled */
  1537. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL));
  1538. tmp |= RLC_SRM_CNTL__AUTO_INCR_ADDR_MASK;
  1539. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL), tmp);
  1540. /* write register_restore table to offset 0x0 using RLC_SRM_ARAM_ADDR/DATA */
  1541. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR),
  1542. RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET);
  1543. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1544. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1545. adev->gfx.rlc.register_restore[i]);
  1546. /* load direct register */
  1547. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR), 0);
  1548. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1549. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1550. adev->gfx.rlc.register_restore[i]);
  1551. /* load indirect register */
  1552. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1553. adev->gfx.rlc.reg_list_format_start);
  1554. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  1555. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1556. register_list_format[i]);
  1557. /* set save/restore list size */
  1558. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  1559. list_size = list_size >> 1;
  1560. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1561. adev->gfx.rlc.reg_restore_list_size);
  1562. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA), list_size);
  1563. /* write the starting offsets to RLC scratch ram */
  1564. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1565. adev->gfx.rlc.starting_offsets_start);
  1566. for (i = 0; i < ARRAY_SIZE(indirect_start_offsets); i++)
  1567. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1568. indirect_start_offsets[i]);
  1569. /* load unique indirect regs*/
  1570. for (i = 0; i < ARRAY_SIZE(unique_indirect_regs); i++) {
  1571. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_ADDR_0) + i,
  1572. unique_indirect_regs[i] & 0x3FFFF);
  1573. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_DATA_0) + i,
  1574. unique_indirect_regs[i] >> 20);
  1575. }
  1576. kfree(register_list_format);
  1577. return 0;
  1578. }
  1579. static void gfx_v9_0_enable_save_restore_machine(struct amdgpu_device *adev)
  1580. {
  1581. WREG32_FIELD15(GC, 0, RLC_SRM_CNTL, SRM_ENABLE, 1);
  1582. }
  1583. static void pwr_10_0_gfxip_control_over_cgpg(struct amdgpu_device *adev,
  1584. bool enable)
  1585. {
  1586. uint32_t data = 0;
  1587. uint32_t default_data = 0;
  1588. default_data = data = RREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS));
  1589. if (enable == true) {
  1590. /* enable GFXIP control over CGPG */
  1591. data |= PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1592. if(default_data != data)
  1593. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1594. /* update status */
  1595. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK;
  1596. data |= (2 << PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT);
  1597. if(default_data != data)
  1598. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1599. } else {
  1600. /* restore GFXIP control over GCPG */
  1601. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1602. if(default_data != data)
  1603. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1604. }
  1605. }
  1606. static void gfx_v9_0_init_gfx_power_gating(struct amdgpu_device *adev)
  1607. {
  1608. uint32_t data = 0;
  1609. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1610. AMD_PG_SUPPORT_GFX_SMG |
  1611. AMD_PG_SUPPORT_GFX_DMG)) {
  1612. /* init IDLE_POLL_COUNT = 60 */
  1613. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL));
  1614. data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
  1615. data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  1616. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL), data);
  1617. /* init RLC PG Delay */
  1618. data = 0;
  1619. data |= (0x10 << RLC_PG_DELAY__POWER_UP_DELAY__SHIFT);
  1620. data |= (0x10 << RLC_PG_DELAY__POWER_DOWN_DELAY__SHIFT);
  1621. data |= (0x10 << RLC_PG_DELAY__CMD_PROPAGATE_DELAY__SHIFT);
  1622. data |= (0x40 << RLC_PG_DELAY__MEM_SLEEP_DELAY__SHIFT);
  1623. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY), data);
  1624. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2));
  1625. data &= ~RLC_PG_DELAY_2__SERDES_CMD_DELAY_MASK;
  1626. data |= (0x4 << RLC_PG_DELAY_2__SERDES_CMD_DELAY__SHIFT);
  1627. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2), data);
  1628. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3));
  1629. data &= ~RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG_MASK;
  1630. data |= (0xff << RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG__SHIFT);
  1631. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3), data);
  1632. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL));
  1633. data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  1634. /* program GRBM_REG_SAVE_GFX_IDLE_THRESHOLD to 0x55f0 */
  1635. data |= (0x55f0 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  1636. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL), data);
  1637. pwr_10_0_gfxip_control_over_cgpg(adev, true);
  1638. }
  1639. }
  1640. static void gfx_v9_0_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  1641. bool enable)
  1642. {
  1643. uint32_t data = 0;
  1644. uint32_t default_data = 0;
  1645. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1646. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1647. SMU_CLK_SLOWDOWN_ON_PU_ENABLE,
  1648. enable ? 1 : 0);
  1649. if (default_data != data)
  1650. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1651. }
  1652. static void gfx_v9_0_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  1653. bool enable)
  1654. {
  1655. uint32_t data = 0;
  1656. uint32_t default_data = 0;
  1657. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1658. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1659. SMU_CLK_SLOWDOWN_ON_PD_ENABLE,
  1660. enable ? 1 : 0);
  1661. if(default_data != data)
  1662. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1663. }
  1664. static void gfx_v9_0_enable_cp_power_gating(struct amdgpu_device *adev,
  1665. bool enable)
  1666. {
  1667. uint32_t data = 0;
  1668. uint32_t default_data = 0;
  1669. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1670. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1671. CP_PG_DISABLE,
  1672. enable ? 0 : 1);
  1673. if(default_data != data)
  1674. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1675. }
  1676. static void gfx_v9_0_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  1677. bool enable)
  1678. {
  1679. uint32_t data, default_data;
  1680. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1681. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1682. GFX_POWER_GATING_ENABLE,
  1683. enable ? 1 : 0);
  1684. if(default_data != data)
  1685. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1686. }
  1687. static void gfx_v9_0_enable_gfx_pipeline_powergating(struct amdgpu_device *adev,
  1688. bool enable)
  1689. {
  1690. uint32_t data, default_data;
  1691. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1692. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1693. GFX_PIPELINE_PG_ENABLE,
  1694. enable ? 1 : 0);
  1695. if(default_data != data)
  1696. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1697. if (!enable)
  1698. /* read any GFX register to wake up GFX */
  1699. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmDB_RENDER_CONTROL));
  1700. }
  1701. static void gfx_v9_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  1702. bool enable)
  1703. {
  1704. uint32_t data, default_data;
  1705. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1706. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1707. STATIC_PER_CU_PG_ENABLE,
  1708. enable ? 1 : 0);
  1709. if(default_data != data)
  1710. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1711. }
  1712. static void gfx_v9_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  1713. bool enable)
  1714. {
  1715. uint32_t data, default_data;
  1716. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1717. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1718. DYN_PER_CU_PG_ENABLE,
  1719. enable ? 1 : 0);
  1720. if(default_data != data)
  1721. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1722. }
  1723. static void gfx_v9_0_init_pg(struct amdgpu_device *adev)
  1724. {
  1725. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1726. AMD_PG_SUPPORT_GFX_SMG |
  1727. AMD_PG_SUPPORT_GFX_DMG |
  1728. AMD_PG_SUPPORT_CP |
  1729. AMD_PG_SUPPORT_GDS |
  1730. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  1731. gfx_v9_0_init_csb(adev);
  1732. gfx_v9_0_init_rlc_save_restore_list(adev);
  1733. gfx_v9_0_enable_save_restore_machine(adev);
  1734. if (adev->asic_type == CHIP_RAVEN) {
  1735. WREG32(mmRLC_JUMP_TABLE_RESTORE,
  1736. adev->gfx.rlc.cp_table_gpu_addr >> 8);
  1737. gfx_v9_0_init_gfx_power_gating(adev);
  1738. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  1739. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  1740. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  1741. } else {
  1742. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  1743. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  1744. }
  1745. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  1746. gfx_v9_0_enable_cp_power_gating(adev, true);
  1747. else
  1748. gfx_v9_0_enable_cp_power_gating(adev, false);
  1749. }
  1750. }
  1751. }
  1752. void gfx_v9_0_rlc_stop(struct amdgpu_device *adev)
  1753. {
  1754. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 0);
  1755. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  1756. gfx_v9_0_wait_for_rlc_serdes(adev);
  1757. }
  1758. static void gfx_v9_0_rlc_reset(struct amdgpu_device *adev)
  1759. {
  1760. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  1761. udelay(50);
  1762. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  1763. udelay(50);
  1764. }
  1765. static void gfx_v9_0_rlc_start(struct amdgpu_device *adev)
  1766. {
  1767. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1768. u32 rlc_ucode_ver;
  1769. #endif
  1770. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 1);
  1771. /* carrizo do enable cp interrupt after cp inited */
  1772. if (!(adev->flags & AMD_IS_APU))
  1773. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  1774. udelay(50);
  1775. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1776. /* RLC_GPM_GENERAL_6 : RLC Ucode version */
  1777. rlc_ucode_ver = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_6);
  1778. if(rlc_ucode_ver == 0x108) {
  1779. DRM_INFO("Using rlc debug ucode. mmRLC_GPM_GENERAL_6 ==0x08%x / fw_ver == %i \n",
  1780. rlc_ucode_ver, adev->gfx.rlc_fw_version);
  1781. /* RLC_GPM_TIMER_INT_3 : Timer interval in RefCLK cycles,
  1782. * default is 0x9C4 to create a 100us interval */
  1783. WREG32_SOC15(GC, 0, mmRLC_GPM_TIMER_INT_3, 0x9C4);
  1784. /* RLC_GPM_GENERAL_12 : Minimum gap between wptr and rptr
  1785. * to disable the page fault retry interrupts, default is
  1786. * 0x100 (256) */
  1787. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_12, 0x100);
  1788. }
  1789. #endif
  1790. }
  1791. static int gfx_v9_0_rlc_load_microcode(struct amdgpu_device *adev)
  1792. {
  1793. const struct rlc_firmware_header_v2_0 *hdr;
  1794. const __le32 *fw_data;
  1795. unsigned i, fw_size;
  1796. if (!adev->gfx.rlc_fw)
  1797. return -EINVAL;
  1798. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  1799. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  1800. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  1801. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1802. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  1803. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR,
  1804. RLCG_UCODE_LOADING_START_ADDRESS);
  1805. for (i = 0; i < fw_size; i++)
  1806. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  1807. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  1808. return 0;
  1809. }
  1810. static int gfx_v9_0_rlc_resume(struct amdgpu_device *adev)
  1811. {
  1812. int r;
  1813. if (amdgpu_sriov_vf(adev)) {
  1814. gfx_v9_0_init_csb(adev);
  1815. return 0;
  1816. }
  1817. gfx_v9_0_rlc_stop(adev);
  1818. /* disable CG */
  1819. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, 0);
  1820. /* disable PG */
  1821. WREG32_SOC15(GC, 0, mmRLC_PG_CNTL, 0);
  1822. gfx_v9_0_rlc_reset(adev);
  1823. gfx_v9_0_init_pg(adev);
  1824. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  1825. /* legacy rlc firmware loading */
  1826. r = gfx_v9_0_rlc_load_microcode(adev);
  1827. if (r)
  1828. return r;
  1829. }
  1830. if (adev->asic_type == CHIP_RAVEN) {
  1831. if (amdgpu_lbpw != 0)
  1832. gfx_v9_0_enable_lbpw(adev, true);
  1833. else
  1834. gfx_v9_0_enable_lbpw(adev, false);
  1835. }
  1836. gfx_v9_0_rlc_start(adev);
  1837. return 0;
  1838. }
  1839. static void gfx_v9_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  1840. {
  1841. int i;
  1842. u32 tmp = RREG32_SOC15(GC, 0, mmCP_ME_CNTL);
  1843. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, enable ? 0 : 1);
  1844. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, enable ? 0 : 1);
  1845. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, enable ? 0 : 1);
  1846. if (!enable) {
  1847. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1848. adev->gfx.gfx_ring[i].ready = false;
  1849. }
  1850. WREG32_SOC15(GC, 0, mmCP_ME_CNTL, tmp);
  1851. udelay(50);
  1852. }
  1853. static int gfx_v9_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  1854. {
  1855. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  1856. const struct gfx_firmware_header_v1_0 *ce_hdr;
  1857. const struct gfx_firmware_header_v1_0 *me_hdr;
  1858. const __le32 *fw_data;
  1859. unsigned i, fw_size;
  1860. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  1861. return -EINVAL;
  1862. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  1863. adev->gfx.pfp_fw->data;
  1864. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  1865. adev->gfx.ce_fw->data;
  1866. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  1867. adev->gfx.me_fw->data;
  1868. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  1869. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  1870. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  1871. gfx_v9_0_cp_gfx_enable(adev, false);
  1872. /* PFP */
  1873. fw_data = (const __le32 *)
  1874. (adev->gfx.pfp_fw->data +
  1875. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  1876. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  1877. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, 0);
  1878. for (i = 0; i < fw_size; i++)
  1879. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  1880. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  1881. /* CE */
  1882. fw_data = (const __le32 *)
  1883. (adev->gfx.ce_fw->data +
  1884. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  1885. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  1886. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, 0);
  1887. for (i = 0; i < fw_size; i++)
  1888. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  1889. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  1890. /* ME */
  1891. fw_data = (const __le32 *)
  1892. (adev->gfx.me_fw->data +
  1893. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  1894. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  1895. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, 0);
  1896. for (i = 0; i < fw_size; i++)
  1897. WREG32_SOC15(GC, 0, mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  1898. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  1899. return 0;
  1900. }
  1901. static int gfx_v9_0_cp_gfx_start(struct amdgpu_device *adev)
  1902. {
  1903. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1904. const struct cs_section_def *sect = NULL;
  1905. const struct cs_extent_def *ext = NULL;
  1906. int r, i, tmp;
  1907. /* init the CP */
  1908. WREG32_SOC15(GC, 0, mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  1909. WREG32_SOC15(GC, 0, mmCP_DEVICE_ID, 1);
  1910. gfx_v9_0_cp_gfx_enable(adev, true);
  1911. r = amdgpu_ring_alloc(ring, gfx_v9_0_get_csb_size(adev) + 4 + 3);
  1912. if (r) {
  1913. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1914. return r;
  1915. }
  1916. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1917. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1918. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1919. amdgpu_ring_write(ring, 0x80000000);
  1920. amdgpu_ring_write(ring, 0x80000000);
  1921. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  1922. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1923. if (sect->id == SECT_CONTEXT) {
  1924. amdgpu_ring_write(ring,
  1925. PACKET3(PACKET3_SET_CONTEXT_REG,
  1926. ext->reg_count));
  1927. amdgpu_ring_write(ring,
  1928. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  1929. for (i = 0; i < ext->reg_count; i++)
  1930. amdgpu_ring_write(ring, ext->extent[i]);
  1931. }
  1932. }
  1933. }
  1934. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1935. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1936. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1937. amdgpu_ring_write(ring, 0);
  1938. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1939. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1940. amdgpu_ring_write(ring, 0x8000);
  1941. amdgpu_ring_write(ring, 0x8000);
  1942. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG,1));
  1943. tmp = (PACKET3_SET_UCONFIG_REG_INDEX_TYPE |
  1944. (SOC15_REG_OFFSET(GC, 0, mmVGT_INDEX_TYPE) - PACKET3_SET_UCONFIG_REG_START));
  1945. amdgpu_ring_write(ring, tmp);
  1946. amdgpu_ring_write(ring, 0);
  1947. amdgpu_ring_commit(ring);
  1948. return 0;
  1949. }
  1950. static int gfx_v9_0_cp_gfx_resume(struct amdgpu_device *adev)
  1951. {
  1952. struct amdgpu_ring *ring;
  1953. u32 tmp;
  1954. u32 rb_bufsz;
  1955. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  1956. /* Set the write pointer delay */
  1957. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_DELAY, 0);
  1958. /* set the RB to use vmid 0 */
  1959. WREG32_SOC15(GC, 0, mmCP_RB_VMID, 0);
  1960. /* Set ring buffer size */
  1961. ring = &adev->gfx.gfx_ring[0];
  1962. rb_bufsz = order_base_2(ring->ring_size / 8);
  1963. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  1964. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  1965. #ifdef __BIG_ENDIAN
  1966. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  1967. #endif
  1968. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1969. /* Initialize the ring buffer's write pointers */
  1970. ring->wptr = 0;
  1971. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  1972. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  1973. /* set the wb address wether it's enabled or not */
  1974. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1975. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  1976. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK);
  1977. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  1978. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  1979. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  1980. mdelay(1);
  1981. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1982. rb_addr = ring->gpu_addr >> 8;
  1983. WREG32_SOC15(GC, 0, mmCP_RB0_BASE, rb_addr);
  1984. WREG32_SOC15(GC, 0, mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  1985. tmp = RREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL);
  1986. if (ring->use_doorbell) {
  1987. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1988. DOORBELL_OFFSET, ring->doorbell_index);
  1989. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1990. DOORBELL_EN, 1);
  1991. } else {
  1992. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  1993. }
  1994. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL, tmp);
  1995. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  1996. DOORBELL_RANGE_LOWER, ring->doorbell_index);
  1997. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  1998. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_UPPER,
  1999. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  2000. /* start the ring */
  2001. gfx_v9_0_cp_gfx_start(adev);
  2002. ring->ready = true;
  2003. return 0;
  2004. }
  2005. static void gfx_v9_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  2006. {
  2007. int i;
  2008. if (enable) {
  2009. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL, 0);
  2010. } else {
  2011. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL,
  2012. (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  2013. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2014. adev->gfx.compute_ring[i].ready = false;
  2015. adev->gfx.kiq.ring.ready = false;
  2016. }
  2017. udelay(50);
  2018. }
  2019. static int gfx_v9_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  2020. {
  2021. const struct gfx_firmware_header_v1_0 *mec_hdr;
  2022. const __le32 *fw_data;
  2023. unsigned i;
  2024. u32 tmp;
  2025. if (!adev->gfx.mec_fw)
  2026. return -EINVAL;
  2027. gfx_v9_0_cp_compute_enable(adev, false);
  2028. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2029. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  2030. fw_data = (const __le32 *)
  2031. (adev->gfx.mec_fw->data +
  2032. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  2033. tmp = 0;
  2034. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, VMID, 0);
  2035. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, CACHE_POLICY, 0);
  2036. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_CNTL, tmp);
  2037. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_LO,
  2038. adev->gfx.mec.mec_fw_gpu_addr & 0xFFFFF000);
  2039. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_HI,
  2040. upper_32_bits(adev->gfx.mec.mec_fw_gpu_addr));
  2041. /* MEC1 */
  2042. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  2043. mec_hdr->jt_offset);
  2044. for (i = 0; i < mec_hdr->jt_size; i++)
  2045. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_DATA,
  2046. le32_to_cpup(fw_data + mec_hdr->jt_offset + i));
  2047. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  2048. adev->gfx.mec_fw_version);
  2049. /* Todo : Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  2050. return 0;
  2051. }
  2052. /* KIQ functions */
  2053. static void gfx_v9_0_kiq_setting(struct amdgpu_ring *ring)
  2054. {
  2055. uint32_t tmp;
  2056. struct amdgpu_device *adev = ring->adev;
  2057. /* tell RLC which is KIQ queue */
  2058. tmp = RREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS);
  2059. tmp &= 0xffffff00;
  2060. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  2061. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  2062. tmp |= 0x80;
  2063. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  2064. }
  2065. static int gfx_v9_0_kiq_kcq_enable(struct amdgpu_device *adev)
  2066. {
  2067. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  2068. uint32_t scratch, tmp = 0;
  2069. uint64_t queue_mask = 0;
  2070. int r, i;
  2071. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  2072. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  2073. continue;
  2074. /* This situation may be hit in the future if a new HW
  2075. * generation exposes more than 64 queues. If so, the
  2076. * definition of queue_mask needs updating */
  2077. if (WARN_ON(i >= (sizeof(queue_mask)*8))) {
  2078. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  2079. break;
  2080. }
  2081. queue_mask |= (1ull << i);
  2082. }
  2083. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2084. if (r) {
  2085. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2086. return r;
  2087. }
  2088. WREG32(scratch, 0xCAFEDEAD);
  2089. r = amdgpu_ring_alloc(kiq_ring, (7 * adev->gfx.num_compute_rings) + 11);
  2090. if (r) {
  2091. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2092. amdgpu_gfx_scratch_free(adev, scratch);
  2093. return r;
  2094. }
  2095. /* set resources */
  2096. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  2097. amdgpu_ring_write(kiq_ring, PACKET3_SET_RESOURCES_VMID_MASK(0) |
  2098. PACKET3_SET_RESOURCES_QUEUE_TYPE(0)); /* vmid_mask:0 queue_type:0 (KIQ) */
  2099. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  2100. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  2101. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  2102. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  2103. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  2104. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  2105. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2106. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2107. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  2108. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2109. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  2110. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  2111. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  2112. PACKET3_MAP_QUEUES_QUEUE_SEL(0) | /* Queue_Sel */
  2113. PACKET3_MAP_QUEUES_VMID(0) | /* VMID */
  2114. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  2115. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  2116. PACKET3_MAP_QUEUES_ME((ring->me == 1 ? 0 : 1)) |
  2117. PACKET3_MAP_QUEUES_QUEUE_TYPE(0) | /*queue_type: normal compute queue */
  2118. PACKET3_MAP_QUEUES_ALLOC_FORMAT(0) | /* alloc format: all_on_one_pipe */
  2119. PACKET3_MAP_QUEUES_ENGINE_SEL(0) | /* engine_sel: compute */
  2120. PACKET3_MAP_QUEUES_NUM_QUEUES(1)); /* num_queues: must be 1 */
  2121. amdgpu_ring_write(kiq_ring, PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index));
  2122. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  2123. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  2124. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  2125. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  2126. }
  2127. /* write to scratch for completion */
  2128. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2129. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2130. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  2131. amdgpu_ring_commit(kiq_ring);
  2132. for (i = 0; i < adev->usec_timeout; i++) {
  2133. tmp = RREG32(scratch);
  2134. if (tmp == 0xDEADBEEF)
  2135. break;
  2136. DRM_UDELAY(1);
  2137. }
  2138. if (i >= adev->usec_timeout) {
  2139. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  2140. scratch, tmp);
  2141. r = -EINVAL;
  2142. }
  2143. amdgpu_gfx_scratch_free(adev, scratch);
  2144. return r;
  2145. }
  2146. static int gfx_v9_0_mqd_init(struct amdgpu_ring *ring)
  2147. {
  2148. struct amdgpu_device *adev = ring->adev;
  2149. struct v9_mqd *mqd = ring->mqd_ptr;
  2150. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  2151. uint32_t tmp;
  2152. mqd->header = 0xC0310800;
  2153. mqd->compute_pipelinestat_enable = 0x00000001;
  2154. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  2155. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  2156. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  2157. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  2158. mqd->compute_misc_reserved = 0x00000003;
  2159. mqd->dynamic_cu_mask_addr_lo =
  2160. lower_32_bits(ring->mqd_gpu_addr
  2161. + offsetof(struct v9_mqd_allocation, dynamic_cu_mask));
  2162. mqd->dynamic_cu_mask_addr_hi =
  2163. upper_32_bits(ring->mqd_gpu_addr
  2164. + offsetof(struct v9_mqd_allocation, dynamic_cu_mask));
  2165. eop_base_addr = ring->eop_gpu_addr >> 8;
  2166. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  2167. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  2168. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2169. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL);
  2170. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  2171. (order_base_2(GFX9_MEC_HPD_SIZE / 4) - 1));
  2172. mqd->cp_hqd_eop_control = tmp;
  2173. /* enable doorbell? */
  2174. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2175. if (ring->use_doorbell) {
  2176. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2177. DOORBELL_OFFSET, ring->doorbell_index);
  2178. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2179. DOORBELL_EN, 1);
  2180. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2181. DOORBELL_SOURCE, 0);
  2182. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2183. DOORBELL_HIT, 0);
  2184. } else {
  2185. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2186. DOORBELL_EN, 0);
  2187. }
  2188. mqd->cp_hqd_pq_doorbell_control = tmp;
  2189. /* disable the queue if it's active */
  2190. ring->wptr = 0;
  2191. mqd->cp_hqd_dequeue_request = 0;
  2192. mqd->cp_hqd_pq_rptr = 0;
  2193. mqd->cp_hqd_pq_wptr_lo = 0;
  2194. mqd->cp_hqd_pq_wptr_hi = 0;
  2195. /* set the pointer to the MQD */
  2196. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  2197. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  2198. /* set MQD vmid to 0 */
  2199. tmp = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL);
  2200. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  2201. mqd->cp_mqd_control = tmp;
  2202. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2203. hqd_gpu_addr = ring->gpu_addr >> 8;
  2204. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  2205. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2206. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2207. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL);
  2208. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  2209. (order_base_2(ring->ring_size / 4) - 1));
  2210. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  2211. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  2212. #ifdef __BIG_ENDIAN
  2213. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  2214. #endif
  2215. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  2216. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  2217. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  2218. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  2219. mqd->cp_hqd_pq_control = tmp;
  2220. /* set the wb address whether it's enabled or not */
  2221. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2222. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  2223. mqd->cp_hqd_pq_rptr_report_addr_hi =
  2224. upper_32_bits(wb_gpu_addr) & 0xffff;
  2225. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2226. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2227. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  2228. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2229. tmp = 0;
  2230. /* enable the doorbell if requested */
  2231. if (ring->use_doorbell) {
  2232. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2233. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2234. DOORBELL_OFFSET, ring->doorbell_index);
  2235. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2236. DOORBELL_EN, 1);
  2237. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2238. DOORBELL_SOURCE, 0);
  2239. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2240. DOORBELL_HIT, 0);
  2241. }
  2242. mqd->cp_hqd_pq_doorbell_control = tmp;
  2243. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2244. ring->wptr = 0;
  2245. mqd->cp_hqd_pq_rptr = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR);
  2246. /* set the vmid for the queue */
  2247. mqd->cp_hqd_vmid = 0;
  2248. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE);
  2249. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  2250. mqd->cp_hqd_persistent_state = tmp;
  2251. /* set MIN_IB_AVAIL_SIZE */
  2252. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_IB_CONTROL);
  2253. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  2254. mqd->cp_hqd_ib_control = tmp;
  2255. /* activate the queue */
  2256. mqd->cp_hqd_active = 1;
  2257. return 0;
  2258. }
  2259. static int gfx_v9_0_kiq_init_register(struct amdgpu_ring *ring)
  2260. {
  2261. struct amdgpu_device *adev = ring->adev;
  2262. struct v9_mqd *mqd = ring->mqd_ptr;
  2263. int j;
  2264. /* disable wptr polling */
  2265. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2266. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR,
  2267. mqd->cp_hqd_eop_base_addr_lo);
  2268. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI,
  2269. mqd->cp_hqd_eop_base_addr_hi);
  2270. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2271. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL,
  2272. mqd->cp_hqd_eop_control);
  2273. /* enable doorbell? */
  2274. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2275. mqd->cp_hqd_pq_doorbell_control);
  2276. /* disable the queue if it's active */
  2277. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  2278. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  2279. for (j = 0; j < adev->usec_timeout; j++) {
  2280. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  2281. break;
  2282. udelay(1);
  2283. }
  2284. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST,
  2285. mqd->cp_hqd_dequeue_request);
  2286. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR,
  2287. mqd->cp_hqd_pq_rptr);
  2288. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2289. mqd->cp_hqd_pq_wptr_lo);
  2290. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2291. mqd->cp_hqd_pq_wptr_hi);
  2292. }
  2293. /* set the pointer to the MQD */
  2294. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR,
  2295. mqd->cp_mqd_base_addr_lo);
  2296. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR_HI,
  2297. mqd->cp_mqd_base_addr_hi);
  2298. /* set MQD vmid to 0 */
  2299. WREG32_SOC15(GC, 0, mmCP_MQD_CONTROL,
  2300. mqd->cp_mqd_control);
  2301. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2302. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE,
  2303. mqd->cp_hqd_pq_base_lo);
  2304. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE_HI,
  2305. mqd->cp_hqd_pq_base_hi);
  2306. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2307. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL,
  2308. mqd->cp_hqd_pq_control);
  2309. /* set the wb address whether it's enabled or not */
  2310. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  2311. mqd->cp_hqd_pq_rptr_report_addr_lo);
  2312. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2313. mqd->cp_hqd_pq_rptr_report_addr_hi);
  2314. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2315. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR,
  2316. mqd->cp_hqd_pq_wptr_poll_addr_lo);
  2317. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2318. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  2319. /* enable the doorbell if requested */
  2320. if (ring->use_doorbell) {
  2321. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER,
  2322. (AMDGPU_DOORBELL64_KIQ *2) << 2);
  2323. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER,
  2324. (AMDGPU_DOORBELL64_USERQUEUE_END * 2) << 2);
  2325. }
  2326. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2327. mqd->cp_hqd_pq_doorbell_control);
  2328. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2329. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2330. mqd->cp_hqd_pq_wptr_lo);
  2331. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2332. mqd->cp_hqd_pq_wptr_hi);
  2333. /* set the vmid for the queue */
  2334. WREG32_SOC15(GC, 0, mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  2335. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE,
  2336. mqd->cp_hqd_persistent_state);
  2337. /* activate the queue */
  2338. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE,
  2339. mqd->cp_hqd_active);
  2340. if (ring->use_doorbell)
  2341. WREG32_FIELD15(GC, 0, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  2342. return 0;
  2343. }
  2344. static int gfx_v9_0_kiq_init_queue(struct amdgpu_ring *ring)
  2345. {
  2346. struct amdgpu_device *adev = ring->adev;
  2347. struct v9_mqd *mqd = ring->mqd_ptr;
  2348. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  2349. gfx_v9_0_kiq_setting(ring);
  2350. if (adev->in_gpu_reset) { /* for GPU_RESET case */
  2351. /* reset MQD to a clean status */
  2352. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2353. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct v9_mqd_allocation));
  2354. /* reset ring buffer */
  2355. ring->wptr = 0;
  2356. amdgpu_ring_clear_ring(ring);
  2357. mutex_lock(&adev->srbm_mutex);
  2358. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2359. gfx_v9_0_kiq_init_register(ring);
  2360. soc15_grbm_select(adev, 0, 0, 0, 0);
  2361. mutex_unlock(&adev->srbm_mutex);
  2362. } else {
  2363. memset((void *)mqd, 0, sizeof(struct v9_mqd_allocation));
  2364. ((struct v9_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  2365. ((struct v9_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  2366. mutex_lock(&adev->srbm_mutex);
  2367. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2368. gfx_v9_0_mqd_init(ring);
  2369. gfx_v9_0_kiq_init_register(ring);
  2370. soc15_grbm_select(adev, 0, 0, 0, 0);
  2371. mutex_unlock(&adev->srbm_mutex);
  2372. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2373. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct v9_mqd_allocation));
  2374. }
  2375. return 0;
  2376. }
  2377. static int gfx_v9_0_kcq_init_queue(struct amdgpu_ring *ring)
  2378. {
  2379. struct amdgpu_device *adev = ring->adev;
  2380. struct v9_mqd *mqd = ring->mqd_ptr;
  2381. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  2382. if (!adev->in_gpu_reset && !adev->gfx.in_suspend) {
  2383. memset((void *)mqd, 0, sizeof(struct v9_mqd_allocation));
  2384. ((struct v9_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  2385. ((struct v9_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  2386. mutex_lock(&adev->srbm_mutex);
  2387. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2388. gfx_v9_0_mqd_init(ring);
  2389. soc15_grbm_select(adev, 0, 0, 0, 0);
  2390. mutex_unlock(&adev->srbm_mutex);
  2391. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2392. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct v9_mqd_allocation));
  2393. } else if (adev->in_gpu_reset) { /* for GPU_RESET case */
  2394. /* reset MQD to a clean status */
  2395. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2396. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct v9_mqd_allocation));
  2397. /* reset ring buffer */
  2398. ring->wptr = 0;
  2399. amdgpu_ring_clear_ring(ring);
  2400. } else {
  2401. amdgpu_ring_clear_ring(ring);
  2402. }
  2403. return 0;
  2404. }
  2405. static int gfx_v9_0_kiq_resume(struct amdgpu_device *adev)
  2406. {
  2407. struct amdgpu_ring *ring = NULL;
  2408. int r = 0, i;
  2409. gfx_v9_0_cp_compute_enable(adev, true);
  2410. ring = &adev->gfx.kiq.ring;
  2411. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2412. if (unlikely(r != 0))
  2413. goto done;
  2414. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2415. if (!r) {
  2416. r = gfx_v9_0_kiq_init_queue(ring);
  2417. amdgpu_bo_kunmap(ring->mqd_obj);
  2418. ring->mqd_ptr = NULL;
  2419. }
  2420. amdgpu_bo_unreserve(ring->mqd_obj);
  2421. if (r)
  2422. goto done;
  2423. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2424. ring = &adev->gfx.compute_ring[i];
  2425. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2426. if (unlikely(r != 0))
  2427. goto done;
  2428. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2429. if (!r) {
  2430. r = gfx_v9_0_kcq_init_queue(ring);
  2431. amdgpu_bo_kunmap(ring->mqd_obj);
  2432. ring->mqd_ptr = NULL;
  2433. }
  2434. amdgpu_bo_unreserve(ring->mqd_obj);
  2435. if (r)
  2436. goto done;
  2437. }
  2438. r = gfx_v9_0_kiq_kcq_enable(adev);
  2439. done:
  2440. return r;
  2441. }
  2442. static int gfx_v9_0_cp_resume(struct amdgpu_device *adev)
  2443. {
  2444. int r, i;
  2445. struct amdgpu_ring *ring;
  2446. if (!(adev->flags & AMD_IS_APU))
  2447. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  2448. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  2449. /* legacy firmware loading */
  2450. r = gfx_v9_0_cp_gfx_load_microcode(adev);
  2451. if (r)
  2452. return r;
  2453. r = gfx_v9_0_cp_compute_load_microcode(adev);
  2454. if (r)
  2455. return r;
  2456. }
  2457. r = gfx_v9_0_cp_gfx_resume(adev);
  2458. if (r)
  2459. return r;
  2460. r = gfx_v9_0_kiq_resume(adev);
  2461. if (r)
  2462. return r;
  2463. ring = &adev->gfx.gfx_ring[0];
  2464. r = amdgpu_ring_test_ring(ring);
  2465. if (r) {
  2466. ring->ready = false;
  2467. return r;
  2468. }
  2469. ring = &adev->gfx.kiq.ring;
  2470. ring->ready = true;
  2471. r = amdgpu_ring_test_ring(ring);
  2472. if (r)
  2473. ring->ready = false;
  2474. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2475. ring = &adev->gfx.compute_ring[i];
  2476. ring->ready = true;
  2477. r = amdgpu_ring_test_ring(ring);
  2478. if (r)
  2479. ring->ready = false;
  2480. }
  2481. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  2482. return 0;
  2483. }
  2484. static void gfx_v9_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2485. {
  2486. gfx_v9_0_cp_gfx_enable(adev, enable);
  2487. gfx_v9_0_cp_compute_enable(adev, enable);
  2488. }
  2489. static int gfx_v9_0_hw_init(void *handle)
  2490. {
  2491. int r;
  2492. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2493. gfx_v9_0_init_golden_registers(adev);
  2494. gfx_v9_0_gpu_init(adev);
  2495. r = gfx_v9_0_rlc_resume(adev);
  2496. if (r)
  2497. return r;
  2498. r = gfx_v9_0_cp_resume(adev);
  2499. if (r)
  2500. return r;
  2501. r = gfx_v9_0_ngg_en(adev);
  2502. if (r)
  2503. return r;
  2504. return r;
  2505. }
  2506. static int gfx_v9_0_kcq_disable(struct amdgpu_ring *kiq_ring,struct amdgpu_ring *ring)
  2507. {
  2508. struct amdgpu_device *adev = kiq_ring->adev;
  2509. uint32_t scratch, tmp = 0;
  2510. int r, i;
  2511. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2512. if (r) {
  2513. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2514. return r;
  2515. }
  2516. WREG32(scratch, 0xCAFEDEAD);
  2517. r = amdgpu_ring_alloc(kiq_ring, 10);
  2518. if (r) {
  2519. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2520. amdgpu_gfx_scratch_free(adev, scratch);
  2521. return r;
  2522. }
  2523. /* unmap queues */
  2524. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_UNMAP_QUEUES, 4));
  2525. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  2526. PACKET3_UNMAP_QUEUES_ACTION(1) | /* RESET_QUEUES */
  2527. PACKET3_UNMAP_QUEUES_QUEUE_SEL(0) |
  2528. PACKET3_UNMAP_QUEUES_ENGINE_SEL(0) |
  2529. PACKET3_UNMAP_QUEUES_NUM_QUEUES(1));
  2530. amdgpu_ring_write(kiq_ring, PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET0(ring->doorbell_index));
  2531. amdgpu_ring_write(kiq_ring, 0);
  2532. amdgpu_ring_write(kiq_ring, 0);
  2533. amdgpu_ring_write(kiq_ring, 0);
  2534. /* write to scratch for completion */
  2535. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2536. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2537. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  2538. amdgpu_ring_commit(kiq_ring);
  2539. for (i = 0; i < adev->usec_timeout; i++) {
  2540. tmp = RREG32(scratch);
  2541. if (tmp == 0xDEADBEEF)
  2542. break;
  2543. DRM_UDELAY(1);
  2544. }
  2545. if (i >= adev->usec_timeout) {
  2546. DRM_ERROR("KCQ disabled failed (scratch(0x%04X)=0x%08X)\n", scratch, tmp);
  2547. r = -EINVAL;
  2548. }
  2549. amdgpu_gfx_scratch_free(adev, scratch);
  2550. return r;
  2551. }
  2552. static int gfx_v9_0_hw_fini(void *handle)
  2553. {
  2554. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2555. int i;
  2556. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  2557. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  2558. /* disable KCQ to avoid CPC touch memory not valid anymore */
  2559. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2560. gfx_v9_0_kcq_disable(&adev->gfx.kiq.ring, &adev->gfx.compute_ring[i]);
  2561. if (amdgpu_sriov_vf(adev)) {
  2562. gfx_v9_0_cp_gfx_enable(adev, false);
  2563. /* must disable polling for SRIOV when hw finished, otherwise
  2564. * CPC engine may still keep fetching WB address which is already
  2565. * invalid after sw finished and trigger DMAR reading error in
  2566. * hypervisor side.
  2567. */
  2568. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2569. return 0;
  2570. }
  2571. gfx_v9_0_cp_enable(adev, false);
  2572. gfx_v9_0_rlc_stop(adev);
  2573. return 0;
  2574. }
  2575. static int gfx_v9_0_suspend(void *handle)
  2576. {
  2577. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2578. adev->gfx.in_suspend = true;
  2579. return gfx_v9_0_hw_fini(adev);
  2580. }
  2581. static int gfx_v9_0_resume(void *handle)
  2582. {
  2583. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2584. int r;
  2585. r = gfx_v9_0_hw_init(adev);
  2586. adev->gfx.in_suspend = false;
  2587. return r;
  2588. }
  2589. static bool gfx_v9_0_is_idle(void *handle)
  2590. {
  2591. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2592. if (REG_GET_FIELD(RREG32_SOC15(GC, 0, mmGRBM_STATUS),
  2593. GRBM_STATUS, GUI_ACTIVE))
  2594. return false;
  2595. else
  2596. return true;
  2597. }
  2598. static int gfx_v9_0_wait_for_idle(void *handle)
  2599. {
  2600. unsigned i;
  2601. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2602. for (i = 0; i < adev->usec_timeout; i++) {
  2603. if (gfx_v9_0_is_idle(handle))
  2604. return 0;
  2605. udelay(1);
  2606. }
  2607. return -ETIMEDOUT;
  2608. }
  2609. static int gfx_v9_0_soft_reset(void *handle)
  2610. {
  2611. u32 grbm_soft_reset = 0;
  2612. u32 tmp;
  2613. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2614. /* GRBM_STATUS */
  2615. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS);
  2616. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  2617. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  2618. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  2619. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  2620. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  2621. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  2622. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2623. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2624. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2625. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  2626. }
  2627. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  2628. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2629. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2630. }
  2631. /* GRBM_STATUS2 */
  2632. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS2);
  2633. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  2634. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2635. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2636. if (grbm_soft_reset) {
  2637. /* stop the rlc */
  2638. gfx_v9_0_rlc_stop(adev);
  2639. /* Disable GFX parsing/prefetching */
  2640. gfx_v9_0_cp_gfx_enable(adev, false);
  2641. /* Disable MEC parsing/prefetching */
  2642. gfx_v9_0_cp_compute_enable(adev, false);
  2643. if (grbm_soft_reset) {
  2644. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2645. tmp |= grbm_soft_reset;
  2646. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2647. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2648. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2649. udelay(50);
  2650. tmp &= ~grbm_soft_reset;
  2651. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2652. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2653. }
  2654. /* Wait a little for things to settle down */
  2655. udelay(50);
  2656. }
  2657. return 0;
  2658. }
  2659. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2660. {
  2661. uint64_t clock;
  2662. mutex_lock(&adev->gfx.gpu_clock_mutex);
  2663. WREG32_SOC15(GC, 0, mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  2664. clock = (uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_LSB) |
  2665. ((uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  2666. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  2667. return clock;
  2668. }
  2669. static void gfx_v9_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  2670. uint32_t vmid,
  2671. uint32_t gds_base, uint32_t gds_size,
  2672. uint32_t gws_base, uint32_t gws_size,
  2673. uint32_t oa_base, uint32_t oa_size)
  2674. {
  2675. struct amdgpu_device *adev = ring->adev;
  2676. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  2677. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  2678. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  2679. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  2680. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  2681. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  2682. /* GDS Base */
  2683. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2684. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_BASE) + 2 * vmid,
  2685. gds_base);
  2686. /* GDS Size */
  2687. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2688. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE) + 2 * vmid,
  2689. gds_size);
  2690. /* GWS */
  2691. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2692. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID0) + vmid,
  2693. gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  2694. /* OA */
  2695. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2696. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID0) + vmid,
  2697. (1 << (oa_size + oa_base)) - (1 << oa_base));
  2698. }
  2699. static int gfx_v9_0_early_init(void *handle)
  2700. {
  2701. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2702. adev->gfx.num_gfx_rings = GFX9_NUM_GFX_RINGS;
  2703. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  2704. gfx_v9_0_set_ring_funcs(adev);
  2705. gfx_v9_0_set_irq_funcs(adev);
  2706. gfx_v9_0_set_gds_init(adev);
  2707. gfx_v9_0_set_rlc_funcs(adev);
  2708. return 0;
  2709. }
  2710. static int gfx_v9_0_late_init(void *handle)
  2711. {
  2712. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2713. int r;
  2714. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  2715. if (r)
  2716. return r;
  2717. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  2718. if (r)
  2719. return r;
  2720. return 0;
  2721. }
  2722. static void gfx_v9_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
  2723. {
  2724. uint32_t rlc_setting, data;
  2725. unsigned i;
  2726. if (adev->gfx.rlc.in_safe_mode)
  2727. return;
  2728. /* if RLC is not enabled, do nothing */
  2729. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2730. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2731. return;
  2732. if (adev->cg_flags &
  2733. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG |
  2734. AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2735. data = RLC_SAFE_MODE__CMD_MASK;
  2736. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  2737. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2738. /* wait for RLC_SAFE_MODE */
  2739. for (i = 0; i < adev->usec_timeout; i++) {
  2740. if (!REG_GET_FIELD(SOC15_REG_OFFSET(GC, 0, mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  2741. break;
  2742. udelay(1);
  2743. }
  2744. adev->gfx.rlc.in_safe_mode = true;
  2745. }
  2746. }
  2747. static void gfx_v9_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
  2748. {
  2749. uint32_t rlc_setting, data;
  2750. if (!adev->gfx.rlc.in_safe_mode)
  2751. return;
  2752. /* if RLC is not enabled, do nothing */
  2753. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2754. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2755. return;
  2756. if (adev->cg_flags &
  2757. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  2758. /*
  2759. * Try to exit safe mode only if it is already in safe
  2760. * mode.
  2761. */
  2762. data = RLC_SAFE_MODE__CMD_MASK;
  2763. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2764. adev->gfx.rlc.in_safe_mode = false;
  2765. }
  2766. }
  2767. static void gfx_v9_0_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  2768. bool enable)
  2769. {
  2770. /* TODO: double check if we need to perform under safe mdoe */
  2771. /* gfx_v9_0_enter_rlc_safe_mode(adev); */
  2772. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  2773. gfx_v9_0_enable_gfx_cg_power_gating(adev, true);
  2774. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  2775. gfx_v9_0_enable_gfx_pipeline_powergating(adev, true);
  2776. } else {
  2777. gfx_v9_0_enable_gfx_cg_power_gating(adev, false);
  2778. gfx_v9_0_enable_gfx_pipeline_powergating(adev, false);
  2779. }
  2780. /* gfx_v9_0_exit_rlc_safe_mode(adev); */
  2781. }
  2782. static void gfx_v9_0_update_gfx_mg_power_gating(struct amdgpu_device *adev,
  2783. bool enable)
  2784. {
  2785. /* TODO: double check if we need to perform under safe mode */
  2786. /* gfx_v9_0_enter_rlc_safe_mode(adev); */
  2787. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  2788. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, true);
  2789. else
  2790. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, false);
  2791. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  2792. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  2793. else
  2794. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  2795. /* gfx_v9_0_exit_rlc_safe_mode(adev); */
  2796. }
  2797. static void gfx_v9_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  2798. bool enable)
  2799. {
  2800. uint32_t data, def;
  2801. /* It is disabled by HW by default */
  2802. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  2803. /* 1 - RLC_CGTT_MGCG_OVERRIDE */
  2804. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2805. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2806. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2807. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2808. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2809. /* only for Vega10 & Raven1 */
  2810. data |= RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK;
  2811. if (def != data)
  2812. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2813. /* MGLS is a global flag to control all MGLS in GFX */
  2814. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  2815. /* 2 - RLC memory Light sleep */
  2816. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  2817. def = data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2818. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2819. if (def != data)
  2820. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2821. }
  2822. /* 3 - CP memory Light sleep */
  2823. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  2824. def = data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2825. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2826. if (def != data)
  2827. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2828. }
  2829. }
  2830. } else {
  2831. /* 1 - MGCG_OVERRIDE */
  2832. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2833. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2834. RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK |
  2835. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2836. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2837. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2838. if (def != data)
  2839. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2840. /* 2 - disable MGLS in RLC */
  2841. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2842. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  2843. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2844. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2845. }
  2846. /* 3 - disable MGLS in CP */
  2847. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2848. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  2849. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2850. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2851. }
  2852. }
  2853. }
  2854. static void gfx_v9_0_update_3d_clock_gating(struct amdgpu_device *adev,
  2855. bool enable)
  2856. {
  2857. uint32_t data, def;
  2858. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2859. /* Enable 3D CGCG/CGLS */
  2860. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2861. /* write cmd to clear cgcg/cgls ov */
  2862. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2863. /* unset CGCG override */
  2864. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_GFX3D_CG_OVERRIDE_MASK;
  2865. /* update CGCG and CGLS override bits */
  2866. if (def != data)
  2867. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2868. /* enable 3Dcgcg FSM(0x0020003f) */
  2869. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2870. data = (0x2000 << RLC_CGCG_CGLS_CTRL_3D__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2871. RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK;
  2872. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS)
  2873. data |= (0x000F << RLC_CGCG_CGLS_CTRL_3D__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2874. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK;
  2875. if (def != data)
  2876. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2877. /* set IDLE_POLL_COUNT(0x00900100) */
  2878. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2879. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2880. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2881. if (def != data)
  2882. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2883. } else {
  2884. /* Disable CGCG/CGLS */
  2885. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2886. /* disable cgcg, cgls should be disabled */
  2887. data &= ~(RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK |
  2888. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK);
  2889. /* disable cgcg and cgls in FSM */
  2890. if (def != data)
  2891. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2892. }
  2893. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2894. }
  2895. static void gfx_v9_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  2896. bool enable)
  2897. {
  2898. uint32_t def, data;
  2899. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2900. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  2901. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2902. /* unset CGCG override */
  2903. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGCG_OVERRIDE_MASK;
  2904. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2905. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2906. else
  2907. data |= RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2908. /* update CGCG and CGLS override bits */
  2909. if (def != data)
  2910. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2911. /* enable cgcg FSM(0x0020003F) */
  2912. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2913. data = (0x2000 << RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2914. RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  2915. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2916. data |= (0x000F << RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2917. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  2918. if (def != data)
  2919. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2920. /* set IDLE_POLL_COUNT(0x00900100) */
  2921. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2922. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2923. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2924. if (def != data)
  2925. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2926. } else {
  2927. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2928. /* reset CGCG/CGLS bits */
  2929. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  2930. /* disable cgcg and cgls in FSM */
  2931. if (def != data)
  2932. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2933. }
  2934. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2935. }
  2936. static int gfx_v9_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  2937. bool enable)
  2938. {
  2939. if (enable) {
  2940. /* CGCG/CGLS should be enabled after MGCG/MGLS
  2941. * === MGCG + MGLS ===
  2942. */
  2943. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2944. /* === CGCG /CGLS for GFX 3D Only === */
  2945. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2946. /* === CGCG + CGLS === */
  2947. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2948. } else {
  2949. /* CGCG/CGLS should be disabled before MGCG/MGLS
  2950. * === CGCG + CGLS ===
  2951. */
  2952. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2953. /* === CGCG /CGLS for GFX 3D Only === */
  2954. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2955. /* === MGCG + MGLS === */
  2956. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2957. }
  2958. return 0;
  2959. }
  2960. static const struct amdgpu_rlc_funcs gfx_v9_0_rlc_funcs = {
  2961. .enter_safe_mode = gfx_v9_0_enter_rlc_safe_mode,
  2962. .exit_safe_mode = gfx_v9_0_exit_rlc_safe_mode
  2963. };
  2964. static int gfx_v9_0_set_powergating_state(void *handle,
  2965. enum amd_powergating_state state)
  2966. {
  2967. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2968. bool enable = (state == AMD_PG_STATE_GATE) ? true : false;
  2969. switch (adev->asic_type) {
  2970. case CHIP_RAVEN:
  2971. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  2972. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  2973. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  2974. } else {
  2975. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  2976. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  2977. }
  2978. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  2979. gfx_v9_0_enable_cp_power_gating(adev, true);
  2980. else
  2981. gfx_v9_0_enable_cp_power_gating(adev, false);
  2982. /* update gfx cgpg state */
  2983. gfx_v9_0_update_gfx_cg_power_gating(adev, enable);
  2984. /* update mgcg state */
  2985. gfx_v9_0_update_gfx_mg_power_gating(adev, enable);
  2986. break;
  2987. default:
  2988. break;
  2989. }
  2990. return 0;
  2991. }
  2992. static int gfx_v9_0_set_clockgating_state(void *handle,
  2993. enum amd_clockgating_state state)
  2994. {
  2995. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2996. if (amdgpu_sriov_vf(adev))
  2997. return 0;
  2998. switch (adev->asic_type) {
  2999. case CHIP_VEGA10:
  3000. case CHIP_VEGA12:
  3001. case CHIP_RAVEN:
  3002. gfx_v9_0_update_gfx_clock_gating(adev,
  3003. state == AMD_CG_STATE_GATE ? true : false);
  3004. break;
  3005. default:
  3006. break;
  3007. }
  3008. return 0;
  3009. }
  3010. static void gfx_v9_0_get_clockgating_state(void *handle, u32 *flags)
  3011. {
  3012. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3013. int data;
  3014. if (amdgpu_sriov_vf(adev))
  3015. *flags = 0;
  3016. /* AMD_CG_SUPPORT_GFX_MGCG */
  3017. data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  3018. if (!(data & RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK))
  3019. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  3020. /* AMD_CG_SUPPORT_GFX_CGCG */
  3021. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  3022. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  3023. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  3024. /* AMD_CG_SUPPORT_GFX_CGLS */
  3025. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  3026. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  3027. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  3028. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  3029. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  3030. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  3031. /* AMD_CG_SUPPORT_GFX_CP_LS */
  3032. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  3033. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  3034. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  3035. /* AMD_CG_SUPPORT_GFX_3D_CGCG */
  3036. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  3037. if (data & RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK)
  3038. *flags |= AMD_CG_SUPPORT_GFX_3D_CGCG;
  3039. /* AMD_CG_SUPPORT_GFX_3D_CGLS */
  3040. if (data & RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK)
  3041. *flags |= AMD_CG_SUPPORT_GFX_3D_CGLS;
  3042. }
  3043. static u64 gfx_v9_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  3044. {
  3045. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 is 32bit rptr*/
  3046. }
  3047. static u64 gfx_v9_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  3048. {
  3049. struct amdgpu_device *adev = ring->adev;
  3050. u64 wptr;
  3051. /* XXX check if swapping is necessary on BE */
  3052. if (ring->use_doorbell) {
  3053. wptr = atomic64_read((atomic64_t *)&adev->wb.wb[ring->wptr_offs]);
  3054. } else {
  3055. wptr = RREG32_SOC15(GC, 0, mmCP_RB0_WPTR);
  3056. wptr += (u64)RREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI) << 32;
  3057. }
  3058. return wptr;
  3059. }
  3060. static void gfx_v9_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  3061. {
  3062. struct amdgpu_device *adev = ring->adev;
  3063. if (ring->use_doorbell) {
  3064. /* XXX check if swapping is necessary on BE */
  3065. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  3066. WDOORBELL64(ring->doorbell_index, ring->wptr);
  3067. } else {
  3068. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  3069. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  3070. }
  3071. }
  3072. static void gfx_v9_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  3073. {
  3074. struct amdgpu_device *adev = ring->adev;
  3075. u32 ref_and_mask, reg_mem_engine;
  3076. const struct nbio_hdp_flush_reg *nbio_hf_reg = adev->nbio_funcs->hdp_flush_reg;
  3077. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
  3078. switch (ring->me) {
  3079. case 1:
  3080. ref_and_mask = nbio_hf_reg->ref_and_mask_cp2 << ring->pipe;
  3081. break;
  3082. case 2:
  3083. ref_and_mask = nbio_hf_reg->ref_and_mask_cp6 << ring->pipe;
  3084. break;
  3085. default:
  3086. return;
  3087. }
  3088. reg_mem_engine = 0;
  3089. } else {
  3090. ref_and_mask = nbio_hf_reg->ref_and_mask_cp0;
  3091. reg_mem_engine = 1; /* pfp */
  3092. }
  3093. gfx_v9_0_wait_reg_mem(ring, reg_mem_engine, 0, 1,
  3094. adev->nbio_funcs->get_hdp_flush_req_offset(adev),
  3095. adev->nbio_funcs->get_hdp_flush_done_offset(adev),
  3096. ref_and_mask, ref_and_mask, 0x20);
  3097. }
  3098. static void gfx_v9_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  3099. struct amdgpu_ib *ib,
  3100. unsigned vmid, bool ctx_switch)
  3101. {
  3102. u32 header, control = 0;
  3103. if (ib->flags & AMDGPU_IB_FLAG_CE)
  3104. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3105. else
  3106. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3107. control |= ib->length_dw | (vmid << 24);
  3108. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  3109. control |= INDIRECT_BUFFER_PRE_ENB(1);
  3110. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  3111. gfx_v9_0_ring_emit_de_meta(ring);
  3112. }
  3113. amdgpu_ring_write(ring, header);
  3114. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3115. amdgpu_ring_write(ring,
  3116. #ifdef __BIG_ENDIAN
  3117. (2 << 0) |
  3118. #endif
  3119. lower_32_bits(ib->gpu_addr));
  3120. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3121. amdgpu_ring_write(ring, control);
  3122. }
  3123. static void gfx_v9_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  3124. struct amdgpu_ib *ib,
  3125. unsigned vmid, bool ctx_switch)
  3126. {
  3127. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vmid << 24);
  3128. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  3129. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3130. amdgpu_ring_write(ring,
  3131. #ifdef __BIG_ENDIAN
  3132. (2 << 0) |
  3133. #endif
  3134. lower_32_bits(ib->gpu_addr));
  3135. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3136. amdgpu_ring_write(ring, control);
  3137. }
  3138. static void gfx_v9_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  3139. u64 seq, unsigned flags)
  3140. {
  3141. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3142. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3143. /* RELEASE_MEM - flush caches, send int */
  3144. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 6));
  3145. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3146. EOP_TC_ACTION_EN |
  3147. EOP_TC_WB_ACTION_EN |
  3148. EOP_TC_MD_ACTION_EN |
  3149. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3150. EVENT_INDEX(5)));
  3151. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3152. /*
  3153. * the address should be Qword aligned if 64bit write, Dword
  3154. * aligned if only send 32bit data low (discard data high)
  3155. */
  3156. if (write64bit)
  3157. BUG_ON(addr & 0x7);
  3158. else
  3159. BUG_ON(addr & 0x3);
  3160. amdgpu_ring_write(ring, lower_32_bits(addr));
  3161. amdgpu_ring_write(ring, upper_32_bits(addr));
  3162. amdgpu_ring_write(ring, lower_32_bits(seq));
  3163. amdgpu_ring_write(ring, upper_32_bits(seq));
  3164. amdgpu_ring_write(ring, 0);
  3165. }
  3166. static void gfx_v9_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  3167. {
  3168. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3169. uint32_t seq = ring->fence_drv.sync_seq;
  3170. uint64_t addr = ring->fence_drv.gpu_addr;
  3171. gfx_v9_0_wait_reg_mem(ring, usepfp, 1, 0,
  3172. lower_32_bits(addr), upper_32_bits(addr),
  3173. seq, 0xffffffff, 4);
  3174. }
  3175. static void gfx_v9_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  3176. unsigned vmid, uint64_t pd_addr)
  3177. {
  3178. amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  3179. /* compute doesn't have PFP */
  3180. if (ring->funcs->type == AMDGPU_RING_TYPE_GFX) {
  3181. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3182. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3183. amdgpu_ring_write(ring, 0x0);
  3184. }
  3185. }
  3186. static u64 gfx_v9_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  3187. {
  3188. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 hardware is 32bit rptr */
  3189. }
  3190. static u64 gfx_v9_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  3191. {
  3192. u64 wptr;
  3193. /* XXX check if swapping is necessary on BE */
  3194. if (ring->use_doorbell)
  3195. wptr = atomic64_read((atomic64_t *)&ring->adev->wb.wb[ring->wptr_offs]);
  3196. else
  3197. BUG();
  3198. return wptr;
  3199. }
  3200. static void gfx_v9_0_ring_set_pipe_percent(struct amdgpu_ring *ring,
  3201. bool acquire)
  3202. {
  3203. struct amdgpu_device *adev = ring->adev;
  3204. int pipe_num, tmp, reg;
  3205. int pipe_percent = acquire ? SPI_WCL_PIPE_PERCENT_GFX__VALUE_MASK : 0x1;
  3206. pipe_num = ring->me * adev->gfx.mec.num_pipe_per_mec + ring->pipe;
  3207. /* first me only has 2 entries, GFX and HP3D */
  3208. if (ring->me > 0)
  3209. pipe_num -= 2;
  3210. reg = SOC15_REG_OFFSET(GC, 0, mmSPI_WCL_PIPE_PERCENT_GFX) + pipe_num;
  3211. tmp = RREG32(reg);
  3212. tmp = REG_SET_FIELD(tmp, SPI_WCL_PIPE_PERCENT_GFX, VALUE, pipe_percent);
  3213. WREG32(reg, tmp);
  3214. }
  3215. static void gfx_v9_0_pipe_reserve_resources(struct amdgpu_device *adev,
  3216. struct amdgpu_ring *ring,
  3217. bool acquire)
  3218. {
  3219. int i, pipe;
  3220. bool reserve;
  3221. struct amdgpu_ring *iring;
  3222. mutex_lock(&adev->gfx.pipe_reserve_mutex);
  3223. pipe = amdgpu_gfx_queue_to_bit(adev, ring->me, ring->pipe, 0);
  3224. if (acquire)
  3225. set_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  3226. else
  3227. clear_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  3228. if (!bitmap_weight(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES)) {
  3229. /* Clear all reservations - everyone reacquires all resources */
  3230. for (i = 0; i < adev->gfx.num_gfx_rings; ++i)
  3231. gfx_v9_0_ring_set_pipe_percent(&adev->gfx.gfx_ring[i],
  3232. true);
  3233. for (i = 0; i < adev->gfx.num_compute_rings; ++i)
  3234. gfx_v9_0_ring_set_pipe_percent(&adev->gfx.compute_ring[i],
  3235. true);
  3236. } else {
  3237. /* Lower all pipes without a current reservation */
  3238. for (i = 0; i < adev->gfx.num_gfx_rings; ++i) {
  3239. iring = &adev->gfx.gfx_ring[i];
  3240. pipe = amdgpu_gfx_queue_to_bit(adev,
  3241. iring->me,
  3242. iring->pipe,
  3243. 0);
  3244. reserve = test_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  3245. gfx_v9_0_ring_set_pipe_percent(iring, reserve);
  3246. }
  3247. for (i = 0; i < adev->gfx.num_compute_rings; ++i) {
  3248. iring = &adev->gfx.compute_ring[i];
  3249. pipe = amdgpu_gfx_queue_to_bit(adev,
  3250. iring->me,
  3251. iring->pipe,
  3252. 0);
  3253. reserve = test_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  3254. gfx_v9_0_ring_set_pipe_percent(iring, reserve);
  3255. }
  3256. }
  3257. mutex_unlock(&adev->gfx.pipe_reserve_mutex);
  3258. }
  3259. static void gfx_v9_0_hqd_set_priority(struct amdgpu_device *adev,
  3260. struct amdgpu_ring *ring,
  3261. bool acquire)
  3262. {
  3263. uint32_t pipe_priority = acquire ? 0x2 : 0x0;
  3264. uint32_t queue_priority = acquire ? 0xf : 0x0;
  3265. mutex_lock(&adev->srbm_mutex);
  3266. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  3267. WREG32_SOC15(GC, 0, mmCP_HQD_PIPE_PRIORITY, pipe_priority);
  3268. WREG32_SOC15(GC, 0, mmCP_HQD_QUEUE_PRIORITY, queue_priority);
  3269. soc15_grbm_select(adev, 0, 0, 0, 0);
  3270. mutex_unlock(&adev->srbm_mutex);
  3271. }
  3272. static void gfx_v9_0_ring_set_priority_compute(struct amdgpu_ring *ring,
  3273. enum drm_sched_priority priority)
  3274. {
  3275. struct amdgpu_device *adev = ring->adev;
  3276. bool acquire = priority == DRM_SCHED_PRIORITY_HIGH_HW;
  3277. if (ring->funcs->type != AMDGPU_RING_TYPE_COMPUTE)
  3278. return;
  3279. gfx_v9_0_hqd_set_priority(adev, ring, acquire);
  3280. gfx_v9_0_pipe_reserve_resources(adev, ring, acquire);
  3281. }
  3282. static void gfx_v9_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  3283. {
  3284. struct amdgpu_device *adev = ring->adev;
  3285. /* XXX check if swapping is necessary on BE */
  3286. if (ring->use_doorbell) {
  3287. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  3288. WDOORBELL64(ring->doorbell_index, ring->wptr);
  3289. } else{
  3290. BUG(); /* only DOORBELL method supported on gfx9 now */
  3291. }
  3292. }
  3293. static void gfx_v9_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  3294. u64 seq, unsigned int flags)
  3295. {
  3296. struct amdgpu_device *adev = ring->adev;
  3297. /* we only allocate 32bit for each seq wb address */
  3298. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  3299. /* write fence seq to the "addr" */
  3300. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3301. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3302. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  3303. amdgpu_ring_write(ring, lower_32_bits(addr));
  3304. amdgpu_ring_write(ring, upper_32_bits(addr));
  3305. amdgpu_ring_write(ring, lower_32_bits(seq));
  3306. if (flags & AMDGPU_FENCE_FLAG_INT) {
  3307. /* set register to trigger INT */
  3308. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3309. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3310. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  3311. amdgpu_ring_write(ring, SOC15_REG_OFFSET(GC, 0, mmCPC_INT_STATUS));
  3312. amdgpu_ring_write(ring, 0);
  3313. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  3314. }
  3315. }
  3316. static void gfx_v9_ring_emit_sb(struct amdgpu_ring *ring)
  3317. {
  3318. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3319. amdgpu_ring_write(ring, 0);
  3320. }
  3321. static void gfx_v9_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  3322. {
  3323. struct v9_ce_ib_state ce_payload = {0};
  3324. uint64_t csa_addr;
  3325. int cnt;
  3326. cnt = (sizeof(ce_payload) >> 2) + 4 - 2;
  3327. csa_addr = amdgpu_csa_vaddr(ring->adev);
  3328. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3329. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  3330. WRITE_DATA_DST_SEL(8) |
  3331. WR_CONFIRM) |
  3332. WRITE_DATA_CACHE_POLICY(0));
  3333. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3334. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3335. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, sizeof(ce_payload) >> 2);
  3336. }
  3337. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  3338. {
  3339. struct v9_de_ib_state de_payload = {0};
  3340. uint64_t csa_addr, gds_addr;
  3341. int cnt;
  3342. csa_addr = amdgpu_csa_vaddr(ring->adev);
  3343. gds_addr = csa_addr + 4096;
  3344. de_payload.gds_backup_addrlo = lower_32_bits(gds_addr);
  3345. de_payload.gds_backup_addrhi = upper_32_bits(gds_addr);
  3346. cnt = (sizeof(de_payload) >> 2) + 4 - 2;
  3347. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3348. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  3349. WRITE_DATA_DST_SEL(8) |
  3350. WR_CONFIRM) |
  3351. WRITE_DATA_CACHE_POLICY(0));
  3352. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3353. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3354. amdgpu_ring_write_multiple(ring, (void *)&de_payload, sizeof(de_payload) >> 2);
  3355. }
  3356. static void gfx_v9_0_ring_emit_tmz(struct amdgpu_ring *ring, bool start)
  3357. {
  3358. amdgpu_ring_write(ring, PACKET3(PACKET3_FRAME_CONTROL, 0));
  3359. amdgpu_ring_write(ring, FRAME_CMD(start ? 0 : 1)); /* frame_end */
  3360. }
  3361. static void gfx_v9_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  3362. {
  3363. uint32_t dw2 = 0;
  3364. if (amdgpu_sriov_vf(ring->adev))
  3365. gfx_v9_0_ring_emit_ce_meta(ring);
  3366. gfx_v9_0_ring_emit_tmz(ring, true);
  3367. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  3368. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  3369. /* set load_global_config & load_global_uconfig */
  3370. dw2 |= 0x8001;
  3371. /* set load_cs_sh_regs */
  3372. dw2 |= 0x01000000;
  3373. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  3374. dw2 |= 0x10002;
  3375. /* set load_ce_ram if preamble presented */
  3376. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  3377. dw2 |= 0x10000000;
  3378. } else {
  3379. /* still load_ce_ram if this is the first time preamble presented
  3380. * although there is no context switch happens.
  3381. */
  3382. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  3383. dw2 |= 0x10000000;
  3384. }
  3385. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3386. amdgpu_ring_write(ring, dw2);
  3387. amdgpu_ring_write(ring, 0);
  3388. }
  3389. static unsigned gfx_v9_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  3390. {
  3391. unsigned ret;
  3392. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  3393. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  3394. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  3395. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  3396. ret = ring->wptr & ring->buf_mask;
  3397. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  3398. return ret;
  3399. }
  3400. static void gfx_v9_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  3401. {
  3402. unsigned cur;
  3403. BUG_ON(offset > ring->buf_mask);
  3404. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  3405. cur = (ring->wptr & ring->buf_mask) - 1;
  3406. if (likely(cur > offset))
  3407. ring->ring[offset] = cur - offset;
  3408. else
  3409. ring->ring[offset] = (ring->ring_size>>2) - offset + cur;
  3410. }
  3411. static void gfx_v9_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  3412. {
  3413. struct amdgpu_device *adev = ring->adev;
  3414. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  3415. amdgpu_ring_write(ring, 0 | /* src: register*/
  3416. (5 << 8) | /* dst: memory */
  3417. (1 << 20)); /* write confirm */
  3418. amdgpu_ring_write(ring, reg);
  3419. amdgpu_ring_write(ring, 0);
  3420. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  3421. adev->virt.reg_val_offs * 4));
  3422. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  3423. adev->virt.reg_val_offs * 4));
  3424. }
  3425. static void gfx_v9_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  3426. uint32_t val)
  3427. {
  3428. uint32_t cmd = 0;
  3429. switch (ring->funcs->type) {
  3430. case AMDGPU_RING_TYPE_GFX:
  3431. cmd = WRITE_DATA_ENGINE_SEL(1) | WR_CONFIRM;
  3432. break;
  3433. case AMDGPU_RING_TYPE_KIQ:
  3434. cmd = (1 << 16); /* no inc addr */
  3435. break;
  3436. default:
  3437. cmd = WR_CONFIRM;
  3438. break;
  3439. }
  3440. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3441. amdgpu_ring_write(ring, cmd);
  3442. amdgpu_ring_write(ring, reg);
  3443. amdgpu_ring_write(ring, 0);
  3444. amdgpu_ring_write(ring, val);
  3445. }
  3446. static void gfx_v9_0_ring_emit_reg_wait(struct amdgpu_ring *ring, uint32_t reg,
  3447. uint32_t val, uint32_t mask)
  3448. {
  3449. gfx_v9_0_wait_reg_mem(ring, 0, 0, 0, reg, 0, val, mask, 0x20);
  3450. }
  3451. static void gfx_v9_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  3452. enum amdgpu_interrupt_state state)
  3453. {
  3454. switch (state) {
  3455. case AMDGPU_IRQ_STATE_DISABLE:
  3456. case AMDGPU_IRQ_STATE_ENABLE:
  3457. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3458. TIME_STAMP_INT_ENABLE,
  3459. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3460. break;
  3461. default:
  3462. break;
  3463. }
  3464. }
  3465. static void gfx_v9_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  3466. int me, int pipe,
  3467. enum amdgpu_interrupt_state state)
  3468. {
  3469. u32 mec_int_cntl, mec_int_cntl_reg;
  3470. /*
  3471. * amdgpu controls only the first MEC. That's why this function only
  3472. * handles the setting of interrupts for this specific MEC. All other
  3473. * pipes' interrupts are set by amdkfd.
  3474. */
  3475. if (me == 1) {
  3476. switch (pipe) {
  3477. case 0:
  3478. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3479. break;
  3480. case 1:
  3481. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE1_INT_CNTL);
  3482. break;
  3483. case 2:
  3484. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE2_INT_CNTL);
  3485. break;
  3486. case 3:
  3487. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE3_INT_CNTL);
  3488. break;
  3489. default:
  3490. DRM_DEBUG("invalid pipe %d\n", pipe);
  3491. return;
  3492. }
  3493. } else {
  3494. DRM_DEBUG("invalid me %d\n", me);
  3495. return;
  3496. }
  3497. switch (state) {
  3498. case AMDGPU_IRQ_STATE_DISABLE:
  3499. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3500. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3501. TIME_STAMP_INT_ENABLE, 0);
  3502. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3503. break;
  3504. case AMDGPU_IRQ_STATE_ENABLE:
  3505. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3506. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3507. TIME_STAMP_INT_ENABLE, 1);
  3508. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3509. break;
  3510. default:
  3511. break;
  3512. }
  3513. }
  3514. static int gfx_v9_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  3515. struct amdgpu_irq_src *source,
  3516. unsigned type,
  3517. enum amdgpu_interrupt_state state)
  3518. {
  3519. switch (state) {
  3520. case AMDGPU_IRQ_STATE_DISABLE:
  3521. case AMDGPU_IRQ_STATE_ENABLE:
  3522. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3523. PRIV_REG_INT_ENABLE,
  3524. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3525. break;
  3526. default:
  3527. break;
  3528. }
  3529. return 0;
  3530. }
  3531. static int gfx_v9_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  3532. struct amdgpu_irq_src *source,
  3533. unsigned type,
  3534. enum amdgpu_interrupt_state state)
  3535. {
  3536. switch (state) {
  3537. case AMDGPU_IRQ_STATE_DISABLE:
  3538. case AMDGPU_IRQ_STATE_ENABLE:
  3539. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3540. PRIV_INSTR_INT_ENABLE,
  3541. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3542. default:
  3543. break;
  3544. }
  3545. return 0;
  3546. }
  3547. static int gfx_v9_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  3548. struct amdgpu_irq_src *src,
  3549. unsigned type,
  3550. enum amdgpu_interrupt_state state)
  3551. {
  3552. switch (type) {
  3553. case AMDGPU_CP_IRQ_GFX_EOP:
  3554. gfx_v9_0_set_gfx_eop_interrupt_state(adev, state);
  3555. break;
  3556. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  3557. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  3558. break;
  3559. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  3560. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  3561. break;
  3562. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  3563. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  3564. break;
  3565. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  3566. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  3567. break;
  3568. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  3569. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  3570. break;
  3571. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  3572. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  3573. break;
  3574. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  3575. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  3576. break;
  3577. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  3578. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  3579. break;
  3580. default:
  3581. break;
  3582. }
  3583. return 0;
  3584. }
  3585. static int gfx_v9_0_eop_irq(struct amdgpu_device *adev,
  3586. struct amdgpu_irq_src *source,
  3587. struct amdgpu_iv_entry *entry)
  3588. {
  3589. int i;
  3590. u8 me_id, pipe_id, queue_id;
  3591. struct amdgpu_ring *ring;
  3592. DRM_DEBUG("IH: CP EOP\n");
  3593. me_id = (entry->ring_id & 0x0c) >> 2;
  3594. pipe_id = (entry->ring_id & 0x03) >> 0;
  3595. queue_id = (entry->ring_id & 0x70) >> 4;
  3596. switch (me_id) {
  3597. case 0:
  3598. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  3599. break;
  3600. case 1:
  3601. case 2:
  3602. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3603. ring = &adev->gfx.compute_ring[i];
  3604. /* Per-queue interrupt is supported for MEC starting from VI.
  3605. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  3606. */
  3607. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  3608. amdgpu_fence_process(ring);
  3609. }
  3610. break;
  3611. }
  3612. return 0;
  3613. }
  3614. static int gfx_v9_0_priv_reg_irq(struct amdgpu_device *adev,
  3615. struct amdgpu_irq_src *source,
  3616. struct amdgpu_iv_entry *entry)
  3617. {
  3618. DRM_ERROR("Illegal register access in command stream\n");
  3619. schedule_work(&adev->reset_work);
  3620. return 0;
  3621. }
  3622. static int gfx_v9_0_priv_inst_irq(struct amdgpu_device *adev,
  3623. struct amdgpu_irq_src *source,
  3624. struct amdgpu_iv_entry *entry)
  3625. {
  3626. DRM_ERROR("Illegal instruction in command stream\n");
  3627. schedule_work(&adev->reset_work);
  3628. return 0;
  3629. }
  3630. static int gfx_v9_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  3631. struct amdgpu_irq_src *src,
  3632. unsigned int type,
  3633. enum amdgpu_interrupt_state state)
  3634. {
  3635. uint32_t tmp, target;
  3636. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3637. if (ring->me == 1)
  3638. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3639. else
  3640. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME2_PIPE0_INT_CNTL);
  3641. target += ring->pipe;
  3642. switch (type) {
  3643. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  3644. if (state == AMDGPU_IRQ_STATE_DISABLE) {
  3645. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3646. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3647. GENERIC2_INT_ENABLE, 0);
  3648. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3649. tmp = RREG32(target);
  3650. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3651. GENERIC2_INT_ENABLE, 0);
  3652. WREG32(target, tmp);
  3653. } else {
  3654. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3655. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3656. GENERIC2_INT_ENABLE, 1);
  3657. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3658. tmp = RREG32(target);
  3659. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3660. GENERIC2_INT_ENABLE, 1);
  3661. WREG32(target, tmp);
  3662. }
  3663. break;
  3664. default:
  3665. BUG(); /* kiq only support GENERIC2_INT now */
  3666. break;
  3667. }
  3668. return 0;
  3669. }
  3670. static int gfx_v9_0_kiq_irq(struct amdgpu_device *adev,
  3671. struct amdgpu_irq_src *source,
  3672. struct amdgpu_iv_entry *entry)
  3673. {
  3674. u8 me_id, pipe_id, queue_id;
  3675. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3676. me_id = (entry->ring_id & 0x0c) >> 2;
  3677. pipe_id = (entry->ring_id & 0x03) >> 0;
  3678. queue_id = (entry->ring_id & 0x70) >> 4;
  3679. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  3680. me_id, pipe_id, queue_id);
  3681. amdgpu_fence_process(ring);
  3682. return 0;
  3683. }
  3684. static const struct amd_ip_funcs gfx_v9_0_ip_funcs = {
  3685. .name = "gfx_v9_0",
  3686. .early_init = gfx_v9_0_early_init,
  3687. .late_init = gfx_v9_0_late_init,
  3688. .sw_init = gfx_v9_0_sw_init,
  3689. .sw_fini = gfx_v9_0_sw_fini,
  3690. .hw_init = gfx_v9_0_hw_init,
  3691. .hw_fini = gfx_v9_0_hw_fini,
  3692. .suspend = gfx_v9_0_suspend,
  3693. .resume = gfx_v9_0_resume,
  3694. .is_idle = gfx_v9_0_is_idle,
  3695. .wait_for_idle = gfx_v9_0_wait_for_idle,
  3696. .soft_reset = gfx_v9_0_soft_reset,
  3697. .set_clockgating_state = gfx_v9_0_set_clockgating_state,
  3698. .set_powergating_state = gfx_v9_0_set_powergating_state,
  3699. .get_clockgating_state = gfx_v9_0_get_clockgating_state,
  3700. };
  3701. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_gfx = {
  3702. .type = AMDGPU_RING_TYPE_GFX,
  3703. .align_mask = 0xff,
  3704. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3705. .support_64bit_ptrs = true,
  3706. .vmhub = AMDGPU_GFXHUB,
  3707. .get_rptr = gfx_v9_0_ring_get_rptr_gfx,
  3708. .get_wptr = gfx_v9_0_ring_get_wptr_gfx,
  3709. .set_wptr = gfx_v9_0_ring_set_wptr_gfx,
  3710. .emit_frame_size = /* totally 242 maximum if 16 IBs */
  3711. 5 + /* COND_EXEC */
  3712. 7 + /* PIPELINE_SYNC */
  3713. SOC15_FLUSH_GPU_TLB_NUM_WREG * 5 +
  3714. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 7 +
  3715. 2 + /* VM_FLUSH */
  3716. 8 + /* FENCE for VM_FLUSH */
  3717. 20 + /* GDS switch */
  3718. 4 + /* double SWITCH_BUFFER,
  3719. the first COND_EXEC jump to the place just
  3720. prior to this double SWITCH_BUFFER */
  3721. 5 + /* COND_EXEC */
  3722. 7 + /* HDP_flush */
  3723. 4 + /* VGT_flush */
  3724. 14 + /* CE_META */
  3725. 31 + /* DE_META */
  3726. 3 + /* CNTX_CTRL */
  3727. 5 + /* HDP_INVL */
  3728. 8 + 8 + /* FENCE x2 */
  3729. 2, /* SWITCH_BUFFER */
  3730. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_gfx */
  3731. .emit_ib = gfx_v9_0_ring_emit_ib_gfx,
  3732. .emit_fence = gfx_v9_0_ring_emit_fence,
  3733. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3734. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3735. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3736. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3737. .test_ring = gfx_v9_0_ring_test_ring,
  3738. .test_ib = gfx_v9_0_ring_test_ib,
  3739. .insert_nop = amdgpu_ring_insert_nop,
  3740. .pad_ib = amdgpu_ring_generic_pad_ib,
  3741. .emit_switch_buffer = gfx_v9_ring_emit_sb,
  3742. .emit_cntxcntl = gfx_v9_ring_emit_cntxcntl,
  3743. .init_cond_exec = gfx_v9_0_ring_emit_init_cond_exec,
  3744. .patch_cond_exec = gfx_v9_0_ring_emit_patch_cond_exec,
  3745. .emit_tmz = gfx_v9_0_ring_emit_tmz,
  3746. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  3747. .emit_reg_wait = gfx_v9_0_ring_emit_reg_wait,
  3748. };
  3749. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_compute = {
  3750. .type = AMDGPU_RING_TYPE_COMPUTE,
  3751. .align_mask = 0xff,
  3752. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3753. .support_64bit_ptrs = true,
  3754. .vmhub = AMDGPU_GFXHUB,
  3755. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3756. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3757. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3758. .emit_frame_size =
  3759. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3760. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3761. 5 + /* hdp invalidate */
  3762. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3763. SOC15_FLUSH_GPU_TLB_NUM_WREG * 5 +
  3764. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 7 +
  3765. 2 + /* gfx_v9_0_ring_emit_vm_flush */
  3766. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence x3 for user fence, vm fence */
  3767. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3768. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3769. .emit_fence = gfx_v9_0_ring_emit_fence,
  3770. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3771. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3772. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3773. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3774. .test_ring = gfx_v9_0_ring_test_ring,
  3775. .test_ib = gfx_v9_0_ring_test_ib,
  3776. .insert_nop = amdgpu_ring_insert_nop,
  3777. .pad_ib = amdgpu_ring_generic_pad_ib,
  3778. .set_priority = gfx_v9_0_ring_set_priority_compute,
  3779. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  3780. .emit_reg_wait = gfx_v9_0_ring_emit_reg_wait,
  3781. };
  3782. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_kiq = {
  3783. .type = AMDGPU_RING_TYPE_KIQ,
  3784. .align_mask = 0xff,
  3785. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3786. .support_64bit_ptrs = true,
  3787. .vmhub = AMDGPU_GFXHUB,
  3788. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3789. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3790. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3791. .emit_frame_size =
  3792. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3793. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3794. 5 + /* hdp invalidate */
  3795. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3796. SOC15_FLUSH_GPU_TLB_NUM_WREG * 5 +
  3797. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 7 +
  3798. 2 + /* gfx_v9_0_ring_emit_vm_flush */
  3799. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  3800. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3801. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3802. .emit_fence = gfx_v9_0_ring_emit_fence_kiq,
  3803. .test_ring = gfx_v9_0_ring_test_ring,
  3804. .test_ib = gfx_v9_0_ring_test_ib,
  3805. .insert_nop = amdgpu_ring_insert_nop,
  3806. .pad_ib = amdgpu_ring_generic_pad_ib,
  3807. .emit_rreg = gfx_v9_0_ring_emit_rreg,
  3808. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  3809. .emit_reg_wait = gfx_v9_0_ring_emit_reg_wait,
  3810. };
  3811. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev)
  3812. {
  3813. int i;
  3814. adev->gfx.kiq.ring.funcs = &gfx_v9_0_ring_funcs_kiq;
  3815. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3816. adev->gfx.gfx_ring[i].funcs = &gfx_v9_0_ring_funcs_gfx;
  3817. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3818. adev->gfx.compute_ring[i].funcs = &gfx_v9_0_ring_funcs_compute;
  3819. }
  3820. static const struct amdgpu_irq_src_funcs gfx_v9_0_kiq_irq_funcs = {
  3821. .set = gfx_v9_0_kiq_set_interrupt_state,
  3822. .process = gfx_v9_0_kiq_irq,
  3823. };
  3824. static const struct amdgpu_irq_src_funcs gfx_v9_0_eop_irq_funcs = {
  3825. .set = gfx_v9_0_set_eop_interrupt_state,
  3826. .process = gfx_v9_0_eop_irq,
  3827. };
  3828. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_reg_irq_funcs = {
  3829. .set = gfx_v9_0_set_priv_reg_fault_state,
  3830. .process = gfx_v9_0_priv_reg_irq,
  3831. };
  3832. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_inst_irq_funcs = {
  3833. .set = gfx_v9_0_set_priv_inst_fault_state,
  3834. .process = gfx_v9_0_priv_inst_irq,
  3835. };
  3836. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev)
  3837. {
  3838. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  3839. adev->gfx.eop_irq.funcs = &gfx_v9_0_eop_irq_funcs;
  3840. adev->gfx.priv_reg_irq.num_types = 1;
  3841. adev->gfx.priv_reg_irq.funcs = &gfx_v9_0_priv_reg_irq_funcs;
  3842. adev->gfx.priv_inst_irq.num_types = 1;
  3843. adev->gfx.priv_inst_irq.funcs = &gfx_v9_0_priv_inst_irq_funcs;
  3844. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  3845. adev->gfx.kiq.irq.funcs = &gfx_v9_0_kiq_irq_funcs;
  3846. }
  3847. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev)
  3848. {
  3849. switch (adev->asic_type) {
  3850. case CHIP_VEGA10:
  3851. case CHIP_VEGA12:
  3852. case CHIP_RAVEN:
  3853. adev->gfx.rlc.funcs = &gfx_v9_0_rlc_funcs;
  3854. break;
  3855. default:
  3856. break;
  3857. }
  3858. }
  3859. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev)
  3860. {
  3861. /* init asci gds info */
  3862. adev->gds.mem.total_size = RREG32_SOC15(GC, 0, mmGDS_VMID0_SIZE);
  3863. adev->gds.gws.total_size = 64;
  3864. adev->gds.oa.total_size = 16;
  3865. if (adev->gds.mem.total_size == 64 * 1024) {
  3866. adev->gds.mem.gfx_partition_size = 4096;
  3867. adev->gds.mem.cs_partition_size = 4096;
  3868. adev->gds.gws.gfx_partition_size = 4;
  3869. adev->gds.gws.cs_partition_size = 4;
  3870. adev->gds.oa.gfx_partition_size = 4;
  3871. adev->gds.oa.cs_partition_size = 1;
  3872. } else {
  3873. adev->gds.mem.gfx_partition_size = 1024;
  3874. adev->gds.mem.cs_partition_size = 1024;
  3875. adev->gds.gws.gfx_partition_size = 16;
  3876. adev->gds.gws.cs_partition_size = 16;
  3877. adev->gds.oa.gfx_partition_size = 4;
  3878. adev->gds.oa.cs_partition_size = 4;
  3879. }
  3880. }
  3881. static void gfx_v9_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  3882. u32 bitmap)
  3883. {
  3884. u32 data;
  3885. if (!bitmap)
  3886. return;
  3887. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3888. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3889. WREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG, data);
  3890. }
  3891. static u32 gfx_v9_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  3892. {
  3893. u32 data, mask;
  3894. data = RREG32_SOC15(GC, 0, mmCC_GC_SHADER_ARRAY_CONFIG);
  3895. data |= RREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG);
  3896. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3897. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3898. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  3899. return (~data) & mask;
  3900. }
  3901. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  3902. struct amdgpu_cu_info *cu_info)
  3903. {
  3904. int i, j, k, counter, active_cu_number = 0;
  3905. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  3906. unsigned disable_masks[4 * 2];
  3907. if (!adev || !cu_info)
  3908. return -EINVAL;
  3909. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  3910. mutex_lock(&adev->grbm_idx_mutex);
  3911. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3912. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3913. mask = 1;
  3914. ao_bitmap = 0;
  3915. counter = 0;
  3916. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  3917. if (i < 4 && j < 2)
  3918. gfx_v9_0_set_user_cu_inactive_bitmap(
  3919. adev, disable_masks[i * 2 + j]);
  3920. bitmap = gfx_v9_0_get_cu_active_bitmap(adev);
  3921. cu_info->bitmap[i][j] = bitmap;
  3922. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  3923. if (bitmap & mask) {
  3924. if (counter < adev->gfx.config.max_cu_per_sh)
  3925. ao_bitmap |= mask;
  3926. counter ++;
  3927. }
  3928. mask <<= 1;
  3929. }
  3930. active_cu_number += counter;
  3931. if (i < 2 && j < 2)
  3932. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  3933. cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
  3934. }
  3935. }
  3936. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3937. mutex_unlock(&adev->grbm_idx_mutex);
  3938. cu_info->number = active_cu_number;
  3939. cu_info->ao_cu_mask = ao_cu_mask;
  3940. return 0;
  3941. }
  3942. const struct amdgpu_ip_block_version gfx_v9_0_ip_block =
  3943. {
  3944. .type = AMD_IP_BLOCK_TYPE_GFX,
  3945. .major = 9,
  3946. .minor = 0,
  3947. .rev = 0,
  3948. .funcs = &gfx_v9_0_ip_funcs,
  3949. };