amdgpu_object.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <linux/list.h>
  33. #include <linux/slab.h>
  34. #include <drm/drmP.h>
  35. #include <drm/amdgpu_drm.h>
  36. #include <drm/drm_cache.h>
  37. #include "amdgpu.h"
  38. #include "amdgpu_trace.h"
  39. int amdgpu_ttm_init(struct amdgpu_device *adev);
  40. void amdgpu_ttm_fini(struct amdgpu_device *adev);
  41. static u64 amdgpu_get_vis_part_size(struct amdgpu_device *adev,
  42. struct ttm_mem_reg *mem)
  43. {
  44. u64 ret = 0;
  45. if (mem->start << PAGE_SHIFT < adev->mc.visible_vram_size) {
  46. ret = (u64)((mem->start << PAGE_SHIFT) + mem->size) >
  47. adev->mc.visible_vram_size ?
  48. adev->mc.visible_vram_size - (mem->start << PAGE_SHIFT) :
  49. mem->size;
  50. }
  51. return ret;
  52. }
  53. static void amdgpu_update_memory_usage(struct amdgpu_device *adev,
  54. struct ttm_mem_reg *old_mem,
  55. struct ttm_mem_reg *new_mem)
  56. {
  57. u64 vis_size;
  58. if (!adev)
  59. return;
  60. if (new_mem) {
  61. switch (new_mem->mem_type) {
  62. case TTM_PL_TT:
  63. atomic64_add(new_mem->size, &adev->gtt_usage);
  64. break;
  65. case TTM_PL_VRAM:
  66. atomic64_add(new_mem->size, &adev->vram_usage);
  67. vis_size = amdgpu_get_vis_part_size(adev, new_mem);
  68. atomic64_add(vis_size, &adev->vram_vis_usage);
  69. break;
  70. }
  71. }
  72. if (old_mem) {
  73. switch (old_mem->mem_type) {
  74. case TTM_PL_TT:
  75. atomic64_sub(old_mem->size, &adev->gtt_usage);
  76. break;
  77. case TTM_PL_VRAM:
  78. atomic64_sub(old_mem->size, &adev->vram_usage);
  79. vis_size = amdgpu_get_vis_part_size(adev, old_mem);
  80. atomic64_sub(vis_size, &adev->vram_vis_usage);
  81. break;
  82. }
  83. }
  84. }
  85. static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo)
  86. {
  87. struct amdgpu_bo *bo;
  88. bo = container_of(tbo, struct amdgpu_bo, tbo);
  89. amdgpu_update_memory_usage(bo->adev, &bo->tbo.mem, NULL);
  90. drm_gem_object_release(&bo->gem_base);
  91. amdgpu_bo_unref(&bo->parent);
  92. kfree(bo->metadata);
  93. kfree(bo);
  94. }
  95. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
  96. {
  97. if (bo->destroy == &amdgpu_ttm_bo_destroy)
  98. return true;
  99. return false;
  100. }
  101. static void amdgpu_ttm_placement_init(struct amdgpu_device *adev,
  102. struct ttm_placement *placement,
  103. struct ttm_place *placements,
  104. u32 domain, u64 flags)
  105. {
  106. u32 c = 0, i;
  107. placement->placement = placements;
  108. placement->busy_placement = placements;
  109. if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
  110. if (flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS &&
  111. adev->mc.visible_vram_size < adev->mc.real_vram_size) {
  112. placements[c].fpfn =
  113. adev->mc.visible_vram_size >> PAGE_SHIFT;
  114. placements[c++].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  115. TTM_PL_FLAG_VRAM | TTM_PL_FLAG_TOPDOWN;
  116. }
  117. placements[c].fpfn = 0;
  118. placements[c++].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  119. TTM_PL_FLAG_VRAM;
  120. if (!(flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED))
  121. placements[c - 1].flags |= TTM_PL_FLAG_TOPDOWN;
  122. }
  123. if (domain & AMDGPU_GEM_DOMAIN_GTT) {
  124. if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC) {
  125. placements[c].fpfn = 0;
  126. placements[c++].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_TT |
  127. TTM_PL_FLAG_UNCACHED;
  128. } else {
  129. placements[c].fpfn = 0;
  130. placements[c++].flags = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_TT;
  131. }
  132. }
  133. if (domain & AMDGPU_GEM_DOMAIN_CPU) {
  134. if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC) {
  135. placements[c].fpfn = 0;
  136. placements[c++].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_SYSTEM |
  137. TTM_PL_FLAG_UNCACHED;
  138. } else {
  139. placements[c].fpfn = 0;
  140. placements[c++].flags = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_SYSTEM;
  141. }
  142. }
  143. if (domain & AMDGPU_GEM_DOMAIN_GDS) {
  144. placements[c].fpfn = 0;
  145. placements[c++].flags = TTM_PL_FLAG_UNCACHED |
  146. AMDGPU_PL_FLAG_GDS;
  147. }
  148. if (domain & AMDGPU_GEM_DOMAIN_GWS) {
  149. placements[c].fpfn = 0;
  150. placements[c++].flags = TTM_PL_FLAG_UNCACHED |
  151. AMDGPU_PL_FLAG_GWS;
  152. }
  153. if (domain & AMDGPU_GEM_DOMAIN_OA) {
  154. placements[c].fpfn = 0;
  155. placements[c++].flags = TTM_PL_FLAG_UNCACHED |
  156. AMDGPU_PL_FLAG_OA;
  157. }
  158. if (!c) {
  159. placements[c].fpfn = 0;
  160. placements[c++].flags = TTM_PL_MASK_CACHING |
  161. TTM_PL_FLAG_SYSTEM;
  162. }
  163. placement->num_placement = c;
  164. placement->num_busy_placement = c;
  165. for (i = 0; i < c; i++) {
  166. if ((flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) &&
  167. (placements[i].flags & TTM_PL_FLAG_VRAM) &&
  168. !placements[i].fpfn)
  169. placements[i].lpfn =
  170. adev->mc.visible_vram_size >> PAGE_SHIFT;
  171. else
  172. placements[i].lpfn = 0;
  173. }
  174. }
  175. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain)
  176. {
  177. amdgpu_ttm_placement_init(rbo->adev, &rbo->placement,
  178. rbo->placements, domain, rbo->flags);
  179. }
  180. static void amdgpu_fill_placement_to_bo(struct amdgpu_bo *bo,
  181. struct ttm_placement *placement)
  182. {
  183. BUG_ON(placement->num_placement > (AMDGPU_GEM_DOMAIN_MAX + 1));
  184. memcpy(bo->placements, placement->placement,
  185. placement->num_placement * sizeof(struct ttm_place));
  186. bo->placement.num_placement = placement->num_placement;
  187. bo->placement.num_busy_placement = placement->num_busy_placement;
  188. bo->placement.placement = bo->placements;
  189. bo->placement.busy_placement = bo->placements;
  190. }
  191. int amdgpu_bo_create_restricted(struct amdgpu_device *adev,
  192. unsigned long size, int byte_align,
  193. bool kernel, u32 domain, u64 flags,
  194. struct sg_table *sg,
  195. struct ttm_placement *placement,
  196. struct reservation_object *resv,
  197. struct amdgpu_bo **bo_ptr)
  198. {
  199. struct amdgpu_bo *bo;
  200. enum ttm_bo_type type;
  201. unsigned long page_align;
  202. size_t acc_size;
  203. int r;
  204. page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
  205. size = ALIGN(size, PAGE_SIZE);
  206. if (kernel) {
  207. type = ttm_bo_type_kernel;
  208. } else if (sg) {
  209. type = ttm_bo_type_sg;
  210. } else {
  211. type = ttm_bo_type_device;
  212. }
  213. *bo_ptr = NULL;
  214. acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
  215. sizeof(struct amdgpu_bo));
  216. bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL);
  217. if (bo == NULL)
  218. return -ENOMEM;
  219. r = drm_gem_object_init(adev->ddev, &bo->gem_base, size);
  220. if (unlikely(r)) {
  221. kfree(bo);
  222. return r;
  223. }
  224. bo->adev = adev;
  225. INIT_LIST_HEAD(&bo->list);
  226. INIT_LIST_HEAD(&bo->va);
  227. bo->prefered_domains = domain & (AMDGPU_GEM_DOMAIN_VRAM |
  228. AMDGPU_GEM_DOMAIN_GTT |
  229. AMDGPU_GEM_DOMAIN_CPU |
  230. AMDGPU_GEM_DOMAIN_GDS |
  231. AMDGPU_GEM_DOMAIN_GWS |
  232. AMDGPU_GEM_DOMAIN_OA);
  233. bo->allowed_domains = bo->prefered_domains;
  234. if (!kernel && bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
  235. bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
  236. bo->flags = flags;
  237. /* For architectures that don't support WC memory,
  238. * mask out the WC flag from the BO
  239. */
  240. if (!drm_arch_can_wc_memory())
  241. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
  242. amdgpu_fill_placement_to_bo(bo, placement);
  243. /* Kernel allocation are uninterruptible */
  244. r = ttm_bo_init(&adev->mman.bdev, &bo->tbo, size, type,
  245. &bo->placement, page_align, !kernel, NULL,
  246. acc_size, sg, resv, &amdgpu_ttm_bo_destroy);
  247. if (unlikely(r != 0)) {
  248. return r;
  249. }
  250. *bo_ptr = bo;
  251. trace_amdgpu_bo_create(bo);
  252. return 0;
  253. }
  254. int amdgpu_bo_create(struct amdgpu_device *adev,
  255. unsigned long size, int byte_align,
  256. bool kernel, u32 domain, u64 flags,
  257. struct sg_table *sg,
  258. struct reservation_object *resv,
  259. struct amdgpu_bo **bo_ptr)
  260. {
  261. struct ttm_placement placement = {0};
  262. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  263. memset(&placements, 0,
  264. (AMDGPU_GEM_DOMAIN_MAX + 1) * sizeof(struct ttm_place));
  265. amdgpu_ttm_placement_init(adev, &placement,
  266. placements, domain, flags);
  267. return amdgpu_bo_create_restricted(adev, size, byte_align, kernel,
  268. domain, flags, sg, &placement,
  269. resv, bo_ptr);
  270. }
  271. int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
  272. {
  273. bool is_iomem;
  274. long r;
  275. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  276. return -EPERM;
  277. if (bo->kptr) {
  278. if (ptr) {
  279. *ptr = bo->kptr;
  280. }
  281. return 0;
  282. }
  283. r = reservation_object_wait_timeout_rcu(bo->tbo.resv, false, false,
  284. MAX_SCHEDULE_TIMEOUT);
  285. if (r < 0)
  286. return r;
  287. r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
  288. if (r)
  289. return r;
  290. bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
  291. if (ptr)
  292. *ptr = bo->kptr;
  293. return 0;
  294. }
  295. void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
  296. {
  297. if (bo->kptr == NULL)
  298. return;
  299. bo->kptr = NULL;
  300. ttm_bo_kunmap(&bo->kmap);
  301. }
  302. struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
  303. {
  304. if (bo == NULL)
  305. return NULL;
  306. ttm_bo_reference(&bo->tbo);
  307. return bo;
  308. }
  309. void amdgpu_bo_unref(struct amdgpu_bo **bo)
  310. {
  311. struct ttm_buffer_object *tbo;
  312. if ((*bo) == NULL)
  313. return;
  314. tbo = &((*bo)->tbo);
  315. ttm_bo_unref(&tbo);
  316. if (tbo == NULL)
  317. *bo = NULL;
  318. }
  319. int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
  320. u64 min_offset, u64 max_offset,
  321. u64 *gpu_addr)
  322. {
  323. int r, i;
  324. unsigned fpfn, lpfn;
  325. if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm))
  326. return -EPERM;
  327. if (WARN_ON_ONCE(min_offset > max_offset))
  328. return -EINVAL;
  329. if (bo->pin_count) {
  330. bo->pin_count++;
  331. if (gpu_addr)
  332. *gpu_addr = amdgpu_bo_gpu_offset(bo);
  333. if (max_offset != 0) {
  334. u64 domain_start;
  335. if (domain == AMDGPU_GEM_DOMAIN_VRAM)
  336. domain_start = bo->adev->mc.vram_start;
  337. else
  338. domain_start = bo->adev->mc.gtt_start;
  339. WARN_ON_ONCE(max_offset <
  340. (amdgpu_bo_gpu_offset(bo) - domain_start));
  341. }
  342. return 0;
  343. }
  344. amdgpu_ttm_placement_from_domain(bo, domain);
  345. for (i = 0; i < bo->placement.num_placement; i++) {
  346. /* force to pin into visible video ram */
  347. if ((bo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
  348. !(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS) &&
  349. (!max_offset || max_offset > bo->adev->mc.visible_vram_size)) {
  350. if (WARN_ON_ONCE(min_offset >
  351. bo->adev->mc.visible_vram_size))
  352. return -EINVAL;
  353. fpfn = min_offset >> PAGE_SHIFT;
  354. lpfn = bo->adev->mc.visible_vram_size >> PAGE_SHIFT;
  355. } else {
  356. fpfn = min_offset >> PAGE_SHIFT;
  357. lpfn = max_offset >> PAGE_SHIFT;
  358. }
  359. if (fpfn > bo->placements[i].fpfn)
  360. bo->placements[i].fpfn = fpfn;
  361. if (!bo->placements[i].lpfn ||
  362. (lpfn && lpfn < bo->placements[i].lpfn))
  363. bo->placements[i].lpfn = lpfn;
  364. bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
  365. }
  366. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  367. if (likely(r == 0)) {
  368. bo->pin_count = 1;
  369. if (gpu_addr != NULL)
  370. *gpu_addr = amdgpu_bo_gpu_offset(bo);
  371. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  372. bo->adev->vram_pin_size += amdgpu_bo_size(bo);
  373. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  374. bo->adev->invisible_pin_size += amdgpu_bo_size(bo);
  375. } else
  376. bo->adev->gart_pin_size += amdgpu_bo_size(bo);
  377. } else {
  378. dev_err(bo->adev->dev, "%p pin failed\n", bo);
  379. }
  380. return r;
  381. }
  382. int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr)
  383. {
  384. return amdgpu_bo_pin_restricted(bo, domain, 0, 0, gpu_addr);
  385. }
  386. int amdgpu_bo_unpin(struct amdgpu_bo *bo)
  387. {
  388. int r, i;
  389. if (!bo->pin_count) {
  390. dev_warn(bo->adev->dev, "%p unpin not necessary\n", bo);
  391. return 0;
  392. }
  393. bo->pin_count--;
  394. if (bo->pin_count)
  395. return 0;
  396. for (i = 0; i < bo->placement.num_placement; i++) {
  397. bo->placements[i].lpfn = 0;
  398. bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
  399. }
  400. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  401. if (likely(r == 0)) {
  402. if (bo->tbo.mem.mem_type == TTM_PL_VRAM) {
  403. bo->adev->vram_pin_size -= amdgpu_bo_size(bo);
  404. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  405. bo->adev->invisible_pin_size -= amdgpu_bo_size(bo);
  406. } else
  407. bo->adev->gart_pin_size -= amdgpu_bo_size(bo);
  408. } else {
  409. dev_err(bo->adev->dev, "%p validate failed for unpin\n", bo);
  410. }
  411. return r;
  412. }
  413. int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
  414. {
  415. /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
  416. if (0 && (adev->flags & AMD_IS_APU)) {
  417. /* Useless to evict on IGP chips */
  418. return 0;
  419. }
  420. return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM);
  421. }
  422. static const char *amdgpu_vram_names[] = {
  423. "UNKNOWN",
  424. "GDDR1",
  425. "DDR2",
  426. "GDDR3",
  427. "GDDR4",
  428. "GDDR5",
  429. "HBM",
  430. "DDR3"
  431. };
  432. int amdgpu_bo_init(struct amdgpu_device *adev)
  433. {
  434. /* Add an MTRR for the VRAM */
  435. adev->mc.vram_mtrr = arch_phys_wc_add(adev->mc.aper_base,
  436. adev->mc.aper_size);
  437. DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
  438. adev->mc.mc_vram_size >> 20,
  439. (unsigned long long)adev->mc.aper_size >> 20);
  440. DRM_INFO("RAM width %dbits %s\n",
  441. adev->mc.vram_width, amdgpu_vram_names[adev->mc.vram_type]);
  442. return amdgpu_ttm_init(adev);
  443. }
  444. void amdgpu_bo_fini(struct amdgpu_device *adev)
  445. {
  446. amdgpu_ttm_fini(adev);
  447. arch_phys_wc_del(adev->mc.vram_mtrr);
  448. }
  449. int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
  450. struct vm_area_struct *vma)
  451. {
  452. return ttm_fbdev_mmap(vma, &bo->tbo);
  453. }
  454. int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
  455. {
  456. if (AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
  457. return -EINVAL;
  458. bo->tiling_flags = tiling_flags;
  459. return 0;
  460. }
  461. void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
  462. {
  463. lockdep_assert_held(&bo->tbo.resv->lock.base);
  464. if (tiling_flags)
  465. *tiling_flags = bo->tiling_flags;
  466. }
  467. int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
  468. uint32_t metadata_size, uint64_t flags)
  469. {
  470. void *buffer;
  471. if (!metadata_size) {
  472. if (bo->metadata_size) {
  473. kfree(bo->metadata);
  474. bo->metadata = NULL;
  475. bo->metadata_size = 0;
  476. }
  477. return 0;
  478. }
  479. if (metadata == NULL)
  480. return -EINVAL;
  481. buffer = kmemdup(metadata, metadata_size, GFP_KERNEL);
  482. if (buffer == NULL)
  483. return -ENOMEM;
  484. kfree(bo->metadata);
  485. bo->metadata_flags = flags;
  486. bo->metadata = buffer;
  487. bo->metadata_size = metadata_size;
  488. return 0;
  489. }
  490. int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
  491. size_t buffer_size, uint32_t *metadata_size,
  492. uint64_t *flags)
  493. {
  494. if (!buffer && !metadata_size)
  495. return -EINVAL;
  496. if (buffer) {
  497. if (buffer_size < bo->metadata_size)
  498. return -EINVAL;
  499. if (bo->metadata_size)
  500. memcpy(buffer, bo->metadata, bo->metadata_size);
  501. }
  502. if (metadata_size)
  503. *metadata_size = bo->metadata_size;
  504. if (flags)
  505. *flags = bo->metadata_flags;
  506. return 0;
  507. }
  508. void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
  509. struct ttm_mem_reg *new_mem)
  510. {
  511. struct amdgpu_bo *rbo;
  512. struct ttm_mem_reg *old_mem = &bo->mem;
  513. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
  514. return;
  515. rbo = container_of(bo, struct amdgpu_bo, tbo);
  516. amdgpu_vm_bo_invalidate(rbo->adev, rbo);
  517. /* update statistics */
  518. if (!new_mem)
  519. return;
  520. /* move_notify is called before move happens */
  521. amdgpu_update_memory_usage(rbo->adev, &bo->mem, new_mem);
  522. trace_amdgpu_ttm_bo_move(rbo, new_mem->mem_type, old_mem->mem_type);
  523. }
  524. int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
  525. {
  526. struct amdgpu_device *adev;
  527. struct amdgpu_bo *abo;
  528. unsigned long offset, size, lpfn;
  529. int i, r;
  530. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
  531. return 0;
  532. abo = container_of(bo, struct amdgpu_bo, tbo);
  533. adev = abo->adev;
  534. if (bo->mem.mem_type != TTM_PL_VRAM)
  535. return 0;
  536. size = bo->mem.num_pages << PAGE_SHIFT;
  537. offset = bo->mem.start << PAGE_SHIFT;
  538. if ((offset + size) <= adev->mc.visible_vram_size)
  539. return 0;
  540. /* Can't move a pinned BO to visible VRAM */
  541. if (abo->pin_count > 0)
  542. return -EINVAL;
  543. /* hurrah the memory is not visible ! */
  544. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM);
  545. lpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
  546. for (i = 0; i < abo->placement.num_placement; i++) {
  547. /* Force into visible VRAM */
  548. if ((abo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
  549. (!abo->placements[i].lpfn || abo->placements[i].lpfn > lpfn))
  550. abo->placements[i].lpfn = lpfn;
  551. }
  552. r = ttm_bo_validate(bo, &abo->placement, false, false);
  553. if (unlikely(r == -ENOMEM)) {
  554. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
  555. return ttm_bo_validate(bo, &abo->placement, false, false);
  556. } else if (unlikely(r != 0)) {
  557. return r;
  558. }
  559. offset = bo->mem.start << PAGE_SHIFT;
  560. /* this should never happen */
  561. if ((offset + size) > adev->mc.visible_vram_size)
  562. return -EINVAL;
  563. return 0;
  564. }
  565. /**
  566. * amdgpu_bo_fence - add fence to buffer object
  567. *
  568. * @bo: buffer object in question
  569. * @fence: fence to add
  570. * @shared: true if fence should be added shared
  571. *
  572. */
  573. void amdgpu_bo_fence(struct amdgpu_bo *bo, struct fence *fence,
  574. bool shared)
  575. {
  576. struct reservation_object *resv = bo->tbo.resv;
  577. if (shared)
  578. reservation_object_add_shared_fence(resv, fence);
  579. else
  580. reservation_object_add_excl_fence(resv, fence);
  581. }