brcmphy.h 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253
  1. #ifndef _LINUX_BRCMPHY_H
  2. #define _LINUX_BRCMPHY_H
  3. #include <linux/phy.h>
  4. /* All Broadcom Ethernet switches have a pseudo-PHY at address 30 which is used
  5. * to configure the switch internal registers via MDIO accesses.
  6. */
  7. #define BRCM_PSEUDO_PHY_ADDR 30
  8. #define PHY_ID_BCM50610 0x0143bd60
  9. #define PHY_ID_BCM50610M 0x0143bd70
  10. #define PHY_ID_BCM5241 0x0143bc30
  11. #define PHY_ID_BCMAC131 0x0143bc70
  12. #define PHY_ID_BCM5481 0x0143bca0
  13. #define PHY_ID_BCM54810 0x03625d00
  14. #define PHY_ID_BCM5482 0x0143bcb0
  15. #define PHY_ID_BCM5411 0x00206070
  16. #define PHY_ID_BCM5421 0x002060e0
  17. #define PHY_ID_BCM5464 0x002060b0
  18. #define PHY_ID_BCM5461 0x002060c0
  19. #define PHY_ID_BCM54612E 0x03625e60
  20. #define PHY_ID_BCM54616S 0x03625d10
  21. #define PHY_ID_BCM57780 0x03625d90
  22. #define PHY_ID_BCM7250 0xae025280
  23. #define PHY_ID_BCM7278 0xae0251a0
  24. #define PHY_ID_BCM7364 0xae025260
  25. #define PHY_ID_BCM7366 0x600d8490
  26. #define PHY_ID_BCM7346 0x600d8650
  27. #define PHY_ID_BCM7362 0x600d84b0
  28. #define PHY_ID_BCM7425 0x600d86b0
  29. #define PHY_ID_BCM7429 0x600d8730
  30. #define PHY_ID_BCM7435 0x600d8750
  31. #define PHY_ID_BCM7439 0x600d8480
  32. #define PHY_ID_BCM7439_2 0xae025080
  33. #define PHY_ID_BCM7445 0x600d8510
  34. #define PHY_ID_BCM_CYGNUS 0xae025200
  35. #define PHY_BCM_OUI_MASK 0xfffffc00
  36. #define PHY_BCM_OUI_1 0x00206000
  37. #define PHY_BCM_OUI_2 0x0143bc00
  38. #define PHY_BCM_OUI_3 0x03625c00
  39. #define PHY_BCM_OUI_4 0x600d8400
  40. #define PHY_BCM_OUI_5 0x03625e00
  41. #define PHY_BCM_OUI_6 0xae025000
  42. #define PHY_BCM_FLAGS_MODE_COPPER 0x00000001
  43. #define PHY_BCM_FLAGS_MODE_1000BX 0x00000002
  44. #define PHY_BCM_FLAGS_INTF_SGMII 0x00000010
  45. #define PHY_BCM_FLAGS_INTF_XAUI 0x00000020
  46. #define PHY_BRCM_WIRESPEED_ENABLE 0x00000100
  47. #define PHY_BRCM_AUTO_PWRDWN_ENABLE 0x00000200
  48. #define PHY_BRCM_RX_REFCLK_UNUSED 0x00000400
  49. #define PHY_BRCM_STD_IBND_DISABLE 0x00000800
  50. #define PHY_BRCM_EXT_IBND_RX_ENABLE 0x00001000
  51. #define PHY_BRCM_EXT_IBND_TX_ENABLE 0x00002000
  52. #define PHY_BRCM_CLEAR_RGMII_MODE 0x00004000
  53. #define PHY_BRCM_DIS_TXCRXC_NOENRGY 0x00008000
  54. /* Broadcom BCM7xxx specific workarounds */
  55. #define PHY_BRCM_7XXX_REV(x) (((x) >> 8) & 0xff)
  56. #define PHY_BRCM_7XXX_PATCH(x) ((x) & 0xff)
  57. #define PHY_BCM_FLAGS_VALID 0x80000000
  58. /* Broadcom BCM54XX register definitions, common to most Broadcom PHYs */
  59. #define MII_BCM54XX_ECR 0x10 /* BCM54xx extended control register */
  60. #define MII_BCM54XX_ECR_IM 0x1000 /* Interrupt mask */
  61. #define MII_BCM54XX_ECR_IF 0x0800 /* Interrupt force */
  62. #define MII_BCM54XX_ESR 0x11 /* BCM54xx extended status register */
  63. #define MII_BCM54XX_ESR_IS 0x1000 /* Interrupt status */
  64. #define MII_BCM54XX_EXP_DATA 0x15 /* Expansion register data */
  65. #define MII_BCM54XX_EXP_SEL 0x17 /* Expansion register select */
  66. #define MII_BCM54XX_EXP_SEL_SSD 0x0e00 /* Secondary SerDes select */
  67. #define MII_BCM54XX_EXP_SEL_ER 0x0f00 /* Expansion register select */
  68. #define MII_BCM54XX_AUX_CTL 0x18 /* Auxiliary control register */
  69. #define MII_BCM54XX_ISR 0x1a /* BCM54xx interrupt status register */
  70. #define MII_BCM54XX_IMR 0x1b /* BCM54xx interrupt mask register */
  71. #define MII_BCM54XX_INT_CRCERR 0x0001 /* CRC error */
  72. #define MII_BCM54XX_INT_LINK 0x0002 /* Link status changed */
  73. #define MII_BCM54XX_INT_SPEED 0x0004 /* Link speed change */
  74. #define MII_BCM54XX_INT_DUPLEX 0x0008 /* Duplex mode changed */
  75. #define MII_BCM54XX_INT_LRS 0x0010 /* Local receiver status changed */
  76. #define MII_BCM54XX_INT_RRS 0x0020 /* Remote receiver status changed */
  77. #define MII_BCM54XX_INT_SSERR 0x0040 /* Scrambler synchronization error */
  78. #define MII_BCM54XX_INT_UHCD 0x0080 /* Unsupported HCD negotiated */
  79. #define MII_BCM54XX_INT_NHCD 0x0100 /* No HCD */
  80. #define MII_BCM54XX_INT_NHCDL 0x0200 /* No HCD link */
  81. #define MII_BCM54XX_INT_ANPR 0x0400 /* Auto-negotiation page received */
  82. #define MII_BCM54XX_INT_LC 0x0800 /* All counters below 128 */
  83. #define MII_BCM54XX_INT_HC 0x1000 /* Counter above 32768 */
  84. #define MII_BCM54XX_INT_MDIX 0x2000 /* MDIX status change */
  85. #define MII_BCM54XX_INT_PSERR 0x4000 /* Pair swap error */
  86. #define MII_BCM54XX_SHD 0x1c /* 0x1c shadow registers */
  87. #define MII_BCM54XX_SHD_WRITE 0x8000
  88. #define MII_BCM54XX_SHD_VAL(x) ((x & 0x1f) << 10)
  89. #define MII_BCM54XX_SHD_DATA(x) ((x & 0x3ff) << 0)
  90. /*
  91. * AUXILIARY CONTROL SHADOW ACCESS REGISTERS. (PHY REG 0x18)
  92. */
  93. #define MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL 0x00
  94. #define MII_BCM54XX_AUXCTL_ACTL_TX_6DB 0x0400
  95. #define MII_BCM54XX_AUXCTL_ACTL_SMDSP_ENA 0x0800
  96. #define MII_BCM54XX_AUXCTL_SHDWSEL_MISC 0x07
  97. #define MII_BCM54XX_AUXCTL_SHDWSEL_MISC_WIRESPEED_EN 0x0010
  98. #define MII_BCM54XX_AUXCTL_SHDWSEL_MISC_RGMII_SKEW_EN 0x0100
  99. #define MII_BCM54XX_AUXCTL_MISC_FORCE_AMDIX 0x0200
  100. #define MII_BCM54XX_AUXCTL_MISC_WREN 0x8000
  101. #define MII_BCM54XX_AUXCTL_SHDWSEL_READ_SHIFT 12
  102. #define MII_BCM54XX_AUXCTL_SHDWSEL_MASK 0x0007
  103. /*
  104. * Broadcom LED source encodings. These are used in BCM5461, BCM5481,
  105. * BCM5482, and possibly some others.
  106. */
  107. #define BCM_LED_SRC_LINKSPD1 0x0
  108. #define BCM_LED_SRC_LINKSPD2 0x1
  109. #define BCM_LED_SRC_XMITLED 0x2
  110. #define BCM_LED_SRC_ACTIVITYLED 0x3
  111. #define BCM_LED_SRC_FDXLED 0x4
  112. #define BCM_LED_SRC_SLAVE 0x5
  113. #define BCM_LED_SRC_INTR 0x6
  114. #define BCM_LED_SRC_QUALITY 0x7
  115. #define BCM_LED_SRC_RCVLED 0x8
  116. #define BCM_LED_SRC_WIRESPEED 0x9
  117. #define BCM_LED_SRC_MULTICOLOR1 0xa
  118. #define BCM_LED_SRC_OPENSHORT 0xb
  119. #define BCM_LED_SRC_OFF 0xe /* Tied high */
  120. #define BCM_LED_SRC_ON 0xf /* Tied low */
  121. /*
  122. * BCM5482: Shadow registers
  123. * Shadow values go into bits [14:10] of register 0x1c to select a shadow
  124. * register to access.
  125. */
  126. /* 00100: Reserved control register 2 */
  127. #define BCM54XX_SHD_SCR2 0x04
  128. #define BCM54XX_SHD_SCR2_WSPD_RTRY_DIS 0x100
  129. #define BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_SHIFT 2
  130. #define BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_OFFSET 2
  131. #define BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_MASK 0x7
  132. /* 00101: Spare Control Register 3 */
  133. #define BCM54XX_SHD_SCR3 0x05
  134. #define BCM54XX_SHD_SCR3_DEF_CLK125 0x0001
  135. #define BCM54XX_SHD_SCR3_DLLAPD_DIS 0x0002
  136. #define BCM54XX_SHD_SCR3_TRDDAPD 0x0004
  137. /* 01010: Auto Power-Down */
  138. #define BCM54XX_SHD_APD 0x0a
  139. #define BCM_APD_CLR_MASK 0xFE9F /* clear bits 5, 6 & 8 */
  140. #define BCM54XX_SHD_APD_EN 0x0020
  141. #define BCM_NO_ANEG_APD_EN 0x0060 /* bits 5 & 6 */
  142. #define BCM_APD_SINGLELP_EN 0x0100 /* Bit 8 */
  143. #define BCM5482_SHD_LEDS1 0x0d /* 01101: LED Selector 1 */
  144. /* LED3 / ~LINKSPD[2] selector */
  145. #define BCM5482_SHD_LEDS1_LED3(src) ((src & 0xf) << 4)
  146. /* LED1 / ~LINKSPD[1] selector */
  147. #define BCM5482_SHD_LEDS1_LED1(src) ((src & 0xf) << 0)
  148. #define BCM54XX_SHD_RGMII_MODE 0x0b /* 01011: RGMII Mode Selector */
  149. #define BCM5482_SHD_SSD 0x14 /* 10100: Secondary SerDes control */
  150. #define BCM5482_SHD_SSD_LEDM 0x0008 /* SSD LED Mode enable */
  151. #define BCM5482_SHD_SSD_EN 0x0001 /* SSD enable */
  152. #define BCM5482_SHD_MODE 0x1f /* 11111: Mode Control Register */
  153. #define BCM5482_SHD_MODE_1000BX 0x0001 /* Enable 1000BASE-X registers */
  154. /*
  155. * EXPANSION SHADOW ACCESS REGISTERS. (PHY REG 0x15, 0x16, and 0x17)
  156. */
  157. #define MII_BCM54XX_EXP_AADJ1CH0 0x001f
  158. #define MII_BCM54XX_EXP_AADJ1CH0_SWP_ABCD_OEN 0x0200
  159. #define MII_BCM54XX_EXP_AADJ1CH0_SWSEL_THPF 0x0100
  160. #define MII_BCM54XX_EXP_AADJ1CH3 0x601f
  161. #define MII_BCM54XX_EXP_AADJ1CH3_ADCCKADJ 0x0002
  162. #define MII_BCM54XX_EXP_EXP08 0x0F08
  163. #define MII_BCM54XX_EXP_EXP08_RJCT_2MHZ 0x0001
  164. #define MII_BCM54XX_EXP_EXP08_EARLY_DAC_WAKE 0x0200
  165. #define MII_BCM54XX_EXP_EXP75 0x0f75
  166. #define MII_BCM54XX_EXP_EXP75_VDACCTRL 0x003c
  167. #define MII_BCM54XX_EXP_EXP75_CM_OSC 0x0001
  168. #define MII_BCM54XX_EXP_EXP96 0x0f96
  169. #define MII_BCM54XX_EXP_EXP96_MYST 0x0010
  170. #define MII_BCM54XX_EXP_EXP97 0x0f97
  171. #define MII_BCM54XX_EXP_EXP97_MYST 0x0c0c
  172. /*
  173. * BCM5482: Secondary SerDes registers
  174. */
  175. #define BCM5482_SSD_1000BX_CTL 0x00 /* 1000BASE-X Control */
  176. #define BCM5482_SSD_1000BX_CTL_PWRDOWN 0x0800 /* Power-down SSD */
  177. #define BCM5482_SSD_SGMII_SLAVE 0x15 /* SGMII Slave Register */
  178. #define BCM5482_SSD_SGMII_SLAVE_EN 0x0002 /* Slave mode enable */
  179. #define BCM5482_SSD_SGMII_SLAVE_AD 0x0001 /* Slave auto-detection */
  180. /* BCM54810 Registers */
  181. #define BCM54810_EXP_BROADREACH_LRE_MISC_CTL (MII_BCM54XX_EXP_SEL_ER + 0x90)
  182. #define BCM54810_EXP_BROADREACH_LRE_MISC_CTL_EN (1 << 0)
  183. #define BCM54810_SHD_CLK_CTL 0x3
  184. #define BCM54810_SHD_CLK_CTL_GTXCLK_EN (1 << 9)
  185. /*****************************************************************************/
  186. /* Fast Ethernet Transceiver definitions. */
  187. /*****************************************************************************/
  188. #define MII_BRCM_FET_INTREG 0x1a /* Interrupt register */
  189. #define MII_BRCM_FET_IR_MASK 0x0100 /* Mask all interrupts */
  190. #define MII_BRCM_FET_IR_LINK_EN 0x0200 /* Link status change enable */
  191. #define MII_BRCM_FET_IR_SPEED_EN 0x0400 /* Link speed change enable */
  192. #define MII_BRCM_FET_IR_DUPLEX_EN 0x0800 /* Duplex mode change enable */
  193. #define MII_BRCM_FET_IR_ENABLE 0x4000 /* Interrupt enable */
  194. #define MII_BRCM_FET_BRCMTEST 0x1f /* Brcm test register */
  195. #define MII_BRCM_FET_BT_SRE 0x0080 /* Shadow register enable */
  196. /*** Shadow register definitions ***/
  197. #define MII_BRCM_FET_SHDW_MISCCTRL 0x10 /* Shadow misc ctrl */
  198. #define MII_BRCM_FET_SHDW_MC_FAME 0x4000 /* Force Auto MDIX enable */
  199. #define MII_BRCM_FET_SHDW_AUXMODE4 0x1a /* Auxiliary mode 4 */
  200. #define MII_BRCM_FET_SHDW_AM4_LED_MASK 0x0003
  201. #define MII_BRCM_FET_SHDW_AM4_LED_MODE1 0x0001
  202. #define MII_BRCM_FET_SHDW_AUXSTAT2 0x1b /* Auxiliary status 2 */
  203. #define MII_BRCM_FET_SHDW_AS2_APDE 0x0020 /* Auto power down enable */
  204. #define BRCM_CL45VEN_EEE_CONTROL 0x803d
  205. #define LPI_FEATURE_EN 0x8000
  206. #define LPI_FEATURE_EN_DIG1000X 0x4000
  207. /* Core register definitions*/
  208. #define MII_BRCM_CORE_BASE12 0x12
  209. #define MII_BRCM_CORE_BASE13 0x13
  210. #define MII_BRCM_CORE_BASE14 0x14
  211. #define MII_BRCM_CORE_BASE1E 0x1E
  212. #define MII_BRCM_CORE_EXPB0 0xB0
  213. #define MII_BRCM_CORE_EXPB1 0xB1
  214. #endif /* _LINUX_BRCMPHY_H */