processor.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847
  1. #ifndef _ASM_X86_PROCESSOR_H
  2. #define _ASM_X86_PROCESSOR_H
  3. #include <asm/processor-flags.h>
  4. /* Forward declaration, a strange C thing */
  5. struct task_struct;
  6. struct mm_struct;
  7. #include <asm/vm86.h>
  8. #include <asm/math_emu.h>
  9. #include <asm/segment.h>
  10. #include <asm/types.h>
  11. #include <asm/sigcontext.h>
  12. #include <asm/current.h>
  13. #include <asm/cpufeature.h>
  14. #include <asm/page.h>
  15. #include <asm/pgtable_types.h>
  16. #include <asm/percpu.h>
  17. #include <asm/msr.h>
  18. #include <asm/desc_defs.h>
  19. #include <asm/nops.h>
  20. #include <asm/special_insns.h>
  21. #include <asm/fpu/types.h>
  22. #include <linux/personality.h>
  23. #include <linux/cpumask.h>
  24. #include <linux/cache.h>
  25. #include <linux/threads.h>
  26. #include <linux/math64.h>
  27. #include <linux/err.h>
  28. #include <linux/irqflags.h>
  29. /*
  30. * We handle most unaligned accesses in hardware. On the other hand
  31. * unaligned DMA can be quite expensive on some Nehalem processors.
  32. *
  33. * Based on this we disable the IP header alignment in network drivers.
  34. */
  35. #define NET_IP_ALIGN 0
  36. #define HBP_NUM 4
  37. /*
  38. * Default implementation of macro that returns current
  39. * instruction pointer ("program counter").
  40. */
  41. static inline void *current_text_addr(void)
  42. {
  43. void *pc;
  44. asm volatile("mov $1f, %0; 1:":"=r" (pc));
  45. return pc;
  46. }
  47. #ifdef CONFIG_X86_VSMP
  48. # define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
  49. # define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
  50. #else
  51. # define ARCH_MIN_TASKALIGN 16
  52. # define ARCH_MIN_MMSTRUCT_ALIGN 0
  53. #endif
  54. enum tlb_infos {
  55. ENTRIES,
  56. NR_INFO
  57. };
  58. extern u16 __read_mostly tlb_lli_4k[NR_INFO];
  59. extern u16 __read_mostly tlb_lli_2m[NR_INFO];
  60. extern u16 __read_mostly tlb_lli_4m[NR_INFO];
  61. extern u16 __read_mostly tlb_lld_4k[NR_INFO];
  62. extern u16 __read_mostly tlb_lld_2m[NR_INFO];
  63. extern u16 __read_mostly tlb_lld_4m[NR_INFO];
  64. extern u16 __read_mostly tlb_lld_1g[NR_INFO];
  65. /*
  66. * CPU type and hardware bug flags. Kept separately for each CPU.
  67. * Members of this structure are referenced in head.S, so think twice
  68. * before touching them. [mj]
  69. */
  70. struct cpuinfo_x86 {
  71. __u8 x86; /* CPU family */
  72. __u8 x86_vendor; /* CPU vendor */
  73. __u8 x86_model;
  74. __u8 x86_mask;
  75. #ifdef CONFIG_X86_32
  76. char wp_works_ok; /* It doesn't on 386's */
  77. /* Problems on some 486Dx4's and old 386's: */
  78. char rfu;
  79. char pad0;
  80. char pad1;
  81. #else
  82. /* Number of 4K pages in DTLB/ITLB combined(in pages): */
  83. int x86_tlbsize;
  84. #endif
  85. __u8 x86_virt_bits;
  86. __u8 x86_phys_bits;
  87. /* CPUID returned core id bits: */
  88. __u8 x86_coreid_bits;
  89. /* Max extended CPUID function supported: */
  90. __u32 extended_cpuid_level;
  91. /* Maximum supported CPUID level, -1=no CPUID: */
  92. int cpuid_level;
  93. __u32 x86_capability[NCAPINTS + NBUGINTS];
  94. char x86_vendor_id[16];
  95. char x86_model_id[64];
  96. /* in KB - valid for CPUS which support this call: */
  97. int x86_cache_size;
  98. int x86_cache_alignment; /* In bytes */
  99. /* Cache QoS architectural values: */
  100. int x86_cache_max_rmid; /* max index */
  101. int x86_cache_occ_scale; /* scale to bytes */
  102. int x86_power;
  103. unsigned long loops_per_jiffy;
  104. /* cpuid returned max cores value: */
  105. u16 x86_max_cores;
  106. u16 apicid;
  107. u16 initial_apicid;
  108. u16 x86_clflush_size;
  109. /* number of cores as seen by the OS: */
  110. u16 booted_cores;
  111. /* Physical processor id: */
  112. u16 phys_proc_id;
  113. /* Core id: */
  114. u16 cpu_core_id;
  115. /* Compute unit id */
  116. u8 compute_unit_id;
  117. /* Index into per_cpu list: */
  118. u16 cpu_index;
  119. u32 microcode;
  120. };
  121. #define X86_VENDOR_INTEL 0
  122. #define X86_VENDOR_CYRIX 1
  123. #define X86_VENDOR_AMD 2
  124. #define X86_VENDOR_UMC 3
  125. #define X86_VENDOR_CENTAUR 5
  126. #define X86_VENDOR_TRANSMETA 7
  127. #define X86_VENDOR_NSC 8
  128. #define X86_VENDOR_NUM 9
  129. #define X86_VENDOR_UNKNOWN 0xff
  130. /*
  131. * capabilities of CPUs
  132. */
  133. extern struct cpuinfo_x86 boot_cpu_data;
  134. extern struct cpuinfo_x86 new_cpu_data;
  135. extern struct tss_struct doublefault_tss;
  136. extern __u32 cpu_caps_cleared[NCAPINTS];
  137. extern __u32 cpu_caps_set[NCAPINTS];
  138. #ifdef CONFIG_SMP
  139. DECLARE_PER_CPU_READ_MOSTLY(struct cpuinfo_x86, cpu_info);
  140. #define cpu_data(cpu) per_cpu(cpu_info, cpu)
  141. #else
  142. #define cpu_info boot_cpu_data
  143. #define cpu_data(cpu) boot_cpu_data
  144. #endif
  145. extern const struct seq_operations cpuinfo_op;
  146. #define cache_line_size() (boot_cpu_data.x86_cache_alignment)
  147. extern void cpu_detect(struct cpuinfo_x86 *c);
  148. extern void fpu__detect(struct cpuinfo_x86 *c);
  149. extern void early_cpu_init(void);
  150. extern void identify_boot_cpu(void);
  151. extern void identify_secondary_cpu(struct cpuinfo_x86 *);
  152. extern void print_cpu_info(struct cpuinfo_x86 *);
  153. void print_cpu_msr(struct cpuinfo_x86 *);
  154. extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
  155. extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
  156. extern void init_amd_cacheinfo(struct cpuinfo_x86 *c);
  157. extern void detect_extended_topology(struct cpuinfo_x86 *c);
  158. extern void detect_ht(struct cpuinfo_x86 *c);
  159. #ifdef CONFIG_X86_32
  160. extern int have_cpuid_p(void);
  161. #else
  162. static inline int have_cpuid_p(void)
  163. {
  164. return 1;
  165. }
  166. #endif
  167. static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
  168. unsigned int *ecx, unsigned int *edx)
  169. {
  170. /* ecx is often an input as well as an output. */
  171. asm volatile("cpuid"
  172. : "=a" (*eax),
  173. "=b" (*ebx),
  174. "=c" (*ecx),
  175. "=d" (*edx)
  176. : "0" (*eax), "2" (*ecx)
  177. : "memory");
  178. }
  179. static inline void load_cr3(pgd_t *pgdir)
  180. {
  181. write_cr3(__pa(pgdir));
  182. }
  183. #ifdef CONFIG_X86_32
  184. /* This is the TSS defined by the hardware. */
  185. struct x86_hw_tss {
  186. unsigned short back_link, __blh;
  187. unsigned long sp0;
  188. unsigned short ss0, __ss0h;
  189. unsigned long sp1;
  190. /*
  191. * We don't use ring 1, so ss1 is a convenient scratch space in
  192. * the same cacheline as sp0. We use ss1 to cache the value in
  193. * MSR_IA32_SYSENTER_CS. When we context switch
  194. * MSR_IA32_SYSENTER_CS, we first check if the new value being
  195. * written matches ss1, and, if it's not, then we wrmsr the new
  196. * value and update ss1.
  197. *
  198. * The only reason we context switch MSR_IA32_SYSENTER_CS is
  199. * that we set it to zero in vm86 tasks to avoid corrupting the
  200. * stack if we were to go through the sysenter path from vm86
  201. * mode.
  202. */
  203. unsigned short ss1; /* MSR_IA32_SYSENTER_CS */
  204. unsigned short __ss1h;
  205. unsigned long sp2;
  206. unsigned short ss2, __ss2h;
  207. unsigned long __cr3;
  208. unsigned long ip;
  209. unsigned long flags;
  210. unsigned long ax;
  211. unsigned long cx;
  212. unsigned long dx;
  213. unsigned long bx;
  214. unsigned long sp;
  215. unsigned long bp;
  216. unsigned long si;
  217. unsigned long di;
  218. unsigned short es, __esh;
  219. unsigned short cs, __csh;
  220. unsigned short ss, __ssh;
  221. unsigned short ds, __dsh;
  222. unsigned short fs, __fsh;
  223. unsigned short gs, __gsh;
  224. unsigned short ldt, __ldth;
  225. unsigned short trace;
  226. unsigned short io_bitmap_base;
  227. } __attribute__((packed));
  228. #else
  229. struct x86_hw_tss {
  230. u32 reserved1;
  231. u64 sp0;
  232. u64 sp1;
  233. u64 sp2;
  234. u64 reserved2;
  235. u64 ist[7];
  236. u32 reserved3;
  237. u32 reserved4;
  238. u16 reserved5;
  239. u16 io_bitmap_base;
  240. } __attribute__((packed)) ____cacheline_aligned;
  241. #endif
  242. /*
  243. * IO-bitmap sizes:
  244. */
  245. #define IO_BITMAP_BITS 65536
  246. #define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
  247. #define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
  248. #define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
  249. #define INVALID_IO_BITMAP_OFFSET 0x8000
  250. struct tss_struct {
  251. /*
  252. * The hardware state:
  253. */
  254. struct x86_hw_tss x86_tss;
  255. /*
  256. * The extra 1 is there because the CPU will access an
  257. * additional byte beyond the end of the IO permission
  258. * bitmap. The extra byte must be all 1 bits, and must
  259. * be within the limit.
  260. */
  261. unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
  262. /*
  263. * Space for the temporary SYSENTER stack:
  264. */
  265. unsigned long SYSENTER_stack[64];
  266. } ____cacheline_aligned;
  267. DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, cpu_tss);
  268. #ifdef CONFIG_X86_32
  269. DECLARE_PER_CPU(unsigned long, cpu_current_top_of_stack);
  270. #endif
  271. /*
  272. * Save the original ist values for checking stack pointers during debugging
  273. */
  274. struct orig_ist {
  275. unsigned long ist[7];
  276. };
  277. #ifdef CONFIG_X86_64
  278. DECLARE_PER_CPU(struct orig_ist, orig_ist);
  279. union irq_stack_union {
  280. char irq_stack[IRQ_STACK_SIZE];
  281. /*
  282. * GCC hardcodes the stack canary as %gs:40. Since the
  283. * irq_stack is the object at %gs:0, we reserve the bottom
  284. * 48 bytes of the irq stack for the canary.
  285. */
  286. struct {
  287. char gs_base[40];
  288. unsigned long stack_canary;
  289. };
  290. };
  291. DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union) __visible;
  292. DECLARE_INIT_PER_CPU(irq_stack_union);
  293. DECLARE_PER_CPU(char *, irq_stack_ptr);
  294. DECLARE_PER_CPU(unsigned int, irq_count);
  295. extern asmlinkage void ignore_sysret(void);
  296. #else /* X86_64 */
  297. #ifdef CONFIG_CC_STACKPROTECTOR
  298. /*
  299. * Make sure stack canary segment base is cached-aligned:
  300. * "For Intel Atom processors, avoid non zero segment base address
  301. * that is not aligned to cache line boundary at all cost."
  302. * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
  303. */
  304. struct stack_canary {
  305. char __pad[20]; /* canary at %gs:20 */
  306. unsigned long canary;
  307. };
  308. DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
  309. #endif
  310. /*
  311. * per-CPU IRQ handling stacks
  312. */
  313. struct irq_stack {
  314. u32 stack[THREAD_SIZE/sizeof(u32)];
  315. } __aligned(THREAD_SIZE);
  316. DECLARE_PER_CPU(struct irq_stack *, hardirq_stack);
  317. DECLARE_PER_CPU(struct irq_stack *, softirq_stack);
  318. #endif /* X86_64 */
  319. extern unsigned int xstate_size;
  320. extern void free_thread_xstate(struct task_struct *);
  321. extern struct kmem_cache *task_xstate_cachep;
  322. struct perf_event;
  323. struct thread_struct {
  324. /* Cached TLS descriptors: */
  325. struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
  326. unsigned long sp0;
  327. unsigned long sp;
  328. #ifdef CONFIG_X86_32
  329. unsigned long sysenter_cs;
  330. #else
  331. unsigned short es;
  332. unsigned short ds;
  333. unsigned short fsindex;
  334. unsigned short gsindex;
  335. #endif
  336. #ifdef CONFIG_X86_32
  337. unsigned long ip;
  338. #endif
  339. #ifdef CONFIG_X86_64
  340. unsigned long fs;
  341. #endif
  342. unsigned long gs;
  343. /* Save middle states of ptrace breakpoints */
  344. struct perf_event *ptrace_bps[HBP_NUM];
  345. /* Debug status used for traps, single steps, etc... */
  346. unsigned long debugreg6;
  347. /* Keep track of the exact dr7 value set by the user */
  348. unsigned long ptrace_dr7;
  349. /* Fault info: */
  350. unsigned long cr2;
  351. unsigned long trap_nr;
  352. unsigned long error_code;
  353. /* floating point and extended processor state */
  354. struct fpu fpu;
  355. #ifdef CONFIG_X86_32
  356. /* Virtual 86 mode info */
  357. struct vm86_struct __user *vm86_info;
  358. unsigned long screen_bitmap;
  359. unsigned long v86flags;
  360. unsigned long v86mask;
  361. unsigned long saved_sp0;
  362. unsigned int saved_fs;
  363. unsigned int saved_gs;
  364. #endif
  365. /* IO permissions: */
  366. unsigned long *io_bitmap_ptr;
  367. unsigned long iopl;
  368. /* Max allowed port in the bitmap, in bytes: */
  369. unsigned io_bitmap_max;
  370. };
  371. /*
  372. * Set IOPL bits in EFLAGS from given mask
  373. */
  374. static inline void native_set_iopl_mask(unsigned mask)
  375. {
  376. #ifdef CONFIG_X86_32
  377. unsigned int reg;
  378. asm volatile ("pushfl;"
  379. "popl %0;"
  380. "andl %1, %0;"
  381. "orl %2, %0;"
  382. "pushl %0;"
  383. "popfl"
  384. : "=&r" (reg)
  385. : "i" (~X86_EFLAGS_IOPL), "r" (mask));
  386. #endif
  387. }
  388. static inline void
  389. native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
  390. {
  391. tss->x86_tss.sp0 = thread->sp0;
  392. #ifdef CONFIG_X86_32
  393. /* Only happens when SEP is enabled, no need to test "SEP"arately: */
  394. if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
  395. tss->x86_tss.ss1 = thread->sysenter_cs;
  396. wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
  397. }
  398. #endif
  399. }
  400. static inline void native_swapgs(void)
  401. {
  402. #ifdef CONFIG_X86_64
  403. asm volatile("swapgs" ::: "memory");
  404. #endif
  405. }
  406. static inline unsigned long current_top_of_stack(void)
  407. {
  408. #ifdef CONFIG_X86_64
  409. return this_cpu_read_stable(cpu_tss.x86_tss.sp0);
  410. #else
  411. /* sp0 on x86_32 is special in and around vm86 mode. */
  412. return this_cpu_read_stable(cpu_current_top_of_stack);
  413. #endif
  414. }
  415. #ifdef CONFIG_PARAVIRT
  416. #include <asm/paravirt.h>
  417. #else
  418. #define __cpuid native_cpuid
  419. #define paravirt_enabled() 0
  420. static inline void load_sp0(struct tss_struct *tss,
  421. struct thread_struct *thread)
  422. {
  423. native_load_sp0(tss, thread);
  424. }
  425. #define set_iopl_mask native_set_iopl_mask
  426. #endif /* CONFIG_PARAVIRT */
  427. typedef struct {
  428. unsigned long seg;
  429. } mm_segment_t;
  430. /* Free all resources held by a thread. */
  431. extern void release_thread(struct task_struct *);
  432. unsigned long get_wchan(struct task_struct *p);
  433. /*
  434. * Generic CPUID function
  435. * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
  436. * resulting in stale register contents being returned.
  437. */
  438. static inline void cpuid(unsigned int op,
  439. unsigned int *eax, unsigned int *ebx,
  440. unsigned int *ecx, unsigned int *edx)
  441. {
  442. *eax = op;
  443. *ecx = 0;
  444. __cpuid(eax, ebx, ecx, edx);
  445. }
  446. /* Some CPUID calls want 'count' to be placed in ecx */
  447. static inline void cpuid_count(unsigned int op, int count,
  448. unsigned int *eax, unsigned int *ebx,
  449. unsigned int *ecx, unsigned int *edx)
  450. {
  451. *eax = op;
  452. *ecx = count;
  453. __cpuid(eax, ebx, ecx, edx);
  454. }
  455. /*
  456. * CPUID functions returning a single datum
  457. */
  458. static inline unsigned int cpuid_eax(unsigned int op)
  459. {
  460. unsigned int eax, ebx, ecx, edx;
  461. cpuid(op, &eax, &ebx, &ecx, &edx);
  462. return eax;
  463. }
  464. static inline unsigned int cpuid_ebx(unsigned int op)
  465. {
  466. unsigned int eax, ebx, ecx, edx;
  467. cpuid(op, &eax, &ebx, &ecx, &edx);
  468. return ebx;
  469. }
  470. static inline unsigned int cpuid_ecx(unsigned int op)
  471. {
  472. unsigned int eax, ebx, ecx, edx;
  473. cpuid(op, &eax, &ebx, &ecx, &edx);
  474. return ecx;
  475. }
  476. static inline unsigned int cpuid_edx(unsigned int op)
  477. {
  478. unsigned int eax, ebx, ecx, edx;
  479. cpuid(op, &eax, &ebx, &ecx, &edx);
  480. return edx;
  481. }
  482. /* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
  483. static inline void rep_nop(void)
  484. {
  485. asm volatile("rep; nop" ::: "memory");
  486. }
  487. static inline void cpu_relax(void)
  488. {
  489. rep_nop();
  490. }
  491. #define cpu_relax_lowlatency() cpu_relax()
  492. /* Stop speculative execution and prefetching of modified code. */
  493. static inline void sync_core(void)
  494. {
  495. int tmp;
  496. #ifdef CONFIG_M486
  497. /*
  498. * Do a CPUID if available, otherwise do a jump. The jump
  499. * can conveniently enough be the jump around CPUID.
  500. */
  501. asm volatile("cmpl %2,%1\n\t"
  502. "jl 1f\n\t"
  503. "cpuid\n"
  504. "1:"
  505. : "=a" (tmp)
  506. : "rm" (boot_cpu_data.cpuid_level), "ri" (0), "0" (1)
  507. : "ebx", "ecx", "edx", "memory");
  508. #else
  509. /*
  510. * CPUID is a barrier to speculative execution.
  511. * Prefetched instructions are automatically
  512. * invalidated when modified.
  513. */
  514. asm volatile("cpuid"
  515. : "=a" (tmp)
  516. : "0" (1)
  517. : "ebx", "ecx", "edx", "memory");
  518. #endif
  519. }
  520. extern void select_idle_routine(const struct cpuinfo_x86 *c);
  521. extern void init_amd_e400_c1e_mask(void);
  522. extern unsigned long boot_option_idle_override;
  523. extern bool amd_e400_c1e_detected;
  524. enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT,
  525. IDLE_POLL};
  526. extern void enable_sep_cpu(void);
  527. extern int sysenter_setup(void);
  528. extern void early_trap_init(void);
  529. void early_trap_pf_init(void);
  530. /* Defined in head.S */
  531. extern struct desc_ptr early_gdt_descr;
  532. extern void cpu_set_gdt(int);
  533. extern void switch_to_new_gdt(int);
  534. extern void load_percpu_segment(int);
  535. extern void cpu_init(void);
  536. static inline unsigned long get_debugctlmsr(void)
  537. {
  538. unsigned long debugctlmsr = 0;
  539. #ifndef CONFIG_X86_DEBUGCTLMSR
  540. if (boot_cpu_data.x86 < 6)
  541. return 0;
  542. #endif
  543. rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  544. return debugctlmsr;
  545. }
  546. static inline void update_debugctlmsr(unsigned long debugctlmsr)
  547. {
  548. #ifndef CONFIG_X86_DEBUGCTLMSR
  549. if (boot_cpu_data.x86 < 6)
  550. return;
  551. #endif
  552. wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  553. }
  554. extern void set_task_blockstep(struct task_struct *task, bool on);
  555. /*
  556. * from system description table in BIOS. Mostly for MCA use, but
  557. * others may find it useful:
  558. */
  559. extern unsigned int machine_id;
  560. extern unsigned int machine_submodel_id;
  561. extern unsigned int BIOS_revision;
  562. /* Boot loader type from the setup header: */
  563. extern int bootloader_type;
  564. extern int bootloader_version;
  565. extern char ignore_fpu_irq;
  566. #define HAVE_ARCH_PICK_MMAP_LAYOUT 1
  567. #define ARCH_HAS_PREFETCHW
  568. #define ARCH_HAS_SPINLOCK_PREFETCH
  569. #ifdef CONFIG_X86_32
  570. # define BASE_PREFETCH ""
  571. # define ARCH_HAS_PREFETCH
  572. #else
  573. # define BASE_PREFETCH "prefetcht0 %P1"
  574. #endif
  575. /*
  576. * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
  577. *
  578. * It's not worth to care about 3dnow prefetches for the K6
  579. * because they are microcoded there and very slow.
  580. */
  581. static inline void prefetch(const void *x)
  582. {
  583. alternative_input(BASE_PREFETCH, "prefetchnta %P1",
  584. X86_FEATURE_XMM,
  585. "m" (*(const char *)x));
  586. }
  587. /*
  588. * 3dnow prefetch to get an exclusive cache line.
  589. * Useful for spinlocks to avoid one state transition in the
  590. * cache coherency protocol:
  591. */
  592. static inline void prefetchw(const void *x)
  593. {
  594. alternative_input(BASE_PREFETCH, "prefetchw %P1",
  595. X86_FEATURE_3DNOWPREFETCH,
  596. "m" (*(const char *)x));
  597. }
  598. static inline void spin_lock_prefetch(const void *x)
  599. {
  600. prefetchw(x);
  601. }
  602. #define TOP_OF_INIT_STACK ((unsigned long)&init_stack + sizeof(init_stack) - \
  603. TOP_OF_KERNEL_STACK_PADDING)
  604. #ifdef CONFIG_X86_32
  605. /*
  606. * User space process size: 3GB (default).
  607. */
  608. #define TASK_SIZE PAGE_OFFSET
  609. #define TASK_SIZE_MAX TASK_SIZE
  610. #define STACK_TOP TASK_SIZE
  611. #define STACK_TOP_MAX STACK_TOP
  612. #define INIT_THREAD { \
  613. .sp0 = TOP_OF_INIT_STACK, \
  614. .vm86_info = NULL, \
  615. .sysenter_cs = __KERNEL_CS, \
  616. .io_bitmap_ptr = NULL, \
  617. }
  618. extern unsigned long thread_saved_pc(struct task_struct *tsk);
  619. /*
  620. * TOP_OF_KERNEL_STACK_PADDING reserves 8 bytes on top of the ring0 stack.
  621. * This is necessary to guarantee that the entire "struct pt_regs"
  622. * is accessible even if the CPU haven't stored the SS/ESP registers
  623. * on the stack (interrupt gate does not save these registers
  624. * when switching to the same priv ring).
  625. * Therefore beware: accessing the ss/esp fields of the
  626. * "struct pt_regs" is possible, but they may contain the
  627. * completely wrong values.
  628. */
  629. #define task_pt_regs(task) \
  630. ({ \
  631. unsigned long __ptr = (unsigned long)task_stack_page(task); \
  632. __ptr += THREAD_SIZE - TOP_OF_KERNEL_STACK_PADDING; \
  633. ((struct pt_regs *)__ptr) - 1; \
  634. })
  635. #define KSTK_ESP(task) (task_pt_regs(task)->sp)
  636. #else
  637. /*
  638. * User space process size. 47bits minus one guard page. The guard
  639. * page is necessary on Intel CPUs: if a SYSCALL instruction is at
  640. * the highest possible canonical userspace address, then that
  641. * syscall will enter the kernel with a non-canonical return
  642. * address, and SYSRET will explode dangerously. We avoid this
  643. * particular problem by preventing anything from being mapped
  644. * at the maximum canonical address.
  645. */
  646. #define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE)
  647. /* This decides where the kernel will search for a free chunk of vm
  648. * space during mmap's.
  649. */
  650. #define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
  651. 0xc0000000 : 0xFFFFe000)
  652. #define TASK_SIZE (test_thread_flag(TIF_ADDR32) ? \
  653. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  654. #define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_ADDR32)) ? \
  655. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  656. #define STACK_TOP TASK_SIZE
  657. #define STACK_TOP_MAX TASK_SIZE_MAX
  658. #define INIT_THREAD { \
  659. .sp0 = TOP_OF_INIT_STACK \
  660. }
  661. /*
  662. * Return saved PC of a blocked thread.
  663. * What is this good for? it will be always the scheduler or ret_from_fork.
  664. */
  665. #define thread_saved_pc(t) (*(unsigned long *)((t)->thread.sp - 8))
  666. #define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
  667. extern unsigned long KSTK_ESP(struct task_struct *task);
  668. #endif /* CONFIG_X86_64 */
  669. extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
  670. unsigned long new_sp);
  671. /*
  672. * This decides where the kernel will search for a free chunk of vm
  673. * space during mmap's.
  674. */
  675. #define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 3))
  676. #define KSTK_EIP(task) (task_pt_regs(task)->ip)
  677. /* Get/set a process' ability to use the timestamp counter instruction */
  678. #define GET_TSC_CTL(adr) get_tsc_mode((adr))
  679. #define SET_TSC_CTL(val) set_tsc_mode((val))
  680. extern int get_tsc_mode(unsigned long adr);
  681. extern int set_tsc_mode(unsigned int val);
  682. /* Register/unregister a process' MPX related resource */
  683. #define MPX_ENABLE_MANAGEMENT(tsk) mpx_enable_management((tsk))
  684. #define MPX_DISABLE_MANAGEMENT(tsk) mpx_disable_management((tsk))
  685. #ifdef CONFIG_X86_INTEL_MPX
  686. extern int mpx_enable_management(struct task_struct *tsk);
  687. extern int mpx_disable_management(struct task_struct *tsk);
  688. #else
  689. static inline int mpx_enable_management(struct task_struct *tsk)
  690. {
  691. return -EINVAL;
  692. }
  693. static inline int mpx_disable_management(struct task_struct *tsk)
  694. {
  695. return -EINVAL;
  696. }
  697. #endif /* CONFIG_X86_INTEL_MPX */
  698. extern u16 amd_get_nb_id(int cpu);
  699. static inline uint32_t hypervisor_cpuid_base(const char *sig, uint32_t leaves)
  700. {
  701. uint32_t base, eax, signature[3];
  702. for (base = 0x40000000; base < 0x40010000; base += 0x100) {
  703. cpuid(base, &eax, &signature[0], &signature[1], &signature[2]);
  704. if (!memcmp(sig, signature, 12) &&
  705. (leaves == 0 || ((eax - base) >= leaves)))
  706. return base;
  707. }
  708. return 0;
  709. }
  710. extern unsigned long arch_align_stack(unsigned long sp);
  711. extern void free_init_pages(char *what, unsigned long begin, unsigned long end);
  712. void default_idle(void);
  713. #ifdef CONFIG_XEN
  714. bool xen_set_default_idle(void);
  715. #else
  716. #define xen_set_default_idle 0
  717. #endif
  718. void stop_this_cpu(void *dummy);
  719. void df_debug(struct pt_regs *regs, long error_code);
  720. #endif /* _ASM_X86_PROCESSOR_H */