i40e_txrx.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443
  1. /*******************************************************************************
  2. *
  3. * Intel Ethernet Controller XL710 Family Linux Virtual Function Driver
  4. * Copyright(c) 2013 - 2016 Intel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms and conditions of the GNU General Public License,
  8. * version 2, as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program. If not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * The full GNU General Public License is included in this distribution in
  19. * the file called "COPYING".
  20. *
  21. * Contact Information:
  22. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. ******************************************************************************/
  26. #ifndef _I40E_TXRX_H_
  27. #define _I40E_TXRX_H_
  28. /* Interrupt Throttling and Rate Limiting Goodies */
  29. #define I40E_MAX_ITR 0x0FF0 /* reg uses 2 usec resolution */
  30. #define I40E_MIN_ITR 0x0001 /* reg uses 2 usec resolution */
  31. #define I40E_ITR_100K 0x0005
  32. #define I40E_ITR_50K 0x000A
  33. #define I40E_ITR_20K 0x0019
  34. #define I40E_ITR_18K 0x001B
  35. #define I40E_ITR_8K 0x003E
  36. #define I40E_ITR_4K 0x007A
  37. #define I40E_MAX_INTRL 0x3B /* reg uses 4 usec resolution */
  38. #define I40E_ITR_RX_DEF I40E_ITR_20K
  39. #define I40E_ITR_TX_DEF I40E_ITR_20K
  40. #define I40E_ITR_DYNAMIC 0x8000 /* use top bit as a flag */
  41. #define I40E_MIN_INT_RATE 250 /* ~= 1000000 / (I40E_MAX_ITR * 2) */
  42. #define I40E_MAX_INT_RATE 500000 /* == 1000000 / (I40E_MIN_ITR * 2) */
  43. #define I40E_DEFAULT_IRQ_WORK 256
  44. #define ITR_TO_REG(setting) ((setting & ~I40E_ITR_DYNAMIC) >> 1)
  45. #define ITR_IS_DYNAMIC(setting) (!!(setting & I40E_ITR_DYNAMIC))
  46. #define ITR_REG_TO_USEC(itr_reg) (itr_reg << 1)
  47. /* 0x40 is the enable bit for interrupt rate limiting, and must be set if
  48. * the value of the rate limit is non-zero
  49. */
  50. #define INTRL_ENA BIT(6)
  51. #define INTRL_REG_TO_USEC(intrl) ((intrl & ~INTRL_ENA) << 2)
  52. #define INTRL_USEC_TO_REG(set) ((set) ? ((set) >> 2) | INTRL_ENA : 0)
  53. #define I40E_INTRL_8K 125 /* 8000 ints/sec */
  54. #define I40E_INTRL_62K 16 /* 62500 ints/sec */
  55. #define I40E_INTRL_83K 12 /* 83333 ints/sec */
  56. #define I40E_QUEUE_END_OF_LIST 0x7FF
  57. /* this enum matches hardware bits and is meant to be used by DYN_CTLN
  58. * registers and QINT registers or more generally anywhere in the manual
  59. * mentioning ITR_INDX, ITR_NONE cannot be used as an index 'n' into any
  60. * register but instead is a special value meaning "don't update" ITR0/1/2.
  61. */
  62. enum i40e_dyn_idx_t {
  63. I40E_IDX_ITR0 = 0,
  64. I40E_IDX_ITR1 = 1,
  65. I40E_IDX_ITR2 = 2,
  66. I40E_ITR_NONE = 3 /* ITR_NONE must not be used as an index */
  67. };
  68. /* these are indexes into ITRN registers */
  69. #define I40E_RX_ITR I40E_IDX_ITR0
  70. #define I40E_TX_ITR I40E_IDX_ITR1
  71. #define I40E_PE_ITR I40E_IDX_ITR2
  72. /* Supported RSS offloads */
  73. #define I40E_DEFAULT_RSS_HENA ( \
  74. BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_UDP) | \
  75. BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_SCTP) | \
  76. BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_TCP) | \
  77. BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_OTHER) | \
  78. BIT_ULL(I40E_FILTER_PCTYPE_FRAG_IPV4) | \
  79. BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_UDP) | \
  80. BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_TCP) | \
  81. BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_SCTP) | \
  82. BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_OTHER) | \
  83. BIT_ULL(I40E_FILTER_PCTYPE_FRAG_IPV6) | \
  84. BIT_ULL(I40E_FILTER_PCTYPE_L2_PAYLOAD))
  85. #define I40E_DEFAULT_RSS_HENA_EXPANDED (I40E_DEFAULT_RSS_HENA | \
  86. BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_TCP_SYN_NO_ACK) | \
  87. BIT_ULL(I40E_FILTER_PCTYPE_NONF_UNICAST_IPV4_UDP) | \
  88. BIT_ULL(I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV4_UDP) | \
  89. BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_TCP_SYN_NO_ACK) | \
  90. BIT_ULL(I40E_FILTER_PCTYPE_NONF_UNICAST_IPV6_UDP) | \
  91. BIT_ULL(I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV6_UDP))
  92. #define i40e_pf_get_default_rss_hena(pf) \
  93. (((pf)->flags & I40E_FLAG_MULTIPLE_TCP_UDP_RSS_PCTYPE) ? \
  94. I40E_DEFAULT_RSS_HENA_EXPANDED : I40E_DEFAULT_RSS_HENA)
  95. /* Supported Rx Buffer Sizes */
  96. #define I40E_RXBUFFER_512 512 /* Used for packet split */
  97. #define I40E_RXBUFFER_2048 2048
  98. #define I40E_RXBUFFER_3072 3072 /* For FCoE MTU of 2158 */
  99. #define I40E_RXBUFFER_4096 4096
  100. #define I40E_RXBUFFER_8192 8192
  101. #define I40E_MAX_RXBUFFER 9728 /* largest size for single descriptor */
  102. /* NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
  103. * reserve 2 more, and skb_shared_info adds an additional 384 bytes more,
  104. * this adds up to 512 bytes of extra data meaning the smallest allocation
  105. * we could have is 1K.
  106. * i.e. RXBUFFER_512 --> size-1024 slab
  107. */
  108. #define I40E_RX_HDR_SIZE I40E_RXBUFFER_512
  109. /* How many Rx Buffers do we bundle into one write to the hardware ? */
  110. #define I40E_RX_BUFFER_WRITE 16 /* Must be power of 2 */
  111. #define I40E_RX_INCREMENT(r, i) \
  112. do { \
  113. (i)++; \
  114. if ((i) == (r)->count) \
  115. i = 0; \
  116. r->next_to_clean = i; \
  117. } while (0)
  118. #define I40E_RX_NEXT_DESC(r, i, n) \
  119. do { \
  120. (i)++; \
  121. if ((i) == (r)->count) \
  122. i = 0; \
  123. (n) = I40E_RX_DESC((r), (i)); \
  124. } while (0)
  125. #define I40E_RX_NEXT_DESC_PREFETCH(r, i, n) \
  126. do { \
  127. I40E_RX_NEXT_DESC((r), (i), (n)); \
  128. prefetch((n)); \
  129. } while (0)
  130. #define i40e_rx_desc i40e_32byte_rx_desc
  131. #define I40E_MAX_BUFFER_TXD 8
  132. #define I40E_MIN_TX_LEN 17
  133. /* The size limit for a transmit buffer in a descriptor is (16K - 1).
  134. * In order to align with the read requests we will align the value to
  135. * the nearest 4K which represents our maximum read request size.
  136. */
  137. #define I40E_MAX_READ_REQ_SIZE 4096
  138. #define I40E_MAX_DATA_PER_TXD (16 * 1024 - 1)
  139. #define I40E_MAX_DATA_PER_TXD_ALIGNED \
  140. (I40E_MAX_DATA_PER_TXD & ~(I40E_MAX_READ_REQ_SIZE - 1))
  141. /* This ugly bit of math is equivalent to DIV_ROUNDUP(size, X) where X is
  142. * the value I40E_MAX_DATA_PER_TXD_ALIGNED. It is needed due to the fact
  143. * that 12K is not a power of 2 and division is expensive. It is used to
  144. * approximate the number of descriptors used per linear buffer. Note
  145. * that this will overestimate in some cases as it doesn't account for the
  146. * fact that we will add up to 4K - 1 in aligning the 12K buffer, however
  147. * the error should not impact things much as large buffers usually mean
  148. * we will use fewer descriptors then there are frags in an skb.
  149. */
  150. static inline unsigned int i40e_txd_use_count(unsigned int size)
  151. {
  152. const unsigned int max = I40E_MAX_DATA_PER_TXD_ALIGNED;
  153. const unsigned int reciprocal = ((1ull << 32) - 1 + (max / 2)) / max;
  154. unsigned int adjust = ~(u32)0;
  155. /* if we rounded up on the reciprocal pull down the adjustment */
  156. if ((max * reciprocal) > adjust)
  157. adjust = ~(u32)(reciprocal - 1);
  158. return (u32)((((u64)size * reciprocal) + adjust) >> 32);
  159. }
  160. /* Tx Descriptors needed, worst case */
  161. #define DESC_NEEDED (MAX_SKB_FRAGS + 4)
  162. #define I40E_MIN_DESC_PENDING 4
  163. #define I40E_TX_FLAGS_HW_VLAN BIT(1)
  164. #define I40E_TX_FLAGS_SW_VLAN BIT(2)
  165. #define I40E_TX_FLAGS_TSO BIT(3)
  166. #define I40E_TX_FLAGS_IPV4 BIT(4)
  167. #define I40E_TX_FLAGS_IPV6 BIT(5)
  168. #define I40E_TX_FLAGS_FCCRC BIT(6)
  169. #define I40E_TX_FLAGS_FSO BIT(7)
  170. #define I40E_TX_FLAGS_FD_SB BIT(9)
  171. #define I40E_TX_FLAGS_VXLAN_TUNNEL BIT(10)
  172. #define I40E_TX_FLAGS_VLAN_MASK 0xffff0000
  173. #define I40E_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000
  174. #define I40E_TX_FLAGS_VLAN_PRIO_SHIFT 29
  175. #define I40E_TX_FLAGS_VLAN_SHIFT 16
  176. struct i40e_tx_buffer {
  177. struct i40e_tx_desc *next_to_watch;
  178. union {
  179. struct sk_buff *skb;
  180. void *raw_buf;
  181. };
  182. unsigned int bytecount;
  183. unsigned short gso_segs;
  184. DEFINE_DMA_UNMAP_ADDR(dma);
  185. DEFINE_DMA_UNMAP_LEN(len);
  186. u32 tx_flags;
  187. };
  188. struct i40e_rx_buffer {
  189. struct sk_buff *skb;
  190. void *hdr_buf;
  191. dma_addr_t dma;
  192. struct page *page;
  193. dma_addr_t page_dma;
  194. unsigned int page_offset;
  195. };
  196. struct i40e_queue_stats {
  197. u64 packets;
  198. u64 bytes;
  199. };
  200. struct i40e_tx_queue_stats {
  201. u64 restart_queue;
  202. u64 tx_busy;
  203. u64 tx_done_old;
  204. u64 tx_linearize;
  205. u64 tx_force_wb;
  206. u64 tx_lost_interrupt;
  207. };
  208. struct i40e_rx_queue_stats {
  209. u64 non_eop_descs;
  210. u64 alloc_page_failed;
  211. u64 alloc_buff_failed;
  212. u64 page_reuse_count;
  213. u64 realloc_count;
  214. };
  215. enum i40e_ring_state_t {
  216. __I40E_TX_FDIR_INIT_DONE,
  217. __I40E_TX_XPS_INIT_DONE,
  218. __I40E_RX_PS_ENABLED,
  219. __I40E_RX_16BYTE_DESC_ENABLED,
  220. };
  221. #define ring_is_ps_enabled(ring) \
  222. test_bit(__I40E_RX_PS_ENABLED, &(ring)->state)
  223. #define set_ring_ps_enabled(ring) \
  224. set_bit(__I40E_RX_PS_ENABLED, &(ring)->state)
  225. #define clear_ring_ps_enabled(ring) \
  226. clear_bit(__I40E_RX_PS_ENABLED, &(ring)->state)
  227. #define ring_is_16byte_desc_enabled(ring) \
  228. test_bit(__I40E_RX_16BYTE_DESC_ENABLED, &(ring)->state)
  229. #define set_ring_16byte_desc_enabled(ring) \
  230. set_bit(__I40E_RX_16BYTE_DESC_ENABLED, &(ring)->state)
  231. #define clear_ring_16byte_desc_enabled(ring) \
  232. clear_bit(__I40E_RX_16BYTE_DESC_ENABLED, &(ring)->state)
  233. /* struct that defines a descriptor ring, associated with a VSI */
  234. struct i40e_ring {
  235. struct i40e_ring *next; /* pointer to next ring in q_vector */
  236. void *desc; /* Descriptor ring memory */
  237. struct device *dev; /* Used for DMA mapping */
  238. struct net_device *netdev; /* netdev ring maps to */
  239. union {
  240. struct i40e_tx_buffer *tx_bi;
  241. struct i40e_rx_buffer *rx_bi;
  242. };
  243. unsigned long state;
  244. u16 queue_index; /* Queue number of ring */
  245. u8 dcb_tc; /* Traffic class of ring */
  246. u8 __iomem *tail;
  247. u16 count; /* Number of descriptors */
  248. u16 reg_idx; /* HW register index of the ring */
  249. u16 rx_hdr_len;
  250. u16 rx_buf_len;
  251. u8 dtype;
  252. #define I40E_RX_DTYPE_NO_SPLIT 0
  253. #define I40E_RX_DTYPE_HEADER_SPLIT 1
  254. #define I40E_RX_DTYPE_SPLIT_ALWAYS 2
  255. #define I40E_RX_SPLIT_L2 0x1
  256. #define I40E_RX_SPLIT_IP 0x2
  257. #define I40E_RX_SPLIT_TCP_UDP 0x4
  258. #define I40E_RX_SPLIT_SCTP 0x8
  259. /* used in interrupt processing */
  260. u16 next_to_use;
  261. u16 next_to_clean;
  262. u8 atr_sample_rate;
  263. u8 atr_count;
  264. bool ring_active; /* is ring online or not */
  265. bool arm_wb; /* do something to arm write back */
  266. u8 packet_stride;
  267. #define I40E_TXR_FLAGS_LAST_XMIT_MORE_SET BIT(2)
  268. u16 flags;
  269. #define I40E_TXR_FLAGS_WB_ON_ITR BIT(0)
  270. /* stats structs */
  271. struct i40e_queue_stats stats;
  272. struct u64_stats_sync syncp;
  273. union {
  274. struct i40e_tx_queue_stats tx_stats;
  275. struct i40e_rx_queue_stats rx_stats;
  276. };
  277. unsigned int size; /* length of descriptor ring in bytes */
  278. dma_addr_t dma; /* physical address of ring */
  279. struct i40e_vsi *vsi; /* Backreference to associated VSI */
  280. struct i40e_q_vector *q_vector; /* Backreference to associated vector */
  281. struct rcu_head rcu; /* to avoid race on free */
  282. } ____cacheline_internodealigned_in_smp;
  283. enum i40e_latency_range {
  284. I40E_LOWEST_LATENCY = 0,
  285. I40E_LOW_LATENCY = 1,
  286. I40E_BULK_LATENCY = 2,
  287. I40E_ULTRA_LATENCY = 3,
  288. };
  289. struct i40e_ring_container {
  290. /* array of pointers to rings */
  291. struct i40e_ring *ring;
  292. unsigned int total_bytes; /* total bytes processed this int */
  293. unsigned int total_packets; /* total packets processed this int */
  294. u16 count;
  295. enum i40e_latency_range latency_range;
  296. u16 itr;
  297. };
  298. /* iterator for handling rings in ring container */
  299. #define i40e_for_each_ring(pos, head) \
  300. for (pos = (head).ring; pos != NULL; pos = pos->next)
  301. bool i40evf_alloc_rx_buffers_ps(struct i40e_ring *rxr, u16 cleaned_count);
  302. bool i40evf_alloc_rx_buffers_1buf(struct i40e_ring *rxr, u16 cleaned_count);
  303. void i40evf_alloc_rx_headers(struct i40e_ring *rxr);
  304. netdev_tx_t i40evf_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
  305. void i40evf_clean_tx_ring(struct i40e_ring *tx_ring);
  306. void i40evf_clean_rx_ring(struct i40e_ring *rx_ring);
  307. int i40evf_setup_tx_descriptors(struct i40e_ring *tx_ring);
  308. int i40evf_setup_rx_descriptors(struct i40e_ring *rx_ring);
  309. void i40evf_free_tx_resources(struct i40e_ring *tx_ring);
  310. void i40evf_free_rx_resources(struct i40e_ring *rx_ring);
  311. int i40evf_napi_poll(struct napi_struct *napi, int budget);
  312. void i40evf_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector);
  313. u32 i40evf_get_tx_pending(struct i40e_ring *ring, bool in_sw);
  314. int __i40evf_maybe_stop_tx(struct i40e_ring *tx_ring, int size);
  315. bool __i40evf_chk_linearize(struct sk_buff *skb);
  316. /**
  317. * i40e_get_head - Retrieve head from head writeback
  318. * @tx_ring: Tx ring to fetch head of
  319. *
  320. * Returns value of Tx ring head based on value stored
  321. * in head write-back location
  322. **/
  323. static inline u32 i40e_get_head(struct i40e_ring *tx_ring)
  324. {
  325. void *head = (struct i40e_tx_desc *)tx_ring->desc + tx_ring->count;
  326. return le32_to_cpu(*(volatile __le32 *)head);
  327. }
  328. /**
  329. * i40e_xmit_descriptor_count - calculate number of Tx descriptors needed
  330. * @skb: send buffer
  331. * @tx_ring: ring to send buffer on
  332. *
  333. * Returns number of data descriptors needed for this skb. Returns 0 to indicate
  334. * there is not enough descriptors available in this ring since we need at least
  335. * one descriptor.
  336. **/
  337. static inline int i40e_xmit_descriptor_count(struct sk_buff *skb)
  338. {
  339. const struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
  340. unsigned int nr_frags = skb_shinfo(skb)->nr_frags;
  341. int count = 0, size = skb_headlen(skb);
  342. for (;;) {
  343. count += i40e_txd_use_count(size);
  344. if (!nr_frags--)
  345. break;
  346. size = skb_frag_size(frag++);
  347. }
  348. return count;
  349. }
  350. /**
  351. * i40e_maybe_stop_tx - 1st level check for Tx stop conditions
  352. * @tx_ring: the ring to be checked
  353. * @size: the size buffer we want to assure is available
  354. *
  355. * Returns 0 if stop is not needed
  356. **/
  357. static inline int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
  358. {
  359. if (likely(I40E_DESC_UNUSED(tx_ring) >= size))
  360. return 0;
  361. return __i40evf_maybe_stop_tx(tx_ring, size);
  362. }
  363. /**
  364. * i40e_chk_linearize - Check if there are more than 8 fragments per packet
  365. * @skb: send buffer
  366. * @count: number of buffers used
  367. *
  368. * Note: Our HW can't scatter-gather more than 8 fragments to build
  369. * a packet on the wire and so we need to figure out the cases where we
  370. * need to linearize the skb.
  371. **/
  372. static inline bool i40e_chk_linearize(struct sk_buff *skb, int count)
  373. {
  374. /* we can only support up to 8 data buffers for a single send */
  375. if (likely(count <= I40E_MAX_BUFFER_TXD))
  376. return false;
  377. return __i40evf_chk_linearize(skb);
  378. }
  379. /**
  380. * i40e_rx_is_fcoe - returns true if the Rx packet type is FCoE
  381. * @ptype: the packet type field from Rx descriptor write-back
  382. **/
  383. static inline bool i40e_rx_is_fcoe(u16 ptype)
  384. {
  385. return (ptype >= I40E_RX_PTYPE_L2_FCOE_PAY3) &&
  386. (ptype <= I40E_RX_PTYPE_L2_FCOE_VFT_FCOTHER);
  387. }
  388. #endif /* _I40E_TXRX_H_ */