dce_v10_0.c 116 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_i2c.h"
  27. #include "vid.h"
  28. #include "atom.h"
  29. #include "amdgpu_atombios.h"
  30. #include "atombios_crtc.h"
  31. #include "atombios_encoders.h"
  32. #include "amdgpu_pll.h"
  33. #include "amdgpu_connectors.h"
  34. #include "dce/dce_10_0_d.h"
  35. #include "dce/dce_10_0_sh_mask.h"
  36. #include "dce/dce_10_0_enum.h"
  37. #include "oss/oss_3_0_d.h"
  38. #include "oss/oss_3_0_sh_mask.h"
  39. #include "gmc/gmc_8_1_d.h"
  40. #include "gmc/gmc_8_1_sh_mask.h"
  41. static void dce_v10_0_set_display_funcs(struct amdgpu_device *adev);
  42. static void dce_v10_0_set_irq_funcs(struct amdgpu_device *adev);
  43. static const u32 crtc_offsets[] =
  44. {
  45. CRTC0_REGISTER_OFFSET,
  46. CRTC1_REGISTER_OFFSET,
  47. CRTC2_REGISTER_OFFSET,
  48. CRTC3_REGISTER_OFFSET,
  49. CRTC4_REGISTER_OFFSET,
  50. CRTC5_REGISTER_OFFSET,
  51. CRTC6_REGISTER_OFFSET
  52. };
  53. static const u32 hpd_offsets[] =
  54. {
  55. HPD0_REGISTER_OFFSET,
  56. HPD1_REGISTER_OFFSET,
  57. HPD2_REGISTER_OFFSET,
  58. HPD3_REGISTER_OFFSET,
  59. HPD4_REGISTER_OFFSET,
  60. HPD5_REGISTER_OFFSET
  61. };
  62. static const uint32_t dig_offsets[] = {
  63. DIG0_REGISTER_OFFSET,
  64. DIG1_REGISTER_OFFSET,
  65. DIG2_REGISTER_OFFSET,
  66. DIG3_REGISTER_OFFSET,
  67. DIG4_REGISTER_OFFSET,
  68. DIG5_REGISTER_OFFSET,
  69. DIG6_REGISTER_OFFSET
  70. };
  71. static const struct {
  72. uint32_t reg;
  73. uint32_t vblank;
  74. uint32_t vline;
  75. uint32_t hpd;
  76. } interrupt_status_offsets[] = { {
  77. .reg = mmDISP_INTERRUPT_STATUS,
  78. .vblank = DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT_MASK,
  79. .vline = DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT_MASK,
  80. .hpd = DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT_MASK
  81. }, {
  82. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE,
  83. .vblank = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT_MASK,
  84. .vline = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT_MASK,
  85. .hpd = DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT_MASK
  86. }, {
  87. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE2,
  88. .vblank = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT_MASK,
  89. .vline = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT_MASK,
  90. .hpd = DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT_MASK
  91. }, {
  92. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE3,
  93. .vblank = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT_MASK,
  94. .vline = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT_MASK,
  95. .hpd = DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT_MASK
  96. }, {
  97. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE4,
  98. .vblank = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT_MASK,
  99. .vline = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT_MASK,
  100. .hpd = DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT_MASK
  101. }, {
  102. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE5,
  103. .vblank = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT_MASK,
  104. .vline = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT_MASK,
  105. .hpd = DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT_MASK
  106. } };
  107. static const u32 golden_settings_tonga_a11[] =
  108. {
  109. mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
  110. mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
  111. mmFBC_MISC, 0x1f311fff, 0x12300000,
  112. mmHDMI_CONTROL, 0x31000111, 0x00000011,
  113. };
  114. static const u32 tonga_mgcg_cgcg_init[] =
  115. {
  116. mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100,
  117. mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,
  118. };
  119. static const u32 golden_settings_fiji_a10[] =
  120. {
  121. mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
  122. mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
  123. mmFBC_MISC, 0x1f311fff, 0x12300000,
  124. mmHDMI_CONTROL, 0x31000111, 0x00000011,
  125. };
  126. static const u32 fiji_mgcg_cgcg_init[] =
  127. {
  128. mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100,
  129. mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,
  130. };
  131. static void dce_v10_0_init_golden_registers(struct amdgpu_device *adev)
  132. {
  133. switch (adev->asic_type) {
  134. case CHIP_FIJI:
  135. amdgpu_program_register_sequence(adev,
  136. fiji_mgcg_cgcg_init,
  137. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  138. amdgpu_program_register_sequence(adev,
  139. golden_settings_fiji_a10,
  140. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  141. break;
  142. case CHIP_TONGA:
  143. amdgpu_program_register_sequence(adev,
  144. tonga_mgcg_cgcg_init,
  145. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  146. amdgpu_program_register_sequence(adev,
  147. golden_settings_tonga_a11,
  148. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  149. break;
  150. default:
  151. break;
  152. }
  153. }
  154. static u32 dce_v10_0_audio_endpt_rreg(struct amdgpu_device *adev,
  155. u32 block_offset, u32 reg)
  156. {
  157. unsigned long flags;
  158. u32 r;
  159. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  160. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  161. r = RREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset);
  162. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  163. return r;
  164. }
  165. static void dce_v10_0_audio_endpt_wreg(struct amdgpu_device *adev,
  166. u32 block_offset, u32 reg, u32 v)
  167. {
  168. unsigned long flags;
  169. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  170. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  171. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset, v);
  172. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  173. }
  174. static bool dce_v10_0_is_in_vblank(struct amdgpu_device *adev, int crtc)
  175. {
  176. if (RREG32(mmCRTC_STATUS + crtc_offsets[crtc]) &
  177. CRTC_V_BLANK_START_END__CRTC_V_BLANK_START_MASK)
  178. return true;
  179. else
  180. return false;
  181. }
  182. static bool dce_v10_0_is_counter_moving(struct amdgpu_device *adev, int crtc)
  183. {
  184. u32 pos1, pos2;
  185. pos1 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  186. pos2 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  187. if (pos1 != pos2)
  188. return true;
  189. else
  190. return false;
  191. }
  192. /**
  193. * dce_v10_0_vblank_wait - vblank wait asic callback.
  194. *
  195. * @adev: amdgpu_device pointer
  196. * @crtc: crtc to wait for vblank on
  197. *
  198. * Wait for vblank on the requested crtc (evergreen+).
  199. */
  200. static void dce_v10_0_vblank_wait(struct amdgpu_device *adev, int crtc)
  201. {
  202. unsigned i = 0;
  203. if (crtc >= adev->mode_info.num_crtc)
  204. return;
  205. if (!(RREG32(mmCRTC_CONTROL + crtc_offsets[crtc]) & CRTC_CONTROL__CRTC_MASTER_EN_MASK))
  206. return;
  207. /* depending on when we hit vblank, we may be close to active; if so,
  208. * wait for another frame.
  209. */
  210. while (dce_v10_0_is_in_vblank(adev, crtc)) {
  211. if (i++ % 100 == 0) {
  212. if (!dce_v10_0_is_counter_moving(adev, crtc))
  213. break;
  214. }
  215. }
  216. while (!dce_v10_0_is_in_vblank(adev, crtc)) {
  217. if (i++ % 100 == 0) {
  218. if (!dce_v10_0_is_counter_moving(adev, crtc))
  219. break;
  220. }
  221. }
  222. }
  223. static u32 dce_v10_0_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  224. {
  225. if (crtc >= adev->mode_info.num_crtc)
  226. return 0;
  227. else
  228. return RREG32(mmCRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
  229. }
  230. static void dce_v10_0_pageflip_interrupt_init(struct amdgpu_device *adev)
  231. {
  232. unsigned i;
  233. /* Enable pflip interrupts */
  234. for (i = 0; i < adev->mode_info.num_crtc; i++)
  235. amdgpu_irq_get(adev, &adev->pageflip_irq, i);
  236. }
  237. static void dce_v10_0_pageflip_interrupt_fini(struct amdgpu_device *adev)
  238. {
  239. unsigned i;
  240. /* Disable pflip interrupts */
  241. for (i = 0; i < adev->mode_info.num_crtc; i++)
  242. amdgpu_irq_put(adev, &adev->pageflip_irq, i);
  243. }
  244. /**
  245. * dce_v10_0_page_flip - pageflip callback.
  246. *
  247. * @adev: amdgpu_device pointer
  248. * @crtc_id: crtc to cleanup pageflip on
  249. * @crtc_base: new address of the crtc (GPU MC address)
  250. *
  251. * Triggers the actual pageflip by updating the primary
  252. * surface base address.
  253. */
  254. static void dce_v10_0_page_flip(struct amdgpu_device *adev,
  255. int crtc_id, u64 crtc_base)
  256. {
  257. struct amdgpu_crtc *amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  258. /* update the primary scanout address */
  259. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  260. upper_32_bits(crtc_base));
  261. /* writing to the low address triggers the update */
  262. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  263. lower_32_bits(crtc_base));
  264. /* post the write */
  265. RREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset);
  266. }
  267. static int dce_v10_0_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  268. u32 *vbl, u32 *position)
  269. {
  270. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  271. return -EINVAL;
  272. *vbl = RREG32(mmCRTC_V_BLANK_START_END + crtc_offsets[crtc]);
  273. *position = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  274. return 0;
  275. }
  276. /**
  277. * dce_v10_0_hpd_sense - hpd sense callback.
  278. *
  279. * @adev: amdgpu_device pointer
  280. * @hpd: hpd (hotplug detect) pin
  281. *
  282. * Checks if a digital monitor is connected (evergreen+).
  283. * Returns true if connected, false if not connected.
  284. */
  285. static bool dce_v10_0_hpd_sense(struct amdgpu_device *adev,
  286. enum amdgpu_hpd_id hpd)
  287. {
  288. int idx;
  289. bool connected = false;
  290. switch (hpd) {
  291. case AMDGPU_HPD_1:
  292. idx = 0;
  293. break;
  294. case AMDGPU_HPD_2:
  295. idx = 1;
  296. break;
  297. case AMDGPU_HPD_3:
  298. idx = 2;
  299. break;
  300. case AMDGPU_HPD_4:
  301. idx = 3;
  302. break;
  303. case AMDGPU_HPD_5:
  304. idx = 4;
  305. break;
  306. case AMDGPU_HPD_6:
  307. idx = 5;
  308. break;
  309. default:
  310. return connected;
  311. }
  312. if (RREG32(mmDC_HPD_INT_STATUS + hpd_offsets[idx]) &
  313. DC_HPD_INT_STATUS__DC_HPD_SENSE_MASK)
  314. connected = true;
  315. return connected;
  316. }
  317. /**
  318. * dce_v10_0_hpd_set_polarity - hpd set polarity callback.
  319. *
  320. * @adev: amdgpu_device pointer
  321. * @hpd: hpd (hotplug detect) pin
  322. *
  323. * Set the polarity of the hpd pin (evergreen+).
  324. */
  325. static void dce_v10_0_hpd_set_polarity(struct amdgpu_device *adev,
  326. enum amdgpu_hpd_id hpd)
  327. {
  328. u32 tmp;
  329. bool connected = dce_v10_0_hpd_sense(adev, hpd);
  330. int idx;
  331. switch (hpd) {
  332. case AMDGPU_HPD_1:
  333. idx = 0;
  334. break;
  335. case AMDGPU_HPD_2:
  336. idx = 1;
  337. break;
  338. case AMDGPU_HPD_3:
  339. idx = 2;
  340. break;
  341. case AMDGPU_HPD_4:
  342. idx = 3;
  343. break;
  344. case AMDGPU_HPD_5:
  345. idx = 4;
  346. break;
  347. case AMDGPU_HPD_6:
  348. idx = 5;
  349. break;
  350. default:
  351. return;
  352. }
  353. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[idx]);
  354. if (connected)
  355. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_POLARITY, 0);
  356. else
  357. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_POLARITY, 1);
  358. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[idx], tmp);
  359. }
  360. /**
  361. * dce_v10_0_hpd_init - hpd setup callback.
  362. *
  363. * @adev: amdgpu_device pointer
  364. *
  365. * Setup the hpd pins used by the card (evergreen+).
  366. * Enable the pin, set the polarity, and enable the hpd interrupts.
  367. */
  368. static void dce_v10_0_hpd_init(struct amdgpu_device *adev)
  369. {
  370. struct drm_device *dev = adev->ddev;
  371. struct drm_connector *connector;
  372. u32 tmp;
  373. int idx;
  374. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  375. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  376. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  377. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  378. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  379. * aux dp channel on imac and help (but not completely fix)
  380. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  381. * also avoid interrupt storms during dpms.
  382. */
  383. continue;
  384. }
  385. switch (amdgpu_connector->hpd.hpd) {
  386. case AMDGPU_HPD_1:
  387. idx = 0;
  388. break;
  389. case AMDGPU_HPD_2:
  390. idx = 1;
  391. break;
  392. case AMDGPU_HPD_3:
  393. idx = 2;
  394. break;
  395. case AMDGPU_HPD_4:
  396. idx = 3;
  397. break;
  398. case AMDGPU_HPD_5:
  399. idx = 4;
  400. break;
  401. case AMDGPU_HPD_6:
  402. idx = 5;
  403. break;
  404. default:
  405. continue;
  406. }
  407. tmp = RREG32(mmDC_HPD_CONTROL + hpd_offsets[idx]);
  408. tmp = REG_SET_FIELD(tmp, DC_HPD_CONTROL, DC_HPD_EN, 1);
  409. WREG32(mmDC_HPD_CONTROL + hpd_offsets[idx], tmp);
  410. tmp = RREG32(mmDC_HPD_TOGGLE_FILT_CNTL + hpd_offsets[idx]);
  411. tmp = REG_SET_FIELD(tmp, DC_HPD_TOGGLE_FILT_CNTL,
  412. DC_HPD_CONNECT_INT_DELAY,
  413. AMDGPU_HPD_CONNECT_INT_DELAY_IN_MS);
  414. tmp = REG_SET_FIELD(tmp, DC_HPD_TOGGLE_FILT_CNTL,
  415. DC_HPD_DISCONNECT_INT_DELAY,
  416. AMDGPU_HPD_DISCONNECT_INT_DELAY_IN_MS);
  417. WREG32(mmDC_HPD_TOGGLE_FILT_CNTL + hpd_offsets[idx], tmp);
  418. dce_v10_0_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
  419. amdgpu_irq_get(adev, &adev->hpd_irq,
  420. amdgpu_connector->hpd.hpd);
  421. }
  422. }
  423. /**
  424. * dce_v10_0_hpd_fini - hpd tear down callback.
  425. *
  426. * @adev: amdgpu_device pointer
  427. *
  428. * Tear down the hpd pins used by the card (evergreen+).
  429. * Disable the hpd interrupts.
  430. */
  431. static void dce_v10_0_hpd_fini(struct amdgpu_device *adev)
  432. {
  433. struct drm_device *dev = adev->ddev;
  434. struct drm_connector *connector;
  435. u32 tmp;
  436. int idx;
  437. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  438. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  439. switch (amdgpu_connector->hpd.hpd) {
  440. case AMDGPU_HPD_1:
  441. idx = 0;
  442. break;
  443. case AMDGPU_HPD_2:
  444. idx = 1;
  445. break;
  446. case AMDGPU_HPD_3:
  447. idx = 2;
  448. break;
  449. case AMDGPU_HPD_4:
  450. idx = 3;
  451. break;
  452. case AMDGPU_HPD_5:
  453. idx = 4;
  454. break;
  455. case AMDGPU_HPD_6:
  456. idx = 5;
  457. break;
  458. default:
  459. continue;
  460. }
  461. tmp = RREG32(mmDC_HPD_CONTROL + hpd_offsets[idx]);
  462. tmp = REG_SET_FIELD(tmp, DC_HPD_CONTROL, DC_HPD_EN, 0);
  463. WREG32(mmDC_HPD_CONTROL + hpd_offsets[idx], tmp);
  464. amdgpu_irq_put(adev, &adev->hpd_irq,
  465. amdgpu_connector->hpd.hpd);
  466. }
  467. }
  468. static u32 dce_v10_0_hpd_get_gpio_reg(struct amdgpu_device *adev)
  469. {
  470. return mmDC_GPIO_HPD_A;
  471. }
  472. static bool dce_v10_0_is_display_hung(struct amdgpu_device *adev)
  473. {
  474. u32 crtc_hung = 0;
  475. u32 crtc_status[6];
  476. u32 i, j, tmp;
  477. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  478. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  479. if (REG_GET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN)) {
  480. crtc_status[i] = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  481. crtc_hung |= (1 << i);
  482. }
  483. }
  484. for (j = 0; j < 10; j++) {
  485. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  486. if (crtc_hung & (1 << i)) {
  487. tmp = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  488. if (tmp != crtc_status[i])
  489. crtc_hung &= ~(1 << i);
  490. }
  491. }
  492. if (crtc_hung == 0)
  493. return false;
  494. udelay(100);
  495. }
  496. return true;
  497. }
  498. static void dce_v10_0_stop_mc_access(struct amdgpu_device *adev,
  499. struct amdgpu_mode_mc_save *save)
  500. {
  501. u32 crtc_enabled, tmp;
  502. int i;
  503. save->vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  504. save->vga_hdp_control = RREG32(mmVGA_HDP_CONTROL);
  505. /* disable VGA render */
  506. tmp = RREG32(mmVGA_RENDER_CONTROL);
  507. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  508. WREG32(mmVGA_RENDER_CONTROL, tmp);
  509. /* blank the display controllers */
  510. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  511. crtc_enabled = REG_GET_FIELD(RREG32(mmCRTC_CONTROL + crtc_offsets[i]),
  512. CRTC_CONTROL, CRTC_MASTER_EN);
  513. if (crtc_enabled) {
  514. #if 0
  515. u32 frame_count;
  516. int j;
  517. save->crtc_enabled[i] = true;
  518. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  519. if (REG_GET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN) == 0) {
  520. amdgpu_display_vblank_wait(adev, i);
  521. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  522. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 1);
  523. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  524. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  525. }
  526. /* wait for the next frame */
  527. frame_count = amdgpu_display_vblank_get_counter(adev, i);
  528. for (j = 0; j < adev->usec_timeout; j++) {
  529. if (amdgpu_display_vblank_get_counter(adev, i) != frame_count)
  530. break;
  531. udelay(1);
  532. }
  533. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  534. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK) == 0) {
  535. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 1);
  536. WREG32(mmGRPH_UPDATE + crtc_offsets[i], tmp);
  537. }
  538. tmp = RREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i]);
  539. if (REG_GET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK) == 0) {
  540. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK, 1);
  541. WREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  542. }
  543. #else
  544. /* XXX this is a hack to avoid strange behavior with EFI on certain systems */
  545. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  546. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  547. tmp = REG_SET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN, 0);
  548. WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
  549. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  550. save->crtc_enabled[i] = false;
  551. /* ***** */
  552. #endif
  553. } else {
  554. save->crtc_enabled[i] = false;
  555. }
  556. }
  557. }
  558. static void dce_v10_0_resume_mc_access(struct amdgpu_device *adev,
  559. struct amdgpu_mode_mc_save *save)
  560. {
  561. u32 tmp, frame_count;
  562. int i, j;
  563. /* update crtc base addresses */
  564. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  565. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  566. upper_32_bits(adev->mc.vram_start));
  567. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  568. upper_32_bits(adev->mc.vram_start));
  569. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
  570. (u32)adev->mc.vram_start);
  571. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i],
  572. (u32)adev->mc.vram_start);
  573. if (save->crtc_enabled[i]) {
  574. tmp = RREG32(mmMASTER_UPDATE_MODE + crtc_offsets[i]);
  575. if (REG_GET_FIELD(tmp, MASTER_UPDATE_MODE, MASTER_UPDATE_MODE) != 3) {
  576. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_MODE, MASTER_UPDATE_MODE, 3);
  577. WREG32(mmMASTER_UPDATE_MODE + crtc_offsets[i], tmp);
  578. }
  579. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  580. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK)) {
  581. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 0);
  582. WREG32(mmGRPH_UPDATE + crtc_offsets[i], tmp);
  583. }
  584. tmp = RREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i]);
  585. if (REG_GET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK)) {
  586. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK, 0);
  587. WREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  588. }
  589. for (j = 0; j < adev->usec_timeout; j++) {
  590. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  591. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_SURFACE_UPDATE_PENDING) == 0)
  592. break;
  593. udelay(1);
  594. }
  595. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  596. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 0);
  597. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  598. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  599. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  600. /* wait for the next frame */
  601. frame_count = amdgpu_display_vblank_get_counter(adev, i);
  602. for (j = 0; j < adev->usec_timeout; j++) {
  603. if (amdgpu_display_vblank_get_counter(adev, i) != frame_count)
  604. break;
  605. udelay(1);
  606. }
  607. }
  608. }
  609. WREG32(mmVGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(adev->mc.vram_start));
  610. WREG32(mmVGA_MEMORY_BASE_ADDRESS, lower_32_bits(adev->mc.vram_start));
  611. /* Unlock vga access */
  612. WREG32(mmVGA_HDP_CONTROL, save->vga_hdp_control);
  613. mdelay(1);
  614. WREG32(mmVGA_RENDER_CONTROL, save->vga_render_control);
  615. }
  616. static void dce_v10_0_set_vga_render_state(struct amdgpu_device *adev,
  617. bool render)
  618. {
  619. u32 tmp;
  620. /* Lockout access through VGA aperture*/
  621. tmp = RREG32(mmVGA_HDP_CONTROL);
  622. if (render)
  623. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 0);
  624. else
  625. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
  626. WREG32(mmVGA_HDP_CONTROL, tmp);
  627. /* disable VGA render */
  628. tmp = RREG32(mmVGA_RENDER_CONTROL);
  629. if (render)
  630. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 1);
  631. else
  632. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  633. WREG32(mmVGA_RENDER_CONTROL, tmp);
  634. }
  635. static void dce_v10_0_program_fmt(struct drm_encoder *encoder)
  636. {
  637. struct drm_device *dev = encoder->dev;
  638. struct amdgpu_device *adev = dev->dev_private;
  639. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  640. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  641. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  642. int bpc = 0;
  643. u32 tmp = 0;
  644. enum amdgpu_connector_dither dither = AMDGPU_FMT_DITHER_DISABLE;
  645. if (connector) {
  646. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  647. bpc = amdgpu_connector_get_monitor_bpc(connector);
  648. dither = amdgpu_connector->dither;
  649. }
  650. /* LVDS/eDP FMT is set up by atom */
  651. if (amdgpu_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  652. return;
  653. /* not needed for analog */
  654. if ((amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  655. (amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  656. return;
  657. if (bpc == 0)
  658. return;
  659. switch (bpc) {
  660. case 6:
  661. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  662. /* XXX sort out optimal dither settings */
  663. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  664. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  665. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  666. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 0);
  667. } else {
  668. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  669. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 0);
  670. }
  671. break;
  672. case 8:
  673. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  674. /* XXX sort out optimal dither settings */
  675. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  676. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  677. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_RGB_RANDOM_ENABLE, 1);
  678. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  679. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 1);
  680. } else {
  681. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  682. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 1);
  683. }
  684. break;
  685. case 10:
  686. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  687. /* XXX sort out optimal dither settings */
  688. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  689. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  690. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_RGB_RANDOM_ENABLE, 1);
  691. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  692. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 2);
  693. } else {
  694. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  695. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 2);
  696. }
  697. break;
  698. default:
  699. /* not needed */
  700. break;
  701. }
  702. WREG32(mmFMT_BIT_DEPTH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  703. }
  704. /* display watermark setup */
  705. /**
  706. * dce_v10_0_line_buffer_adjust - Set up the line buffer
  707. *
  708. * @adev: amdgpu_device pointer
  709. * @amdgpu_crtc: the selected display controller
  710. * @mode: the current display mode on the selected display
  711. * controller
  712. *
  713. * Setup up the line buffer allocation for
  714. * the selected display controller (CIK).
  715. * Returns the line buffer size in pixels.
  716. */
  717. static u32 dce_v10_0_line_buffer_adjust(struct amdgpu_device *adev,
  718. struct amdgpu_crtc *amdgpu_crtc,
  719. struct drm_display_mode *mode)
  720. {
  721. u32 tmp, buffer_alloc, i, mem_cfg;
  722. u32 pipe_offset = amdgpu_crtc->crtc_id;
  723. /*
  724. * Line Buffer Setup
  725. * There are 6 line buffers, one for each display controllers.
  726. * There are 3 partitions per LB. Select the number of partitions
  727. * to enable based on the display width. For display widths larger
  728. * than 4096, you need use to use 2 display controllers and combine
  729. * them using the stereo blender.
  730. */
  731. if (amdgpu_crtc->base.enabled && mode) {
  732. if (mode->crtc_hdisplay < 1920) {
  733. mem_cfg = 1;
  734. buffer_alloc = 2;
  735. } else if (mode->crtc_hdisplay < 2560) {
  736. mem_cfg = 2;
  737. buffer_alloc = 2;
  738. } else if (mode->crtc_hdisplay < 4096) {
  739. mem_cfg = 0;
  740. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  741. } else {
  742. DRM_DEBUG_KMS("Mode too big for LB!\n");
  743. mem_cfg = 0;
  744. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  745. }
  746. } else {
  747. mem_cfg = 1;
  748. buffer_alloc = 0;
  749. }
  750. tmp = RREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset);
  751. tmp = REG_SET_FIELD(tmp, LB_MEMORY_CTRL, LB_MEMORY_CONFIG, mem_cfg);
  752. WREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset, tmp);
  753. tmp = RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset);
  754. tmp = REG_SET_FIELD(tmp, PIPE0_DMIF_BUFFER_CONTROL, DMIF_BUFFERS_ALLOCATED, buffer_alloc);
  755. WREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset, tmp);
  756. for (i = 0; i < adev->usec_timeout; i++) {
  757. tmp = RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset);
  758. if (REG_GET_FIELD(tmp, PIPE0_DMIF_BUFFER_CONTROL, DMIF_BUFFERS_ALLOCATION_COMPLETED))
  759. break;
  760. udelay(1);
  761. }
  762. if (amdgpu_crtc->base.enabled && mode) {
  763. switch (mem_cfg) {
  764. case 0:
  765. default:
  766. return 4096 * 2;
  767. case 1:
  768. return 1920 * 2;
  769. case 2:
  770. return 2560 * 2;
  771. }
  772. }
  773. /* controller not enabled, so no lb used */
  774. return 0;
  775. }
  776. /**
  777. * cik_get_number_of_dram_channels - get the number of dram channels
  778. *
  779. * @adev: amdgpu_device pointer
  780. *
  781. * Look up the number of video ram channels (CIK).
  782. * Used for display watermark bandwidth calculations
  783. * Returns the number of dram channels
  784. */
  785. static u32 cik_get_number_of_dram_channels(struct amdgpu_device *adev)
  786. {
  787. u32 tmp = RREG32(mmMC_SHARED_CHMAP);
  788. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  789. case 0:
  790. default:
  791. return 1;
  792. case 1:
  793. return 2;
  794. case 2:
  795. return 4;
  796. case 3:
  797. return 8;
  798. case 4:
  799. return 3;
  800. case 5:
  801. return 6;
  802. case 6:
  803. return 10;
  804. case 7:
  805. return 12;
  806. case 8:
  807. return 16;
  808. }
  809. }
  810. struct dce10_wm_params {
  811. u32 dram_channels; /* number of dram channels */
  812. u32 yclk; /* bandwidth per dram data pin in kHz */
  813. u32 sclk; /* engine clock in kHz */
  814. u32 disp_clk; /* display clock in kHz */
  815. u32 src_width; /* viewport width */
  816. u32 active_time; /* active display time in ns */
  817. u32 blank_time; /* blank time in ns */
  818. bool interlaced; /* mode is interlaced */
  819. fixed20_12 vsc; /* vertical scale ratio */
  820. u32 num_heads; /* number of active crtcs */
  821. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  822. u32 lb_size; /* line buffer allocated to pipe */
  823. u32 vtaps; /* vertical scaler taps */
  824. };
  825. /**
  826. * dce_v10_0_dram_bandwidth - get the dram bandwidth
  827. *
  828. * @wm: watermark calculation data
  829. *
  830. * Calculate the raw dram bandwidth (CIK).
  831. * Used for display watermark bandwidth calculations
  832. * Returns the dram bandwidth in MBytes/s
  833. */
  834. static u32 dce_v10_0_dram_bandwidth(struct dce10_wm_params *wm)
  835. {
  836. /* Calculate raw DRAM Bandwidth */
  837. fixed20_12 dram_efficiency; /* 0.7 */
  838. fixed20_12 yclk, dram_channels, bandwidth;
  839. fixed20_12 a;
  840. a.full = dfixed_const(1000);
  841. yclk.full = dfixed_const(wm->yclk);
  842. yclk.full = dfixed_div(yclk, a);
  843. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  844. a.full = dfixed_const(10);
  845. dram_efficiency.full = dfixed_const(7);
  846. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  847. bandwidth.full = dfixed_mul(dram_channels, yclk);
  848. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  849. return dfixed_trunc(bandwidth);
  850. }
  851. /**
  852. * dce_v10_0_dram_bandwidth_for_display - get the dram bandwidth for display
  853. *
  854. * @wm: watermark calculation data
  855. *
  856. * Calculate the dram bandwidth used for display (CIK).
  857. * Used for display watermark bandwidth calculations
  858. * Returns the dram bandwidth for display in MBytes/s
  859. */
  860. static u32 dce_v10_0_dram_bandwidth_for_display(struct dce10_wm_params *wm)
  861. {
  862. /* Calculate DRAM Bandwidth and the part allocated to display. */
  863. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  864. fixed20_12 yclk, dram_channels, bandwidth;
  865. fixed20_12 a;
  866. a.full = dfixed_const(1000);
  867. yclk.full = dfixed_const(wm->yclk);
  868. yclk.full = dfixed_div(yclk, a);
  869. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  870. a.full = dfixed_const(10);
  871. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  872. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  873. bandwidth.full = dfixed_mul(dram_channels, yclk);
  874. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  875. return dfixed_trunc(bandwidth);
  876. }
  877. /**
  878. * dce_v10_0_data_return_bandwidth - get the data return bandwidth
  879. *
  880. * @wm: watermark calculation data
  881. *
  882. * Calculate the data return bandwidth used for display (CIK).
  883. * Used for display watermark bandwidth calculations
  884. * Returns the data return bandwidth in MBytes/s
  885. */
  886. static u32 dce_v10_0_data_return_bandwidth(struct dce10_wm_params *wm)
  887. {
  888. /* Calculate the display Data return Bandwidth */
  889. fixed20_12 return_efficiency; /* 0.8 */
  890. fixed20_12 sclk, bandwidth;
  891. fixed20_12 a;
  892. a.full = dfixed_const(1000);
  893. sclk.full = dfixed_const(wm->sclk);
  894. sclk.full = dfixed_div(sclk, a);
  895. a.full = dfixed_const(10);
  896. return_efficiency.full = dfixed_const(8);
  897. return_efficiency.full = dfixed_div(return_efficiency, a);
  898. a.full = dfixed_const(32);
  899. bandwidth.full = dfixed_mul(a, sclk);
  900. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  901. return dfixed_trunc(bandwidth);
  902. }
  903. /**
  904. * dce_v10_0_dmif_request_bandwidth - get the dmif bandwidth
  905. *
  906. * @wm: watermark calculation data
  907. *
  908. * Calculate the dmif bandwidth used for display (CIK).
  909. * Used for display watermark bandwidth calculations
  910. * Returns the dmif bandwidth in MBytes/s
  911. */
  912. static u32 dce_v10_0_dmif_request_bandwidth(struct dce10_wm_params *wm)
  913. {
  914. /* Calculate the DMIF Request Bandwidth */
  915. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  916. fixed20_12 disp_clk, bandwidth;
  917. fixed20_12 a, b;
  918. a.full = dfixed_const(1000);
  919. disp_clk.full = dfixed_const(wm->disp_clk);
  920. disp_clk.full = dfixed_div(disp_clk, a);
  921. a.full = dfixed_const(32);
  922. b.full = dfixed_mul(a, disp_clk);
  923. a.full = dfixed_const(10);
  924. disp_clk_request_efficiency.full = dfixed_const(8);
  925. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  926. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  927. return dfixed_trunc(bandwidth);
  928. }
  929. /**
  930. * dce_v10_0_available_bandwidth - get the min available bandwidth
  931. *
  932. * @wm: watermark calculation data
  933. *
  934. * Calculate the min available bandwidth used for display (CIK).
  935. * Used for display watermark bandwidth calculations
  936. * Returns the min available bandwidth in MBytes/s
  937. */
  938. static u32 dce_v10_0_available_bandwidth(struct dce10_wm_params *wm)
  939. {
  940. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  941. u32 dram_bandwidth = dce_v10_0_dram_bandwidth(wm);
  942. u32 data_return_bandwidth = dce_v10_0_data_return_bandwidth(wm);
  943. u32 dmif_req_bandwidth = dce_v10_0_dmif_request_bandwidth(wm);
  944. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  945. }
  946. /**
  947. * dce_v10_0_average_bandwidth - get the average available bandwidth
  948. *
  949. * @wm: watermark calculation data
  950. *
  951. * Calculate the average available bandwidth used for display (CIK).
  952. * Used for display watermark bandwidth calculations
  953. * Returns the average available bandwidth in MBytes/s
  954. */
  955. static u32 dce_v10_0_average_bandwidth(struct dce10_wm_params *wm)
  956. {
  957. /* Calculate the display mode Average Bandwidth
  958. * DisplayMode should contain the source and destination dimensions,
  959. * timing, etc.
  960. */
  961. fixed20_12 bpp;
  962. fixed20_12 line_time;
  963. fixed20_12 src_width;
  964. fixed20_12 bandwidth;
  965. fixed20_12 a;
  966. a.full = dfixed_const(1000);
  967. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  968. line_time.full = dfixed_div(line_time, a);
  969. bpp.full = dfixed_const(wm->bytes_per_pixel);
  970. src_width.full = dfixed_const(wm->src_width);
  971. bandwidth.full = dfixed_mul(src_width, bpp);
  972. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  973. bandwidth.full = dfixed_div(bandwidth, line_time);
  974. return dfixed_trunc(bandwidth);
  975. }
  976. /**
  977. * dce_v10_0_latency_watermark - get the latency watermark
  978. *
  979. * @wm: watermark calculation data
  980. *
  981. * Calculate the latency watermark (CIK).
  982. * Used for display watermark bandwidth calculations
  983. * Returns the latency watermark in ns
  984. */
  985. static u32 dce_v10_0_latency_watermark(struct dce10_wm_params *wm)
  986. {
  987. /* First calculate the latency in ns */
  988. u32 mc_latency = 2000; /* 2000 ns. */
  989. u32 available_bandwidth = dce_v10_0_available_bandwidth(wm);
  990. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  991. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  992. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  993. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  994. (wm->num_heads * cursor_line_pair_return_time);
  995. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  996. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  997. u32 tmp, dmif_size = 12288;
  998. fixed20_12 a, b, c;
  999. if (wm->num_heads == 0)
  1000. return 0;
  1001. a.full = dfixed_const(2);
  1002. b.full = dfixed_const(1);
  1003. if ((wm->vsc.full > a.full) ||
  1004. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  1005. (wm->vtaps >= 5) ||
  1006. ((wm->vsc.full >= a.full) && wm->interlaced))
  1007. max_src_lines_per_dst_line = 4;
  1008. else
  1009. max_src_lines_per_dst_line = 2;
  1010. a.full = dfixed_const(available_bandwidth);
  1011. b.full = dfixed_const(wm->num_heads);
  1012. a.full = dfixed_div(a, b);
  1013. b.full = dfixed_const(mc_latency + 512);
  1014. c.full = dfixed_const(wm->disp_clk);
  1015. b.full = dfixed_div(b, c);
  1016. c.full = dfixed_const(dmif_size);
  1017. b.full = dfixed_div(c, b);
  1018. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  1019. b.full = dfixed_const(1000);
  1020. c.full = dfixed_const(wm->disp_clk);
  1021. b.full = dfixed_div(c, b);
  1022. c.full = dfixed_const(wm->bytes_per_pixel);
  1023. b.full = dfixed_mul(b, c);
  1024. lb_fill_bw = min(tmp, dfixed_trunc(b));
  1025. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  1026. b.full = dfixed_const(1000);
  1027. c.full = dfixed_const(lb_fill_bw);
  1028. b.full = dfixed_div(c, b);
  1029. a.full = dfixed_div(a, b);
  1030. line_fill_time = dfixed_trunc(a);
  1031. if (line_fill_time < wm->active_time)
  1032. return latency;
  1033. else
  1034. return latency + (line_fill_time - wm->active_time);
  1035. }
  1036. /**
  1037. * dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display - check
  1038. * average and available dram bandwidth
  1039. *
  1040. * @wm: watermark calculation data
  1041. *
  1042. * Check if the display average bandwidth fits in the display
  1043. * dram bandwidth (CIK).
  1044. * Used for display watermark bandwidth calculations
  1045. * Returns true if the display fits, false if not.
  1046. */
  1047. static bool dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display(struct dce10_wm_params *wm)
  1048. {
  1049. if (dce_v10_0_average_bandwidth(wm) <=
  1050. (dce_v10_0_dram_bandwidth_for_display(wm) / wm->num_heads))
  1051. return true;
  1052. else
  1053. return false;
  1054. }
  1055. /**
  1056. * dce_v10_0_average_bandwidth_vs_available_bandwidth - check
  1057. * average and available bandwidth
  1058. *
  1059. * @wm: watermark calculation data
  1060. *
  1061. * Check if the display average bandwidth fits in the display
  1062. * available bandwidth (CIK).
  1063. * Used for display watermark bandwidth calculations
  1064. * Returns true if the display fits, false if not.
  1065. */
  1066. static bool dce_v10_0_average_bandwidth_vs_available_bandwidth(struct dce10_wm_params *wm)
  1067. {
  1068. if (dce_v10_0_average_bandwidth(wm) <=
  1069. (dce_v10_0_available_bandwidth(wm) / wm->num_heads))
  1070. return true;
  1071. else
  1072. return false;
  1073. }
  1074. /**
  1075. * dce_v10_0_check_latency_hiding - check latency hiding
  1076. *
  1077. * @wm: watermark calculation data
  1078. *
  1079. * Check latency hiding (CIK).
  1080. * Used for display watermark bandwidth calculations
  1081. * Returns true if the display fits, false if not.
  1082. */
  1083. static bool dce_v10_0_check_latency_hiding(struct dce10_wm_params *wm)
  1084. {
  1085. u32 lb_partitions = wm->lb_size / wm->src_width;
  1086. u32 line_time = wm->active_time + wm->blank_time;
  1087. u32 latency_tolerant_lines;
  1088. u32 latency_hiding;
  1089. fixed20_12 a;
  1090. a.full = dfixed_const(1);
  1091. if (wm->vsc.full > a.full)
  1092. latency_tolerant_lines = 1;
  1093. else {
  1094. if (lb_partitions <= (wm->vtaps + 1))
  1095. latency_tolerant_lines = 1;
  1096. else
  1097. latency_tolerant_lines = 2;
  1098. }
  1099. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  1100. if (dce_v10_0_latency_watermark(wm) <= latency_hiding)
  1101. return true;
  1102. else
  1103. return false;
  1104. }
  1105. /**
  1106. * dce_v10_0_program_watermarks - program display watermarks
  1107. *
  1108. * @adev: amdgpu_device pointer
  1109. * @amdgpu_crtc: the selected display controller
  1110. * @lb_size: line buffer size
  1111. * @num_heads: number of display controllers in use
  1112. *
  1113. * Calculate and program the display watermarks for the
  1114. * selected display controller (CIK).
  1115. */
  1116. static void dce_v10_0_program_watermarks(struct amdgpu_device *adev,
  1117. struct amdgpu_crtc *amdgpu_crtc,
  1118. u32 lb_size, u32 num_heads)
  1119. {
  1120. struct drm_display_mode *mode = &amdgpu_crtc->base.mode;
  1121. struct dce10_wm_params wm_low, wm_high;
  1122. u32 pixel_period;
  1123. u32 line_time = 0;
  1124. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  1125. u32 tmp, wm_mask, lb_vblank_lead_lines = 0;
  1126. if (amdgpu_crtc->base.enabled && num_heads && mode) {
  1127. pixel_period = 1000000 / (u32)mode->clock;
  1128. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  1129. /* watermark for high clocks */
  1130. if (adev->pm.dpm_enabled) {
  1131. wm_high.yclk =
  1132. amdgpu_dpm_get_mclk(adev, false) * 10;
  1133. wm_high.sclk =
  1134. amdgpu_dpm_get_sclk(adev, false) * 10;
  1135. } else {
  1136. wm_high.yclk = adev->pm.current_mclk * 10;
  1137. wm_high.sclk = adev->pm.current_sclk * 10;
  1138. }
  1139. wm_high.disp_clk = mode->clock;
  1140. wm_high.src_width = mode->crtc_hdisplay;
  1141. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  1142. wm_high.blank_time = line_time - wm_high.active_time;
  1143. wm_high.interlaced = false;
  1144. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1145. wm_high.interlaced = true;
  1146. wm_high.vsc = amdgpu_crtc->vsc;
  1147. wm_high.vtaps = 1;
  1148. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1149. wm_high.vtaps = 2;
  1150. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1151. wm_high.lb_size = lb_size;
  1152. wm_high.dram_channels = cik_get_number_of_dram_channels(adev);
  1153. wm_high.num_heads = num_heads;
  1154. /* set for high clocks */
  1155. latency_watermark_a = min(dce_v10_0_latency_watermark(&wm_high), (u32)65535);
  1156. /* possibly force display priority to high */
  1157. /* should really do this at mode validation time... */
  1158. if (!dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  1159. !dce_v10_0_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  1160. !dce_v10_0_check_latency_hiding(&wm_high) ||
  1161. (adev->mode_info.disp_priority == 2)) {
  1162. DRM_DEBUG_KMS("force priority to high\n");
  1163. }
  1164. /* watermark for low clocks */
  1165. if (adev->pm.dpm_enabled) {
  1166. wm_low.yclk =
  1167. amdgpu_dpm_get_mclk(adev, true) * 10;
  1168. wm_low.sclk =
  1169. amdgpu_dpm_get_sclk(adev, true) * 10;
  1170. } else {
  1171. wm_low.yclk = adev->pm.current_mclk * 10;
  1172. wm_low.sclk = adev->pm.current_sclk * 10;
  1173. }
  1174. wm_low.disp_clk = mode->clock;
  1175. wm_low.src_width = mode->crtc_hdisplay;
  1176. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  1177. wm_low.blank_time = line_time - wm_low.active_time;
  1178. wm_low.interlaced = false;
  1179. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1180. wm_low.interlaced = true;
  1181. wm_low.vsc = amdgpu_crtc->vsc;
  1182. wm_low.vtaps = 1;
  1183. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1184. wm_low.vtaps = 2;
  1185. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1186. wm_low.lb_size = lb_size;
  1187. wm_low.dram_channels = cik_get_number_of_dram_channels(adev);
  1188. wm_low.num_heads = num_heads;
  1189. /* set for low clocks */
  1190. latency_watermark_b = min(dce_v10_0_latency_watermark(&wm_low), (u32)65535);
  1191. /* possibly force display priority to high */
  1192. /* should really do this at mode validation time... */
  1193. if (!dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  1194. !dce_v10_0_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  1195. !dce_v10_0_check_latency_hiding(&wm_low) ||
  1196. (adev->mode_info.disp_priority == 2)) {
  1197. DRM_DEBUG_KMS("force priority to high\n");
  1198. }
  1199. lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode->crtc_hdisplay);
  1200. }
  1201. /* select wm A */
  1202. wm_mask = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
  1203. tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 1);
  1204. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1205. tmp = RREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset);
  1206. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_a);
  1207. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_HIGH_WATERMARK, line_time);
  1208. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1209. /* select wm B */
  1210. tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 2);
  1211. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1212. tmp = RREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset);
  1213. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_b);
  1214. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_HIGH_WATERMARK, line_time);
  1215. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1216. /* restore original selection */
  1217. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, wm_mask);
  1218. /* save values for DPM */
  1219. amdgpu_crtc->line_time = line_time;
  1220. amdgpu_crtc->wm_high = latency_watermark_a;
  1221. amdgpu_crtc->wm_low = latency_watermark_b;
  1222. /* Save number of lines the linebuffer leads before the scanout */
  1223. amdgpu_crtc->lb_vblank_lead_lines = lb_vblank_lead_lines;
  1224. }
  1225. /**
  1226. * dce_v10_0_bandwidth_update - program display watermarks
  1227. *
  1228. * @adev: amdgpu_device pointer
  1229. *
  1230. * Calculate and program the display watermarks and line
  1231. * buffer allocation (CIK).
  1232. */
  1233. static void dce_v10_0_bandwidth_update(struct amdgpu_device *adev)
  1234. {
  1235. struct drm_display_mode *mode = NULL;
  1236. u32 num_heads = 0, lb_size;
  1237. int i;
  1238. amdgpu_update_display_priority(adev);
  1239. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1240. if (adev->mode_info.crtcs[i]->base.enabled)
  1241. num_heads++;
  1242. }
  1243. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1244. mode = &adev->mode_info.crtcs[i]->base.mode;
  1245. lb_size = dce_v10_0_line_buffer_adjust(adev, adev->mode_info.crtcs[i], mode);
  1246. dce_v10_0_program_watermarks(adev, adev->mode_info.crtcs[i],
  1247. lb_size, num_heads);
  1248. }
  1249. }
  1250. static void dce_v10_0_audio_get_connected_pins(struct amdgpu_device *adev)
  1251. {
  1252. int i;
  1253. u32 offset, tmp;
  1254. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1255. offset = adev->mode_info.audio.pin[i].offset;
  1256. tmp = RREG32_AUDIO_ENDPT(offset,
  1257. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT);
  1258. if (((tmp &
  1259. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY_MASK) >>
  1260. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY__SHIFT) == 1)
  1261. adev->mode_info.audio.pin[i].connected = false;
  1262. else
  1263. adev->mode_info.audio.pin[i].connected = true;
  1264. }
  1265. }
  1266. static struct amdgpu_audio_pin *dce_v10_0_audio_get_pin(struct amdgpu_device *adev)
  1267. {
  1268. int i;
  1269. dce_v10_0_audio_get_connected_pins(adev);
  1270. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1271. if (adev->mode_info.audio.pin[i].connected)
  1272. return &adev->mode_info.audio.pin[i];
  1273. }
  1274. DRM_ERROR("No connected audio pins found!\n");
  1275. return NULL;
  1276. }
  1277. static void dce_v10_0_afmt_audio_select_pin(struct drm_encoder *encoder)
  1278. {
  1279. struct amdgpu_device *adev = encoder->dev->dev_private;
  1280. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1281. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1282. u32 tmp;
  1283. if (!dig || !dig->afmt || !dig->afmt->pin)
  1284. return;
  1285. tmp = RREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset);
  1286. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_SRC_CONTROL, AFMT_AUDIO_SRC_SELECT, dig->afmt->pin->id);
  1287. WREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset, tmp);
  1288. }
  1289. static void dce_v10_0_audio_write_latency_fields(struct drm_encoder *encoder,
  1290. struct drm_display_mode *mode)
  1291. {
  1292. struct amdgpu_device *adev = encoder->dev->dev_private;
  1293. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1294. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1295. struct drm_connector *connector;
  1296. struct amdgpu_connector *amdgpu_connector = NULL;
  1297. u32 tmp;
  1298. int interlace = 0;
  1299. if (!dig || !dig->afmt || !dig->afmt->pin)
  1300. return;
  1301. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1302. if (connector->encoder == encoder) {
  1303. amdgpu_connector = to_amdgpu_connector(connector);
  1304. break;
  1305. }
  1306. }
  1307. if (!amdgpu_connector) {
  1308. DRM_ERROR("Couldn't find encoder's connector\n");
  1309. return;
  1310. }
  1311. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1312. interlace = 1;
  1313. if (connector->latency_present[interlace]) {
  1314. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1315. VIDEO_LIPSYNC, connector->video_latency[interlace]);
  1316. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1317. AUDIO_LIPSYNC, connector->audio_latency[interlace]);
  1318. } else {
  1319. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1320. VIDEO_LIPSYNC, 0);
  1321. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1322. AUDIO_LIPSYNC, 0);
  1323. }
  1324. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1325. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC, tmp);
  1326. }
  1327. static void dce_v10_0_audio_write_speaker_allocation(struct drm_encoder *encoder)
  1328. {
  1329. struct amdgpu_device *adev = encoder->dev->dev_private;
  1330. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1331. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1332. struct drm_connector *connector;
  1333. struct amdgpu_connector *amdgpu_connector = NULL;
  1334. u32 tmp;
  1335. u8 *sadb = NULL;
  1336. int sad_count;
  1337. if (!dig || !dig->afmt || !dig->afmt->pin)
  1338. return;
  1339. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1340. if (connector->encoder == encoder) {
  1341. amdgpu_connector = to_amdgpu_connector(connector);
  1342. break;
  1343. }
  1344. }
  1345. if (!amdgpu_connector) {
  1346. DRM_ERROR("Couldn't find encoder's connector\n");
  1347. return;
  1348. }
  1349. sad_count = drm_edid_to_speaker_allocation(amdgpu_connector_edid(connector), &sadb);
  1350. if (sad_count < 0) {
  1351. DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
  1352. sad_count = 0;
  1353. }
  1354. /* program the speaker allocation */
  1355. tmp = RREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1356. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
  1357. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1358. DP_CONNECTION, 0);
  1359. /* set HDMI mode */
  1360. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1361. HDMI_CONNECTION, 1);
  1362. if (sad_count)
  1363. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1364. SPEAKER_ALLOCATION, sadb[0]);
  1365. else
  1366. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1367. SPEAKER_ALLOCATION, 5); /* stereo */
  1368. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1369. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
  1370. kfree(sadb);
  1371. }
  1372. static void dce_v10_0_audio_write_sad_regs(struct drm_encoder *encoder)
  1373. {
  1374. struct amdgpu_device *adev = encoder->dev->dev_private;
  1375. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1376. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1377. struct drm_connector *connector;
  1378. struct amdgpu_connector *amdgpu_connector = NULL;
  1379. struct cea_sad *sads;
  1380. int i, sad_count;
  1381. static const u16 eld_reg_to_type[][2] = {
  1382. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  1383. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  1384. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  1385. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  1386. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  1387. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  1388. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  1389. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  1390. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  1391. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  1392. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  1393. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  1394. };
  1395. if (!dig || !dig->afmt || !dig->afmt->pin)
  1396. return;
  1397. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1398. if (connector->encoder == encoder) {
  1399. amdgpu_connector = to_amdgpu_connector(connector);
  1400. break;
  1401. }
  1402. }
  1403. if (!amdgpu_connector) {
  1404. DRM_ERROR("Couldn't find encoder's connector\n");
  1405. return;
  1406. }
  1407. sad_count = drm_edid_to_sad(amdgpu_connector_edid(connector), &sads);
  1408. if (sad_count <= 0) {
  1409. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  1410. return;
  1411. }
  1412. BUG_ON(!sads);
  1413. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  1414. u32 tmp = 0;
  1415. u8 stereo_freqs = 0;
  1416. int max_channels = -1;
  1417. int j;
  1418. for (j = 0; j < sad_count; j++) {
  1419. struct cea_sad *sad = &sads[j];
  1420. if (sad->format == eld_reg_to_type[i][1]) {
  1421. if (sad->channels > max_channels) {
  1422. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1423. MAX_CHANNELS, sad->channels);
  1424. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1425. DESCRIPTOR_BYTE_2, sad->byte2);
  1426. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1427. SUPPORTED_FREQUENCIES, sad->freq);
  1428. max_channels = sad->channels;
  1429. }
  1430. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  1431. stereo_freqs |= sad->freq;
  1432. else
  1433. break;
  1434. }
  1435. }
  1436. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1437. SUPPORTED_FREQUENCIES_STEREO, stereo_freqs);
  1438. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset, eld_reg_to_type[i][0], tmp);
  1439. }
  1440. kfree(sads);
  1441. }
  1442. static void dce_v10_0_audio_enable(struct amdgpu_device *adev,
  1443. struct amdgpu_audio_pin *pin,
  1444. bool enable)
  1445. {
  1446. if (!pin)
  1447. return;
  1448. WREG32_AUDIO_ENDPT(pin->offset, ixAZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL,
  1449. enable ? AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__AUDIO_ENABLED_MASK : 0);
  1450. }
  1451. static const u32 pin_offsets[] =
  1452. {
  1453. AUD0_REGISTER_OFFSET,
  1454. AUD1_REGISTER_OFFSET,
  1455. AUD2_REGISTER_OFFSET,
  1456. AUD3_REGISTER_OFFSET,
  1457. AUD4_REGISTER_OFFSET,
  1458. AUD5_REGISTER_OFFSET,
  1459. AUD6_REGISTER_OFFSET,
  1460. };
  1461. static int dce_v10_0_audio_init(struct amdgpu_device *adev)
  1462. {
  1463. int i;
  1464. if (!amdgpu_audio)
  1465. return 0;
  1466. adev->mode_info.audio.enabled = true;
  1467. adev->mode_info.audio.num_pins = 7;
  1468. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1469. adev->mode_info.audio.pin[i].channels = -1;
  1470. adev->mode_info.audio.pin[i].rate = -1;
  1471. adev->mode_info.audio.pin[i].bits_per_sample = -1;
  1472. adev->mode_info.audio.pin[i].status_bits = 0;
  1473. adev->mode_info.audio.pin[i].category_code = 0;
  1474. adev->mode_info.audio.pin[i].connected = false;
  1475. adev->mode_info.audio.pin[i].offset = pin_offsets[i];
  1476. adev->mode_info.audio.pin[i].id = i;
  1477. /* disable audio. it will be set up later */
  1478. /* XXX remove once we switch to ip funcs */
  1479. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1480. }
  1481. return 0;
  1482. }
  1483. static void dce_v10_0_audio_fini(struct amdgpu_device *adev)
  1484. {
  1485. int i;
  1486. if (!adev->mode_info.audio.enabled)
  1487. return;
  1488. for (i = 0; i < adev->mode_info.audio.num_pins; i++)
  1489. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1490. adev->mode_info.audio.enabled = false;
  1491. }
  1492. /*
  1493. * update the N and CTS parameters for a given pixel clock rate
  1494. */
  1495. static void dce_v10_0_afmt_update_ACR(struct drm_encoder *encoder, uint32_t clock)
  1496. {
  1497. struct drm_device *dev = encoder->dev;
  1498. struct amdgpu_device *adev = dev->dev_private;
  1499. struct amdgpu_afmt_acr acr = amdgpu_afmt_acr(clock);
  1500. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1501. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1502. u32 tmp;
  1503. tmp = RREG32(mmHDMI_ACR_32_0 + dig->afmt->offset);
  1504. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_0, HDMI_ACR_CTS_32, acr.cts_32khz);
  1505. WREG32(mmHDMI_ACR_32_0 + dig->afmt->offset, tmp);
  1506. tmp = RREG32(mmHDMI_ACR_32_1 + dig->afmt->offset);
  1507. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_1, HDMI_ACR_N_32, acr.n_32khz);
  1508. WREG32(mmHDMI_ACR_32_1 + dig->afmt->offset, tmp);
  1509. tmp = RREG32(mmHDMI_ACR_44_0 + dig->afmt->offset);
  1510. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_0, HDMI_ACR_CTS_44, acr.cts_44_1khz);
  1511. WREG32(mmHDMI_ACR_44_0 + dig->afmt->offset, tmp);
  1512. tmp = RREG32(mmHDMI_ACR_44_1 + dig->afmt->offset);
  1513. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_1, HDMI_ACR_N_44, acr.n_44_1khz);
  1514. WREG32(mmHDMI_ACR_44_1 + dig->afmt->offset, tmp);
  1515. tmp = RREG32(mmHDMI_ACR_48_0 + dig->afmt->offset);
  1516. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_0, HDMI_ACR_CTS_48, acr.cts_48khz);
  1517. WREG32(mmHDMI_ACR_48_0 + dig->afmt->offset, tmp);
  1518. tmp = RREG32(mmHDMI_ACR_48_1 + dig->afmt->offset);
  1519. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_1, HDMI_ACR_N_48, acr.n_48khz);
  1520. WREG32(mmHDMI_ACR_48_1 + dig->afmt->offset, tmp);
  1521. }
  1522. /*
  1523. * build a HDMI Video Info Frame
  1524. */
  1525. static void dce_v10_0_afmt_update_avi_infoframe(struct drm_encoder *encoder,
  1526. void *buffer, size_t size)
  1527. {
  1528. struct drm_device *dev = encoder->dev;
  1529. struct amdgpu_device *adev = dev->dev_private;
  1530. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1531. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1532. uint8_t *frame = buffer + 3;
  1533. uint8_t *header = buffer;
  1534. WREG32(mmAFMT_AVI_INFO0 + dig->afmt->offset,
  1535. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  1536. WREG32(mmAFMT_AVI_INFO1 + dig->afmt->offset,
  1537. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
  1538. WREG32(mmAFMT_AVI_INFO2 + dig->afmt->offset,
  1539. frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
  1540. WREG32(mmAFMT_AVI_INFO3 + dig->afmt->offset,
  1541. frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
  1542. }
  1543. static void dce_v10_0_audio_set_dto(struct drm_encoder *encoder, u32 clock)
  1544. {
  1545. struct drm_device *dev = encoder->dev;
  1546. struct amdgpu_device *adev = dev->dev_private;
  1547. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1548. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1549. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1550. u32 dto_phase = 24 * 1000;
  1551. u32 dto_modulo = clock;
  1552. u32 tmp;
  1553. if (!dig || !dig->afmt)
  1554. return;
  1555. /* XXX two dtos; generally use dto0 for hdmi */
  1556. /* Express [24MHz / target pixel clock] as an exact rational
  1557. * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
  1558. * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
  1559. */
  1560. tmp = RREG32(mmDCCG_AUDIO_DTO_SOURCE);
  1561. tmp = REG_SET_FIELD(tmp, DCCG_AUDIO_DTO_SOURCE, DCCG_AUDIO_DTO0_SOURCE_SEL,
  1562. amdgpu_crtc->crtc_id);
  1563. WREG32(mmDCCG_AUDIO_DTO_SOURCE, tmp);
  1564. WREG32(mmDCCG_AUDIO_DTO0_PHASE, dto_phase);
  1565. WREG32(mmDCCG_AUDIO_DTO0_MODULE, dto_modulo);
  1566. }
  1567. /*
  1568. * update the info frames with the data from the current display mode
  1569. */
  1570. static void dce_v10_0_afmt_setmode(struct drm_encoder *encoder,
  1571. struct drm_display_mode *mode)
  1572. {
  1573. struct drm_device *dev = encoder->dev;
  1574. struct amdgpu_device *adev = dev->dev_private;
  1575. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1576. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1577. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  1578. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  1579. struct hdmi_avi_infoframe frame;
  1580. ssize_t err;
  1581. u32 tmp;
  1582. int bpc = 8;
  1583. if (!dig || !dig->afmt)
  1584. return;
  1585. /* Silent, r600_hdmi_enable will raise WARN for us */
  1586. if (!dig->afmt->enabled)
  1587. return;
  1588. /* hdmi deep color mode general control packets setup, if bpc > 8 */
  1589. if (encoder->crtc) {
  1590. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1591. bpc = amdgpu_crtc->bpc;
  1592. }
  1593. /* disable audio prior to setting up hw */
  1594. dig->afmt->pin = dce_v10_0_audio_get_pin(adev);
  1595. dce_v10_0_audio_enable(adev, dig->afmt->pin, false);
  1596. dce_v10_0_audio_set_dto(encoder, mode->clock);
  1597. tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
  1598. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1);
  1599. WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp); /* send null packets when required */
  1600. WREG32(mmAFMT_AUDIO_CRC_CONTROL + dig->afmt->offset, 0x1000);
  1601. tmp = RREG32(mmHDMI_CONTROL + dig->afmt->offset);
  1602. switch (bpc) {
  1603. case 0:
  1604. case 6:
  1605. case 8:
  1606. case 16:
  1607. default:
  1608. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 0);
  1609. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 0);
  1610. DRM_DEBUG("%s: Disabling hdmi deep color for %d bpc.\n",
  1611. connector->name, bpc);
  1612. break;
  1613. case 10:
  1614. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 1);
  1615. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 1);
  1616. DRM_DEBUG("%s: Enabling hdmi deep color 30 for 10 bpc.\n",
  1617. connector->name);
  1618. break;
  1619. case 12:
  1620. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 1);
  1621. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 2);
  1622. DRM_DEBUG("%s: Enabling hdmi deep color 36 for 12 bpc.\n",
  1623. connector->name);
  1624. break;
  1625. }
  1626. WREG32(mmHDMI_CONTROL + dig->afmt->offset, tmp);
  1627. tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
  1628. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1); /* send null packets when required */
  1629. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_SEND, 1); /* send general control packets */
  1630. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_CONT, 1); /* send general control packets every frame */
  1631. WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp);
  1632. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1633. /* enable audio info frames (frames won't be set until audio is enabled) */
  1634. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_SEND, 1);
  1635. /* required for audio info values to be updated */
  1636. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_CONT, 1);
  1637. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1638. tmp = RREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1639. /* required for audio info values to be updated */
  1640. tmp = REG_SET_FIELD(tmp, AFMT_INFOFRAME_CONTROL0, AFMT_AUDIO_INFO_UPDATE, 1);
  1641. WREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1642. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1643. /* anything other than 0 */
  1644. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AUDIO_INFO_LINE, 2);
  1645. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1646. WREG32(mmHDMI_GC + dig->afmt->offset, 0); /* unset HDMI_GC_AVMUTE */
  1647. tmp = RREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1648. /* set the default audio delay */
  1649. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_DELAY_EN, 1);
  1650. /* should be suffient for all audio modes and small enough for all hblanks */
  1651. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_PACKETS_PER_LINE, 3);
  1652. WREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1653. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1654. /* allow 60958 channel status fields to be updated */
  1655. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_60958_CS_UPDATE, 1);
  1656. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1657. tmp = RREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset);
  1658. if (bpc > 8)
  1659. /* clear SW CTS value */
  1660. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE, 0);
  1661. else
  1662. /* select SW CTS value */
  1663. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE, 1);
  1664. /* allow hw to sent ACR packets when required */
  1665. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_AUTO_SEND, 1);
  1666. WREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset, tmp);
  1667. dce_v10_0_afmt_update_ACR(encoder, mode->clock);
  1668. tmp = RREG32(mmAFMT_60958_0 + dig->afmt->offset);
  1669. tmp = REG_SET_FIELD(tmp, AFMT_60958_0, AFMT_60958_CS_CHANNEL_NUMBER_L, 1);
  1670. WREG32(mmAFMT_60958_0 + dig->afmt->offset, tmp);
  1671. tmp = RREG32(mmAFMT_60958_1 + dig->afmt->offset);
  1672. tmp = REG_SET_FIELD(tmp, AFMT_60958_1, AFMT_60958_CS_CHANNEL_NUMBER_R, 2);
  1673. WREG32(mmAFMT_60958_1 + dig->afmt->offset, tmp);
  1674. tmp = RREG32(mmAFMT_60958_2 + dig->afmt->offset);
  1675. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_2, 3);
  1676. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_3, 4);
  1677. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_4, 5);
  1678. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_5, 6);
  1679. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_6, 7);
  1680. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_7, 8);
  1681. WREG32(mmAFMT_60958_2 + dig->afmt->offset, tmp);
  1682. dce_v10_0_audio_write_speaker_allocation(encoder);
  1683. WREG32(mmAFMT_AUDIO_PACKET_CONTROL2 + dig->afmt->offset,
  1684. (0xff << AFMT_AUDIO_PACKET_CONTROL2__AFMT_AUDIO_CHANNEL_ENABLE__SHIFT));
  1685. dce_v10_0_afmt_audio_select_pin(encoder);
  1686. dce_v10_0_audio_write_sad_regs(encoder);
  1687. dce_v10_0_audio_write_latency_fields(encoder, mode);
  1688. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  1689. if (err < 0) {
  1690. DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
  1691. return;
  1692. }
  1693. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  1694. if (err < 0) {
  1695. DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
  1696. return;
  1697. }
  1698. dce_v10_0_afmt_update_avi_infoframe(encoder, buffer, sizeof(buffer));
  1699. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1700. /* enable AVI info frames */
  1701. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_SEND, 1);
  1702. /* required for audio info values to be updated */
  1703. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_CONT, 1);
  1704. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1705. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1706. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AVI_INFO_LINE, 2);
  1707. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1708. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1709. /* send audio packets */
  1710. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_AUDIO_SAMPLE_SEND, 1);
  1711. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1712. WREG32(mmAFMT_RAMP_CONTROL0 + dig->afmt->offset, 0x00FFFFFF);
  1713. WREG32(mmAFMT_RAMP_CONTROL1 + dig->afmt->offset, 0x007FFFFF);
  1714. WREG32(mmAFMT_RAMP_CONTROL2 + dig->afmt->offset, 0x00000001);
  1715. WREG32(mmAFMT_RAMP_CONTROL3 + dig->afmt->offset, 0x00000001);
  1716. /* enable audio after to setting up hw */
  1717. dce_v10_0_audio_enable(adev, dig->afmt->pin, true);
  1718. }
  1719. static void dce_v10_0_afmt_enable(struct drm_encoder *encoder, bool enable)
  1720. {
  1721. struct drm_device *dev = encoder->dev;
  1722. struct amdgpu_device *adev = dev->dev_private;
  1723. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1724. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1725. if (!dig || !dig->afmt)
  1726. return;
  1727. /* Silent, r600_hdmi_enable will raise WARN for us */
  1728. if (enable && dig->afmt->enabled)
  1729. return;
  1730. if (!enable && !dig->afmt->enabled)
  1731. return;
  1732. if (!enable && dig->afmt->pin) {
  1733. dce_v10_0_audio_enable(adev, dig->afmt->pin, false);
  1734. dig->afmt->pin = NULL;
  1735. }
  1736. dig->afmt->enabled = enable;
  1737. DRM_DEBUG("%sabling AFMT interface @ 0x%04X for encoder 0x%x\n",
  1738. enable ? "En" : "Dis", dig->afmt->offset, amdgpu_encoder->encoder_id);
  1739. }
  1740. static void dce_v10_0_afmt_init(struct amdgpu_device *adev)
  1741. {
  1742. int i;
  1743. for (i = 0; i < adev->mode_info.num_dig; i++)
  1744. adev->mode_info.afmt[i] = NULL;
  1745. /* DCE10 has audio blocks tied to DIG encoders */
  1746. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1747. adev->mode_info.afmt[i] = kzalloc(sizeof(struct amdgpu_afmt), GFP_KERNEL);
  1748. if (adev->mode_info.afmt[i]) {
  1749. adev->mode_info.afmt[i]->offset = dig_offsets[i];
  1750. adev->mode_info.afmt[i]->id = i;
  1751. }
  1752. }
  1753. }
  1754. static void dce_v10_0_afmt_fini(struct amdgpu_device *adev)
  1755. {
  1756. int i;
  1757. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1758. kfree(adev->mode_info.afmt[i]);
  1759. adev->mode_info.afmt[i] = NULL;
  1760. }
  1761. }
  1762. static const u32 vga_control_regs[6] =
  1763. {
  1764. mmD1VGA_CONTROL,
  1765. mmD2VGA_CONTROL,
  1766. mmD3VGA_CONTROL,
  1767. mmD4VGA_CONTROL,
  1768. mmD5VGA_CONTROL,
  1769. mmD6VGA_CONTROL,
  1770. };
  1771. static void dce_v10_0_vga_enable(struct drm_crtc *crtc, bool enable)
  1772. {
  1773. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1774. struct drm_device *dev = crtc->dev;
  1775. struct amdgpu_device *adev = dev->dev_private;
  1776. u32 vga_control;
  1777. vga_control = RREG32(vga_control_regs[amdgpu_crtc->crtc_id]) & ~1;
  1778. if (enable)
  1779. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control | 1);
  1780. else
  1781. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control);
  1782. }
  1783. static void dce_v10_0_grph_enable(struct drm_crtc *crtc, bool enable)
  1784. {
  1785. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1786. struct drm_device *dev = crtc->dev;
  1787. struct amdgpu_device *adev = dev->dev_private;
  1788. if (enable)
  1789. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 1);
  1790. else
  1791. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 0);
  1792. }
  1793. static int dce_v10_0_crtc_do_set_base(struct drm_crtc *crtc,
  1794. struct drm_framebuffer *fb,
  1795. int x, int y, int atomic)
  1796. {
  1797. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1798. struct drm_device *dev = crtc->dev;
  1799. struct amdgpu_device *adev = dev->dev_private;
  1800. struct amdgpu_framebuffer *amdgpu_fb;
  1801. struct drm_framebuffer *target_fb;
  1802. struct drm_gem_object *obj;
  1803. struct amdgpu_bo *rbo;
  1804. uint64_t fb_location, tiling_flags;
  1805. uint32_t fb_format, fb_pitch_pixels;
  1806. u32 fb_swap = REG_SET_FIELD(0, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP, ENDIAN_NONE);
  1807. u32 pipe_config;
  1808. u32 tmp, viewport_w, viewport_h;
  1809. int r;
  1810. bool bypass_lut = false;
  1811. /* no fb bound */
  1812. if (!atomic && !crtc->primary->fb) {
  1813. DRM_DEBUG_KMS("No FB bound\n");
  1814. return 0;
  1815. }
  1816. if (atomic) {
  1817. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1818. target_fb = fb;
  1819. }
  1820. else {
  1821. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  1822. target_fb = crtc->primary->fb;
  1823. }
  1824. /* If atomic, assume fb object is pinned & idle & fenced and
  1825. * just update base pointers
  1826. */
  1827. obj = amdgpu_fb->obj;
  1828. rbo = gem_to_amdgpu_bo(obj);
  1829. r = amdgpu_bo_reserve(rbo, false);
  1830. if (unlikely(r != 0))
  1831. return r;
  1832. if (atomic)
  1833. fb_location = amdgpu_bo_gpu_offset(rbo);
  1834. else {
  1835. r = amdgpu_bo_pin(rbo, AMDGPU_GEM_DOMAIN_VRAM, &fb_location);
  1836. if (unlikely(r != 0)) {
  1837. amdgpu_bo_unreserve(rbo);
  1838. return -EINVAL;
  1839. }
  1840. }
  1841. amdgpu_bo_get_tiling_flags(rbo, &tiling_flags);
  1842. amdgpu_bo_unreserve(rbo);
  1843. pipe_config = AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
  1844. switch (target_fb->pixel_format) {
  1845. case DRM_FORMAT_C8:
  1846. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 0);
  1847. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1848. break;
  1849. case DRM_FORMAT_XRGB4444:
  1850. case DRM_FORMAT_ARGB4444:
  1851. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1852. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 2);
  1853. #ifdef __BIG_ENDIAN
  1854. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1855. ENDIAN_8IN16);
  1856. #endif
  1857. break;
  1858. case DRM_FORMAT_XRGB1555:
  1859. case DRM_FORMAT_ARGB1555:
  1860. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1861. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1862. #ifdef __BIG_ENDIAN
  1863. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1864. ENDIAN_8IN16);
  1865. #endif
  1866. break;
  1867. case DRM_FORMAT_BGRX5551:
  1868. case DRM_FORMAT_BGRA5551:
  1869. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1870. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 5);
  1871. #ifdef __BIG_ENDIAN
  1872. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1873. ENDIAN_8IN16);
  1874. #endif
  1875. break;
  1876. case DRM_FORMAT_RGB565:
  1877. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1878. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1);
  1879. #ifdef __BIG_ENDIAN
  1880. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1881. ENDIAN_8IN16);
  1882. #endif
  1883. break;
  1884. case DRM_FORMAT_XRGB8888:
  1885. case DRM_FORMAT_ARGB8888:
  1886. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1887. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1888. #ifdef __BIG_ENDIAN
  1889. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1890. ENDIAN_8IN32);
  1891. #endif
  1892. break;
  1893. case DRM_FORMAT_XRGB2101010:
  1894. case DRM_FORMAT_ARGB2101010:
  1895. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1896. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1);
  1897. #ifdef __BIG_ENDIAN
  1898. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1899. ENDIAN_8IN32);
  1900. #endif
  1901. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1902. bypass_lut = true;
  1903. break;
  1904. case DRM_FORMAT_BGRX1010102:
  1905. case DRM_FORMAT_BGRA1010102:
  1906. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1907. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 4);
  1908. #ifdef __BIG_ENDIAN
  1909. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1910. ENDIAN_8IN32);
  1911. #endif
  1912. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1913. bypass_lut = true;
  1914. break;
  1915. default:
  1916. DRM_ERROR("Unsupported screen format %s\n",
  1917. drm_get_format_name(target_fb->pixel_format));
  1918. return -EINVAL;
  1919. }
  1920. if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_2D_TILED_THIN1) {
  1921. unsigned bankw, bankh, mtaspect, tile_split, num_banks;
  1922. bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
  1923. bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
  1924. mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
  1925. tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
  1926. num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
  1927. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_NUM_BANKS, num_banks);
  1928. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_ARRAY_MODE,
  1929. ARRAY_2D_TILED_THIN1);
  1930. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_TILE_SPLIT,
  1931. tile_split);
  1932. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_WIDTH, bankw);
  1933. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_HEIGHT, bankh);
  1934. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_MACRO_TILE_ASPECT,
  1935. mtaspect);
  1936. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_MICRO_TILE_MODE,
  1937. ADDR_SURF_MICRO_TILING_DISPLAY);
  1938. } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_1D_TILED_THIN1) {
  1939. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_ARRAY_MODE,
  1940. ARRAY_1D_TILED_THIN1);
  1941. }
  1942. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_PIPE_CONFIG,
  1943. pipe_config);
  1944. dce_v10_0_vga_enable(crtc, false);
  1945. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1946. upper_32_bits(fb_location));
  1947. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1948. upper_32_bits(fb_location));
  1949. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1950. (u32)fb_location & GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS_MASK);
  1951. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1952. (u32) fb_location & GRPH_SECONDARY_SURFACE_ADDRESS__GRPH_SECONDARY_SURFACE_ADDRESS_MASK);
  1953. WREG32(mmGRPH_CONTROL + amdgpu_crtc->crtc_offset, fb_format);
  1954. WREG32(mmGRPH_SWAP_CNTL + amdgpu_crtc->crtc_offset, fb_swap);
  1955. /*
  1956. * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
  1957. * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
  1958. * retain the full precision throughout the pipeline.
  1959. */
  1960. tmp = RREG32(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset);
  1961. if (bypass_lut)
  1962. tmp = REG_SET_FIELD(tmp, GRPH_LUT_10BIT_BYPASS, GRPH_LUT_10BIT_BYPASS_EN, 1);
  1963. else
  1964. tmp = REG_SET_FIELD(tmp, GRPH_LUT_10BIT_BYPASS, GRPH_LUT_10BIT_BYPASS_EN, 0);
  1965. WREG32(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset, tmp);
  1966. if (bypass_lut)
  1967. DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
  1968. WREG32(mmGRPH_SURFACE_OFFSET_X + amdgpu_crtc->crtc_offset, 0);
  1969. WREG32(mmGRPH_SURFACE_OFFSET_Y + amdgpu_crtc->crtc_offset, 0);
  1970. WREG32(mmGRPH_X_START + amdgpu_crtc->crtc_offset, 0);
  1971. WREG32(mmGRPH_Y_START + amdgpu_crtc->crtc_offset, 0);
  1972. WREG32(mmGRPH_X_END + amdgpu_crtc->crtc_offset, target_fb->width);
  1973. WREG32(mmGRPH_Y_END + amdgpu_crtc->crtc_offset, target_fb->height);
  1974. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1975. WREG32(mmGRPH_PITCH + amdgpu_crtc->crtc_offset, fb_pitch_pixels);
  1976. dce_v10_0_grph_enable(crtc, true);
  1977. WREG32(mmLB_DESKTOP_HEIGHT + amdgpu_crtc->crtc_offset,
  1978. target_fb->height);
  1979. x &= ~3;
  1980. y &= ~1;
  1981. WREG32(mmVIEWPORT_START + amdgpu_crtc->crtc_offset,
  1982. (x << 16) | y);
  1983. viewport_w = crtc->mode.hdisplay;
  1984. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1985. WREG32(mmVIEWPORT_SIZE + amdgpu_crtc->crtc_offset,
  1986. (viewport_w << 16) | viewport_h);
  1987. /* pageflip setup */
  1988. /* make sure flip is at vb rather than hb */
  1989. tmp = RREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset);
  1990. tmp = REG_SET_FIELD(tmp, GRPH_FLIP_CONTROL,
  1991. GRPH_SURFACE_UPDATE_H_RETRACE_EN, 0);
  1992. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1993. /* set pageflip to happen only at start of vblank interval (front porch) */
  1994. WREG32(mmMASTER_UPDATE_MODE + amdgpu_crtc->crtc_offset, 3);
  1995. if (!atomic && fb && fb != crtc->primary->fb) {
  1996. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1997. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  1998. r = amdgpu_bo_reserve(rbo, false);
  1999. if (unlikely(r != 0))
  2000. return r;
  2001. amdgpu_bo_unpin(rbo);
  2002. amdgpu_bo_unreserve(rbo);
  2003. }
  2004. /* Bytes per pixel may have changed */
  2005. dce_v10_0_bandwidth_update(adev);
  2006. return 0;
  2007. }
  2008. static void dce_v10_0_set_interleave(struct drm_crtc *crtc,
  2009. struct drm_display_mode *mode)
  2010. {
  2011. struct drm_device *dev = crtc->dev;
  2012. struct amdgpu_device *adev = dev->dev_private;
  2013. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2014. u32 tmp;
  2015. tmp = RREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset);
  2016. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  2017. tmp = REG_SET_FIELD(tmp, LB_DATA_FORMAT, INTERLEAVE_EN, 1);
  2018. else
  2019. tmp = REG_SET_FIELD(tmp, LB_DATA_FORMAT, INTERLEAVE_EN, 0);
  2020. WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset, tmp);
  2021. }
  2022. static void dce_v10_0_crtc_load_lut(struct drm_crtc *crtc)
  2023. {
  2024. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2025. struct drm_device *dev = crtc->dev;
  2026. struct amdgpu_device *adev = dev->dev_private;
  2027. int i;
  2028. u32 tmp;
  2029. DRM_DEBUG_KMS("%d\n", amdgpu_crtc->crtc_id);
  2030. tmp = RREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset);
  2031. tmp = REG_SET_FIELD(tmp, INPUT_CSC_CONTROL, INPUT_CSC_GRPH_MODE, 0);
  2032. tmp = REG_SET_FIELD(tmp, INPUT_CSC_CONTROL, INPUT_CSC_OVL_MODE, 0);
  2033. WREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2034. tmp = RREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset);
  2035. tmp = REG_SET_FIELD(tmp, PRESCALE_GRPH_CONTROL, GRPH_PRESCALE_BYPASS, 1);
  2036. WREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2037. tmp = RREG32(mmPRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset);
  2038. tmp = REG_SET_FIELD(tmp, PRESCALE_OVL_CONTROL, OVL_PRESCALE_BYPASS, 1);
  2039. WREG32(mmPRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2040. tmp = RREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2041. tmp = REG_SET_FIELD(tmp, INPUT_GAMMA_CONTROL, GRPH_INPUT_GAMMA_MODE, 0);
  2042. tmp = REG_SET_FIELD(tmp, INPUT_GAMMA_CONTROL, OVL_INPUT_GAMMA_MODE, 0);
  2043. WREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2044. WREG32(mmDC_LUT_CONTROL + amdgpu_crtc->crtc_offset, 0);
  2045. WREG32(mmDC_LUT_BLACK_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0);
  2046. WREG32(mmDC_LUT_BLACK_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0);
  2047. WREG32(mmDC_LUT_BLACK_OFFSET_RED + amdgpu_crtc->crtc_offset, 0);
  2048. WREG32(mmDC_LUT_WHITE_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0xffff);
  2049. WREG32(mmDC_LUT_WHITE_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0xffff);
  2050. WREG32(mmDC_LUT_WHITE_OFFSET_RED + amdgpu_crtc->crtc_offset, 0xffff);
  2051. WREG32(mmDC_LUT_RW_MODE + amdgpu_crtc->crtc_offset, 0);
  2052. WREG32(mmDC_LUT_WRITE_EN_MASK + amdgpu_crtc->crtc_offset, 0x00000007);
  2053. WREG32(mmDC_LUT_RW_INDEX + amdgpu_crtc->crtc_offset, 0);
  2054. for (i = 0; i < 256; i++) {
  2055. WREG32(mmDC_LUT_30_COLOR + amdgpu_crtc->crtc_offset,
  2056. (amdgpu_crtc->lut_r[i] << 20) |
  2057. (amdgpu_crtc->lut_g[i] << 10) |
  2058. (amdgpu_crtc->lut_b[i] << 0));
  2059. }
  2060. tmp = RREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2061. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, GRPH_DEGAMMA_MODE, 0);
  2062. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, OVL_DEGAMMA_MODE, 0);
  2063. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, CURSOR_DEGAMMA_MODE, 0);
  2064. WREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2065. tmp = RREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset);
  2066. tmp = REG_SET_FIELD(tmp, GAMUT_REMAP_CONTROL, GRPH_GAMUT_REMAP_MODE, 0);
  2067. tmp = REG_SET_FIELD(tmp, GAMUT_REMAP_CONTROL, OVL_GAMUT_REMAP_MODE, 0);
  2068. WREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2069. tmp = RREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2070. tmp = REG_SET_FIELD(tmp, REGAMMA_CONTROL, GRPH_REGAMMA_MODE, 0);
  2071. tmp = REG_SET_FIELD(tmp, REGAMMA_CONTROL, OVL_REGAMMA_MODE, 0);
  2072. WREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2073. tmp = RREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset);
  2074. tmp = REG_SET_FIELD(tmp, OUTPUT_CSC_CONTROL, OUTPUT_CSC_GRPH_MODE, 0);
  2075. tmp = REG_SET_FIELD(tmp, OUTPUT_CSC_CONTROL, OUTPUT_CSC_OVL_MODE, 0);
  2076. WREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2077. /* XXX match this to the depth of the crtc fmt block, move to modeset? */
  2078. WREG32(mmDENORM_CONTROL + amdgpu_crtc->crtc_offset, 0);
  2079. /* XXX this only needs to be programmed once per crtc at startup,
  2080. * not sure where the best place for it is
  2081. */
  2082. tmp = RREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset);
  2083. tmp = REG_SET_FIELD(tmp, ALPHA_CONTROL, CURSOR_ALPHA_BLND_ENA, 1);
  2084. WREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2085. }
  2086. static int dce_v10_0_pick_dig_encoder(struct drm_encoder *encoder)
  2087. {
  2088. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2089. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  2090. switch (amdgpu_encoder->encoder_id) {
  2091. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2092. if (dig->linkb)
  2093. return 1;
  2094. else
  2095. return 0;
  2096. break;
  2097. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2098. if (dig->linkb)
  2099. return 3;
  2100. else
  2101. return 2;
  2102. break;
  2103. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2104. if (dig->linkb)
  2105. return 5;
  2106. else
  2107. return 4;
  2108. break;
  2109. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2110. return 6;
  2111. break;
  2112. default:
  2113. DRM_ERROR("invalid encoder_id: 0x%x\n", amdgpu_encoder->encoder_id);
  2114. return 0;
  2115. }
  2116. }
  2117. /**
  2118. * dce_v10_0_pick_pll - Allocate a PPLL for use by the crtc.
  2119. *
  2120. * @crtc: drm crtc
  2121. *
  2122. * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
  2123. * a single PPLL can be used for all DP crtcs/encoders. For non-DP
  2124. * monitors a dedicated PPLL must be used. If a particular board has
  2125. * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
  2126. * as there is no need to program the PLL itself. If we are not able to
  2127. * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
  2128. * avoid messing up an existing monitor.
  2129. *
  2130. * Asic specific PLL information
  2131. *
  2132. * DCE 10.x
  2133. * Tonga
  2134. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
  2135. * CI
  2136. * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  2137. *
  2138. */
  2139. static u32 dce_v10_0_pick_pll(struct drm_crtc *crtc)
  2140. {
  2141. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2142. struct drm_device *dev = crtc->dev;
  2143. struct amdgpu_device *adev = dev->dev_private;
  2144. u32 pll_in_use;
  2145. int pll;
  2146. if (ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder))) {
  2147. if (adev->clock.dp_extclk)
  2148. /* skip PPLL programming if using ext clock */
  2149. return ATOM_PPLL_INVALID;
  2150. else {
  2151. /* use the same PPLL for all DP monitors */
  2152. pll = amdgpu_pll_get_shared_dp_ppll(crtc);
  2153. if (pll != ATOM_PPLL_INVALID)
  2154. return pll;
  2155. }
  2156. } else {
  2157. /* use the same PPLL for all monitors with the same clock */
  2158. pll = amdgpu_pll_get_shared_nondp_ppll(crtc);
  2159. if (pll != ATOM_PPLL_INVALID)
  2160. return pll;
  2161. }
  2162. /* DCE10 has PPLL0, PPLL1, and PPLL2 */
  2163. pll_in_use = amdgpu_pll_get_use_mask(crtc);
  2164. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  2165. return ATOM_PPLL2;
  2166. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  2167. return ATOM_PPLL1;
  2168. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  2169. return ATOM_PPLL0;
  2170. DRM_ERROR("unable to allocate a PPLL\n");
  2171. return ATOM_PPLL_INVALID;
  2172. }
  2173. static void dce_v10_0_lock_cursor(struct drm_crtc *crtc, bool lock)
  2174. {
  2175. struct amdgpu_device *adev = crtc->dev->dev_private;
  2176. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2177. uint32_t cur_lock;
  2178. cur_lock = RREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset);
  2179. if (lock)
  2180. cur_lock = REG_SET_FIELD(cur_lock, CUR_UPDATE, CURSOR_UPDATE_LOCK, 1);
  2181. else
  2182. cur_lock = REG_SET_FIELD(cur_lock, CUR_UPDATE, CURSOR_UPDATE_LOCK, 0);
  2183. WREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset, cur_lock);
  2184. }
  2185. static void dce_v10_0_hide_cursor(struct drm_crtc *crtc)
  2186. {
  2187. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2188. struct amdgpu_device *adev = crtc->dev->dev_private;
  2189. u32 tmp;
  2190. tmp = RREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset);
  2191. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_EN, 0);
  2192. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2193. }
  2194. static void dce_v10_0_show_cursor(struct drm_crtc *crtc)
  2195. {
  2196. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2197. struct amdgpu_device *adev = crtc->dev->dev_private;
  2198. u32 tmp;
  2199. WREG32(mmCUR_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  2200. upper_32_bits(amdgpu_crtc->cursor_addr));
  2201. WREG32(mmCUR_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  2202. lower_32_bits(amdgpu_crtc->cursor_addr));
  2203. tmp = RREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset);
  2204. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_EN, 1);
  2205. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_MODE, 2);
  2206. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2207. }
  2208. static int dce_v10_0_cursor_move_locked(struct drm_crtc *crtc,
  2209. int x, int y)
  2210. {
  2211. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2212. struct amdgpu_device *adev = crtc->dev->dev_private;
  2213. int xorigin = 0, yorigin = 0;
  2214. /* avivo cursor are offset into the total surface */
  2215. x += crtc->x;
  2216. y += crtc->y;
  2217. DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
  2218. if (x < 0) {
  2219. xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
  2220. x = 0;
  2221. }
  2222. if (y < 0) {
  2223. yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
  2224. y = 0;
  2225. }
  2226. WREG32(mmCUR_POSITION + amdgpu_crtc->crtc_offset, (x << 16) | y);
  2227. WREG32(mmCUR_HOT_SPOT + amdgpu_crtc->crtc_offset, (xorigin << 16) | yorigin);
  2228. WREG32(mmCUR_SIZE + amdgpu_crtc->crtc_offset,
  2229. ((amdgpu_crtc->cursor_width - 1) << 16) | (amdgpu_crtc->cursor_height - 1));
  2230. amdgpu_crtc->cursor_x = x;
  2231. amdgpu_crtc->cursor_y = y;
  2232. return 0;
  2233. }
  2234. static int dce_v10_0_crtc_cursor_move(struct drm_crtc *crtc,
  2235. int x, int y)
  2236. {
  2237. int ret;
  2238. dce_v10_0_lock_cursor(crtc, true);
  2239. ret = dce_v10_0_cursor_move_locked(crtc, x, y);
  2240. dce_v10_0_lock_cursor(crtc, false);
  2241. return ret;
  2242. }
  2243. static int dce_v10_0_crtc_cursor_set2(struct drm_crtc *crtc,
  2244. struct drm_file *file_priv,
  2245. uint32_t handle,
  2246. uint32_t width,
  2247. uint32_t height,
  2248. int32_t hot_x,
  2249. int32_t hot_y)
  2250. {
  2251. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2252. struct drm_gem_object *obj;
  2253. struct amdgpu_bo *aobj;
  2254. int ret;
  2255. if (!handle) {
  2256. /* turn off cursor */
  2257. dce_v10_0_hide_cursor(crtc);
  2258. obj = NULL;
  2259. goto unpin;
  2260. }
  2261. if ((width > amdgpu_crtc->max_cursor_width) ||
  2262. (height > amdgpu_crtc->max_cursor_height)) {
  2263. DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
  2264. return -EINVAL;
  2265. }
  2266. obj = drm_gem_object_lookup(crtc->dev, file_priv, handle);
  2267. if (!obj) {
  2268. DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, amdgpu_crtc->crtc_id);
  2269. return -ENOENT;
  2270. }
  2271. aobj = gem_to_amdgpu_bo(obj);
  2272. ret = amdgpu_bo_reserve(aobj, false);
  2273. if (ret != 0) {
  2274. drm_gem_object_unreference_unlocked(obj);
  2275. return ret;
  2276. }
  2277. ret = amdgpu_bo_pin(aobj, AMDGPU_GEM_DOMAIN_VRAM, &amdgpu_crtc->cursor_addr);
  2278. amdgpu_bo_unreserve(aobj);
  2279. if (ret) {
  2280. DRM_ERROR("Failed to pin new cursor BO (%d)\n", ret);
  2281. drm_gem_object_unreference_unlocked(obj);
  2282. return ret;
  2283. }
  2284. amdgpu_crtc->cursor_width = width;
  2285. amdgpu_crtc->cursor_height = height;
  2286. dce_v10_0_lock_cursor(crtc, true);
  2287. if (hot_x != amdgpu_crtc->cursor_hot_x ||
  2288. hot_y != amdgpu_crtc->cursor_hot_y) {
  2289. int x, y;
  2290. x = amdgpu_crtc->cursor_x + amdgpu_crtc->cursor_hot_x - hot_x;
  2291. y = amdgpu_crtc->cursor_y + amdgpu_crtc->cursor_hot_y - hot_y;
  2292. dce_v10_0_cursor_move_locked(crtc, x, y);
  2293. amdgpu_crtc->cursor_hot_x = hot_x;
  2294. amdgpu_crtc->cursor_hot_y = hot_y;
  2295. }
  2296. dce_v10_0_show_cursor(crtc);
  2297. dce_v10_0_lock_cursor(crtc, false);
  2298. unpin:
  2299. if (amdgpu_crtc->cursor_bo) {
  2300. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2301. ret = amdgpu_bo_reserve(aobj, false);
  2302. if (likely(ret == 0)) {
  2303. amdgpu_bo_unpin(aobj);
  2304. amdgpu_bo_unreserve(aobj);
  2305. }
  2306. drm_gem_object_unreference_unlocked(amdgpu_crtc->cursor_bo);
  2307. }
  2308. amdgpu_crtc->cursor_bo = obj;
  2309. return 0;
  2310. }
  2311. static void dce_v10_0_cursor_reset(struct drm_crtc *crtc)
  2312. {
  2313. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2314. if (amdgpu_crtc->cursor_bo) {
  2315. dce_v10_0_lock_cursor(crtc, true);
  2316. dce_v10_0_cursor_move_locked(crtc, amdgpu_crtc->cursor_x,
  2317. amdgpu_crtc->cursor_y);
  2318. dce_v10_0_show_cursor(crtc);
  2319. dce_v10_0_lock_cursor(crtc, false);
  2320. }
  2321. }
  2322. static void dce_v10_0_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  2323. u16 *blue, uint32_t start, uint32_t size)
  2324. {
  2325. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2326. int end = (start + size > 256) ? 256 : start + size, i;
  2327. /* userspace palettes are always correct as is */
  2328. for (i = start; i < end; i++) {
  2329. amdgpu_crtc->lut_r[i] = red[i] >> 6;
  2330. amdgpu_crtc->lut_g[i] = green[i] >> 6;
  2331. amdgpu_crtc->lut_b[i] = blue[i] >> 6;
  2332. }
  2333. dce_v10_0_crtc_load_lut(crtc);
  2334. }
  2335. static void dce_v10_0_crtc_destroy(struct drm_crtc *crtc)
  2336. {
  2337. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2338. drm_crtc_cleanup(crtc);
  2339. destroy_workqueue(amdgpu_crtc->pflip_queue);
  2340. kfree(amdgpu_crtc);
  2341. }
  2342. static const struct drm_crtc_funcs dce_v10_0_crtc_funcs = {
  2343. .cursor_set2 = dce_v10_0_crtc_cursor_set2,
  2344. .cursor_move = dce_v10_0_crtc_cursor_move,
  2345. .gamma_set = dce_v10_0_crtc_gamma_set,
  2346. .set_config = amdgpu_crtc_set_config,
  2347. .destroy = dce_v10_0_crtc_destroy,
  2348. .page_flip = amdgpu_crtc_page_flip,
  2349. };
  2350. static void dce_v10_0_crtc_dpms(struct drm_crtc *crtc, int mode)
  2351. {
  2352. struct drm_device *dev = crtc->dev;
  2353. struct amdgpu_device *adev = dev->dev_private;
  2354. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2355. unsigned type;
  2356. switch (mode) {
  2357. case DRM_MODE_DPMS_ON:
  2358. amdgpu_crtc->enabled = true;
  2359. amdgpu_atombios_crtc_enable(crtc, ATOM_ENABLE);
  2360. dce_v10_0_vga_enable(crtc, true);
  2361. amdgpu_atombios_crtc_blank(crtc, ATOM_DISABLE);
  2362. dce_v10_0_vga_enable(crtc, false);
  2363. /* Make sure VBLANK and PFLIP interrupts are still enabled */
  2364. type = amdgpu_crtc_idx_to_irq_type(adev, amdgpu_crtc->crtc_id);
  2365. amdgpu_irq_update(adev, &adev->crtc_irq, type);
  2366. amdgpu_irq_update(adev, &adev->pageflip_irq, type);
  2367. drm_vblank_post_modeset(dev, amdgpu_crtc->crtc_id);
  2368. dce_v10_0_crtc_load_lut(crtc);
  2369. break;
  2370. case DRM_MODE_DPMS_STANDBY:
  2371. case DRM_MODE_DPMS_SUSPEND:
  2372. case DRM_MODE_DPMS_OFF:
  2373. drm_vblank_pre_modeset(dev, amdgpu_crtc->crtc_id);
  2374. if (amdgpu_crtc->enabled) {
  2375. dce_v10_0_vga_enable(crtc, true);
  2376. amdgpu_atombios_crtc_blank(crtc, ATOM_ENABLE);
  2377. dce_v10_0_vga_enable(crtc, false);
  2378. }
  2379. amdgpu_atombios_crtc_enable(crtc, ATOM_DISABLE);
  2380. amdgpu_crtc->enabled = false;
  2381. break;
  2382. }
  2383. /* adjust pm to dpms */
  2384. amdgpu_pm_compute_clocks(adev);
  2385. }
  2386. static void dce_v10_0_crtc_prepare(struct drm_crtc *crtc)
  2387. {
  2388. /* disable crtc pair power gating before programming */
  2389. amdgpu_atombios_crtc_powergate(crtc, ATOM_DISABLE);
  2390. amdgpu_atombios_crtc_lock(crtc, ATOM_ENABLE);
  2391. dce_v10_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2392. }
  2393. static void dce_v10_0_crtc_commit(struct drm_crtc *crtc)
  2394. {
  2395. dce_v10_0_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  2396. amdgpu_atombios_crtc_lock(crtc, ATOM_DISABLE);
  2397. }
  2398. static void dce_v10_0_crtc_disable(struct drm_crtc *crtc)
  2399. {
  2400. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2401. struct drm_device *dev = crtc->dev;
  2402. struct amdgpu_device *adev = dev->dev_private;
  2403. struct amdgpu_atom_ss ss;
  2404. int i;
  2405. dce_v10_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2406. if (crtc->primary->fb) {
  2407. int r;
  2408. struct amdgpu_framebuffer *amdgpu_fb;
  2409. struct amdgpu_bo *rbo;
  2410. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  2411. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  2412. r = amdgpu_bo_reserve(rbo, false);
  2413. if (unlikely(r))
  2414. DRM_ERROR("failed to reserve rbo before unpin\n");
  2415. else {
  2416. amdgpu_bo_unpin(rbo);
  2417. amdgpu_bo_unreserve(rbo);
  2418. }
  2419. }
  2420. /* disable the GRPH */
  2421. dce_v10_0_grph_enable(crtc, false);
  2422. amdgpu_atombios_crtc_powergate(crtc, ATOM_ENABLE);
  2423. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2424. if (adev->mode_info.crtcs[i] &&
  2425. adev->mode_info.crtcs[i]->enabled &&
  2426. i != amdgpu_crtc->crtc_id &&
  2427. amdgpu_crtc->pll_id == adev->mode_info.crtcs[i]->pll_id) {
  2428. /* one other crtc is using this pll don't turn
  2429. * off the pll
  2430. */
  2431. goto done;
  2432. }
  2433. }
  2434. switch (amdgpu_crtc->pll_id) {
  2435. case ATOM_PPLL0:
  2436. case ATOM_PPLL1:
  2437. case ATOM_PPLL2:
  2438. /* disable the ppll */
  2439. amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
  2440. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2441. break;
  2442. default:
  2443. break;
  2444. }
  2445. done:
  2446. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2447. amdgpu_crtc->adjusted_clock = 0;
  2448. amdgpu_crtc->encoder = NULL;
  2449. amdgpu_crtc->connector = NULL;
  2450. }
  2451. static int dce_v10_0_crtc_mode_set(struct drm_crtc *crtc,
  2452. struct drm_display_mode *mode,
  2453. struct drm_display_mode *adjusted_mode,
  2454. int x, int y, struct drm_framebuffer *old_fb)
  2455. {
  2456. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2457. if (!amdgpu_crtc->adjusted_clock)
  2458. return -EINVAL;
  2459. amdgpu_atombios_crtc_set_pll(crtc, adjusted_mode);
  2460. amdgpu_atombios_crtc_set_dtd_timing(crtc, adjusted_mode);
  2461. dce_v10_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2462. amdgpu_atombios_crtc_overscan_setup(crtc, mode, adjusted_mode);
  2463. amdgpu_atombios_crtc_scaler_setup(crtc);
  2464. dce_v10_0_cursor_reset(crtc);
  2465. /* update the hw version fpr dpm */
  2466. amdgpu_crtc->hw_mode = *adjusted_mode;
  2467. return 0;
  2468. }
  2469. static bool dce_v10_0_crtc_mode_fixup(struct drm_crtc *crtc,
  2470. const struct drm_display_mode *mode,
  2471. struct drm_display_mode *adjusted_mode)
  2472. {
  2473. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2474. struct drm_device *dev = crtc->dev;
  2475. struct drm_encoder *encoder;
  2476. /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
  2477. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2478. if (encoder->crtc == crtc) {
  2479. amdgpu_crtc->encoder = encoder;
  2480. amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
  2481. break;
  2482. }
  2483. }
  2484. if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
  2485. amdgpu_crtc->encoder = NULL;
  2486. amdgpu_crtc->connector = NULL;
  2487. return false;
  2488. }
  2489. if (!amdgpu_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  2490. return false;
  2491. if (amdgpu_atombios_crtc_prepare_pll(crtc, adjusted_mode))
  2492. return false;
  2493. /* pick pll */
  2494. amdgpu_crtc->pll_id = dce_v10_0_pick_pll(crtc);
  2495. /* if we can't get a PPLL for a non-DP encoder, fail */
  2496. if ((amdgpu_crtc->pll_id == ATOM_PPLL_INVALID) &&
  2497. !ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder)))
  2498. return false;
  2499. return true;
  2500. }
  2501. static int dce_v10_0_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  2502. struct drm_framebuffer *old_fb)
  2503. {
  2504. return dce_v10_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2505. }
  2506. static int dce_v10_0_crtc_set_base_atomic(struct drm_crtc *crtc,
  2507. struct drm_framebuffer *fb,
  2508. int x, int y, enum mode_set_atomic state)
  2509. {
  2510. return dce_v10_0_crtc_do_set_base(crtc, fb, x, y, 1);
  2511. }
  2512. static const struct drm_crtc_helper_funcs dce_v10_0_crtc_helper_funcs = {
  2513. .dpms = dce_v10_0_crtc_dpms,
  2514. .mode_fixup = dce_v10_0_crtc_mode_fixup,
  2515. .mode_set = dce_v10_0_crtc_mode_set,
  2516. .mode_set_base = dce_v10_0_crtc_set_base,
  2517. .mode_set_base_atomic = dce_v10_0_crtc_set_base_atomic,
  2518. .prepare = dce_v10_0_crtc_prepare,
  2519. .commit = dce_v10_0_crtc_commit,
  2520. .load_lut = dce_v10_0_crtc_load_lut,
  2521. .disable = dce_v10_0_crtc_disable,
  2522. };
  2523. static int dce_v10_0_crtc_init(struct amdgpu_device *adev, int index)
  2524. {
  2525. struct amdgpu_crtc *amdgpu_crtc;
  2526. int i;
  2527. amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
  2528. (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  2529. if (amdgpu_crtc == NULL)
  2530. return -ENOMEM;
  2531. drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_v10_0_crtc_funcs);
  2532. drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
  2533. amdgpu_crtc->crtc_id = index;
  2534. amdgpu_crtc->pflip_queue = create_singlethread_workqueue("amdgpu-pageflip-queue");
  2535. adev->mode_info.crtcs[index] = amdgpu_crtc;
  2536. amdgpu_crtc->max_cursor_width = 128;
  2537. amdgpu_crtc->max_cursor_height = 128;
  2538. adev->ddev->mode_config.cursor_width = amdgpu_crtc->max_cursor_width;
  2539. adev->ddev->mode_config.cursor_height = amdgpu_crtc->max_cursor_height;
  2540. for (i = 0; i < 256; i++) {
  2541. amdgpu_crtc->lut_r[i] = i << 2;
  2542. amdgpu_crtc->lut_g[i] = i << 2;
  2543. amdgpu_crtc->lut_b[i] = i << 2;
  2544. }
  2545. switch (amdgpu_crtc->crtc_id) {
  2546. case 0:
  2547. default:
  2548. amdgpu_crtc->crtc_offset = CRTC0_REGISTER_OFFSET;
  2549. break;
  2550. case 1:
  2551. amdgpu_crtc->crtc_offset = CRTC1_REGISTER_OFFSET;
  2552. break;
  2553. case 2:
  2554. amdgpu_crtc->crtc_offset = CRTC2_REGISTER_OFFSET;
  2555. break;
  2556. case 3:
  2557. amdgpu_crtc->crtc_offset = CRTC3_REGISTER_OFFSET;
  2558. break;
  2559. case 4:
  2560. amdgpu_crtc->crtc_offset = CRTC4_REGISTER_OFFSET;
  2561. break;
  2562. case 5:
  2563. amdgpu_crtc->crtc_offset = CRTC5_REGISTER_OFFSET;
  2564. break;
  2565. }
  2566. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2567. amdgpu_crtc->adjusted_clock = 0;
  2568. amdgpu_crtc->encoder = NULL;
  2569. amdgpu_crtc->connector = NULL;
  2570. drm_crtc_helper_add(&amdgpu_crtc->base, &dce_v10_0_crtc_helper_funcs);
  2571. return 0;
  2572. }
  2573. static int dce_v10_0_early_init(void *handle)
  2574. {
  2575. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2576. adev->audio_endpt_rreg = &dce_v10_0_audio_endpt_rreg;
  2577. adev->audio_endpt_wreg = &dce_v10_0_audio_endpt_wreg;
  2578. dce_v10_0_set_display_funcs(adev);
  2579. dce_v10_0_set_irq_funcs(adev);
  2580. switch (adev->asic_type) {
  2581. case CHIP_FIJI:
  2582. case CHIP_TONGA:
  2583. adev->mode_info.num_crtc = 6; /* XXX 7??? */
  2584. adev->mode_info.num_hpd = 6;
  2585. adev->mode_info.num_dig = 7;
  2586. break;
  2587. default:
  2588. /* FIXME: not supported yet */
  2589. return -EINVAL;
  2590. }
  2591. return 0;
  2592. }
  2593. static int dce_v10_0_sw_init(void *handle)
  2594. {
  2595. int r, i;
  2596. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2597. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2598. r = amdgpu_irq_add_id(adev, i + 1, &adev->crtc_irq);
  2599. if (r)
  2600. return r;
  2601. }
  2602. for (i = 8; i < 20; i += 2) {
  2603. r = amdgpu_irq_add_id(adev, i, &adev->pageflip_irq);
  2604. if (r)
  2605. return r;
  2606. }
  2607. /* HPD hotplug */
  2608. r = amdgpu_irq_add_id(adev, 42, &adev->hpd_irq);
  2609. if (r)
  2610. return r;
  2611. adev->mode_info.mode_config_initialized = true;
  2612. adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
  2613. adev->ddev->mode_config.max_width = 16384;
  2614. adev->ddev->mode_config.max_height = 16384;
  2615. adev->ddev->mode_config.preferred_depth = 24;
  2616. adev->ddev->mode_config.prefer_shadow = 1;
  2617. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  2618. r = amdgpu_modeset_create_props(adev);
  2619. if (r)
  2620. return r;
  2621. adev->ddev->mode_config.max_width = 16384;
  2622. adev->ddev->mode_config.max_height = 16384;
  2623. /* allocate crtcs */
  2624. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2625. r = dce_v10_0_crtc_init(adev, i);
  2626. if (r)
  2627. return r;
  2628. }
  2629. if (amdgpu_atombios_get_connector_info_from_object_table(adev))
  2630. amdgpu_print_display_setup(adev->ddev);
  2631. else
  2632. return -EINVAL;
  2633. /* setup afmt */
  2634. dce_v10_0_afmt_init(adev);
  2635. r = dce_v10_0_audio_init(adev);
  2636. if (r)
  2637. return r;
  2638. drm_kms_helper_poll_init(adev->ddev);
  2639. return r;
  2640. }
  2641. static int dce_v10_0_sw_fini(void *handle)
  2642. {
  2643. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2644. kfree(adev->mode_info.bios_hardcoded_edid);
  2645. drm_kms_helper_poll_fini(adev->ddev);
  2646. dce_v10_0_audio_fini(adev);
  2647. dce_v10_0_afmt_fini(adev);
  2648. drm_mode_config_cleanup(adev->ddev);
  2649. adev->mode_info.mode_config_initialized = false;
  2650. return 0;
  2651. }
  2652. static int dce_v10_0_hw_init(void *handle)
  2653. {
  2654. int i;
  2655. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2656. dce_v10_0_init_golden_registers(adev);
  2657. /* init dig PHYs, disp eng pll */
  2658. amdgpu_atombios_encoder_init_dig(adev);
  2659. amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
  2660. /* initialize hpd */
  2661. dce_v10_0_hpd_init(adev);
  2662. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2663. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2664. }
  2665. dce_v10_0_pageflip_interrupt_init(adev);
  2666. return 0;
  2667. }
  2668. static int dce_v10_0_hw_fini(void *handle)
  2669. {
  2670. int i;
  2671. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2672. dce_v10_0_hpd_fini(adev);
  2673. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2674. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2675. }
  2676. dce_v10_0_pageflip_interrupt_fini(adev);
  2677. return 0;
  2678. }
  2679. static int dce_v10_0_suspend(void *handle)
  2680. {
  2681. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2682. amdgpu_atombios_scratch_regs_save(adev);
  2683. return dce_v10_0_hw_fini(handle);
  2684. }
  2685. static int dce_v10_0_resume(void *handle)
  2686. {
  2687. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2688. int ret;
  2689. ret = dce_v10_0_hw_init(handle);
  2690. amdgpu_atombios_scratch_regs_restore(adev);
  2691. /* turn on the BL */
  2692. if (adev->mode_info.bl_encoder) {
  2693. u8 bl_level = amdgpu_display_backlight_get_level(adev,
  2694. adev->mode_info.bl_encoder);
  2695. amdgpu_display_backlight_set_level(adev, adev->mode_info.bl_encoder,
  2696. bl_level);
  2697. }
  2698. return ret;
  2699. }
  2700. static bool dce_v10_0_is_idle(void *handle)
  2701. {
  2702. return true;
  2703. }
  2704. static int dce_v10_0_wait_for_idle(void *handle)
  2705. {
  2706. return 0;
  2707. }
  2708. static void dce_v10_0_print_status(void *handle)
  2709. {
  2710. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2711. dev_info(adev->dev, "DCE 10.x registers\n");
  2712. /* XXX todo */
  2713. }
  2714. static int dce_v10_0_soft_reset(void *handle)
  2715. {
  2716. u32 srbm_soft_reset = 0, tmp;
  2717. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2718. if (dce_v10_0_is_display_hung(adev))
  2719. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_DC_MASK;
  2720. if (srbm_soft_reset) {
  2721. dce_v10_0_print_status((void *)adev);
  2722. tmp = RREG32(mmSRBM_SOFT_RESET);
  2723. tmp |= srbm_soft_reset;
  2724. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  2725. WREG32(mmSRBM_SOFT_RESET, tmp);
  2726. tmp = RREG32(mmSRBM_SOFT_RESET);
  2727. udelay(50);
  2728. tmp &= ~srbm_soft_reset;
  2729. WREG32(mmSRBM_SOFT_RESET, tmp);
  2730. tmp = RREG32(mmSRBM_SOFT_RESET);
  2731. /* Wait a little for things to settle down */
  2732. udelay(50);
  2733. dce_v10_0_print_status((void *)adev);
  2734. }
  2735. return 0;
  2736. }
  2737. static void dce_v10_0_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  2738. int crtc,
  2739. enum amdgpu_interrupt_state state)
  2740. {
  2741. u32 lb_interrupt_mask;
  2742. if (crtc >= adev->mode_info.num_crtc) {
  2743. DRM_DEBUG("invalid crtc %d\n", crtc);
  2744. return;
  2745. }
  2746. switch (state) {
  2747. case AMDGPU_IRQ_STATE_DISABLE:
  2748. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2749. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2750. VBLANK_INTERRUPT_MASK, 0);
  2751. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2752. break;
  2753. case AMDGPU_IRQ_STATE_ENABLE:
  2754. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2755. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2756. VBLANK_INTERRUPT_MASK, 1);
  2757. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2758. break;
  2759. default:
  2760. break;
  2761. }
  2762. }
  2763. static void dce_v10_0_set_crtc_vline_interrupt_state(struct amdgpu_device *adev,
  2764. int crtc,
  2765. enum amdgpu_interrupt_state state)
  2766. {
  2767. u32 lb_interrupt_mask;
  2768. if (crtc >= adev->mode_info.num_crtc) {
  2769. DRM_DEBUG("invalid crtc %d\n", crtc);
  2770. return;
  2771. }
  2772. switch (state) {
  2773. case AMDGPU_IRQ_STATE_DISABLE:
  2774. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2775. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2776. VLINE_INTERRUPT_MASK, 0);
  2777. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2778. break;
  2779. case AMDGPU_IRQ_STATE_ENABLE:
  2780. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2781. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2782. VLINE_INTERRUPT_MASK, 1);
  2783. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2784. break;
  2785. default:
  2786. break;
  2787. }
  2788. }
  2789. static int dce_v10_0_set_hpd_irq_state(struct amdgpu_device *adev,
  2790. struct amdgpu_irq_src *source,
  2791. unsigned hpd,
  2792. enum amdgpu_interrupt_state state)
  2793. {
  2794. u32 tmp;
  2795. if (hpd >= adev->mode_info.num_hpd) {
  2796. DRM_DEBUG("invalid hdp %d\n", hpd);
  2797. return 0;
  2798. }
  2799. switch (state) {
  2800. case AMDGPU_IRQ_STATE_DISABLE:
  2801. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2802. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 0);
  2803. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2804. break;
  2805. case AMDGPU_IRQ_STATE_ENABLE:
  2806. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2807. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 1);
  2808. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2809. break;
  2810. default:
  2811. break;
  2812. }
  2813. return 0;
  2814. }
  2815. static int dce_v10_0_set_crtc_irq_state(struct amdgpu_device *adev,
  2816. struct amdgpu_irq_src *source,
  2817. unsigned type,
  2818. enum amdgpu_interrupt_state state)
  2819. {
  2820. switch (type) {
  2821. case AMDGPU_CRTC_IRQ_VBLANK1:
  2822. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 0, state);
  2823. break;
  2824. case AMDGPU_CRTC_IRQ_VBLANK2:
  2825. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 1, state);
  2826. break;
  2827. case AMDGPU_CRTC_IRQ_VBLANK3:
  2828. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 2, state);
  2829. break;
  2830. case AMDGPU_CRTC_IRQ_VBLANK4:
  2831. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 3, state);
  2832. break;
  2833. case AMDGPU_CRTC_IRQ_VBLANK5:
  2834. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 4, state);
  2835. break;
  2836. case AMDGPU_CRTC_IRQ_VBLANK6:
  2837. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 5, state);
  2838. break;
  2839. case AMDGPU_CRTC_IRQ_VLINE1:
  2840. dce_v10_0_set_crtc_vline_interrupt_state(adev, 0, state);
  2841. break;
  2842. case AMDGPU_CRTC_IRQ_VLINE2:
  2843. dce_v10_0_set_crtc_vline_interrupt_state(adev, 1, state);
  2844. break;
  2845. case AMDGPU_CRTC_IRQ_VLINE3:
  2846. dce_v10_0_set_crtc_vline_interrupt_state(adev, 2, state);
  2847. break;
  2848. case AMDGPU_CRTC_IRQ_VLINE4:
  2849. dce_v10_0_set_crtc_vline_interrupt_state(adev, 3, state);
  2850. break;
  2851. case AMDGPU_CRTC_IRQ_VLINE5:
  2852. dce_v10_0_set_crtc_vline_interrupt_state(adev, 4, state);
  2853. break;
  2854. case AMDGPU_CRTC_IRQ_VLINE6:
  2855. dce_v10_0_set_crtc_vline_interrupt_state(adev, 5, state);
  2856. break;
  2857. default:
  2858. break;
  2859. }
  2860. return 0;
  2861. }
  2862. static int dce_v10_0_set_pageflip_irq_state(struct amdgpu_device *adev,
  2863. struct amdgpu_irq_src *src,
  2864. unsigned type,
  2865. enum amdgpu_interrupt_state state)
  2866. {
  2867. u32 reg;
  2868. if (type >= adev->mode_info.num_crtc) {
  2869. DRM_ERROR("invalid pageflip crtc %d\n", type);
  2870. return -EINVAL;
  2871. }
  2872. reg = RREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type]);
  2873. if (state == AMDGPU_IRQ_STATE_DISABLE)
  2874. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2875. reg & ~GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2876. else
  2877. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2878. reg | GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2879. return 0;
  2880. }
  2881. static int dce_v10_0_pageflip_irq(struct amdgpu_device *adev,
  2882. struct amdgpu_irq_src *source,
  2883. struct amdgpu_iv_entry *entry)
  2884. {
  2885. unsigned long flags;
  2886. unsigned crtc_id;
  2887. struct amdgpu_crtc *amdgpu_crtc;
  2888. struct amdgpu_flip_work *works;
  2889. crtc_id = (entry->src_id - 8) >> 1;
  2890. amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  2891. if (crtc_id >= adev->mode_info.num_crtc) {
  2892. DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
  2893. return -EINVAL;
  2894. }
  2895. if (RREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id]) &
  2896. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK)
  2897. WREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id],
  2898. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK);
  2899. /* IRQ could occur when in initial stage */
  2900. if (amdgpu_crtc == NULL)
  2901. return 0;
  2902. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  2903. works = amdgpu_crtc->pflip_works;
  2904. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) {
  2905. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
  2906. "AMDGPU_FLIP_SUBMITTED(%d)\n",
  2907. amdgpu_crtc->pflip_status,
  2908. AMDGPU_FLIP_SUBMITTED);
  2909. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2910. return 0;
  2911. }
  2912. /* page flip completed. clean up */
  2913. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  2914. amdgpu_crtc->pflip_works = NULL;
  2915. /* wakeup usersapce */
  2916. if (works->event)
  2917. drm_send_vblank_event(adev->ddev, crtc_id, works->event);
  2918. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2919. drm_vblank_put(adev->ddev, amdgpu_crtc->crtc_id);
  2920. queue_work(amdgpu_crtc->pflip_queue, &works->unpin_work);
  2921. return 0;
  2922. }
  2923. static void dce_v10_0_hpd_int_ack(struct amdgpu_device *adev,
  2924. int hpd)
  2925. {
  2926. u32 tmp;
  2927. if (hpd >= adev->mode_info.num_hpd) {
  2928. DRM_DEBUG("invalid hdp %d\n", hpd);
  2929. return;
  2930. }
  2931. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2932. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_ACK, 1);
  2933. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2934. }
  2935. static void dce_v10_0_crtc_vblank_int_ack(struct amdgpu_device *adev,
  2936. int crtc)
  2937. {
  2938. u32 tmp;
  2939. if (crtc >= adev->mode_info.num_crtc) {
  2940. DRM_DEBUG("invalid crtc %d\n", crtc);
  2941. return;
  2942. }
  2943. tmp = RREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc]);
  2944. tmp = REG_SET_FIELD(tmp, LB_VBLANK_STATUS, VBLANK_ACK, 1);
  2945. WREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc], tmp);
  2946. }
  2947. static void dce_v10_0_crtc_vline_int_ack(struct amdgpu_device *adev,
  2948. int crtc)
  2949. {
  2950. u32 tmp;
  2951. if (crtc >= adev->mode_info.num_crtc) {
  2952. DRM_DEBUG("invalid crtc %d\n", crtc);
  2953. return;
  2954. }
  2955. tmp = RREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc]);
  2956. tmp = REG_SET_FIELD(tmp, LB_VLINE_STATUS, VLINE_ACK, 1);
  2957. WREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc], tmp);
  2958. }
  2959. static int dce_v10_0_crtc_irq(struct amdgpu_device *adev,
  2960. struct amdgpu_irq_src *source,
  2961. struct amdgpu_iv_entry *entry)
  2962. {
  2963. unsigned crtc = entry->src_id - 1;
  2964. uint32_t disp_int = RREG32(interrupt_status_offsets[crtc].reg);
  2965. unsigned irq_type = amdgpu_crtc_idx_to_irq_type(adev, crtc);
  2966. switch (entry->src_data) {
  2967. case 0: /* vblank */
  2968. if (disp_int & interrupt_status_offsets[crtc].vblank)
  2969. dce_v10_0_crtc_vblank_int_ack(adev, crtc);
  2970. else
  2971. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2972. if (amdgpu_irq_enabled(adev, source, irq_type)) {
  2973. drm_handle_vblank(adev->ddev, crtc);
  2974. }
  2975. DRM_DEBUG("IH: D%d vblank\n", crtc + 1);
  2976. break;
  2977. case 1: /* vline */
  2978. if (disp_int & interrupt_status_offsets[crtc].vline)
  2979. dce_v10_0_crtc_vline_int_ack(adev, crtc);
  2980. else
  2981. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2982. DRM_DEBUG("IH: D%d vline\n", crtc + 1);
  2983. break;
  2984. default:
  2985. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  2986. break;
  2987. }
  2988. return 0;
  2989. }
  2990. static int dce_v10_0_hpd_irq(struct amdgpu_device *adev,
  2991. struct amdgpu_irq_src *source,
  2992. struct amdgpu_iv_entry *entry)
  2993. {
  2994. uint32_t disp_int, mask;
  2995. unsigned hpd;
  2996. if (entry->src_data >= adev->mode_info.num_hpd) {
  2997. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  2998. return 0;
  2999. }
  3000. hpd = entry->src_data;
  3001. disp_int = RREG32(interrupt_status_offsets[hpd].reg);
  3002. mask = interrupt_status_offsets[hpd].hpd;
  3003. if (disp_int & mask) {
  3004. dce_v10_0_hpd_int_ack(adev, hpd);
  3005. schedule_work(&adev->hotplug_work);
  3006. DRM_DEBUG("IH: HPD%d\n", hpd + 1);
  3007. }
  3008. return 0;
  3009. }
  3010. static int dce_v10_0_set_clockgating_state(void *handle,
  3011. enum amd_clockgating_state state)
  3012. {
  3013. return 0;
  3014. }
  3015. static int dce_v10_0_set_powergating_state(void *handle,
  3016. enum amd_powergating_state state)
  3017. {
  3018. return 0;
  3019. }
  3020. const struct amd_ip_funcs dce_v10_0_ip_funcs = {
  3021. .early_init = dce_v10_0_early_init,
  3022. .late_init = NULL,
  3023. .sw_init = dce_v10_0_sw_init,
  3024. .sw_fini = dce_v10_0_sw_fini,
  3025. .hw_init = dce_v10_0_hw_init,
  3026. .hw_fini = dce_v10_0_hw_fini,
  3027. .suspend = dce_v10_0_suspend,
  3028. .resume = dce_v10_0_resume,
  3029. .is_idle = dce_v10_0_is_idle,
  3030. .wait_for_idle = dce_v10_0_wait_for_idle,
  3031. .soft_reset = dce_v10_0_soft_reset,
  3032. .print_status = dce_v10_0_print_status,
  3033. .set_clockgating_state = dce_v10_0_set_clockgating_state,
  3034. .set_powergating_state = dce_v10_0_set_powergating_state,
  3035. };
  3036. static void
  3037. dce_v10_0_encoder_mode_set(struct drm_encoder *encoder,
  3038. struct drm_display_mode *mode,
  3039. struct drm_display_mode *adjusted_mode)
  3040. {
  3041. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3042. amdgpu_encoder->pixel_clock = adjusted_mode->clock;
  3043. /* need to call this here rather than in prepare() since we need some crtc info */
  3044. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3045. /* set scaler clears this on some chips */
  3046. dce_v10_0_set_interleave(encoder->crtc, mode);
  3047. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  3048. dce_v10_0_afmt_enable(encoder, true);
  3049. dce_v10_0_afmt_setmode(encoder, adjusted_mode);
  3050. }
  3051. }
  3052. static void dce_v10_0_encoder_prepare(struct drm_encoder *encoder)
  3053. {
  3054. struct amdgpu_device *adev = encoder->dev->dev_private;
  3055. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3056. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  3057. if ((amdgpu_encoder->active_device &
  3058. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  3059. (amdgpu_encoder_get_dp_bridge_encoder_id(encoder) !=
  3060. ENCODER_OBJECT_ID_NONE)) {
  3061. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  3062. if (dig) {
  3063. dig->dig_encoder = dce_v10_0_pick_dig_encoder(encoder);
  3064. if (amdgpu_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT)
  3065. dig->afmt = adev->mode_info.afmt[dig->dig_encoder];
  3066. }
  3067. }
  3068. amdgpu_atombios_scratch_regs_lock(adev, true);
  3069. if (connector) {
  3070. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  3071. /* select the clock/data port if it uses a router */
  3072. if (amdgpu_connector->router.cd_valid)
  3073. amdgpu_i2c_router_select_cd_port(amdgpu_connector);
  3074. /* turn eDP panel on for mode set */
  3075. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  3076. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  3077. ATOM_TRANSMITTER_ACTION_POWER_ON);
  3078. }
  3079. /* this is needed for the pll/ss setup to work correctly in some cases */
  3080. amdgpu_atombios_encoder_set_crtc_source(encoder);
  3081. /* set up the FMT blocks */
  3082. dce_v10_0_program_fmt(encoder);
  3083. }
  3084. static void dce_v10_0_encoder_commit(struct drm_encoder *encoder)
  3085. {
  3086. struct drm_device *dev = encoder->dev;
  3087. struct amdgpu_device *adev = dev->dev_private;
  3088. /* need to call this here as we need the crtc set up */
  3089. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  3090. amdgpu_atombios_scratch_regs_lock(adev, false);
  3091. }
  3092. static void dce_v10_0_encoder_disable(struct drm_encoder *encoder)
  3093. {
  3094. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3095. struct amdgpu_encoder_atom_dig *dig;
  3096. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3097. if (amdgpu_atombios_encoder_is_digital(encoder)) {
  3098. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  3099. dce_v10_0_afmt_enable(encoder, false);
  3100. dig = amdgpu_encoder->enc_priv;
  3101. dig->dig_encoder = -1;
  3102. }
  3103. amdgpu_encoder->active_device = 0;
  3104. }
  3105. /* these are handled by the primary encoders */
  3106. static void dce_v10_0_ext_prepare(struct drm_encoder *encoder)
  3107. {
  3108. }
  3109. static void dce_v10_0_ext_commit(struct drm_encoder *encoder)
  3110. {
  3111. }
  3112. static void
  3113. dce_v10_0_ext_mode_set(struct drm_encoder *encoder,
  3114. struct drm_display_mode *mode,
  3115. struct drm_display_mode *adjusted_mode)
  3116. {
  3117. }
  3118. static void dce_v10_0_ext_disable(struct drm_encoder *encoder)
  3119. {
  3120. }
  3121. static void
  3122. dce_v10_0_ext_dpms(struct drm_encoder *encoder, int mode)
  3123. {
  3124. }
  3125. static bool dce_v10_0_ext_mode_fixup(struct drm_encoder *encoder,
  3126. const struct drm_display_mode *mode,
  3127. struct drm_display_mode *adjusted_mode)
  3128. {
  3129. return true;
  3130. }
  3131. static const struct drm_encoder_helper_funcs dce_v10_0_ext_helper_funcs = {
  3132. .dpms = dce_v10_0_ext_dpms,
  3133. .mode_fixup = dce_v10_0_ext_mode_fixup,
  3134. .prepare = dce_v10_0_ext_prepare,
  3135. .mode_set = dce_v10_0_ext_mode_set,
  3136. .commit = dce_v10_0_ext_commit,
  3137. .disable = dce_v10_0_ext_disable,
  3138. /* no detect for TMDS/LVDS yet */
  3139. };
  3140. static const struct drm_encoder_helper_funcs dce_v10_0_dig_helper_funcs = {
  3141. .dpms = amdgpu_atombios_encoder_dpms,
  3142. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3143. .prepare = dce_v10_0_encoder_prepare,
  3144. .mode_set = dce_v10_0_encoder_mode_set,
  3145. .commit = dce_v10_0_encoder_commit,
  3146. .disable = dce_v10_0_encoder_disable,
  3147. .detect = amdgpu_atombios_encoder_dig_detect,
  3148. };
  3149. static const struct drm_encoder_helper_funcs dce_v10_0_dac_helper_funcs = {
  3150. .dpms = amdgpu_atombios_encoder_dpms,
  3151. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3152. .prepare = dce_v10_0_encoder_prepare,
  3153. .mode_set = dce_v10_0_encoder_mode_set,
  3154. .commit = dce_v10_0_encoder_commit,
  3155. .detect = amdgpu_atombios_encoder_dac_detect,
  3156. };
  3157. static void dce_v10_0_encoder_destroy(struct drm_encoder *encoder)
  3158. {
  3159. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3160. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3161. amdgpu_atombios_encoder_fini_backlight(amdgpu_encoder);
  3162. kfree(amdgpu_encoder->enc_priv);
  3163. drm_encoder_cleanup(encoder);
  3164. kfree(amdgpu_encoder);
  3165. }
  3166. static const struct drm_encoder_funcs dce_v10_0_encoder_funcs = {
  3167. .destroy = dce_v10_0_encoder_destroy,
  3168. };
  3169. static void dce_v10_0_encoder_add(struct amdgpu_device *adev,
  3170. uint32_t encoder_enum,
  3171. uint32_t supported_device,
  3172. u16 caps)
  3173. {
  3174. struct drm_device *dev = adev->ddev;
  3175. struct drm_encoder *encoder;
  3176. struct amdgpu_encoder *amdgpu_encoder;
  3177. /* see if we already added it */
  3178. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3179. amdgpu_encoder = to_amdgpu_encoder(encoder);
  3180. if (amdgpu_encoder->encoder_enum == encoder_enum) {
  3181. amdgpu_encoder->devices |= supported_device;
  3182. return;
  3183. }
  3184. }
  3185. /* add a new one */
  3186. amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
  3187. if (!amdgpu_encoder)
  3188. return;
  3189. encoder = &amdgpu_encoder->base;
  3190. switch (adev->mode_info.num_crtc) {
  3191. case 1:
  3192. encoder->possible_crtcs = 0x1;
  3193. break;
  3194. case 2:
  3195. default:
  3196. encoder->possible_crtcs = 0x3;
  3197. break;
  3198. case 4:
  3199. encoder->possible_crtcs = 0xf;
  3200. break;
  3201. case 6:
  3202. encoder->possible_crtcs = 0x3f;
  3203. break;
  3204. }
  3205. amdgpu_encoder->enc_priv = NULL;
  3206. amdgpu_encoder->encoder_enum = encoder_enum;
  3207. amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  3208. amdgpu_encoder->devices = supported_device;
  3209. amdgpu_encoder->rmx_type = RMX_OFF;
  3210. amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
  3211. amdgpu_encoder->is_ext_encoder = false;
  3212. amdgpu_encoder->caps = caps;
  3213. switch (amdgpu_encoder->encoder_id) {
  3214. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  3215. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  3216. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3217. DRM_MODE_ENCODER_DAC, NULL);
  3218. drm_encoder_helper_add(encoder, &dce_v10_0_dac_helper_funcs);
  3219. break;
  3220. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  3221. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  3222. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  3223. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  3224. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  3225. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  3226. amdgpu_encoder->rmx_type = RMX_FULL;
  3227. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3228. DRM_MODE_ENCODER_LVDS, NULL);
  3229. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_lcd_info(amdgpu_encoder);
  3230. } else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  3231. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3232. DRM_MODE_ENCODER_DAC, NULL);
  3233. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3234. } else {
  3235. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3236. DRM_MODE_ENCODER_TMDS, NULL);
  3237. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3238. }
  3239. drm_encoder_helper_add(encoder, &dce_v10_0_dig_helper_funcs);
  3240. break;
  3241. case ENCODER_OBJECT_ID_SI170B:
  3242. case ENCODER_OBJECT_ID_CH7303:
  3243. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  3244. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  3245. case ENCODER_OBJECT_ID_TITFP513:
  3246. case ENCODER_OBJECT_ID_VT1623:
  3247. case ENCODER_OBJECT_ID_HDMI_SI1930:
  3248. case ENCODER_OBJECT_ID_TRAVIS:
  3249. case ENCODER_OBJECT_ID_NUTMEG:
  3250. /* these are handled by the primary encoders */
  3251. amdgpu_encoder->is_ext_encoder = true;
  3252. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3253. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3254. DRM_MODE_ENCODER_LVDS, NULL);
  3255. else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  3256. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3257. DRM_MODE_ENCODER_DAC, NULL);
  3258. else
  3259. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3260. DRM_MODE_ENCODER_TMDS, NULL);
  3261. drm_encoder_helper_add(encoder, &dce_v10_0_ext_helper_funcs);
  3262. break;
  3263. }
  3264. }
  3265. static const struct amdgpu_display_funcs dce_v10_0_display_funcs = {
  3266. .set_vga_render_state = &dce_v10_0_set_vga_render_state,
  3267. .bandwidth_update = &dce_v10_0_bandwidth_update,
  3268. .vblank_get_counter = &dce_v10_0_vblank_get_counter,
  3269. .vblank_wait = &dce_v10_0_vblank_wait,
  3270. .is_display_hung = &dce_v10_0_is_display_hung,
  3271. .backlight_set_level = &amdgpu_atombios_encoder_set_backlight_level,
  3272. .backlight_get_level = &amdgpu_atombios_encoder_get_backlight_level,
  3273. .hpd_sense = &dce_v10_0_hpd_sense,
  3274. .hpd_set_polarity = &dce_v10_0_hpd_set_polarity,
  3275. .hpd_get_gpio_reg = &dce_v10_0_hpd_get_gpio_reg,
  3276. .page_flip = &dce_v10_0_page_flip,
  3277. .page_flip_get_scanoutpos = &dce_v10_0_crtc_get_scanoutpos,
  3278. .add_encoder = &dce_v10_0_encoder_add,
  3279. .add_connector = &amdgpu_connector_add,
  3280. .stop_mc_access = &dce_v10_0_stop_mc_access,
  3281. .resume_mc_access = &dce_v10_0_resume_mc_access,
  3282. };
  3283. static void dce_v10_0_set_display_funcs(struct amdgpu_device *adev)
  3284. {
  3285. if (adev->mode_info.funcs == NULL)
  3286. adev->mode_info.funcs = &dce_v10_0_display_funcs;
  3287. }
  3288. static const struct amdgpu_irq_src_funcs dce_v10_0_crtc_irq_funcs = {
  3289. .set = dce_v10_0_set_crtc_irq_state,
  3290. .process = dce_v10_0_crtc_irq,
  3291. };
  3292. static const struct amdgpu_irq_src_funcs dce_v10_0_pageflip_irq_funcs = {
  3293. .set = dce_v10_0_set_pageflip_irq_state,
  3294. .process = dce_v10_0_pageflip_irq,
  3295. };
  3296. static const struct amdgpu_irq_src_funcs dce_v10_0_hpd_irq_funcs = {
  3297. .set = dce_v10_0_set_hpd_irq_state,
  3298. .process = dce_v10_0_hpd_irq,
  3299. };
  3300. static void dce_v10_0_set_irq_funcs(struct amdgpu_device *adev)
  3301. {
  3302. adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST;
  3303. adev->crtc_irq.funcs = &dce_v10_0_crtc_irq_funcs;
  3304. adev->pageflip_irq.num_types = AMDGPU_PAGEFLIP_IRQ_LAST;
  3305. adev->pageflip_irq.funcs = &dce_v10_0_pageflip_irq_funcs;
  3306. adev->hpd_irq.num_types = AMDGPU_HPD_LAST;
  3307. adev->hpd_irq.funcs = &dce_v10_0_hpd_irq_funcs;
  3308. }