nbio_v7_0.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "amdgpu.h"
  24. #include "amdgpu_atombios.h"
  25. #include "nbio_v7_0.h"
  26. #include "nbio/nbio_7_0_default.h"
  27. #include "nbio/nbio_7_0_offset.h"
  28. #include "nbio/nbio_7_0_sh_mask.h"
  29. #include "vega10_enum.h"
  30. #define smnNBIF_MGCG_CTRL_LCLK 0x1013a05c
  31. #define smnCPM_CONTROL 0x11180460
  32. #define smnPCIE_CNTL2 0x11180070
  33. /* vega20 */
  34. #define mmRCC_DEV0_EPF0_STRAP0_VG20 0x0011
  35. #define mmRCC_DEV0_EPF0_STRAP0_VG20_BASE_IDX 2
  36. static u32 nbio_v7_0_get_rev_id(struct amdgpu_device *adev)
  37. {
  38. u32 tmp = RREG32_SOC15(NBIO, 0, mmRCC_DEV0_EPF0_STRAP0);
  39. if (adev->asic_type == CHIP_VEGA20)
  40. tmp = RREG32_SOC15(NBIO, 0, mmRCC_DEV0_EPF0_STRAP0_VG20);
  41. else
  42. tmp = RREG32_SOC15(NBIO, 0, mmRCC_DEV0_EPF0_STRAP0);
  43. tmp &= RCC_DEV0_EPF0_STRAP0__STRAP_ATI_REV_ID_DEV0_F0_MASK;
  44. tmp >>= RCC_DEV0_EPF0_STRAP0__STRAP_ATI_REV_ID_DEV0_F0__SHIFT;
  45. return tmp;
  46. }
  47. static void nbio_v7_0_mc_access_enable(struct amdgpu_device *adev, bool enable)
  48. {
  49. if (enable)
  50. WREG32_SOC15(NBIO, 0, mmBIF_FB_EN,
  51. BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  52. else
  53. WREG32_SOC15(NBIO, 0, mmBIF_FB_EN, 0);
  54. }
  55. static void nbio_v7_0_hdp_flush(struct amdgpu_device *adev,
  56. struct amdgpu_ring *ring)
  57. {
  58. if (!ring || !ring->funcs->emit_wreg)
  59. WREG32_SOC15_NO_KIQ(NBIO, 0, mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  60. else
  61. amdgpu_ring_emit_wreg(ring, SOC15_REG_OFFSET(
  62. NBIO, 0, mmHDP_MEM_COHERENCY_FLUSH_CNTL), 0);
  63. }
  64. static u32 nbio_v7_0_get_memsize(struct amdgpu_device *adev)
  65. {
  66. return RREG32_SOC15(NBIO, 0, mmRCC_CONFIG_MEMSIZE);
  67. }
  68. static void nbio_v7_0_sdma_doorbell_range(struct amdgpu_device *adev, int instance,
  69. bool use_doorbell, int doorbell_index)
  70. {
  71. u32 reg = instance == 0 ? SOC15_REG_OFFSET(NBIO, 0, mmBIF_SDMA0_DOORBELL_RANGE) :
  72. SOC15_REG_OFFSET(NBIO, 0, mmBIF_SDMA1_DOORBELL_RANGE);
  73. u32 doorbell_range = RREG32(reg);
  74. u32 range = 2;
  75. if (adev->asic_type == CHIP_VEGA20)
  76. range = 8;
  77. if (use_doorbell) {
  78. doorbell_range = REG_SET_FIELD(doorbell_range, BIF_SDMA0_DOORBELL_RANGE, OFFSET, doorbell_index);
  79. doorbell_range = REG_SET_FIELD(doorbell_range, BIF_SDMA0_DOORBELL_RANGE, SIZE, range);
  80. } else
  81. doorbell_range = REG_SET_FIELD(doorbell_range, BIF_SDMA0_DOORBELL_RANGE, SIZE, 0);
  82. WREG32(reg, doorbell_range);
  83. }
  84. static void nbio_v7_0_enable_doorbell_aperture(struct amdgpu_device *adev,
  85. bool enable)
  86. {
  87. WREG32_FIELD15(NBIO, 0, RCC_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, enable ? 1 : 0);
  88. }
  89. static void nbio_v7_0_enable_doorbell_selfring_aperture(struct amdgpu_device *adev,
  90. bool enable)
  91. {
  92. }
  93. static void nbio_v7_0_ih_doorbell_range(struct amdgpu_device *adev,
  94. bool use_doorbell, int doorbell_index)
  95. {
  96. u32 ih_doorbell_range = RREG32_SOC15(NBIO, 0 , mmBIF_IH_DOORBELL_RANGE);
  97. if (use_doorbell) {
  98. ih_doorbell_range = REG_SET_FIELD(ih_doorbell_range, BIF_IH_DOORBELL_RANGE, OFFSET, doorbell_index);
  99. ih_doorbell_range = REG_SET_FIELD(ih_doorbell_range, BIF_IH_DOORBELL_RANGE, SIZE, 2);
  100. } else
  101. ih_doorbell_range = REG_SET_FIELD(ih_doorbell_range, BIF_IH_DOORBELL_RANGE, SIZE, 0);
  102. WREG32_SOC15(NBIO, 0, mmBIF_IH_DOORBELL_RANGE, ih_doorbell_range);
  103. }
  104. static uint32_t nbio_7_0_read_syshub_ind_mmr(struct amdgpu_device *adev, uint32_t offset)
  105. {
  106. uint32_t data;
  107. WREG32_SOC15(NBIO, 0, mmSYSHUB_INDEX, offset);
  108. data = RREG32_SOC15(NBIO, 0, mmSYSHUB_DATA);
  109. return data;
  110. }
  111. static void nbio_7_0_write_syshub_ind_mmr(struct amdgpu_device *adev, uint32_t offset,
  112. uint32_t data)
  113. {
  114. WREG32_SOC15(NBIO, 0, mmSYSHUB_INDEX, offset);
  115. WREG32_SOC15(NBIO, 0, mmSYSHUB_DATA, data);
  116. }
  117. static void nbio_v7_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  118. bool enable)
  119. {
  120. uint32_t def, data;
  121. if (adev->asic_type == CHIP_VEGA20)
  122. return;
  123. /* NBIF_MGCG_CTRL_LCLK */
  124. def = data = RREG32_PCIE(smnNBIF_MGCG_CTRL_LCLK);
  125. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_MGCG))
  126. data |= NBIF_MGCG_CTRL_LCLK__NBIF_MGCG_EN_LCLK_MASK;
  127. else
  128. data &= ~NBIF_MGCG_CTRL_LCLK__NBIF_MGCG_EN_LCLK_MASK;
  129. if (def != data)
  130. WREG32_PCIE(smnNBIF_MGCG_CTRL_LCLK, data);
  131. /* SYSHUB_MGCG_CTRL_SOCCLK */
  132. def = data = nbio_7_0_read_syshub_ind_mmr(adev, ixSYSHUB_MMREG_IND_SYSHUB_MGCG_CTRL_SOCCLK);
  133. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_MGCG))
  134. data |= SYSHUB_MMREG_DIRECT_SYSHUB_MGCG_CTRL_SOCCLK__SYSHUB_MGCG_EN_SOCCLK_MASK;
  135. else
  136. data &= ~SYSHUB_MMREG_DIRECT_SYSHUB_MGCG_CTRL_SOCCLK__SYSHUB_MGCG_EN_SOCCLK_MASK;
  137. if (def != data)
  138. nbio_7_0_write_syshub_ind_mmr(adev, ixSYSHUB_MMREG_IND_SYSHUB_MGCG_CTRL_SOCCLK, data);
  139. /* SYSHUB_MGCG_CTRL_SHUBCLK */
  140. def = data = nbio_7_0_read_syshub_ind_mmr(adev, ixSYSHUB_MMREG_IND_SYSHUB_MGCG_CTRL_SHUBCLK);
  141. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_MGCG))
  142. data |= SYSHUB_MMREG_DIRECT_SYSHUB_MGCG_CTRL_SHUBCLK__SYSHUB_MGCG_EN_SHUBCLK_MASK;
  143. else
  144. data &= ~SYSHUB_MMREG_DIRECT_SYSHUB_MGCG_CTRL_SHUBCLK__SYSHUB_MGCG_EN_SHUBCLK_MASK;
  145. if (def != data)
  146. nbio_7_0_write_syshub_ind_mmr(adev, ixSYSHUB_MMREG_IND_SYSHUB_MGCG_CTRL_SHUBCLK, data);
  147. }
  148. static void nbio_v7_0_update_medium_grain_light_sleep(struct amdgpu_device *adev,
  149. bool enable)
  150. {
  151. uint32_t def, data;
  152. def = data = RREG32_PCIE(smnPCIE_CNTL2);
  153. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS)) {
  154. data |= (PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  155. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  156. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK);
  157. } else {
  158. data &= ~(PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  159. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  160. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK);
  161. }
  162. if (def != data)
  163. WREG32_PCIE(smnPCIE_CNTL2, data);
  164. }
  165. static void nbio_v7_0_get_clockgating_state(struct amdgpu_device *adev,
  166. u32 *flags)
  167. {
  168. int data;
  169. /* AMD_CG_SUPPORT_BIF_MGCG */
  170. data = RREG32_PCIE(smnCPM_CONTROL);
  171. if (data & CPM_CONTROL__LCLK_DYN_GATE_ENABLE_MASK)
  172. *flags |= AMD_CG_SUPPORT_BIF_MGCG;
  173. /* AMD_CG_SUPPORT_BIF_LS */
  174. data = RREG32_PCIE(smnPCIE_CNTL2);
  175. if (data & PCIE_CNTL2__SLV_MEM_LS_EN_MASK)
  176. *flags |= AMD_CG_SUPPORT_BIF_LS;
  177. }
  178. static void nbio_v7_0_ih_control(struct amdgpu_device *adev)
  179. {
  180. u32 interrupt_cntl;
  181. /* setup interrupt control */
  182. WREG32_SOC15(NBIO, 0, mmINTERRUPT_CNTL2, adev->dummy_page_addr >> 8);
  183. interrupt_cntl = RREG32_SOC15(NBIO, 0, mmINTERRUPT_CNTL);
  184. /* INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK=0 - dummy read disabled with msi, enabled without msi
  185. * INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK=1 - dummy read controlled by IH_DUMMY_RD_EN
  186. */
  187. interrupt_cntl = REG_SET_FIELD(interrupt_cntl, INTERRUPT_CNTL, IH_DUMMY_RD_OVERRIDE, 0);
  188. /* INTERRUPT_CNTL__IH_REQ_NONSNOOP_EN_MASK=1 if ring is in non-cacheable memory, e.g., vram */
  189. interrupt_cntl = REG_SET_FIELD(interrupt_cntl, INTERRUPT_CNTL, IH_REQ_NONSNOOP_EN, 0);
  190. WREG32_SOC15(NBIO, 0, mmINTERRUPT_CNTL, interrupt_cntl);
  191. }
  192. static u32 nbio_v7_0_get_hdp_flush_req_offset(struct amdgpu_device *adev)
  193. {
  194. return SOC15_REG_OFFSET(NBIO, 0, mmGPU_HDP_FLUSH_REQ);
  195. }
  196. static u32 nbio_v7_0_get_hdp_flush_done_offset(struct amdgpu_device *adev)
  197. {
  198. return SOC15_REG_OFFSET(NBIO, 0, mmGPU_HDP_FLUSH_DONE);
  199. }
  200. static u32 nbio_v7_0_get_pcie_index_offset(struct amdgpu_device *adev)
  201. {
  202. return SOC15_REG_OFFSET(NBIO, 0, mmPCIE_INDEX2);
  203. }
  204. static u32 nbio_v7_0_get_pcie_data_offset(struct amdgpu_device *adev)
  205. {
  206. return SOC15_REG_OFFSET(NBIO, 0, mmPCIE_DATA2);
  207. }
  208. const struct nbio_hdp_flush_reg nbio_v7_0_hdp_flush_reg = {
  209. .ref_and_mask_cp0 = GPU_HDP_FLUSH_DONE__CP0_MASK,
  210. .ref_and_mask_cp1 = GPU_HDP_FLUSH_DONE__CP1_MASK,
  211. .ref_and_mask_cp2 = GPU_HDP_FLUSH_DONE__CP2_MASK,
  212. .ref_and_mask_cp3 = GPU_HDP_FLUSH_DONE__CP3_MASK,
  213. .ref_and_mask_cp4 = GPU_HDP_FLUSH_DONE__CP4_MASK,
  214. .ref_and_mask_cp5 = GPU_HDP_FLUSH_DONE__CP5_MASK,
  215. .ref_and_mask_cp6 = GPU_HDP_FLUSH_DONE__CP6_MASK,
  216. .ref_and_mask_cp7 = GPU_HDP_FLUSH_DONE__CP7_MASK,
  217. .ref_and_mask_cp8 = GPU_HDP_FLUSH_DONE__CP8_MASK,
  218. .ref_and_mask_cp9 = GPU_HDP_FLUSH_DONE__CP9_MASK,
  219. .ref_and_mask_sdma0 = GPU_HDP_FLUSH_DONE__SDMA0_MASK,
  220. .ref_and_mask_sdma1 = GPU_HDP_FLUSH_DONE__SDMA1_MASK,
  221. };
  222. static void nbio_v7_0_detect_hw_virt(struct amdgpu_device *adev)
  223. {
  224. if (is_virtual_machine()) /* passthrough mode exclus sriov mod */
  225. adev->virt.caps |= AMDGPU_PASSTHROUGH_MODE;
  226. }
  227. static void nbio_v7_0_init_registers(struct amdgpu_device *adev)
  228. {
  229. }
  230. const struct amdgpu_nbio_funcs nbio_v7_0_funcs = {
  231. .hdp_flush_reg = &nbio_v7_0_hdp_flush_reg,
  232. .get_hdp_flush_req_offset = nbio_v7_0_get_hdp_flush_req_offset,
  233. .get_hdp_flush_done_offset = nbio_v7_0_get_hdp_flush_done_offset,
  234. .get_pcie_index_offset = nbio_v7_0_get_pcie_index_offset,
  235. .get_pcie_data_offset = nbio_v7_0_get_pcie_data_offset,
  236. .get_rev_id = nbio_v7_0_get_rev_id,
  237. .mc_access_enable = nbio_v7_0_mc_access_enable,
  238. .hdp_flush = nbio_v7_0_hdp_flush,
  239. .get_memsize = nbio_v7_0_get_memsize,
  240. .sdma_doorbell_range = nbio_v7_0_sdma_doorbell_range,
  241. .enable_doorbell_aperture = nbio_v7_0_enable_doorbell_aperture,
  242. .enable_doorbell_selfring_aperture = nbio_v7_0_enable_doorbell_selfring_aperture,
  243. .ih_doorbell_range = nbio_v7_0_ih_doorbell_range,
  244. .update_medium_grain_clock_gating = nbio_v7_0_update_medium_grain_clock_gating,
  245. .update_medium_grain_light_sleep = nbio_v7_0_update_medium_grain_light_sleep,
  246. .get_clockgating_state = nbio_v7_0_get_clockgating_state,
  247. .ih_control = nbio_v7_0_ih_control,
  248. .init_registers = nbio_v7_0_init_registers,
  249. .detect_hw_virt = nbio_v7_0_detect_hw_virt,
  250. };