gmc_v6_0.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include <drm/drm_cache.h>
  26. #include "amdgpu.h"
  27. #include "gmc_v6_0.h"
  28. #include "amdgpu_ucode.h"
  29. #include "bif/bif_3_0_d.h"
  30. #include "bif/bif_3_0_sh_mask.h"
  31. #include "oss/oss_1_0_d.h"
  32. #include "oss/oss_1_0_sh_mask.h"
  33. #include "gmc/gmc_6_0_d.h"
  34. #include "gmc/gmc_6_0_sh_mask.h"
  35. #include "dce/dce_6_0_d.h"
  36. #include "dce/dce_6_0_sh_mask.h"
  37. #include "si_enums.h"
  38. static void gmc_v6_0_set_gmc_funcs(struct amdgpu_device *adev);
  39. static void gmc_v6_0_set_irq_funcs(struct amdgpu_device *adev);
  40. static int gmc_v6_0_wait_for_idle(void *handle);
  41. MODULE_FIRMWARE("radeon/tahiti_mc.bin");
  42. MODULE_FIRMWARE("radeon/pitcairn_mc.bin");
  43. MODULE_FIRMWARE("radeon/verde_mc.bin");
  44. MODULE_FIRMWARE("radeon/oland_mc.bin");
  45. MODULE_FIRMWARE("radeon/si58_mc.bin");
  46. #define MC_SEQ_MISC0__MT__MASK 0xf0000000
  47. #define MC_SEQ_MISC0__MT__GDDR1 0x10000000
  48. #define MC_SEQ_MISC0__MT__DDR2 0x20000000
  49. #define MC_SEQ_MISC0__MT__GDDR3 0x30000000
  50. #define MC_SEQ_MISC0__MT__GDDR4 0x40000000
  51. #define MC_SEQ_MISC0__MT__GDDR5 0x50000000
  52. #define MC_SEQ_MISC0__MT__HBM 0x60000000
  53. #define MC_SEQ_MISC0__MT__DDR3 0xB0000000
  54. static const u32 crtc_offsets[6] =
  55. {
  56. SI_CRTC0_REGISTER_OFFSET,
  57. SI_CRTC1_REGISTER_OFFSET,
  58. SI_CRTC2_REGISTER_OFFSET,
  59. SI_CRTC3_REGISTER_OFFSET,
  60. SI_CRTC4_REGISTER_OFFSET,
  61. SI_CRTC5_REGISTER_OFFSET
  62. };
  63. static void gmc_v6_0_mc_stop(struct amdgpu_device *adev)
  64. {
  65. u32 blackout;
  66. gmc_v6_0_wait_for_idle((void *)adev);
  67. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  68. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  69. /* Block CPU access */
  70. WREG32(mmBIF_FB_EN, 0);
  71. /* blackout the MC */
  72. blackout = REG_SET_FIELD(blackout,
  73. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  74. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout | 1);
  75. }
  76. /* wait for the MC to settle */
  77. udelay(100);
  78. }
  79. static void gmc_v6_0_mc_resume(struct amdgpu_device *adev)
  80. {
  81. u32 tmp;
  82. /* unblackout the MC */
  83. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  84. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  85. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  86. /* allow CPU access */
  87. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  88. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  89. WREG32(mmBIF_FB_EN, tmp);
  90. }
  91. static int gmc_v6_0_init_microcode(struct amdgpu_device *adev)
  92. {
  93. const char *chip_name;
  94. char fw_name[30];
  95. int err;
  96. bool is_58_fw = false;
  97. DRM_DEBUG("\n");
  98. switch (adev->asic_type) {
  99. case CHIP_TAHITI:
  100. chip_name = "tahiti";
  101. break;
  102. case CHIP_PITCAIRN:
  103. chip_name = "pitcairn";
  104. break;
  105. case CHIP_VERDE:
  106. chip_name = "verde";
  107. break;
  108. case CHIP_OLAND:
  109. chip_name = "oland";
  110. break;
  111. case CHIP_HAINAN:
  112. chip_name = "hainan";
  113. break;
  114. default: BUG();
  115. }
  116. /* this memory configuration requires special firmware */
  117. if (((RREG32(mmMC_SEQ_MISC0) & 0xff000000) >> 24) == 0x58)
  118. is_58_fw = true;
  119. if (is_58_fw)
  120. snprintf(fw_name, sizeof(fw_name), "radeon/si58_mc.bin");
  121. else
  122. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  123. err = request_firmware(&adev->gmc.fw, fw_name, adev->dev);
  124. if (err)
  125. goto out;
  126. err = amdgpu_ucode_validate(adev->gmc.fw);
  127. out:
  128. if (err) {
  129. dev_err(adev->dev,
  130. "si_mc: Failed to load firmware \"%s\"\n",
  131. fw_name);
  132. release_firmware(adev->gmc.fw);
  133. adev->gmc.fw = NULL;
  134. }
  135. return err;
  136. }
  137. static int gmc_v6_0_mc_load_microcode(struct amdgpu_device *adev)
  138. {
  139. const __le32 *new_fw_data = NULL;
  140. u32 running;
  141. const __le32 *new_io_mc_regs = NULL;
  142. int i, regs_size, ucode_size;
  143. const struct mc_firmware_header_v1_0 *hdr;
  144. if (!adev->gmc.fw)
  145. return -EINVAL;
  146. hdr = (const struct mc_firmware_header_v1_0 *)adev->gmc.fw->data;
  147. amdgpu_ucode_print_mc_hdr(&hdr->header);
  148. adev->gmc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  149. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  150. new_io_mc_regs = (const __le32 *)
  151. (adev->gmc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  152. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  153. new_fw_data = (const __le32 *)
  154. (adev->gmc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  155. running = RREG32(mmMC_SEQ_SUP_CNTL) & MC_SEQ_SUP_CNTL__RUN_MASK;
  156. if (running == 0) {
  157. /* reset the engine and set to writable */
  158. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  159. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  160. /* load mc io regs */
  161. for (i = 0; i < regs_size; i++) {
  162. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(new_io_mc_regs++));
  163. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(new_io_mc_regs++));
  164. }
  165. /* load the MC ucode */
  166. for (i = 0; i < ucode_size; i++) {
  167. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(new_fw_data++));
  168. }
  169. /* put the engine back into the active state */
  170. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  171. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  172. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  173. /* wait for training to complete */
  174. for (i = 0; i < adev->usec_timeout; i++) {
  175. if (RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL) & MC_SEQ_TRAIN_WAKEUP_CNTL__TRAIN_DONE_D0_MASK)
  176. break;
  177. udelay(1);
  178. }
  179. for (i = 0; i < adev->usec_timeout; i++) {
  180. if (RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL) & MC_SEQ_TRAIN_WAKEUP_CNTL__TRAIN_DONE_D1_MASK)
  181. break;
  182. udelay(1);
  183. }
  184. }
  185. return 0;
  186. }
  187. static void gmc_v6_0_vram_gtt_location(struct amdgpu_device *adev,
  188. struct amdgpu_gmc *mc)
  189. {
  190. u64 base = RREG32(mmMC_VM_FB_LOCATION) & 0xFFFF;
  191. base <<= 24;
  192. amdgpu_device_vram_location(adev, &adev->gmc, base);
  193. amdgpu_device_gart_location(adev, mc);
  194. }
  195. static void gmc_v6_0_mc_program(struct amdgpu_device *adev)
  196. {
  197. int i, j;
  198. /* Initialize HDP */
  199. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  200. WREG32((0xb05 + j), 0x00000000);
  201. WREG32((0xb06 + j), 0x00000000);
  202. WREG32((0xb07 + j), 0x00000000);
  203. WREG32((0xb08 + j), 0x00000000);
  204. WREG32((0xb09 + j), 0x00000000);
  205. }
  206. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  207. if (gmc_v6_0_wait_for_idle((void *)adev)) {
  208. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  209. }
  210. if (adev->mode_info.num_crtc) {
  211. u32 tmp;
  212. /* Lockout access through VGA aperture*/
  213. tmp = RREG32(mmVGA_HDP_CONTROL);
  214. tmp |= VGA_HDP_CONTROL__VGA_MEMORY_DISABLE_MASK;
  215. WREG32(mmVGA_HDP_CONTROL, tmp);
  216. /* disable VGA render */
  217. tmp = RREG32(mmVGA_RENDER_CONTROL);
  218. tmp &= ~VGA_VSTATUS_CNTL;
  219. WREG32(mmVGA_RENDER_CONTROL, tmp);
  220. }
  221. /* Update configuration */
  222. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  223. adev->gmc.vram_start >> 12);
  224. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  225. adev->gmc.vram_end >> 12);
  226. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  227. adev->vram_scratch.gpu_addr >> 12);
  228. WREG32(mmMC_VM_AGP_BASE, 0);
  229. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  230. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  231. if (gmc_v6_0_wait_for_idle((void *)adev)) {
  232. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  233. }
  234. }
  235. static int gmc_v6_0_mc_init(struct amdgpu_device *adev)
  236. {
  237. u32 tmp;
  238. int chansize, numchan;
  239. int r;
  240. tmp = RREG32(mmMC_ARB_RAMCFG);
  241. if (tmp & (1 << 11)) {
  242. chansize = 16;
  243. } else if (tmp & MC_ARB_RAMCFG__CHANSIZE_MASK) {
  244. chansize = 64;
  245. } else {
  246. chansize = 32;
  247. }
  248. tmp = RREG32(mmMC_SHARED_CHMAP);
  249. switch ((tmp & MC_SHARED_CHMAP__NOOFCHAN_MASK) >> MC_SHARED_CHMAP__NOOFCHAN__SHIFT) {
  250. case 0:
  251. default:
  252. numchan = 1;
  253. break;
  254. case 1:
  255. numchan = 2;
  256. break;
  257. case 2:
  258. numchan = 4;
  259. break;
  260. case 3:
  261. numchan = 8;
  262. break;
  263. case 4:
  264. numchan = 3;
  265. break;
  266. case 5:
  267. numchan = 6;
  268. break;
  269. case 6:
  270. numchan = 10;
  271. break;
  272. case 7:
  273. numchan = 12;
  274. break;
  275. case 8:
  276. numchan = 16;
  277. break;
  278. }
  279. adev->gmc.vram_width = numchan * chansize;
  280. /* size in MB on si */
  281. adev->gmc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  282. adev->gmc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  283. if (!(adev->flags & AMD_IS_APU)) {
  284. r = amdgpu_device_resize_fb_bar(adev);
  285. if (r)
  286. return r;
  287. }
  288. adev->gmc.aper_base = pci_resource_start(adev->pdev, 0);
  289. adev->gmc.aper_size = pci_resource_len(adev->pdev, 0);
  290. adev->gmc.visible_vram_size = adev->gmc.aper_size;
  291. /* set the gart size */
  292. if (amdgpu_gart_size == -1) {
  293. switch (adev->asic_type) {
  294. case CHIP_HAINAN: /* no MM engines */
  295. default:
  296. adev->gmc.gart_size = 256ULL << 20;
  297. break;
  298. case CHIP_VERDE: /* UVD, VCE do not support GPUVM */
  299. case CHIP_TAHITI: /* UVD, VCE do not support GPUVM */
  300. case CHIP_PITCAIRN: /* UVD, VCE do not support GPUVM */
  301. case CHIP_OLAND: /* UVD, VCE do not support GPUVM */
  302. adev->gmc.gart_size = 1024ULL << 20;
  303. break;
  304. }
  305. } else {
  306. adev->gmc.gart_size = (u64)amdgpu_gart_size << 20;
  307. }
  308. gmc_v6_0_vram_gtt_location(adev, &adev->gmc);
  309. return 0;
  310. }
  311. static void gmc_v6_0_flush_gpu_tlb(struct amdgpu_device *adev, uint32_t vmid)
  312. {
  313. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  314. }
  315. static uint64_t gmc_v6_0_emit_flush_gpu_tlb(struct amdgpu_ring *ring,
  316. unsigned vmid, uint64_t pd_addr)
  317. {
  318. uint32_t reg;
  319. /* write new base address */
  320. if (vmid < 8)
  321. reg = mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vmid;
  322. else
  323. reg = mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + (vmid - 8);
  324. amdgpu_ring_emit_wreg(ring, reg, pd_addr >> 12);
  325. /* bits 0-15 are the VM contexts0-15 */
  326. amdgpu_ring_emit_wreg(ring, mmVM_INVALIDATE_REQUEST, 1 << vmid);
  327. return pd_addr;
  328. }
  329. static int gmc_v6_0_set_pte_pde(struct amdgpu_device *adev, void *cpu_pt_addr,
  330. uint32_t gpu_page_idx, uint64_t addr,
  331. uint64_t flags)
  332. {
  333. void __iomem *ptr = (void *)cpu_pt_addr;
  334. uint64_t value;
  335. value = addr & 0xFFFFFFFFFFFFF000ULL;
  336. value |= flags;
  337. writeq(value, ptr + (gpu_page_idx * 8));
  338. return 0;
  339. }
  340. static uint64_t gmc_v6_0_get_vm_pte_flags(struct amdgpu_device *adev,
  341. uint32_t flags)
  342. {
  343. uint64_t pte_flag = 0;
  344. if (flags & AMDGPU_VM_PAGE_READABLE)
  345. pte_flag |= AMDGPU_PTE_READABLE;
  346. if (flags & AMDGPU_VM_PAGE_WRITEABLE)
  347. pte_flag |= AMDGPU_PTE_WRITEABLE;
  348. if (flags & AMDGPU_VM_PAGE_PRT)
  349. pte_flag |= AMDGPU_PTE_PRT;
  350. return pte_flag;
  351. }
  352. static void gmc_v6_0_get_vm_pde(struct amdgpu_device *adev, int level,
  353. uint64_t *addr, uint64_t *flags)
  354. {
  355. BUG_ON(*addr & 0xFFFFFF0000000FFFULL);
  356. }
  357. static void gmc_v6_0_set_fault_enable_default(struct amdgpu_device *adev,
  358. bool value)
  359. {
  360. u32 tmp;
  361. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  362. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  363. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  364. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  365. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  366. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  367. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  368. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  369. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  370. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  371. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  372. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  373. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  374. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  375. }
  376. /**
  377. + * gmc_v8_0_set_prt - set PRT VM fault
  378. + *
  379. + * @adev: amdgpu_device pointer
  380. + * @enable: enable/disable VM fault handling for PRT
  381. +*/
  382. static void gmc_v6_0_set_prt(struct amdgpu_device *adev, bool enable)
  383. {
  384. u32 tmp;
  385. if (enable && !adev->gmc.prt_warning) {
  386. dev_warn(adev->dev, "Disabling VM faults because of PRT request!\n");
  387. adev->gmc.prt_warning = true;
  388. }
  389. tmp = RREG32(mmVM_PRT_CNTL);
  390. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  391. CB_DISABLE_FAULT_ON_UNMAPPED_ACCESS,
  392. enable);
  393. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  394. TC_DISABLE_FAULT_ON_UNMAPPED_ACCESS,
  395. enable);
  396. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  397. L2_CACHE_STORE_INVALID_ENTRIES,
  398. enable);
  399. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  400. L1_TLB_STORE_INVALID_ENTRIES,
  401. enable);
  402. WREG32(mmVM_PRT_CNTL, tmp);
  403. if (enable) {
  404. uint32_t low = AMDGPU_VA_RESERVED_SIZE >> AMDGPU_GPU_PAGE_SHIFT;
  405. uint32_t high = adev->vm_manager.max_pfn -
  406. (AMDGPU_VA_RESERVED_SIZE >> AMDGPU_GPU_PAGE_SHIFT);
  407. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, low);
  408. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, low);
  409. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, low);
  410. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, low);
  411. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, high);
  412. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, high);
  413. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, high);
  414. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, high);
  415. } else {
  416. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, 0xfffffff);
  417. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, 0xfffffff);
  418. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, 0xfffffff);
  419. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, 0xfffffff);
  420. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, 0x0);
  421. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, 0x0);
  422. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, 0x0);
  423. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, 0x0);
  424. }
  425. }
  426. static int gmc_v6_0_gart_enable(struct amdgpu_device *adev)
  427. {
  428. int r, i;
  429. u32 field;
  430. if (adev->gart.robj == NULL) {
  431. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  432. return -EINVAL;
  433. }
  434. r = amdgpu_gart_table_vram_pin(adev);
  435. if (r)
  436. return r;
  437. /* Setup TLB control */
  438. WREG32(mmMC_VM_MX_L1_TLB_CNTL,
  439. (0xA << 7) |
  440. MC_VM_MX_L1_TLB_CNTL__ENABLE_L1_TLB_MASK |
  441. MC_VM_MX_L1_TLB_CNTL__ENABLE_L1_FRAGMENT_PROCESSING_MASK |
  442. MC_VM_MX_L1_TLB_CNTL__SYSTEM_ACCESS_MODE_MASK |
  443. MC_VM_MX_L1_TLB_CNTL__ENABLE_ADVANCED_DRIVER_MODEL_MASK |
  444. (0UL << MC_VM_MX_L1_TLB_CNTL__SYSTEM_APERTURE_UNMAPPED_ACCESS__SHIFT));
  445. /* Setup L2 cache */
  446. WREG32(mmVM_L2_CNTL,
  447. VM_L2_CNTL__ENABLE_L2_CACHE_MASK |
  448. VM_L2_CNTL__ENABLE_L2_FRAGMENT_PROCESSING_MASK |
  449. VM_L2_CNTL__ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE_MASK |
  450. VM_L2_CNTL__ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE_MASK |
  451. (7UL << VM_L2_CNTL__EFFECTIVE_L2_QUEUE_SIZE__SHIFT) |
  452. (1UL << VM_L2_CNTL__CONTEXT1_IDENTITY_ACCESS_MODE__SHIFT));
  453. WREG32(mmVM_L2_CNTL2,
  454. VM_L2_CNTL2__INVALIDATE_ALL_L1_TLBS_MASK |
  455. VM_L2_CNTL2__INVALIDATE_L2_CACHE_MASK);
  456. field = adev->vm_manager.fragment_size;
  457. WREG32(mmVM_L2_CNTL3,
  458. VM_L2_CNTL3__L2_CACHE_BIGK_ASSOCIATIVITY_MASK |
  459. (field << VM_L2_CNTL3__BANK_SELECT__SHIFT) |
  460. (field << VM_L2_CNTL3__L2_CACHE_BIGK_FRAGMENT_SIZE__SHIFT));
  461. /* setup context0 */
  462. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->gmc.gart_start >> 12);
  463. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, adev->gmc.gart_end >> 12);
  464. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
  465. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  466. (u32)(adev->dummy_page_addr >> 12));
  467. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  468. WREG32(mmVM_CONTEXT0_CNTL,
  469. VM_CONTEXT0_CNTL__ENABLE_CONTEXT_MASK |
  470. (0UL << VM_CONTEXT0_CNTL__PAGE_TABLE_DEPTH__SHIFT) |
  471. VM_CONTEXT0_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK);
  472. WREG32(0x575, 0);
  473. WREG32(0x576, 0);
  474. WREG32(0x577, 0);
  475. /* empty context1-15 */
  476. /* set vm size, must be a multiple of 4 */
  477. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  478. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  479. /* Assign the pt base to something valid for now; the pts used for
  480. * the VMs are determined by the application and setup and assigned
  481. * on the fly in the vm part of radeon_gart.c
  482. */
  483. for (i = 1; i < 16; i++) {
  484. if (i < 8)
  485. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  486. adev->gart.table_addr >> 12);
  487. else
  488. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  489. adev->gart.table_addr >> 12);
  490. }
  491. /* enable context1-15 */
  492. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  493. (u32)(adev->dummy_page_addr >> 12));
  494. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  495. WREG32(mmVM_CONTEXT1_CNTL,
  496. VM_CONTEXT1_CNTL__ENABLE_CONTEXT_MASK |
  497. (1UL << VM_CONTEXT1_CNTL__PAGE_TABLE_DEPTH__SHIFT) |
  498. ((adev->vm_manager.block_size - 9)
  499. << VM_CONTEXT1_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT));
  500. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  501. gmc_v6_0_set_fault_enable_default(adev, false);
  502. else
  503. gmc_v6_0_set_fault_enable_default(adev, true);
  504. gmc_v6_0_flush_gpu_tlb(adev, 0);
  505. dev_info(adev->dev, "PCIE GART of %uM enabled (table at 0x%016llX).\n",
  506. (unsigned)(adev->gmc.gart_size >> 20),
  507. (unsigned long long)adev->gart.table_addr);
  508. adev->gart.ready = true;
  509. return 0;
  510. }
  511. static int gmc_v6_0_gart_init(struct amdgpu_device *adev)
  512. {
  513. int r;
  514. if (adev->gart.robj) {
  515. dev_warn(adev->dev, "gmc_v6_0 PCIE GART already initialized\n");
  516. return 0;
  517. }
  518. r = amdgpu_gart_init(adev);
  519. if (r)
  520. return r;
  521. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  522. adev->gart.gart_pte_flags = 0;
  523. return amdgpu_gart_table_vram_alloc(adev);
  524. }
  525. static void gmc_v6_0_gart_disable(struct amdgpu_device *adev)
  526. {
  527. /*unsigned i;
  528. for (i = 1; i < 16; ++i) {
  529. uint32_t reg;
  530. if (i < 8)
  531. reg = VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i ;
  532. else
  533. reg = VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + (i - 8);
  534. adev->vm_manager.saved_table_addr[i] = RREG32(reg);
  535. }*/
  536. /* Disable all tables */
  537. WREG32(mmVM_CONTEXT0_CNTL, 0);
  538. WREG32(mmVM_CONTEXT1_CNTL, 0);
  539. /* Setup TLB control */
  540. WREG32(mmMC_VM_MX_L1_TLB_CNTL,
  541. MC_VM_MX_L1_TLB_CNTL__SYSTEM_ACCESS_MODE_MASK |
  542. (0UL << MC_VM_MX_L1_TLB_CNTL__SYSTEM_APERTURE_UNMAPPED_ACCESS__SHIFT));
  543. /* Setup L2 cache */
  544. WREG32(mmVM_L2_CNTL,
  545. VM_L2_CNTL__ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE_MASK |
  546. VM_L2_CNTL__ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE_MASK |
  547. (7UL << VM_L2_CNTL__EFFECTIVE_L2_QUEUE_SIZE__SHIFT) |
  548. (1UL << VM_L2_CNTL__CONTEXT1_IDENTITY_ACCESS_MODE__SHIFT));
  549. WREG32(mmVM_L2_CNTL2, 0);
  550. WREG32(mmVM_L2_CNTL3,
  551. VM_L2_CNTL3__L2_CACHE_BIGK_ASSOCIATIVITY_MASK |
  552. (0UL << VM_L2_CNTL3__L2_CACHE_BIGK_FRAGMENT_SIZE__SHIFT));
  553. amdgpu_gart_table_vram_unpin(adev);
  554. }
  555. static void gmc_v6_0_gart_fini(struct amdgpu_device *adev)
  556. {
  557. amdgpu_gart_table_vram_free(adev);
  558. amdgpu_gart_fini(adev);
  559. }
  560. static void gmc_v6_0_vm_decode_fault(struct amdgpu_device *adev,
  561. u32 status, u32 addr, u32 mc_client)
  562. {
  563. u32 mc_id;
  564. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  565. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  566. PROTECTIONS);
  567. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  568. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  569. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  570. MEMORY_CLIENT_ID);
  571. dev_err(adev->dev, "VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  572. protections, vmid, addr,
  573. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  574. MEMORY_CLIENT_RW) ?
  575. "write" : "read", block, mc_client, mc_id);
  576. }
  577. /*
  578. static const u32 mc_cg_registers[] = {
  579. MC_HUB_MISC_HUB_CG,
  580. MC_HUB_MISC_SIP_CG,
  581. MC_HUB_MISC_VM_CG,
  582. MC_XPB_CLK_GAT,
  583. ATC_MISC_CG,
  584. MC_CITF_MISC_WR_CG,
  585. MC_CITF_MISC_RD_CG,
  586. MC_CITF_MISC_VM_CG,
  587. VM_L2_CG,
  588. };
  589. static const u32 mc_cg_ls_en[] = {
  590. MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK,
  591. MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK,
  592. MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  593. MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK,
  594. ATC_MISC_CG__MEM_LS_ENABLE_MASK,
  595. MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK,
  596. MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK,
  597. MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  598. VM_L2_CG__MEM_LS_ENABLE_MASK,
  599. };
  600. static const u32 mc_cg_en[] = {
  601. MC_HUB_MISC_HUB_CG__ENABLE_MASK,
  602. MC_HUB_MISC_SIP_CG__ENABLE_MASK,
  603. MC_HUB_MISC_VM_CG__ENABLE_MASK,
  604. MC_XPB_CLK_GAT__ENABLE_MASK,
  605. ATC_MISC_CG__ENABLE_MASK,
  606. MC_CITF_MISC_WR_CG__ENABLE_MASK,
  607. MC_CITF_MISC_RD_CG__ENABLE_MASK,
  608. MC_CITF_MISC_VM_CG__ENABLE_MASK,
  609. VM_L2_CG__ENABLE_MASK,
  610. };
  611. static void gmc_v6_0_enable_mc_ls(struct amdgpu_device *adev,
  612. bool enable)
  613. {
  614. int i;
  615. u32 orig, data;
  616. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  617. orig = data = RREG32(mc_cg_registers[i]);
  618. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_MC_LS))
  619. data |= mc_cg_ls_en[i];
  620. else
  621. data &= ~mc_cg_ls_en[i];
  622. if (data != orig)
  623. WREG32(mc_cg_registers[i], data);
  624. }
  625. }
  626. static void gmc_v6_0_enable_mc_mgcg(struct amdgpu_device *adev,
  627. bool enable)
  628. {
  629. int i;
  630. u32 orig, data;
  631. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  632. orig = data = RREG32(mc_cg_registers[i]);
  633. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_MC_MGCG))
  634. data |= mc_cg_en[i];
  635. else
  636. data &= ~mc_cg_en[i];
  637. if (data != orig)
  638. WREG32(mc_cg_registers[i], data);
  639. }
  640. }
  641. static void gmc_v6_0_enable_bif_mgls(struct amdgpu_device *adev,
  642. bool enable)
  643. {
  644. u32 orig, data;
  645. orig = data = RREG32_PCIE(ixPCIE_CNTL2);
  646. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_BIF_LS)) {
  647. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 1);
  648. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 1);
  649. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 1);
  650. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 1);
  651. } else {
  652. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 0);
  653. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 0);
  654. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 0);
  655. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 0);
  656. }
  657. if (orig != data)
  658. WREG32_PCIE(ixPCIE_CNTL2, data);
  659. }
  660. static void gmc_v6_0_enable_hdp_mgcg(struct amdgpu_device *adev,
  661. bool enable)
  662. {
  663. u32 orig, data;
  664. orig = data = RREG32(mmHDP_HOST_PATH_CNTL);
  665. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_HDP_MGCG))
  666. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 0);
  667. else
  668. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 1);
  669. if (orig != data)
  670. WREG32(mmHDP_HOST_PATH_CNTL, data);
  671. }
  672. static void gmc_v6_0_enable_hdp_ls(struct amdgpu_device *adev,
  673. bool enable)
  674. {
  675. u32 orig, data;
  676. orig = data = RREG32(mmHDP_MEM_POWER_LS);
  677. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_HDP_LS))
  678. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 1);
  679. else
  680. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 0);
  681. if (orig != data)
  682. WREG32(mmHDP_MEM_POWER_LS, data);
  683. }
  684. */
  685. static int gmc_v6_0_convert_vram_type(int mc_seq_vram_type)
  686. {
  687. switch (mc_seq_vram_type) {
  688. case MC_SEQ_MISC0__MT__GDDR1:
  689. return AMDGPU_VRAM_TYPE_GDDR1;
  690. case MC_SEQ_MISC0__MT__DDR2:
  691. return AMDGPU_VRAM_TYPE_DDR2;
  692. case MC_SEQ_MISC0__MT__GDDR3:
  693. return AMDGPU_VRAM_TYPE_GDDR3;
  694. case MC_SEQ_MISC0__MT__GDDR4:
  695. return AMDGPU_VRAM_TYPE_GDDR4;
  696. case MC_SEQ_MISC0__MT__GDDR5:
  697. return AMDGPU_VRAM_TYPE_GDDR5;
  698. case MC_SEQ_MISC0__MT__DDR3:
  699. return AMDGPU_VRAM_TYPE_DDR3;
  700. default:
  701. return AMDGPU_VRAM_TYPE_UNKNOWN;
  702. }
  703. }
  704. static int gmc_v6_0_early_init(void *handle)
  705. {
  706. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  707. gmc_v6_0_set_gmc_funcs(adev);
  708. gmc_v6_0_set_irq_funcs(adev);
  709. return 0;
  710. }
  711. static int gmc_v6_0_late_init(void *handle)
  712. {
  713. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  714. amdgpu_bo_late_init(adev);
  715. if (amdgpu_vm_fault_stop != AMDGPU_VM_FAULT_STOP_ALWAYS)
  716. return amdgpu_irq_get(adev, &adev->gmc.vm_fault, 0);
  717. else
  718. return 0;
  719. }
  720. static unsigned gmc_v6_0_get_vbios_fb_size(struct amdgpu_device *adev)
  721. {
  722. u32 d1vga_control = RREG32(mmD1VGA_CONTROL);
  723. unsigned size;
  724. if (REG_GET_FIELD(d1vga_control, D1VGA_CONTROL, D1VGA_MODE_ENABLE)) {
  725. size = 9 * 1024 * 1024; /* reserve 8MB for vga emulator and 1 MB for FB */
  726. } else {
  727. u32 viewport = RREG32(mmVIEWPORT_SIZE);
  728. size = (REG_GET_FIELD(viewport, VIEWPORT_SIZE, VIEWPORT_HEIGHT) *
  729. REG_GET_FIELD(viewport, VIEWPORT_SIZE, VIEWPORT_WIDTH) *
  730. 4);
  731. }
  732. /* return 0 if the pre-OS buffer uses up most of vram */
  733. if ((adev->gmc.real_vram_size - size) < (8 * 1024 * 1024))
  734. return 0;
  735. return size;
  736. }
  737. static int gmc_v6_0_sw_init(void *handle)
  738. {
  739. int r;
  740. int dma_bits;
  741. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  742. if (adev->flags & AMD_IS_APU) {
  743. adev->gmc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  744. } else {
  745. u32 tmp = RREG32(mmMC_SEQ_MISC0);
  746. tmp &= MC_SEQ_MISC0__MT__MASK;
  747. adev->gmc.vram_type = gmc_v6_0_convert_vram_type(tmp);
  748. }
  749. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 146, &adev->gmc.vm_fault);
  750. if (r)
  751. return r;
  752. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 147, &adev->gmc.vm_fault);
  753. if (r)
  754. return r;
  755. amdgpu_vm_adjust_size(adev, 64, 9, 1, 40);
  756. adev->gmc.mc_mask = 0xffffffffffULL;
  757. adev->need_dma32 = false;
  758. dma_bits = adev->need_dma32 ? 32 : 40;
  759. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  760. if (r) {
  761. adev->need_dma32 = true;
  762. dma_bits = 32;
  763. dev_warn(adev->dev, "amdgpu: No suitable DMA available.\n");
  764. }
  765. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  766. if (r) {
  767. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  768. dev_warn(adev->dev, "amdgpu: No coherent DMA available.\n");
  769. }
  770. adev->need_swiotlb = drm_get_max_iomem() > ((u64)1 << dma_bits);
  771. r = gmc_v6_0_init_microcode(adev);
  772. if (r) {
  773. dev_err(adev->dev, "Failed to load mc firmware!\n");
  774. return r;
  775. }
  776. r = gmc_v6_0_mc_init(adev);
  777. if (r)
  778. return r;
  779. adev->gmc.stolen_size = gmc_v6_0_get_vbios_fb_size(adev);
  780. r = amdgpu_bo_init(adev);
  781. if (r)
  782. return r;
  783. r = gmc_v6_0_gart_init(adev);
  784. if (r)
  785. return r;
  786. /*
  787. * number of VMs
  788. * VMID 0 is reserved for System
  789. * amdgpu graphics/compute will use VMIDs 1-7
  790. * amdkfd will use VMIDs 8-15
  791. */
  792. adev->vm_manager.id_mgr[0].num_ids = AMDGPU_NUM_OF_VMIDS;
  793. amdgpu_vm_manager_init(adev);
  794. /* base offset of vram pages */
  795. if (adev->flags & AMD_IS_APU) {
  796. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  797. tmp <<= 22;
  798. adev->vm_manager.vram_base_offset = tmp;
  799. } else {
  800. adev->vm_manager.vram_base_offset = 0;
  801. }
  802. return 0;
  803. }
  804. static int gmc_v6_0_sw_fini(void *handle)
  805. {
  806. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  807. amdgpu_gem_force_release(adev);
  808. amdgpu_vm_manager_fini(adev);
  809. gmc_v6_0_gart_fini(adev);
  810. amdgpu_bo_fini(adev);
  811. release_firmware(adev->gmc.fw);
  812. adev->gmc.fw = NULL;
  813. return 0;
  814. }
  815. static int gmc_v6_0_hw_init(void *handle)
  816. {
  817. int r;
  818. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  819. gmc_v6_0_mc_program(adev);
  820. if (!(adev->flags & AMD_IS_APU)) {
  821. r = gmc_v6_0_mc_load_microcode(adev);
  822. if (r) {
  823. dev_err(adev->dev, "Failed to load MC firmware!\n");
  824. return r;
  825. }
  826. }
  827. r = gmc_v6_0_gart_enable(adev);
  828. if (r)
  829. return r;
  830. return r;
  831. }
  832. static int gmc_v6_0_hw_fini(void *handle)
  833. {
  834. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  835. amdgpu_irq_put(adev, &adev->gmc.vm_fault, 0);
  836. gmc_v6_0_gart_disable(adev);
  837. return 0;
  838. }
  839. static int gmc_v6_0_suspend(void *handle)
  840. {
  841. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  842. gmc_v6_0_hw_fini(adev);
  843. return 0;
  844. }
  845. static int gmc_v6_0_resume(void *handle)
  846. {
  847. int r;
  848. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  849. r = gmc_v6_0_hw_init(adev);
  850. if (r)
  851. return r;
  852. amdgpu_vmid_reset_all(adev);
  853. return 0;
  854. }
  855. static bool gmc_v6_0_is_idle(void *handle)
  856. {
  857. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  858. u32 tmp = RREG32(mmSRBM_STATUS);
  859. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  860. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  861. return false;
  862. return true;
  863. }
  864. static int gmc_v6_0_wait_for_idle(void *handle)
  865. {
  866. unsigned i;
  867. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  868. for (i = 0; i < adev->usec_timeout; i++) {
  869. if (gmc_v6_0_is_idle(handle))
  870. return 0;
  871. udelay(1);
  872. }
  873. return -ETIMEDOUT;
  874. }
  875. static int gmc_v6_0_soft_reset(void *handle)
  876. {
  877. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  878. u32 srbm_soft_reset = 0;
  879. u32 tmp = RREG32(mmSRBM_STATUS);
  880. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  881. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  882. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  883. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  884. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  885. if (!(adev->flags & AMD_IS_APU))
  886. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  887. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  888. }
  889. if (srbm_soft_reset) {
  890. gmc_v6_0_mc_stop(adev);
  891. if (gmc_v6_0_wait_for_idle(adev)) {
  892. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  893. }
  894. tmp = RREG32(mmSRBM_SOFT_RESET);
  895. tmp |= srbm_soft_reset;
  896. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  897. WREG32(mmSRBM_SOFT_RESET, tmp);
  898. tmp = RREG32(mmSRBM_SOFT_RESET);
  899. udelay(50);
  900. tmp &= ~srbm_soft_reset;
  901. WREG32(mmSRBM_SOFT_RESET, tmp);
  902. tmp = RREG32(mmSRBM_SOFT_RESET);
  903. udelay(50);
  904. gmc_v6_0_mc_resume(adev);
  905. udelay(50);
  906. }
  907. return 0;
  908. }
  909. static int gmc_v6_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  910. struct amdgpu_irq_src *src,
  911. unsigned type,
  912. enum amdgpu_interrupt_state state)
  913. {
  914. u32 tmp;
  915. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  916. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  917. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  918. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  919. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  920. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  921. switch (state) {
  922. case AMDGPU_IRQ_STATE_DISABLE:
  923. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  924. tmp &= ~bits;
  925. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  926. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  927. tmp &= ~bits;
  928. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  929. break;
  930. case AMDGPU_IRQ_STATE_ENABLE:
  931. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  932. tmp |= bits;
  933. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  934. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  935. tmp |= bits;
  936. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  937. break;
  938. default:
  939. break;
  940. }
  941. return 0;
  942. }
  943. static int gmc_v6_0_process_interrupt(struct amdgpu_device *adev,
  944. struct amdgpu_irq_src *source,
  945. struct amdgpu_iv_entry *entry)
  946. {
  947. u32 addr, status;
  948. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  949. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  950. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  951. if (!addr && !status)
  952. return 0;
  953. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
  954. gmc_v6_0_set_fault_enable_default(adev, false);
  955. if (printk_ratelimit()) {
  956. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  957. entry->src_id, entry->src_data[0]);
  958. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  959. addr);
  960. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  961. status);
  962. gmc_v6_0_vm_decode_fault(adev, status, addr, 0);
  963. }
  964. return 0;
  965. }
  966. static int gmc_v6_0_set_clockgating_state(void *handle,
  967. enum amd_clockgating_state state)
  968. {
  969. return 0;
  970. }
  971. static int gmc_v6_0_set_powergating_state(void *handle,
  972. enum amd_powergating_state state)
  973. {
  974. return 0;
  975. }
  976. static const struct amd_ip_funcs gmc_v6_0_ip_funcs = {
  977. .name = "gmc_v6_0",
  978. .early_init = gmc_v6_0_early_init,
  979. .late_init = gmc_v6_0_late_init,
  980. .sw_init = gmc_v6_0_sw_init,
  981. .sw_fini = gmc_v6_0_sw_fini,
  982. .hw_init = gmc_v6_0_hw_init,
  983. .hw_fini = gmc_v6_0_hw_fini,
  984. .suspend = gmc_v6_0_suspend,
  985. .resume = gmc_v6_0_resume,
  986. .is_idle = gmc_v6_0_is_idle,
  987. .wait_for_idle = gmc_v6_0_wait_for_idle,
  988. .soft_reset = gmc_v6_0_soft_reset,
  989. .set_clockgating_state = gmc_v6_0_set_clockgating_state,
  990. .set_powergating_state = gmc_v6_0_set_powergating_state,
  991. };
  992. static const struct amdgpu_gmc_funcs gmc_v6_0_gmc_funcs = {
  993. .flush_gpu_tlb = gmc_v6_0_flush_gpu_tlb,
  994. .emit_flush_gpu_tlb = gmc_v6_0_emit_flush_gpu_tlb,
  995. .set_pte_pde = gmc_v6_0_set_pte_pde,
  996. .set_prt = gmc_v6_0_set_prt,
  997. .get_vm_pde = gmc_v6_0_get_vm_pde,
  998. .get_vm_pte_flags = gmc_v6_0_get_vm_pte_flags
  999. };
  1000. static const struct amdgpu_irq_src_funcs gmc_v6_0_irq_funcs = {
  1001. .set = gmc_v6_0_vm_fault_interrupt_state,
  1002. .process = gmc_v6_0_process_interrupt,
  1003. };
  1004. static void gmc_v6_0_set_gmc_funcs(struct amdgpu_device *adev)
  1005. {
  1006. if (adev->gmc.gmc_funcs == NULL)
  1007. adev->gmc.gmc_funcs = &gmc_v6_0_gmc_funcs;
  1008. }
  1009. static void gmc_v6_0_set_irq_funcs(struct amdgpu_device *adev)
  1010. {
  1011. adev->gmc.vm_fault.num_types = 1;
  1012. adev->gmc.vm_fault.funcs = &gmc_v6_0_irq_funcs;
  1013. }
  1014. const struct amdgpu_ip_block_version gmc_v6_0_ip_block =
  1015. {
  1016. .type = AMD_IP_BLOCK_TYPE_GMC,
  1017. .major = 6,
  1018. .minor = 0,
  1019. .rev = 0,
  1020. .funcs = &gmc_v6_0_ip_funcs,
  1021. };