gfx_v9_0.c 151 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_gfx.h"
  28. #include "soc15.h"
  29. #include "soc15d.h"
  30. #include "amdgpu_atomfirmware.h"
  31. #include "gc/gc_9_0_offset.h"
  32. #include "gc/gc_9_0_sh_mask.h"
  33. #include "vega10_enum.h"
  34. #include "hdp/hdp_4_0_offset.h"
  35. #include "soc15_common.h"
  36. #include "clearstate_gfx9.h"
  37. #include "v9_structs.h"
  38. #define GFX9_NUM_GFX_RINGS 1
  39. #define GFX9_MEC_HPD_SIZE 2048
  40. #define RLCG_UCODE_LOADING_START_ADDRESS 0x00002000L
  41. #define RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET 0x00000000L
  42. #define mmPWR_MISC_CNTL_STATUS 0x0183
  43. #define mmPWR_MISC_CNTL_STATUS_BASE_IDX 0
  44. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN__SHIFT 0x0
  45. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT 0x1
  46. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK 0x00000001L
  47. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK 0x00000006L
  48. MODULE_FIRMWARE("amdgpu/vega10_ce.bin");
  49. MODULE_FIRMWARE("amdgpu/vega10_pfp.bin");
  50. MODULE_FIRMWARE("amdgpu/vega10_me.bin");
  51. MODULE_FIRMWARE("amdgpu/vega10_mec.bin");
  52. MODULE_FIRMWARE("amdgpu/vega10_mec2.bin");
  53. MODULE_FIRMWARE("amdgpu/vega10_rlc.bin");
  54. MODULE_FIRMWARE("amdgpu/vega12_ce.bin");
  55. MODULE_FIRMWARE("amdgpu/vega12_pfp.bin");
  56. MODULE_FIRMWARE("amdgpu/vega12_me.bin");
  57. MODULE_FIRMWARE("amdgpu/vega12_mec.bin");
  58. MODULE_FIRMWARE("amdgpu/vega12_mec2.bin");
  59. MODULE_FIRMWARE("amdgpu/vega12_rlc.bin");
  60. MODULE_FIRMWARE("amdgpu/vega20_ce.bin");
  61. MODULE_FIRMWARE("amdgpu/vega20_pfp.bin");
  62. MODULE_FIRMWARE("amdgpu/vega20_me.bin");
  63. MODULE_FIRMWARE("amdgpu/vega20_mec.bin");
  64. MODULE_FIRMWARE("amdgpu/vega20_mec2.bin");
  65. MODULE_FIRMWARE("amdgpu/vega20_rlc.bin");
  66. MODULE_FIRMWARE("amdgpu/raven_ce.bin");
  67. MODULE_FIRMWARE("amdgpu/raven_pfp.bin");
  68. MODULE_FIRMWARE("amdgpu/raven_me.bin");
  69. MODULE_FIRMWARE("amdgpu/raven_mec.bin");
  70. MODULE_FIRMWARE("amdgpu/raven_mec2.bin");
  71. MODULE_FIRMWARE("amdgpu/raven_rlc.bin");
  72. static const struct soc15_reg_golden golden_settings_gc_9_0[] =
  73. {
  74. SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG2, 0xf00fffff, 0x00000420),
  75. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_GPU_ID, 0x0000000f, 0x00000000),
  76. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3, 0x00000003, 0x82400024),
  77. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE, 0x3fffffff, 0x00000001),
  78. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000),
  79. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSH_MEM_CONFIG, 0x00001000, 0x00001000),
  80. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_CU_0, 0x0007ffff, 0x00000800),
  81. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_CU_1, 0x0007ffff, 0x00000800),
  82. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_EN_CU_0, 0x01ffffff, 0x0000ff87),
  83. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_EN_CU_1, 0x01ffffff, 0x0000ff8f),
  84. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQC_CONFIG, 0x03000000, 0x020a2000),
  85. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfffffeef, 0x010b0000),
  86. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_HI, 0xffffffff, 0x4a2c0e68),
  87. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_LO, 0xffffffff, 0xb5d3f197),
  88. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_CACHE_INVALIDATION, 0x3fff3af3, 0x19200000),
  89. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_GS_MAX_WAVE_ID, 0x00000fff, 0x000003ff)
  90. };
  91. static const struct soc15_reg_golden golden_settings_gc_9_0_vg10[] =
  92. {
  93. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL, 0x0000f000, 0x00012107),
  94. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_3, 0x30000000, 0x10000000),
  95. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0xffff77ff, 0x2a114042),
  96. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG_READ, 0xffff77ff, 0x2a114042),
  97. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0x00008000, 0x00048000),
  98. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRMI_UTCL1_CNTL2, 0x00030000, 0x00020000),
  99. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTD_CNTL, 0x00001800, 0x00000800)
  100. };
  101. static const struct soc15_reg_golden golden_settings_gc_9_0_vg20[] =
  102. {
  103. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_2, 0x0f000000, 0x0a000000),
  104. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_3, 0x30000000, 0x10000000),
  105. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0xf3e777ff, 0x22014042),
  106. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG_READ, 0xf3e777ff, 0x22014042),
  107. SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG2, 0x00003e00, 0x00000400),
  108. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0xff840000, 0x04040000),
  109. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRMI_UTCL1_CNTL2, 0x00030000, 0x00030000),
  110. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1, 0xffff010f, 0x01000107),
  111. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0x000b0000, 0x000b0000),
  112. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTD_CNTL, 0x01000000, 0x01000000)
  113. };
  114. static const struct soc15_reg_golden golden_settings_gc_9_1[] =
  115. {
  116. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL, 0xfffdf3cf, 0x00014104),
  117. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPC_UTCL1_CNTL, 0x08000000, 0x08000080),
  118. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPF_UTCL1_CNTL, 0x08000000, 0x08000080),
  119. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPG_UTCL1_CNTL, 0x08000000, 0x08000080),
  120. SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG2, 0xf00fffff, 0x00000420),
  121. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_GPU_ID, 0x0000000f, 0x00000000),
  122. SOC15_REG_GOLDEN_VALUE(GC, 0, mmIA_UTCL1_CNTL, 0x08000000, 0x08000080),
  123. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3, 0x00000003, 0x82400024),
  124. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE, 0x3fffffff, 0x00000001),
  125. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000),
  126. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_0, 0x08000000, 0x08000080),
  127. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_1, 0x08000000, 0x08000080),
  128. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_2, 0x08000000, 0x08000080),
  129. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL, 0x08000000, 0x08000080),
  130. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_UTCL1_CNTL, 0x08000000, 0x08000080),
  131. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfffffeef, 0x010b0000),
  132. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000),
  133. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003120),
  134. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_CACHE_INVALIDATION, 0x3fff3af3, 0x19200000),
  135. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_GS_MAX_WAVE_ID, 0x00000fff, 0x000000ff),
  136. SOC15_REG_GOLDEN_VALUE(GC, 0, mmWD_UTCL1_CNTL, 0x08000000, 0x08000080)
  137. };
  138. static const struct soc15_reg_golden golden_settings_gc_9_1_rv1[] =
  139. {
  140. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_3, 0x30000000, 0x10000000),
  141. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0xffff77ff, 0x24000042),
  142. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG_READ, 0xffff77ff, 0x24000042),
  143. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0xffffffff, 0x04048000),
  144. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_MODE_CNTL_1, 0x06000000, 0x06000000),
  145. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRMI_UTCL1_CNTL2, 0x00030000, 0x00020000),
  146. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTD_CNTL, 0x01bd9f33, 0x00000800)
  147. };
  148. static const struct soc15_reg_golden golden_settings_gc_9_x_common[] =
  149. {
  150. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_CAM_INDEX, 0xffffffff, 0x00000000),
  151. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_CAM_DATA, 0xffffffff, 0x2544c382)
  152. };
  153. static const struct soc15_reg_golden golden_settings_gc_9_2_1[] =
  154. {
  155. SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG2, 0xf00fffff, 0x00000420),
  156. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_GPU_ID, 0x0000000f, 0x00000000),
  157. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3, 0x00000003, 0x82400024),
  158. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE, 0x3fffffff, 0x00000001),
  159. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000),
  160. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSH_MEM_CONFIG, 0x00001000, 0x00001000),
  161. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_CU_0, 0x0007ffff, 0x00000800),
  162. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_CU_1, 0x0007ffff, 0x00000800),
  163. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_EN_CU_0, 0x01ffffff, 0x0000ff87),
  164. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_EN_CU_1, 0x01ffffff, 0x0000ff8f),
  165. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQC_CONFIG, 0x03000000, 0x020a2000),
  166. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfffffeef, 0x010b0000),
  167. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_HI, 0xffffffff, 0x4a2c0e68),
  168. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_LO, 0xffffffff, 0xb5d3f197),
  169. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_CACHE_INVALIDATION, 0x3fff3af3, 0x19200000),
  170. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_GS_MAX_WAVE_ID, 0x00000fff, 0x000003ff)
  171. };
  172. static const struct soc15_reg_golden golden_settings_gc_9_2_1_vg12[] =
  173. {
  174. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_DCC_CONFIG, 0x00000080, 0x04000080),
  175. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL, 0xfffdf3cf, 0x00014104),
  176. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_2, 0x0f000000, 0x0a000000),
  177. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0xffff77ff, 0x24104041),
  178. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG_READ, 0xffff77ff, 0x24104041),
  179. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0xffffffff, 0x04040000),
  180. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1, 0xffff03ff, 0x01000107),
  181. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000),
  182. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_LO, 0xffffffff, 0x76325410),
  183. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTD_CNTL, 0x01bd9f33, 0x01000000)
  184. };
  185. static const u32 GFX_RLC_SRM_INDEX_CNTL_ADDR_OFFSETS[] =
  186. {
  187. mmRLC_SRM_INDEX_CNTL_ADDR_0 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  188. mmRLC_SRM_INDEX_CNTL_ADDR_1 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  189. mmRLC_SRM_INDEX_CNTL_ADDR_2 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  190. mmRLC_SRM_INDEX_CNTL_ADDR_3 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  191. mmRLC_SRM_INDEX_CNTL_ADDR_4 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  192. mmRLC_SRM_INDEX_CNTL_ADDR_5 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  193. mmRLC_SRM_INDEX_CNTL_ADDR_6 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  194. mmRLC_SRM_INDEX_CNTL_ADDR_7 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  195. };
  196. static const u32 GFX_RLC_SRM_INDEX_CNTL_DATA_OFFSETS[] =
  197. {
  198. mmRLC_SRM_INDEX_CNTL_DATA_0 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  199. mmRLC_SRM_INDEX_CNTL_DATA_1 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  200. mmRLC_SRM_INDEX_CNTL_DATA_2 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  201. mmRLC_SRM_INDEX_CNTL_DATA_3 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  202. mmRLC_SRM_INDEX_CNTL_DATA_4 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  203. mmRLC_SRM_INDEX_CNTL_DATA_5 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  204. mmRLC_SRM_INDEX_CNTL_DATA_6 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  205. mmRLC_SRM_INDEX_CNTL_DATA_7 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  206. };
  207. #define VEGA10_GB_ADDR_CONFIG_GOLDEN 0x2a114042
  208. #define VEGA12_GB_ADDR_CONFIG_GOLDEN 0x24104041
  209. #define RAVEN_GB_ADDR_CONFIG_GOLDEN 0x24000042
  210. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev);
  211. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev);
  212. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev);
  213. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev);
  214. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  215. struct amdgpu_cu_info *cu_info);
  216. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev);
  217. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  218. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  219. static void gfx_v9_0_init_golden_registers(struct amdgpu_device *adev)
  220. {
  221. switch (adev->asic_type) {
  222. case CHIP_VEGA10:
  223. soc15_program_register_sequence(adev,
  224. golden_settings_gc_9_0,
  225. ARRAY_SIZE(golden_settings_gc_9_0));
  226. soc15_program_register_sequence(adev,
  227. golden_settings_gc_9_0_vg10,
  228. ARRAY_SIZE(golden_settings_gc_9_0_vg10));
  229. break;
  230. case CHIP_VEGA12:
  231. soc15_program_register_sequence(adev,
  232. golden_settings_gc_9_2_1,
  233. ARRAY_SIZE(golden_settings_gc_9_2_1));
  234. soc15_program_register_sequence(adev,
  235. golden_settings_gc_9_2_1_vg12,
  236. ARRAY_SIZE(golden_settings_gc_9_2_1_vg12));
  237. break;
  238. case CHIP_VEGA20:
  239. soc15_program_register_sequence(adev,
  240. golden_settings_gc_9_0,
  241. ARRAY_SIZE(golden_settings_gc_9_0));
  242. soc15_program_register_sequence(adev,
  243. golden_settings_gc_9_0_vg20,
  244. ARRAY_SIZE(golden_settings_gc_9_0_vg20));
  245. break;
  246. case CHIP_RAVEN:
  247. soc15_program_register_sequence(adev,
  248. golden_settings_gc_9_1,
  249. ARRAY_SIZE(golden_settings_gc_9_1));
  250. soc15_program_register_sequence(adev,
  251. golden_settings_gc_9_1_rv1,
  252. ARRAY_SIZE(golden_settings_gc_9_1_rv1));
  253. break;
  254. default:
  255. break;
  256. }
  257. soc15_program_register_sequence(adev, golden_settings_gc_9_x_common,
  258. (const u32)ARRAY_SIZE(golden_settings_gc_9_x_common));
  259. }
  260. static void gfx_v9_0_scratch_init(struct amdgpu_device *adev)
  261. {
  262. adev->gfx.scratch.num_reg = 8;
  263. adev->gfx.scratch.reg_base = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG0);
  264. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  265. }
  266. static void gfx_v9_0_write_data_to_reg(struct amdgpu_ring *ring, int eng_sel,
  267. bool wc, uint32_t reg, uint32_t val)
  268. {
  269. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  270. amdgpu_ring_write(ring, WRITE_DATA_ENGINE_SEL(eng_sel) |
  271. WRITE_DATA_DST_SEL(0) |
  272. (wc ? WR_CONFIRM : 0));
  273. amdgpu_ring_write(ring, reg);
  274. amdgpu_ring_write(ring, 0);
  275. amdgpu_ring_write(ring, val);
  276. }
  277. static void gfx_v9_0_wait_reg_mem(struct amdgpu_ring *ring, int eng_sel,
  278. int mem_space, int opt, uint32_t addr0,
  279. uint32_t addr1, uint32_t ref, uint32_t mask,
  280. uint32_t inv)
  281. {
  282. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  283. amdgpu_ring_write(ring,
  284. /* memory (1) or register (0) */
  285. (WAIT_REG_MEM_MEM_SPACE(mem_space) |
  286. WAIT_REG_MEM_OPERATION(opt) | /* wait */
  287. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  288. WAIT_REG_MEM_ENGINE(eng_sel)));
  289. if (mem_space)
  290. BUG_ON(addr0 & 0x3); /* Dword align */
  291. amdgpu_ring_write(ring, addr0);
  292. amdgpu_ring_write(ring, addr1);
  293. amdgpu_ring_write(ring, ref);
  294. amdgpu_ring_write(ring, mask);
  295. amdgpu_ring_write(ring, inv); /* poll interval */
  296. }
  297. static int gfx_v9_0_ring_test_ring(struct amdgpu_ring *ring)
  298. {
  299. struct amdgpu_device *adev = ring->adev;
  300. uint32_t scratch;
  301. uint32_t tmp = 0;
  302. unsigned i;
  303. int r;
  304. r = amdgpu_gfx_scratch_get(adev, &scratch);
  305. if (r) {
  306. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  307. return r;
  308. }
  309. WREG32(scratch, 0xCAFEDEAD);
  310. r = amdgpu_ring_alloc(ring, 3);
  311. if (r) {
  312. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  313. ring->idx, r);
  314. amdgpu_gfx_scratch_free(adev, scratch);
  315. return r;
  316. }
  317. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  318. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  319. amdgpu_ring_write(ring, 0xDEADBEEF);
  320. amdgpu_ring_commit(ring);
  321. for (i = 0; i < adev->usec_timeout; i++) {
  322. tmp = RREG32(scratch);
  323. if (tmp == 0xDEADBEEF)
  324. break;
  325. DRM_UDELAY(1);
  326. }
  327. if (i < adev->usec_timeout) {
  328. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  329. ring->idx, i);
  330. } else {
  331. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  332. ring->idx, scratch, tmp);
  333. r = -EINVAL;
  334. }
  335. amdgpu_gfx_scratch_free(adev, scratch);
  336. return r;
  337. }
  338. static int gfx_v9_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  339. {
  340. struct amdgpu_device *adev = ring->adev;
  341. struct amdgpu_ib ib;
  342. struct dma_fence *f = NULL;
  343. unsigned index;
  344. uint64_t gpu_addr;
  345. uint32_t tmp;
  346. long r;
  347. r = amdgpu_device_wb_get(adev, &index);
  348. if (r) {
  349. dev_err(adev->dev, "(%ld) failed to allocate wb slot\n", r);
  350. return r;
  351. }
  352. gpu_addr = adev->wb.gpu_addr + (index * 4);
  353. adev->wb.wb[index] = cpu_to_le32(0xCAFEDEAD);
  354. memset(&ib, 0, sizeof(ib));
  355. r = amdgpu_ib_get(adev, NULL, 16, &ib);
  356. if (r) {
  357. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  358. goto err1;
  359. }
  360. ib.ptr[0] = PACKET3(PACKET3_WRITE_DATA, 3);
  361. ib.ptr[1] = WRITE_DATA_DST_SEL(5) | WR_CONFIRM;
  362. ib.ptr[2] = lower_32_bits(gpu_addr);
  363. ib.ptr[3] = upper_32_bits(gpu_addr);
  364. ib.ptr[4] = 0xDEADBEEF;
  365. ib.length_dw = 5;
  366. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  367. if (r)
  368. goto err2;
  369. r = dma_fence_wait_timeout(f, false, timeout);
  370. if (r == 0) {
  371. DRM_ERROR("amdgpu: IB test timed out.\n");
  372. r = -ETIMEDOUT;
  373. goto err2;
  374. } else if (r < 0) {
  375. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  376. goto err2;
  377. }
  378. tmp = adev->wb.wb[index];
  379. if (tmp == 0xDEADBEEF) {
  380. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  381. r = 0;
  382. } else {
  383. DRM_ERROR("ib test on ring %d failed\n", ring->idx);
  384. r = -EINVAL;
  385. }
  386. err2:
  387. amdgpu_ib_free(adev, &ib, NULL);
  388. dma_fence_put(f);
  389. err1:
  390. amdgpu_device_wb_free(adev, index);
  391. return r;
  392. }
  393. static void gfx_v9_0_free_microcode(struct amdgpu_device *adev)
  394. {
  395. release_firmware(adev->gfx.pfp_fw);
  396. adev->gfx.pfp_fw = NULL;
  397. release_firmware(adev->gfx.me_fw);
  398. adev->gfx.me_fw = NULL;
  399. release_firmware(adev->gfx.ce_fw);
  400. adev->gfx.ce_fw = NULL;
  401. release_firmware(adev->gfx.rlc_fw);
  402. adev->gfx.rlc_fw = NULL;
  403. release_firmware(adev->gfx.mec_fw);
  404. adev->gfx.mec_fw = NULL;
  405. release_firmware(adev->gfx.mec2_fw);
  406. adev->gfx.mec2_fw = NULL;
  407. kfree(adev->gfx.rlc.register_list_format);
  408. }
  409. static void gfx_v9_0_init_rlc_ext_microcode(struct amdgpu_device *adev)
  410. {
  411. const struct rlc_firmware_header_v2_1 *rlc_hdr;
  412. rlc_hdr = (const struct rlc_firmware_header_v2_1 *)adev->gfx.rlc_fw->data;
  413. adev->gfx.rlc_srlc_fw_version = le32_to_cpu(rlc_hdr->save_restore_list_cntl_ucode_ver);
  414. adev->gfx.rlc_srlc_feature_version = le32_to_cpu(rlc_hdr->save_restore_list_cntl_feature_ver);
  415. adev->gfx.rlc.save_restore_list_cntl_size_bytes = le32_to_cpu(rlc_hdr->save_restore_list_cntl_size_bytes);
  416. adev->gfx.rlc.save_restore_list_cntl = (u8 *)rlc_hdr + le32_to_cpu(rlc_hdr->save_restore_list_cntl_offset_bytes);
  417. adev->gfx.rlc_srlg_fw_version = le32_to_cpu(rlc_hdr->save_restore_list_gpm_ucode_ver);
  418. adev->gfx.rlc_srlg_feature_version = le32_to_cpu(rlc_hdr->save_restore_list_gpm_feature_ver);
  419. adev->gfx.rlc.save_restore_list_gpm_size_bytes = le32_to_cpu(rlc_hdr->save_restore_list_gpm_size_bytes);
  420. adev->gfx.rlc.save_restore_list_gpm = (u8 *)rlc_hdr + le32_to_cpu(rlc_hdr->save_restore_list_gpm_offset_bytes);
  421. adev->gfx.rlc_srls_fw_version = le32_to_cpu(rlc_hdr->save_restore_list_srm_ucode_ver);
  422. adev->gfx.rlc_srls_feature_version = le32_to_cpu(rlc_hdr->save_restore_list_srm_feature_ver);
  423. adev->gfx.rlc.save_restore_list_srm_size_bytes = le32_to_cpu(rlc_hdr->save_restore_list_srm_size_bytes);
  424. adev->gfx.rlc.save_restore_list_srm = (u8 *)rlc_hdr + le32_to_cpu(rlc_hdr->save_restore_list_srm_offset_bytes);
  425. adev->gfx.rlc.reg_list_format_direct_reg_list_length =
  426. le32_to_cpu(rlc_hdr->reg_list_format_direct_reg_list_length);
  427. }
  428. static int gfx_v9_0_init_microcode(struct amdgpu_device *adev)
  429. {
  430. const char *chip_name;
  431. char fw_name[30];
  432. int err;
  433. struct amdgpu_firmware_info *info = NULL;
  434. const struct common_firmware_header *header = NULL;
  435. const struct gfx_firmware_header_v1_0 *cp_hdr;
  436. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  437. unsigned int *tmp = NULL;
  438. unsigned int i = 0;
  439. uint16_t version_major;
  440. uint16_t version_minor;
  441. DRM_DEBUG("\n");
  442. switch (adev->asic_type) {
  443. case CHIP_VEGA10:
  444. chip_name = "vega10";
  445. break;
  446. case CHIP_VEGA12:
  447. chip_name = "vega12";
  448. break;
  449. case CHIP_VEGA20:
  450. chip_name = "vega20";
  451. break;
  452. case CHIP_RAVEN:
  453. chip_name = "raven";
  454. break;
  455. default:
  456. BUG();
  457. }
  458. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  459. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  460. if (err)
  461. goto out;
  462. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  463. if (err)
  464. goto out;
  465. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  466. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  467. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  468. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  469. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  470. if (err)
  471. goto out;
  472. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  473. if (err)
  474. goto out;
  475. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  476. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  477. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  478. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  479. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  480. if (err)
  481. goto out;
  482. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  483. if (err)
  484. goto out;
  485. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  486. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  487. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  488. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  489. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  490. if (err)
  491. goto out;
  492. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  493. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  494. version_major = le16_to_cpu(rlc_hdr->header.header_version_major);
  495. version_minor = le16_to_cpu(rlc_hdr->header.header_version_minor);
  496. if (version_major == 2 && version_minor == 1)
  497. adev->gfx.rlc.is_rlc_v2_1 = true;
  498. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  499. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  500. adev->gfx.rlc.save_and_restore_offset =
  501. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  502. adev->gfx.rlc.clear_state_descriptor_offset =
  503. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  504. adev->gfx.rlc.avail_scratch_ram_locations =
  505. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  506. adev->gfx.rlc.reg_restore_list_size =
  507. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  508. adev->gfx.rlc.reg_list_format_start =
  509. le32_to_cpu(rlc_hdr->reg_list_format_start);
  510. adev->gfx.rlc.reg_list_format_separate_start =
  511. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  512. adev->gfx.rlc.starting_offsets_start =
  513. le32_to_cpu(rlc_hdr->starting_offsets_start);
  514. adev->gfx.rlc.reg_list_format_size_bytes =
  515. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  516. adev->gfx.rlc.reg_list_size_bytes =
  517. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  518. adev->gfx.rlc.register_list_format =
  519. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  520. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  521. if (!adev->gfx.rlc.register_list_format) {
  522. err = -ENOMEM;
  523. goto out;
  524. }
  525. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  526. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  527. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  528. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  529. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  530. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  531. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  532. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  533. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  534. if (adev->gfx.rlc.is_rlc_v2_1)
  535. gfx_v9_0_init_rlc_ext_microcode(adev);
  536. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  537. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  538. if (err)
  539. goto out;
  540. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  541. if (err)
  542. goto out;
  543. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  544. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  545. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  546. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  547. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  548. if (!err) {
  549. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  550. if (err)
  551. goto out;
  552. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  553. adev->gfx.mec2_fw->data;
  554. adev->gfx.mec2_fw_version =
  555. le32_to_cpu(cp_hdr->header.ucode_version);
  556. adev->gfx.mec2_feature_version =
  557. le32_to_cpu(cp_hdr->ucode_feature_version);
  558. } else {
  559. err = 0;
  560. adev->gfx.mec2_fw = NULL;
  561. }
  562. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  563. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  564. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  565. info->fw = adev->gfx.pfp_fw;
  566. header = (const struct common_firmware_header *)info->fw->data;
  567. adev->firmware.fw_size +=
  568. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  569. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  570. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  571. info->fw = adev->gfx.me_fw;
  572. header = (const struct common_firmware_header *)info->fw->data;
  573. adev->firmware.fw_size +=
  574. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  575. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  576. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  577. info->fw = adev->gfx.ce_fw;
  578. header = (const struct common_firmware_header *)info->fw->data;
  579. adev->firmware.fw_size +=
  580. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  581. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  582. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  583. info->fw = adev->gfx.rlc_fw;
  584. header = (const struct common_firmware_header *)info->fw->data;
  585. adev->firmware.fw_size +=
  586. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  587. if (adev->gfx.rlc.is_rlc_v2_1) {
  588. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_RESTORE_LIST_CNTL];
  589. info->ucode_id = AMDGPU_UCODE_ID_RLC_RESTORE_LIST_CNTL;
  590. info->fw = adev->gfx.rlc_fw;
  591. adev->firmware.fw_size +=
  592. ALIGN(adev->gfx.rlc.save_restore_list_cntl_size_bytes, PAGE_SIZE);
  593. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_RESTORE_LIST_GPM_MEM];
  594. info->ucode_id = AMDGPU_UCODE_ID_RLC_RESTORE_LIST_GPM_MEM;
  595. info->fw = adev->gfx.rlc_fw;
  596. adev->firmware.fw_size +=
  597. ALIGN(adev->gfx.rlc.save_restore_list_gpm_size_bytes, PAGE_SIZE);
  598. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_RESTORE_LIST_SRM_MEM];
  599. info->ucode_id = AMDGPU_UCODE_ID_RLC_RESTORE_LIST_SRM_MEM;
  600. info->fw = adev->gfx.rlc_fw;
  601. adev->firmware.fw_size +=
  602. ALIGN(adev->gfx.rlc.save_restore_list_srm_size_bytes, PAGE_SIZE);
  603. }
  604. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  605. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  606. info->fw = adev->gfx.mec_fw;
  607. header = (const struct common_firmware_header *)info->fw->data;
  608. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  609. adev->firmware.fw_size +=
  610. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  611. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1_JT];
  612. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1_JT;
  613. info->fw = adev->gfx.mec_fw;
  614. adev->firmware.fw_size +=
  615. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  616. if (adev->gfx.mec2_fw) {
  617. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  618. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  619. info->fw = adev->gfx.mec2_fw;
  620. header = (const struct common_firmware_header *)info->fw->data;
  621. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  622. adev->firmware.fw_size +=
  623. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  624. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2_JT];
  625. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2_JT;
  626. info->fw = adev->gfx.mec2_fw;
  627. adev->firmware.fw_size +=
  628. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  629. }
  630. }
  631. out:
  632. if (err) {
  633. dev_err(adev->dev,
  634. "gfx9: Failed to load firmware \"%s\"\n",
  635. fw_name);
  636. release_firmware(adev->gfx.pfp_fw);
  637. adev->gfx.pfp_fw = NULL;
  638. release_firmware(adev->gfx.me_fw);
  639. adev->gfx.me_fw = NULL;
  640. release_firmware(adev->gfx.ce_fw);
  641. adev->gfx.ce_fw = NULL;
  642. release_firmware(adev->gfx.rlc_fw);
  643. adev->gfx.rlc_fw = NULL;
  644. release_firmware(adev->gfx.mec_fw);
  645. adev->gfx.mec_fw = NULL;
  646. release_firmware(adev->gfx.mec2_fw);
  647. adev->gfx.mec2_fw = NULL;
  648. }
  649. return err;
  650. }
  651. static u32 gfx_v9_0_get_csb_size(struct amdgpu_device *adev)
  652. {
  653. u32 count = 0;
  654. const struct cs_section_def *sect = NULL;
  655. const struct cs_extent_def *ext = NULL;
  656. /* begin clear state */
  657. count += 2;
  658. /* context control state */
  659. count += 3;
  660. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  661. for (ext = sect->section; ext->extent != NULL; ++ext) {
  662. if (sect->id == SECT_CONTEXT)
  663. count += 2 + ext->reg_count;
  664. else
  665. return 0;
  666. }
  667. }
  668. /* end clear state */
  669. count += 2;
  670. /* clear state */
  671. count += 2;
  672. return count;
  673. }
  674. static void gfx_v9_0_get_csb_buffer(struct amdgpu_device *adev,
  675. volatile u32 *buffer)
  676. {
  677. u32 count = 0, i;
  678. const struct cs_section_def *sect = NULL;
  679. const struct cs_extent_def *ext = NULL;
  680. if (adev->gfx.rlc.cs_data == NULL)
  681. return;
  682. if (buffer == NULL)
  683. return;
  684. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  685. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  686. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  687. buffer[count++] = cpu_to_le32(0x80000000);
  688. buffer[count++] = cpu_to_le32(0x80000000);
  689. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  690. for (ext = sect->section; ext->extent != NULL; ++ext) {
  691. if (sect->id == SECT_CONTEXT) {
  692. buffer[count++] =
  693. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  694. buffer[count++] = cpu_to_le32(ext->reg_index -
  695. PACKET3_SET_CONTEXT_REG_START);
  696. for (i = 0; i < ext->reg_count; i++)
  697. buffer[count++] = cpu_to_le32(ext->extent[i]);
  698. } else {
  699. return;
  700. }
  701. }
  702. }
  703. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  704. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  705. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  706. buffer[count++] = cpu_to_le32(0);
  707. }
  708. static void gfx_v9_0_init_lbpw(struct amdgpu_device *adev)
  709. {
  710. uint32_t data;
  711. /* set mmRLC_LB_THR_CONFIG_1/2/3/4 */
  712. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_1, 0x0000007F);
  713. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_2, 0x0333A5A7);
  714. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_3, 0x00000077);
  715. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_4, (0x30 | 0x40 << 8 | 0x02FA << 16));
  716. /* set mmRLC_LB_CNTR_INIT = 0x0000_0000 */
  717. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_INIT, 0x00000000);
  718. /* set mmRLC_LB_CNTR_MAX = 0x0000_0500 */
  719. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_MAX, 0x00000500);
  720. mutex_lock(&adev->grbm_idx_mutex);
  721. /* set mmRLC_LB_INIT_CU_MASK thru broadcast mode to enable all SE/SH*/
  722. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  723. WREG32_SOC15(GC, 0, mmRLC_LB_INIT_CU_MASK, 0xffffffff);
  724. /* set mmRLC_LB_PARAMS = 0x003F_1006 */
  725. data = REG_SET_FIELD(0, RLC_LB_PARAMS, FIFO_SAMPLES, 0x0003);
  726. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLES, 0x0010);
  727. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLE_INTERVAL, 0x033F);
  728. WREG32_SOC15(GC, 0, mmRLC_LB_PARAMS, data);
  729. /* set mmRLC_GPM_GENERAL_7[31-16] = 0x00C0 */
  730. data = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7);
  731. data &= 0x0000FFFF;
  732. data |= 0x00C00000;
  733. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7, data);
  734. /* set RLC_LB_ALWAYS_ACTIVE_CU_MASK = 0xFFF */
  735. WREG32_SOC15(GC, 0, mmRLC_LB_ALWAYS_ACTIVE_CU_MASK, 0xFFF);
  736. /* set RLC_LB_CNTL = 0x8000_0095, 31 bit is reserved,
  737. * but used for RLC_LB_CNTL configuration */
  738. data = RLC_LB_CNTL__LB_CNT_SPIM_ACTIVE_MASK;
  739. data |= REG_SET_FIELD(data, RLC_LB_CNTL, CU_MASK_USED_OFF_HYST, 0x09);
  740. data |= REG_SET_FIELD(data, RLC_LB_CNTL, RESERVED, 0x80000);
  741. WREG32_SOC15(GC, 0, mmRLC_LB_CNTL, data);
  742. mutex_unlock(&adev->grbm_idx_mutex);
  743. }
  744. static void gfx_v9_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  745. {
  746. WREG32_FIELD15(GC, 0, RLC_LB_CNTL, LOAD_BALANCE_ENABLE, enable ? 1 : 0);
  747. }
  748. static void rv_init_cp_jump_table(struct amdgpu_device *adev)
  749. {
  750. const __le32 *fw_data;
  751. volatile u32 *dst_ptr;
  752. int me, i, max_me = 5;
  753. u32 bo_offset = 0;
  754. u32 table_offset, table_size;
  755. /* write the cp table buffer */
  756. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  757. for (me = 0; me < max_me; me++) {
  758. if (me == 0) {
  759. const struct gfx_firmware_header_v1_0 *hdr =
  760. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  761. fw_data = (const __le32 *)
  762. (adev->gfx.ce_fw->data +
  763. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  764. table_offset = le32_to_cpu(hdr->jt_offset);
  765. table_size = le32_to_cpu(hdr->jt_size);
  766. } else if (me == 1) {
  767. const struct gfx_firmware_header_v1_0 *hdr =
  768. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  769. fw_data = (const __le32 *)
  770. (adev->gfx.pfp_fw->data +
  771. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  772. table_offset = le32_to_cpu(hdr->jt_offset);
  773. table_size = le32_to_cpu(hdr->jt_size);
  774. } else if (me == 2) {
  775. const struct gfx_firmware_header_v1_0 *hdr =
  776. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  777. fw_data = (const __le32 *)
  778. (adev->gfx.me_fw->data +
  779. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  780. table_offset = le32_to_cpu(hdr->jt_offset);
  781. table_size = le32_to_cpu(hdr->jt_size);
  782. } else if (me == 3) {
  783. const struct gfx_firmware_header_v1_0 *hdr =
  784. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  785. fw_data = (const __le32 *)
  786. (adev->gfx.mec_fw->data +
  787. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  788. table_offset = le32_to_cpu(hdr->jt_offset);
  789. table_size = le32_to_cpu(hdr->jt_size);
  790. } else if (me == 4) {
  791. const struct gfx_firmware_header_v1_0 *hdr =
  792. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  793. fw_data = (const __le32 *)
  794. (adev->gfx.mec2_fw->data +
  795. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  796. table_offset = le32_to_cpu(hdr->jt_offset);
  797. table_size = le32_to_cpu(hdr->jt_size);
  798. }
  799. for (i = 0; i < table_size; i ++) {
  800. dst_ptr[bo_offset + i] =
  801. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  802. }
  803. bo_offset += table_size;
  804. }
  805. }
  806. static void gfx_v9_0_rlc_fini(struct amdgpu_device *adev)
  807. {
  808. /* clear state block */
  809. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  810. &adev->gfx.rlc.clear_state_gpu_addr,
  811. (void **)&adev->gfx.rlc.cs_ptr);
  812. /* jump table block */
  813. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  814. &adev->gfx.rlc.cp_table_gpu_addr,
  815. (void **)&adev->gfx.rlc.cp_table_ptr);
  816. }
  817. static int gfx_v9_0_rlc_init(struct amdgpu_device *adev)
  818. {
  819. volatile u32 *dst_ptr;
  820. u32 dws;
  821. const struct cs_section_def *cs_data;
  822. int r;
  823. adev->gfx.rlc.cs_data = gfx9_cs_data;
  824. cs_data = adev->gfx.rlc.cs_data;
  825. if (cs_data) {
  826. /* clear state block */
  827. adev->gfx.rlc.clear_state_size = dws = gfx_v9_0_get_csb_size(adev);
  828. r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
  829. AMDGPU_GEM_DOMAIN_VRAM,
  830. &adev->gfx.rlc.clear_state_obj,
  831. &adev->gfx.rlc.clear_state_gpu_addr,
  832. (void **)&adev->gfx.rlc.cs_ptr);
  833. if (r) {
  834. dev_err(adev->dev, "(%d) failed to create rlc csb bo\n",
  835. r);
  836. gfx_v9_0_rlc_fini(adev);
  837. return r;
  838. }
  839. /* set up the cs buffer */
  840. dst_ptr = adev->gfx.rlc.cs_ptr;
  841. gfx_v9_0_get_csb_buffer(adev, dst_ptr);
  842. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  843. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  844. }
  845. if (adev->asic_type == CHIP_RAVEN) {
  846. /* TODO: double check the cp_table_size for RV */
  847. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  848. r = amdgpu_bo_create_reserved(adev, adev->gfx.rlc.cp_table_size,
  849. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  850. &adev->gfx.rlc.cp_table_obj,
  851. &adev->gfx.rlc.cp_table_gpu_addr,
  852. (void **)&adev->gfx.rlc.cp_table_ptr);
  853. if (r) {
  854. dev_err(adev->dev,
  855. "(%d) failed to create cp table bo\n", r);
  856. gfx_v9_0_rlc_fini(adev);
  857. return r;
  858. }
  859. rv_init_cp_jump_table(adev);
  860. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  861. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  862. gfx_v9_0_init_lbpw(adev);
  863. }
  864. return 0;
  865. }
  866. static void gfx_v9_0_mec_fini(struct amdgpu_device *adev)
  867. {
  868. amdgpu_bo_free_kernel(&adev->gfx.mec.hpd_eop_obj, NULL, NULL);
  869. amdgpu_bo_free_kernel(&adev->gfx.mec.mec_fw_obj, NULL, NULL);
  870. }
  871. static int gfx_v9_0_mec_init(struct amdgpu_device *adev)
  872. {
  873. int r;
  874. u32 *hpd;
  875. const __le32 *fw_data;
  876. unsigned fw_size;
  877. u32 *fw;
  878. size_t mec_hpd_size;
  879. const struct gfx_firmware_header_v1_0 *mec_hdr;
  880. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  881. /* take ownership of the relevant compute queues */
  882. amdgpu_gfx_compute_queue_acquire(adev);
  883. mec_hpd_size = adev->gfx.num_compute_rings * GFX9_MEC_HPD_SIZE;
  884. r = amdgpu_bo_create_reserved(adev, mec_hpd_size, PAGE_SIZE,
  885. AMDGPU_GEM_DOMAIN_GTT,
  886. &adev->gfx.mec.hpd_eop_obj,
  887. &adev->gfx.mec.hpd_eop_gpu_addr,
  888. (void **)&hpd);
  889. if (r) {
  890. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  891. gfx_v9_0_mec_fini(adev);
  892. return r;
  893. }
  894. memset(hpd, 0, adev->gfx.mec.hpd_eop_obj->tbo.mem.size);
  895. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  896. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  897. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  898. fw_data = (const __le32 *)
  899. (adev->gfx.mec_fw->data +
  900. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  901. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  902. r = amdgpu_bo_create_reserved(adev, mec_hdr->header.ucode_size_bytes,
  903. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  904. &adev->gfx.mec.mec_fw_obj,
  905. &adev->gfx.mec.mec_fw_gpu_addr,
  906. (void **)&fw);
  907. if (r) {
  908. dev_warn(adev->dev, "(%d) create mec firmware bo failed\n", r);
  909. gfx_v9_0_mec_fini(adev);
  910. return r;
  911. }
  912. memcpy(fw, fw_data, fw_size);
  913. amdgpu_bo_kunmap(adev->gfx.mec.mec_fw_obj);
  914. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  915. return 0;
  916. }
  917. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  918. {
  919. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  920. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  921. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  922. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  923. (SQ_IND_INDEX__FORCE_READ_MASK));
  924. return RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  925. }
  926. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  927. uint32_t wave, uint32_t thread,
  928. uint32_t regno, uint32_t num, uint32_t *out)
  929. {
  930. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  931. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  932. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  933. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  934. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  935. (SQ_IND_INDEX__FORCE_READ_MASK) |
  936. (SQ_IND_INDEX__AUTO_INCR_MASK));
  937. while (num--)
  938. *(out++) = RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  939. }
  940. static void gfx_v9_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  941. {
  942. /* type 1 wave data */
  943. dst[(*no_fields)++] = 1;
  944. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  945. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  946. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  947. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  948. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  949. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  950. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  951. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  952. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  953. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  954. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  955. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  956. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  957. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  958. }
  959. static void gfx_v9_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  960. uint32_t wave, uint32_t start,
  961. uint32_t size, uint32_t *dst)
  962. {
  963. wave_read_regs(
  964. adev, simd, wave, 0,
  965. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  966. }
  967. static void gfx_v9_0_read_wave_vgprs(struct amdgpu_device *adev, uint32_t simd,
  968. uint32_t wave, uint32_t thread,
  969. uint32_t start, uint32_t size,
  970. uint32_t *dst)
  971. {
  972. wave_read_regs(
  973. adev, simd, wave, thread,
  974. start + SQIND_WAVE_VGPRS_OFFSET, size, dst);
  975. }
  976. static void gfx_v9_0_select_me_pipe_q(struct amdgpu_device *adev,
  977. u32 me, u32 pipe, u32 q)
  978. {
  979. soc15_grbm_select(adev, me, pipe, q, 0);
  980. }
  981. static const struct amdgpu_gfx_funcs gfx_v9_0_gfx_funcs = {
  982. .get_gpu_clock_counter = &gfx_v9_0_get_gpu_clock_counter,
  983. .select_se_sh = &gfx_v9_0_select_se_sh,
  984. .read_wave_data = &gfx_v9_0_read_wave_data,
  985. .read_wave_sgprs = &gfx_v9_0_read_wave_sgprs,
  986. .read_wave_vgprs = &gfx_v9_0_read_wave_vgprs,
  987. .select_me_pipe_q = &gfx_v9_0_select_me_pipe_q
  988. };
  989. static int gfx_v9_0_gpu_early_init(struct amdgpu_device *adev)
  990. {
  991. u32 gb_addr_config;
  992. int err;
  993. adev->gfx.funcs = &gfx_v9_0_gfx_funcs;
  994. switch (adev->asic_type) {
  995. case CHIP_VEGA10:
  996. adev->gfx.config.max_hw_contexts = 8;
  997. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  998. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  999. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1000. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  1001. gb_addr_config = VEGA10_GB_ADDR_CONFIG_GOLDEN;
  1002. break;
  1003. case CHIP_VEGA12:
  1004. adev->gfx.config.max_hw_contexts = 8;
  1005. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1006. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1007. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1008. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  1009. gb_addr_config = VEGA12_GB_ADDR_CONFIG_GOLDEN;
  1010. DRM_INFO("fix gfx.config for vega12\n");
  1011. break;
  1012. case CHIP_VEGA20:
  1013. adev->gfx.config.max_hw_contexts = 8;
  1014. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1015. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1016. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1017. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  1018. gb_addr_config = RREG32_SOC15(GC, 0, mmGB_ADDR_CONFIG);
  1019. gb_addr_config &= ~0xf3e777ff;
  1020. gb_addr_config |= 0x22014042;
  1021. /* check vbios table if gpu info is not available */
  1022. err = amdgpu_atomfirmware_get_gfx_info(adev);
  1023. if (err)
  1024. return err;
  1025. break;
  1026. case CHIP_RAVEN:
  1027. adev->gfx.config.max_hw_contexts = 8;
  1028. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1029. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1030. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1031. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  1032. gb_addr_config = RAVEN_GB_ADDR_CONFIG_GOLDEN;
  1033. break;
  1034. default:
  1035. BUG();
  1036. break;
  1037. }
  1038. adev->gfx.config.gb_addr_config = gb_addr_config;
  1039. adev->gfx.config.gb_addr_config_fields.num_pipes = 1 <<
  1040. REG_GET_FIELD(
  1041. adev->gfx.config.gb_addr_config,
  1042. GB_ADDR_CONFIG,
  1043. NUM_PIPES);
  1044. adev->gfx.config.max_tile_pipes =
  1045. adev->gfx.config.gb_addr_config_fields.num_pipes;
  1046. adev->gfx.config.gb_addr_config_fields.num_banks = 1 <<
  1047. REG_GET_FIELD(
  1048. adev->gfx.config.gb_addr_config,
  1049. GB_ADDR_CONFIG,
  1050. NUM_BANKS);
  1051. adev->gfx.config.gb_addr_config_fields.max_compress_frags = 1 <<
  1052. REG_GET_FIELD(
  1053. adev->gfx.config.gb_addr_config,
  1054. GB_ADDR_CONFIG,
  1055. MAX_COMPRESSED_FRAGS);
  1056. adev->gfx.config.gb_addr_config_fields.num_rb_per_se = 1 <<
  1057. REG_GET_FIELD(
  1058. adev->gfx.config.gb_addr_config,
  1059. GB_ADDR_CONFIG,
  1060. NUM_RB_PER_SE);
  1061. adev->gfx.config.gb_addr_config_fields.num_se = 1 <<
  1062. REG_GET_FIELD(
  1063. adev->gfx.config.gb_addr_config,
  1064. GB_ADDR_CONFIG,
  1065. NUM_SHADER_ENGINES);
  1066. adev->gfx.config.gb_addr_config_fields.pipe_interleave_size = 1 << (8 +
  1067. REG_GET_FIELD(
  1068. adev->gfx.config.gb_addr_config,
  1069. GB_ADDR_CONFIG,
  1070. PIPE_INTERLEAVE_SIZE));
  1071. return 0;
  1072. }
  1073. static int gfx_v9_0_ngg_create_buf(struct amdgpu_device *adev,
  1074. struct amdgpu_ngg_buf *ngg_buf,
  1075. int size_se,
  1076. int default_size_se)
  1077. {
  1078. int r;
  1079. if (size_se < 0) {
  1080. dev_err(adev->dev, "Buffer size is invalid: %d\n", size_se);
  1081. return -EINVAL;
  1082. }
  1083. size_se = size_se ? size_se : default_size_se;
  1084. ngg_buf->size = size_se * adev->gfx.config.max_shader_engines;
  1085. r = amdgpu_bo_create_kernel(adev, ngg_buf->size,
  1086. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  1087. &ngg_buf->bo,
  1088. &ngg_buf->gpu_addr,
  1089. NULL);
  1090. if (r) {
  1091. dev_err(adev->dev, "(%d) failed to create NGG buffer\n", r);
  1092. return r;
  1093. }
  1094. ngg_buf->bo_size = amdgpu_bo_size(ngg_buf->bo);
  1095. return r;
  1096. }
  1097. static int gfx_v9_0_ngg_fini(struct amdgpu_device *adev)
  1098. {
  1099. int i;
  1100. for (i = 0; i < NGG_BUF_MAX; i++)
  1101. amdgpu_bo_free_kernel(&adev->gfx.ngg.buf[i].bo,
  1102. &adev->gfx.ngg.buf[i].gpu_addr,
  1103. NULL);
  1104. memset(&adev->gfx.ngg.buf[0], 0,
  1105. sizeof(struct amdgpu_ngg_buf) * NGG_BUF_MAX);
  1106. adev->gfx.ngg.init = false;
  1107. return 0;
  1108. }
  1109. static int gfx_v9_0_ngg_init(struct amdgpu_device *adev)
  1110. {
  1111. int r;
  1112. if (!amdgpu_ngg || adev->gfx.ngg.init == true)
  1113. return 0;
  1114. /* GDS reserve memory: 64 bytes alignment */
  1115. adev->gfx.ngg.gds_reserve_size = ALIGN(5 * 4, 0x40);
  1116. adev->gds.mem.total_size -= adev->gfx.ngg.gds_reserve_size;
  1117. adev->gds.mem.gfx_partition_size -= adev->gfx.ngg.gds_reserve_size;
  1118. adev->gfx.ngg.gds_reserve_addr = RREG32_SOC15(GC, 0, mmGDS_VMID0_BASE);
  1119. adev->gfx.ngg.gds_reserve_addr += RREG32_SOC15(GC, 0, mmGDS_VMID0_SIZE);
  1120. /* Primitive Buffer */
  1121. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PRIM],
  1122. amdgpu_prim_buf_per_se,
  1123. 64 * 1024);
  1124. if (r) {
  1125. dev_err(adev->dev, "Failed to create Primitive Buffer\n");
  1126. goto err;
  1127. }
  1128. /* Position Buffer */
  1129. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_POS],
  1130. amdgpu_pos_buf_per_se,
  1131. 256 * 1024);
  1132. if (r) {
  1133. dev_err(adev->dev, "Failed to create Position Buffer\n");
  1134. goto err;
  1135. }
  1136. /* Control Sideband */
  1137. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_CNTL],
  1138. amdgpu_cntl_sb_buf_per_se,
  1139. 256);
  1140. if (r) {
  1141. dev_err(adev->dev, "Failed to create Control Sideband Buffer\n");
  1142. goto err;
  1143. }
  1144. /* Parameter Cache, not created by default */
  1145. if (amdgpu_param_buf_per_se <= 0)
  1146. goto out;
  1147. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PARAM],
  1148. amdgpu_param_buf_per_se,
  1149. 512 * 1024);
  1150. if (r) {
  1151. dev_err(adev->dev, "Failed to create Parameter Cache\n");
  1152. goto err;
  1153. }
  1154. out:
  1155. adev->gfx.ngg.init = true;
  1156. return 0;
  1157. err:
  1158. gfx_v9_0_ngg_fini(adev);
  1159. return r;
  1160. }
  1161. static int gfx_v9_0_ngg_en(struct amdgpu_device *adev)
  1162. {
  1163. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1164. int r;
  1165. u32 data, base;
  1166. if (!amdgpu_ngg)
  1167. return 0;
  1168. /* Program buffer size */
  1169. data = REG_SET_FIELD(0, WD_BUF_RESOURCE_1, INDEX_BUF_SIZE,
  1170. adev->gfx.ngg.buf[NGG_PRIM].size >> 8);
  1171. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, POS_BUF_SIZE,
  1172. adev->gfx.ngg.buf[NGG_POS].size >> 8);
  1173. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_1, data);
  1174. data = REG_SET_FIELD(0, WD_BUF_RESOURCE_2, CNTL_SB_BUF_SIZE,
  1175. adev->gfx.ngg.buf[NGG_CNTL].size >> 8);
  1176. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, PARAM_BUF_SIZE,
  1177. adev->gfx.ngg.buf[NGG_PARAM].size >> 10);
  1178. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_2, data);
  1179. /* Program buffer base address */
  1180. base = lower_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1181. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE, BASE, base);
  1182. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE, data);
  1183. base = upper_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1184. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE_HI, BASE_HI, base);
  1185. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE_HI, data);
  1186. base = lower_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1187. data = REG_SET_FIELD(0, WD_POS_BUF_BASE, BASE, base);
  1188. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE, data);
  1189. base = upper_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1190. data = REG_SET_FIELD(0, WD_POS_BUF_BASE_HI, BASE_HI, base);
  1191. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE_HI, data);
  1192. base = lower_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1193. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE, BASE, base);
  1194. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE, data);
  1195. base = upper_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1196. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE_HI, BASE_HI, base);
  1197. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE_HI, data);
  1198. /* Clear GDS reserved memory */
  1199. r = amdgpu_ring_alloc(ring, 17);
  1200. if (r) {
  1201. DRM_ERROR("amdgpu: NGG failed to lock ring %d (%d).\n",
  1202. ring->idx, r);
  1203. return r;
  1204. }
  1205. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1206. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE),
  1207. (adev->gds.mem.total_size +
  1208. adev->gfx.ngg.gds_reserve_size) >>
  1209. AMDGPU_GDS_SHIFT);
  1210. amdgpu_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  1211. amdgpu_ring_write(ring, (PACKET3_DMA_DATA_CP_SYNC |
  1212. PACKET3_DMA_DATA_DST_SEL(1) |
  1213. PACKET3_DMA_DATA_SRC_SEL(2)));
  1214. amdgpu_ring_write(ring, 0);
  1215. amdgpu_ring_write(ring, 0);
  1216. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_addr);
  1217. amdgpu_ring_write(ring, 0);
  1218. amdgpu_ring_write(ring, PACKET3_DMA_DATA_CMD_RAW_WAIT |
  1219. adev->gfx.ngg.gds_reserve_size);
  1220. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1221. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE), 0);
  1222. amdgpu_ring_commit(ring);
  1223. return 0;
  1224. }
  1225. static int gfx_v9_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  1226. int mec, int pipe, int queue)
  1227. {
  1228. int r;
  1229. unsigned irq_type;
  1230. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  1231. ring = &adev->gfx.compute_ring[ring_id];
  1232. /* mec0 is me1 */
  1233. ring->me = mec + 1;
  1234. ring->pipe = pipe;
  1235. ring->queue = queue;
  1236. ring->ring_obj = NULL;
  1237. ring->use_doorbell = true;
  1238. ring->doorbell_index = (AMDGPU_DOORBELL_MEC_RING0 + ring_id) << 1;
  1239. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
  1240. + (ring_id * GFX9_MEC_HPD_SIZE);
  1241. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1242. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1243. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1244. + ring->pipe;
  1245. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1246. r = amdgpu_ring_init(adev, ring, 1024,
  1247. &adev->gfx.eop_irq, irq_type);
  1248. if (r)
  1249. return r;
  1250. return 0;
  1251. }
  1252. static int gfx_v9_0_sw_init(void *handle)
  1253. {
  1254. int i, j, k, r, ring_id;
  1255. struct amdgpu_ring *ring;
  1256. struct amdgpu_kiq *kiq;
  1257. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1258. switch (adev->asic_type) {
  1259. case CHIP_VEGA10:
  1260. case CHIP_VEGA12:
  1261. case CHIP_VEGA20:
  1262. case CHIP_RAVEN:
  1263. adev->gfx.mec.num_mec = 2;
  1264. break;
  1265. default:
  1266. adev->gfx.mec.num_mec = 1;
  1267. break;
  1268. }
  1269. adev->gfx.mec.num_pipe_per_mec = 4;
  1270. adev->gfx.mec.num_queue_per_pipe = 8;
  1271. /* KIQ event */
  1272. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, 178, &adev->gfx.kiq.irq);
  1273. if (r)
  1274. return r;
  1275. /* EOP Event */
  1276. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, 181, &adev->gfx.eop_irq);
  1277. if (r)
  1278. return r;
  1279. /* Privileged reg */
  1280. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, 184,
  1281. &adev->gfx.priv_reg_irq);
  1282. if (r)
  1283. return r;
  1284. /* Privileged inst */
  1285. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, 185,
  1286. &adev->gfx.priv_inst_irq);
  1287. if (r)
  1288. return r;
  1289. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1290. gfx_v9_0_scratch_init(adev);
  1291. r = gfx_v9_0_init_microcode(adev);
  1292. if (r) {
  1293. DRM_ERROR("Failed to load gfx firmware!\n");
  1294. return r;
  1295. }
  1296. r = gfx_v9_0_rlc_init(adev);
  1297. if (r) {
  1298. DRM_ERROR("Failed to init rlc BOs!\n");
  1299. return r;
  1300. }
  1301. r = gfx_v9_0_mec_init(adev);
  1302. if (r) {
  1303. DRM_ERROR("Failed to init MEC BOs!\n");
  1304. return r;
  1305. }
  1306. /* set up the gfx ring */
  1307. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1308. ring = &adev->gfx.gfx_ring[i];
  1309. ring->ring_obj = NULL;
  1310. if (!i)
  1311. sprintf(ring->name, "gfx");
  1312. else
  1313. sprintf(ring->name, "gfx_%d", i);
  1314. ring->use_doorbell = true;
  1315. ring->doorbell_index = AMDGPU_DOORBELL64_GFX_RING0 << 1;
  1316. r = amdgpu_ring_init(adev, ring, 1024,
  1317. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  1318. if (r)
  1319. return r;
  1320. }
  1321. /* set up the compute queues - allocate horizontally across pipes */
  1322. ring_id = 0;
  1323. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  1324. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  1325. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  1326. if (!amdgpu_gfx_is_mec_queue_enabled(adev, i, k, j))
  1327. continue;
  1328. r = gfx_v9_0_compute_ring_init(adev,
  1329. ring_id,
  1330. i, k, j);
  1331. if (r)
  1332. return r;
  1333. ring_id++;
  1334. }
  1335. }
  1336. }
  1337. r = amdgpu_gfx_kiq_init(adev, GFX9_MEC_HPD_SIZE);
  1338. if (r) {
  1339. DRM_ERROR("Failed to init KIQ BOs!\n");
  1340. return r;
  1341. }
  1342. kiq = &adev->gfx.kiq;
  1343. r = amdgpu_gfx_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1344. if (r)
  1345. return r;
  1346. /* create MQD for all compute queues as wel as KIQ for SRIOV case */
  1347. r = amdgpu_gfx_compute_mqd_sw_init(adev, sizeof(struct v9_mqd_allocation));
  1348. if (r)
  1349. return r;
  1350. /* reserve GDS, GWS and OA resource for gfx */
  1351. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1352. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1353. &adev->gds.gds_gfx_bo, NULL, NULL);
  1354. if (r)
  1355. return r;
  1356. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1357. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1358. &adev->gds.gws_gfx_bo, NULL, NULL);
  1359. if (r)
  1360. return r;
  1361. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1362. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1363. &adev->gds.oa_gfx_bo, NULL, NULL);
  1364. if (r)
  1365. return r;
  1366. adev->gfx.ce_ram_size = 0x8000;
  1367. r = gfx_v9_0_gpu_early_init(adev);
  1368. if (r)
  1369. return r;
  1370. r = gfx_v9_0_ngg_init(adev);
  1371. if (r)
  1372. return r;
  1373. return 0;
  1374. }
  1375. static int gfx_v9_0_sw_fini(void *handle)
  1376. {
  1377. int i;
  1378. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1379. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1380. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1381. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1382. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1383. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1384. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1385. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1386. amdgpu_gfx_compute_mqd_sw_fini(adev);
  1387. amdgpu_gfx_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1388. amdgpu_gfx_kiq_fini(adev);
  1389. gfx_v9_0_mec_fini(adev);
  1390. gfx_v9_0_ngg_fini(adev);
  1391. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  1392. &adev->gfx.rlc.clear_state_gpu_addr,
  1393. (void **)&adev->gfx.rlc.cs_ptr);
  1394. if (adev->asic_type == CHIP_RAVEN) {
  1395. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  1396. &adev->gfx.rlc.cp_table_gpu_addr,
  1397. (void **)&adev->gfx.rlc.cp_table_ptr);
  1398. }
  1399. gfx_v9_0_free_microcode(adev);
  1400. return 0;
  1401. }
  1402. static void gfx_v9_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1403. {
  1404. /* TODO */
  1405. }
  1406. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance)
  1407. {
  1408. u32 data;
  1409. if (instance == 0xffffffff)
  1410. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1411. else
  1412. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  1413. if (se_num == 0xffffffff)
  1414. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1415. else
  1416. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1417. if (sh_num == 0xffffffff)
  1418. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1419. else
  1420. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1421. WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data);
  1422. }
  1423. static u32 gfx_v9_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1424. {
  1425. u32 data, mask;
  1426. data = RREG32_SOC15(GC, 0, mmCC_RB_BACKEND_DISABLE);
  1427. data |= RREG32_SOC15(GC, 0, mmGC_USER_RB_BACKEND_DISABLE);
  1428. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1429. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1430. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  1431. adev->gfx.config.max_sh_per_se);
  1432. return (~data) & mask;
  1433. }
  1434. static void gfx_v9_0_setup_rb(struct amdgpu_device *adev)
  1435. {
  1436. int i, j;
  1437. u32 data;
  1438. u32 active_rbs = 0;
  1439. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1440. adev->gfx.config.max_sh_per_se;
  1441. mutex_lock(&adev->grbm_idx_mutex);
  1442. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1443. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1444. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1445. data = gfx_v9_0_get_rb_active_bitmap(adev);
  1446. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  1447. rb_bitmap_width_per_sh);
  1448. }
  1449. }
  1450. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1451. mutex_unlock(&adev->grbm_idx_mutex);
  1452. adev->gfx.config.backend_enable_mask = active_rbs;
  1453. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1454. }
  1455. #define DEFAULT_SH_MEM_BASES (0x6000)
  1456. #define FIRST_COMPUTE_VMID (8)
  1457. #define LAST_COMPUTE_VMID (16)
  1458. static void gfx_v9_0_init_compute_vmid(struct amdgpu_device *adev)
  1459. {
  1460. int i;
  1461. uint32_t sh_mem_config;
  1462. uint32_t sh_mem_bases;
  1463. /*
  1464. * Configure apertures:
  1465. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1466. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1467. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1468. */
  1469. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1470. sh_mem_config = SH_MEM_ADDRESS_MODE_64 |
  1471. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1472. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
  1473. mutex_lock(&adev->srbm_mutex);
  1474. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1475. soc15_grbm_select(adev, 0, 0, 0, i);
  1476. /* CP and shaders */
  1477. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, sh_mem_config);
  1478. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, sh_mem_bases);
  1479. }
  1480. soc15_grbm_select(adev, 0, 0, 0, 0);
  1481. mutex_unlock(&adev->srbm_mutex);
  1482. }
  1483. static void gfx_v9_0_gpu_init(struct amdgpu_device *adev)
  1484. {
  1485. u32 tmp;
  1486. int i;
  1487. WREG32_FIELD15(GC, 0, GRBM_CNTL, READ_TIMEOUT, 0xff);
  1488. gfx_v9_0_tiling_mode_table_init(adev);
  1489. gfx_v9_0_setup_rb(adev);
  1490. gfx_v9_0_get_cu_info(adev, &adev->gfx.cu_info);
  1491. adev->gfx.config.db_debug2 = RREG32_SOC15(GC, 0, mmDB_DEBUG2);
  1492. /* XXX SH_MEM regs */
  1493. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1494. mutex_lock(&adev->srbm_mutex);
  1495. for (i = 0; i < adev->vm_manager.id_mgr[AMDGPU_GFXHUB].num_ids; i++) {
  1496. soc15_grbm_select(adev, 0, 0, 0, i);
  1497. /* CP and shaders */
  1498. if (i == 0) {
  1499. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1500. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1501. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, tmp);
  1502. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, 0);
  1503. } else {
  1504. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1505. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1506. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, tmp);
  1507. tmp = REG_SET_FIELD(0, SH_MEM_BASES, PRIVATE_BASE,
  1508. (adev->gmc.private_aperture_start >> 48));
  1509. tmp = REG_SET_FIELD(tmp, SH_MEM_BASES, SHARED_BASE,
  1510. (adev->gmc.shared_aperture_start >> 48));
  1511. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, tmp);
  1512. }
  1513. }
  1514. soc15_grbm_select(adev, 0, 0, 0, 0);
  1515. mutex_unlock(&adev->srbm_mutex);
  1516. gfx_v9_0_init_compute_vmid(adev);
  1517. mutex_lock(&adev->grbm_idx_mutex);
  1518. /*
  1519. * making sure that the following register writes will be broadcasted
  1520. * to all the shaders
  1521. */
  1522. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1523. WREG32_SOC15(GC, 0, mmPA_SC_FIFO_SIZE,
  1524. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  1525. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1526. (adev->gfx.config.sc_prim_fifo_size_backend <<
  1527. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1528. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  1529. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1530. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  1531. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  1532. mutex_unlock(&adev->grbm_idx_mutex);
  1533. }
  1534. static void gfx_v9_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  1535. {
  1536. u32 i, j, k;
  1537. u32 mask;
  1538. mutex_lock(&adev->grbm_idx_mutex);
  1539. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1540. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1541. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1542. for (k = 0; k < adev->usec_timeout; k++) {
  1543. if (RREG32_SOC15(GC, 0, mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  1544. break;
  1545. udelay(1);
  1546. }
  1547. if (k == adev->usec_timeout) {
  1548. gfx_v9_0_select_se_sh(adev, 0xffffffff,
  1549. 0xffffffff, 0xffffffff);
  1550. mutex_unlock(&adev->grbm_idx_mutex);
  1551. DRM_INFO("Timeout wait for RLC serdes %u,%u\n",
  1552. i, j);
  1553. return;
  1554. }
  1555. }
  1556. }
  1557. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1558. mutex_unlock(&adev->grbm_idx_mutex);
  1559. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  1560. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  1561. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  1562. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  1563. for (k = 0; k < adev->usec_timeout; k++) {
  1564. if ((RREG32_SOC15(GC, 0, mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  1565. break;
  1566. udelay(1);
  1567. }
  1568. }
  1569. static void gfx_v9_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  1570. bool enable)
  1571. {
  1572. u32 tmp = RREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0);
  1573. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  1574. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  1575. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  1576. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  1577. WREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0, tmp);
  1578. }
  1579. static void gfx_v9_0_init_csb(struct amdgpu_device *adev)
  1580. {
  1581. /* csib */
  1582. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_HI),
  1583. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  1584. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_LO),
  1585. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  1586. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_LENGTH),
  1587. adev->gfx.rlc.clear_state_size);
  1588. }
  1589. static void gfx_v9_1_parse_ind_reg_list(int *register_list_format,
  1590. int indirect_offset,
  1591. int list_size,
  1592. int *unique_indirect_regs,
  1593. int *unique_indirect_reg_count,
  1594. int *indirect_start_offsets,
  1595. int *indirect_start_offsets_count)
  1596. {
  1597. int idx;
  1598. for (; indirect_offset < list_size; indirect_offset++) {
  1599. indirect_start_offsets[*indirect_start_offsets_count] = indirect_offset;
  1600. *indirect_start_offsets_count = *indirect_start_offsets_count + 1;
  1601. while (register_list_format[indirect_offset] != 0xFFFFFFFF) {
  1602. indirect_offset += 2;
  1603. /* look for the matching indice */
  1604. for (idx = 0; idx < *unique_indirect_reg_count; idx++) {
  1605. if (unique_indirect_regs[idx] ==
  1606. register_list_format[indirect_offset] ||
  1607. !unique_indirect_regs[idx])
  1608. break;
  1609. }
  1610. BUG_ON(idx >= *unique_indirect_reg_count);
  1611. if (!unique_indirect_regs[idx])
  1612. unique_indirect_regs[idx] = register_list_format[indirect_offset];
  1613. indirect_offset++;
  1614. }
  1615. }
  1616. }
  1617. static int gfx_v9_1_init_rlc_save_restore_list(struct amdgpu_device *adev)
  1618. {
  1619. int unique_indirect_regs[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1620. int unique_indirect_reg_count = 0;
  1621. int indirect_start_offsets[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1622. int indirect_start_offsets_count = 0;
  1623. int list_size = 0;
  1624. int i = 0, j = 0;
  1625. u32 tmp = 0;
  1626. u32 *register_list_format =
  1627. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  1628. if (!register_list_format)
  1629. return -ENOMEM;
  1630. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  1631. adev->gfx.rlc.reg_list_format_size_bytes);
  1632. /* setup unique_indirect_regs array and indirect_start_offsets array */
  1633. unique_indirect_reg_count = ARRAY_SIZE(unique_indirect_regs);
  1634. gfx_v9_1_parse_ind_reg_list(register_list_format,
  1635. adev->gfx.rlc.reg_list_format_direct_reg_list_length,
  1636. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  1637. unique_indirect_regs,
  1638. &unique_indirect_reg_count,
  1639. indirect_start_offsets,
  1640. &indirect_start_offsets_count);
  1641. /* enable auto inc in case it is disabled */
  1642. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL));
  1643. tmp |= RLC_SRM_CNTL__AUTO_INCR_ADDR_MASK;
  1644. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL), tmp);
  1645. /* write register_restore table to offset 0x0 using RLC_SRM_ARAM_ADDR/DATA */
  1646. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR),
  1647. RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET);
  1648. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1649. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1650. adev->gfx.rlc.register_restore[i]);
  1651. /* load indirect register */
  1652. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1653. adev->gfx.rlc.reg_list_format_start);
  1654. /* direct register portion */
  1655. for (i = 0; i < adev->gfx.rlc.reg_list_format_direct_reg_list_length; i++)
  1656. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1657. register_list_format[i]);
  1658. /* indirect register portion */
  1659. while (i < (adev->gfx.rlc.reg_list_format_size_bytes >> 2)) {
  1660. if (register_list_format[i] == 0xFFFFFFFF) {
  1661. WREG32_SOC15(GC, 0, mmRLC_GPM_SCRATCH_DATA, register_list_format[i++]);
  1662. continue;
  1663. }
  1664. WREG32_SOC15(GC, 0, mmRLC_GPM_SCRATCH_DATA, register_list_format[i++]);
  1665. WREG32_SOC15(GC, 0, mmRLC_GPM_SCRATCH_DATA, register_list_format[i++]);
  1666. for (j = 0; j < unique_indirect_reg_count; j++) {
  1667. if (register_list_format[i] == unique_indirect_regs[j]) {
  1668. WREG32_SOC15(GC, 0, mmRLC_GPM_SCRATCH_DATA, j);
  1669. break;
  1670. }
  1671. }
  1672. BUG_ON(j >= unique_indirect_reg_count);
  1673. i++;
  1674. }
  1675. /* set save/restore list size */
  1676. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  1677. list_size = list_size >> 1;
  1678. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1679. adev->gfx.rlc.reg_restore_list_size);
  1680. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA), list_size);
  1681. /* write the starting offsets to RLC scratch ram */
  1682. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1683. adev->gfx.rlc.starting_offsets_start);
  1684. for (i = 0; i < ARRAY_SIZE(indirect_start_offsets); i++)
  1685. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1686. indirect_start_offsets[i]);
  1687. /* load unique indirect regs*/
  1688. for (i = 0; i < ARRAY_SIZE(unique_indirect_regs); i++) {
  1689. if (unique_indirect_regs[i] != 0) {
  1690. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_ADDR_0)
  1691. + GFX_RLC_SRM_INDEX_CNTL_ADDR_OFFSETS[i],
  1692. unique_indirect_regs[i] & 0x3FFFF);
  1693. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_DATA_0)
  1694. + GFX_RLC_SRM_INDEX_CNTL_DATA_OFFSETS[i],
  1695. unique_indirect_regs[i] >> 20);
  1696. }
  1697. }
  1698. kfree(register_list_format);
  1699. return 0;
  1700. }
  1701. static void gfx_v9_0_enable_save_restore_machine(struct amdgpu_device *adev)
  1702. {
  1703. WREG32_FIELD15(GC, 0, RLC_SRM_CNTL, SRM_ENABLE, 1);
  1704. }
  1705. static void pwr_10_0_gfxip_control_over_cgpg(struct amdgpu_device *adev,
  1706. bool enable)
  1707. {
  1708. uint32_t data = 0;
  1709. uint32_t default_data = 0;
  1710. default_data = data = RREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS));
  1711. if (enable == true) {
  1712. /* enable GFXIP control over CGPG */
  1713. data |= PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1714. if(default_data != data)
  1715. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1716. /* update status */
  1717. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK;
  1718. data |= (2 << PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT);
  1719. if(default_data != data)
  1720. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1721. } else {
  1722. /* restore GFXIP control over GCPG */
  1723. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1724. if(default_data != data)
  1725. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1726. }
  1727. }
  1728. static void gfx_v9_0_init_gfx_power_gating(struct amdgpu_device *adev)
  1729. {
  1730. uint32_t data = 0;
  1731. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1732. AMD_PG_SUPPORT_GFX_SMG |
  1733. AMD_PG_SUPPORT_GFX_DMG)) {
  1734. /* init IDLE_POLL_COUNT = 60 */
  1735. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL));
  1736. data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
  1737. data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  1738. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL), data);
  1739. /* init RLC PG Delay */
  1740. data = 0;
  1741. data |= (0x10 << RLC_PG_DELAY__POWER_UP_DELAY__SHIFT);
  1742. data |= (0x10 << RLC_PG_DELAY__POWER_DOWN_DELAY__SHIFT);
  1743. data |= (0x10 << RLC_PG_DELAY__CMD_PROPAGATE_DELAY__SHIFT);
  1744. data |= (0x40 << RLC_PG_DELAY__MEM_SLEEP_DELAY__SHIFT);
  1745. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY), data);
  1746. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2));
  1747. data &= ~RLC_PG_DELAY_2__SERDES_CMD_DELAY_MASK;
  1748. data |= (0x4 << RLC_PG_DELAY_2__SERDES_CMD_DELAY__SHIFT);
  1749. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2), data);
  1750. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3));
  1751. data &= ~RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG_MASK;
  1752. data |= (0xff << RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG__SHIFT);
  1753. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3), data);
  1754. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL));
  1755. data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  1756. /* program GRBM_REG_SAVE_GFX_IDLE_THRESHOLD to 0x55f0 */
  1757. data |= (0x55f0 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  1758. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL), data);
  1759. pwr_10_0_gfxip_control_over_cgpg(adev, true);
  1760. }
  1761. }
  1762. static void gfx_v9_0_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  1763. bool enable)
  1764. {
  1765. uint32_t data = 0;
  1766. uint32_t default_data = 0;
  1767. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1768. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1769. SMU_CLK_SLOWDOWN_ON_PU_ENABLE,
  1770. enable ? 1 : 0);
  1771. if (default_data != data)
  1772. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1773. }
  1774. static void gfx_v9_0_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  1775. bool enable)
  1776. {
  1777. uint32_t data = 0;
  1778. uint32_t default_data = 0;
  1779. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1780. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1781. SMU_CLK_SLOWDOWN_ON_PD_ENABLE,
  1782. enable ? 1 : 0);
  1783. if(default_data != data)
  1784. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1785. }
  1786. static void gfx_v9_0_enable_cp_power_gating(struct amdgpu_device *adev,
  1787. bool enable)
  1788. {
  1789. uint32_t data = 0;
  1790. uint32_t default_data = 0;
  1791. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1792. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1793. CP_PG_DISABLE,
  1794. enable ? 0 : 1);
  1795. if(default_data != data)
  1796. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1797. }
  1798. static void gfx_v9_0_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  1799. bool enable)
  1800. {
  1801. uint32_t data, default_data;
  1802. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1803. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1804. GFX_POWER_GATING_ENABLE,
  1805. enable ? 1 : 0);
  1806. if(default_data != data)
  1807. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1808. }
  1809. static void gfx_v9_0_enable_gfx_pipeline_powergating(struct amdgpu_device *adev,
  1810. bool enable)
  1811. {
  1812. uint32_t data, default_data;
  1813. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1814. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1815. GFX_PIPELINE_PG_ENABLE,
  1816. enable ? 1 : 0);
  1817. if(default_data != data)
  1818. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1819. if (!enable)
  1820. /* read any GFX register to wake up GFX */
  1821. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmDB_RENDER_CONTROL));
  1822. }
  1823. static void gfx_v9_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  1824. bool enable)
  1825. {
  1826. uint32_t data, default_data;
  1827. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1828. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1829. STATIC_PER_CU_PG_ENABLE,
  1830. enable ? 1 : 0);
  1831. if(default_data != data)
  1832. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1833. }
  1834. static void gfx_v9_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  1835. bool enable)
  1836. {
  1837. uint32_t data, default_data;
  1838. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1839. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1840. DYN_PER_CU_PG_ENABLE,
  1841. enable ? 1 : 0);
  1842. if(default_data != data)
  1843. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1844. }
  1845. static void gfx_v9_0_init_pg(struct amdgpu_device *adev)
  1846. {
  1847. if (!adev->gfx.rlc.is_rlc_v2_1)
  1848. return;
  1849. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1850. AMD_PG_SUPPORT_GFX_SMG |
  1851. AMD_PG_SUPPORT_GFX_DMG |
  1852. AMD_PG_SUPPORT_CP |
  1853. AMD_PG_SUPPORT_GDS |
  1854. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  1855. gfx_v9_0_init_csb(adev);
  1856. gfx_v9_1_init_rlc_save_restore_list(adev);
  1857. gfx_v9_0_enable_save_restore_machine(adev);
  1858. WREG32(mmRLC_JUMP_TABLE_RESTORE,
  1859. adev->gfx.rlc.cp_table_gpu_addr >> 8);
  1860. gfx_v9_0_init_gfx_power_gating(adev);
  1861. }
  1862. }
  1863. void gfx_v9_0_rlc_stop(struct amdgpu_device *adev)
  1864. {
  1865. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 0);
  1866. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  1867. gfx_v9_0_wait_for_rlc_serdes(adev);
  1868. }
  1869. static void gfx_v9_0_rlc_reset(struct amdgpu_device *adev)
  1870. {
  1871. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  1872. udelay(50);
  1873. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  1874. udelay(50);
  1875. }
  1876. static void gfx_v9_0_rlc_start(struct amdgpu_device *adev)
  1877. {
  1878. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1879. u32 rlc_ucode_ver;
  1880. #endif
  1881. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 1);
  1882. /* carrizo do enable cp interrupt after cp inited */
  1883. if (!(adev->flags & AMD_IS_APU))
  1884. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  1885. udelay(50);
  1886. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1887. /* RLC_GPM_GENERAL_6 : RLC Ucode version */
  1888. rlc_ucode_ver = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_6);
  1889. if(rlc_ucode_ver == 0x108) {
  1890. DRM_INFO("Using rlc debug ucode. mmRLC_GPM_GENERAL_6 ==0x08%x / fw_ver == %i \n",
  1891. rlc_ucode_ver, adev->gfx.rlc_fw_version);
  1892. /* RLC_GPM_TIMER_INT_3 : Timer interval in RefCLK cycles,
  1893. * default is 0x9C4 to create a 100us interval */
  1894. WREG32_SOC15(GC, 0, mmRLC_GPM_TIMER_INT_3, 0x9C4);
  1895. /* RLC_GPM_GENERAL_12 : Minimum gap between wptr and rptr
  1896. * to disable the page fault retry interrupts, default is
  1897. * 0x100 (256) */
  1898. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_12, 0x100);
  1899. }
  1900. #endif
  1901. }
  1902. static int gfx_v9_0_rlc_load_microcode(struct amdgpu_device *adev)
  1903. {
  1904. const struct rlc_firmware_header_v2_0 *hdr;
  1905. const __le32 *fw_data;
  1906. unsigned i, fw_size;
  1907. if (!adev->gfx.rlc_fw)
  1908. return -EINVAL;
  1909. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  1910. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  1911. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  1912. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1913. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  1914. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR,
  1915. RLCG_UCODE_LOADING_START_ADDRESS);
  1916. for (i = 0; i < fw_size; i++)
  1917. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  1918. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  1919. return 0;
  1920. }
  1921. static int gfx_v9_0_rlc_resume(struct amdgpu_device *adev)
  1922. {
  1923. int r;
  1924. if (amdgpu_sriov_vf(adev)) {
  1925. gfx_v9_0_init_csb(adev);
  1926. return 0;
  1927. }
  1928. gfx_v9_0_rlc_stop(adev);
  1929. /* disable CG */
  1930. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, 0);
  1931. /* disable PG */
  1932. WREG32_SOC15(GC, 0, mmRLC_PG_CNTL, 0);
  1933. gfx_v9_0_rlc_reset(adev);
  1934. gfx_v9_0_init_pg(adev);
  1935. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  1936. /* legacy rlc firmware loading */
  1937. r = gfx_v9_0_rlc_load_microcode(adev);
  1938. if (r)
  1939. return r;
  1940. }
  1941. if (adev->asic_type == CHIP_RAVEN) {
  1942. if (amdgpu_lbpw != 0)
  1943. gfx_v9_0_enable_lbpw(adev, true);
  1944. else
  1945. gfx_v9_0_enable_lbpw(adev, false);
  1946. }
  1947. gfx_v9_0_rlc_start(adev);
  1948. return 0;
  1949. }
  1950. static void gfx_v9_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  1951. {
  1952. int i;
  1953. u32 tmp = RREG32_SOC15(GC, 0, mmCP_ME_CNTL);
  1954. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, enable ? 0 : 1);
  1955. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, enable ? 0 : 1);
  1956. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, enable ? 0 : 1);
  1957. if (!enable) {
  1958. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1959. adev->gfx.gfx_ring[i].ready = false;
  1960. }
  1961. WREG32_SOC15(GC, 0, mmCP_ME_CNTL, tmp);
  1962. udelay(50);
  1963. }
  1964. static int gfx_v9_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  1965. {
  1966. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  1967. const struct gfx_firmware_header_v1_0 *ce_hdr;
  1968. const struct gfx_firmware_header_v1_0 *me_hdr;
  1969. const __le32 *fw_data;
  1970. unsigned i, fw_size;
  1971. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  1972. return -EINVAL;
  1973. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  1974. adev->gfx.pfp_fw->data;
  1975. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  1976. adev->gfx.ce_fw->data;
  1977. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  1978. adev->gfx.me_fw->data;
  1979. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  1980. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  1981. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  1982. gfx_v9_0_cp_gfx_enable(adev, false);
  1983. /* PFP */
  1984. fw_data = (const __le32 *)
  1985. (adev->gfx.pfp_fw->data +
  1986. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  1987. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  1988. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, 0);
  1989. for (i = 0; i < fw_size; i++)
  1990. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  1991. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  1992. /* CE */
  1993. fw_data = (const __le32 *)
  1994. (adev->gfx.ce_fw->data +
  1995. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  1996. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  1997. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, 0);
  1998. for (i = 0; i < fw_size; i++)
  1999. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  2000. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  2001. /* ME */
  2002. fw_data = (const __le32 *)
  2003. (adev->gfx.me_fw->data +
  2004. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  2005. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  2006. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, 0);
  2007. for (i = 0; i < fw_size; i++)
  2008. WREG32_SOC15(GC, 0, mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  2009. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  2010. return 0;
  2011. }
  2012. static int gfx_v9_0_cp_gfx_start(struct amdgpu_device *adev)
  2013. {
  2014. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  2015. const struct cs_section_def *sect = NULL;
  2016. const struct cs_extent_def *ext = NULL;
  2017. int r, i, tmp;
  2018. /* init the CP */
  2019. WREG32_SOC15(GC, 0, mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  2020. WREG32_SOC15(GC, 0, mmCP_DEVICE_ID, 1);
  2021. gfx_v9_0_cp_gfx_enable(adev, true);
  2022. r = amdgpu_ring_alloc(ring, gfx_v9_0_get_csb_size(adev) + 4 + 3);
  2023. if (r) {
  2024. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  2025. return r;
  2026. }
  2027. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2028. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2029. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2030. amdgpu_ring_write(ring, 0x80000000);
  2031. amdgpu_ring_write(ring, 0x80000000);
  2032. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  2033. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2034. if (sect->id == SECT_CONTEXT) {
  2035. amdgpu_ring_write(ring,
  2036. PACKET3(PACKET3_SET_CONTEXT_REG,
  2037. ext->reg_count));
  2038. amdgpu_ring_write(ring,
  2039. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  2040. for (i = 0; i < ext->reg_count; i++)
  2041. amdgpu_ring_write(ring, ext->extent[i]);
  2042. }
  2043. }
  2044. }
  2045. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2046. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  2047. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  2048. amdgpu_ring_write(ring, 0);
  2049. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  2050. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  2051. amdgpu_ring_write(ring, 0x8000);
  2052. amdgpu_ring_write(ring, 0x8000);
  2053. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG,1));
  2054. tmp = (PACKET3_SET_UCONFIG_REG_INDEX_TYPE |
  2055. (SOC15_REG_OFFSET(GC, 0, mmVGT_INDEX_TYPE) - PACKET3_SET_UCONFIG_REG_START));
  2056. amdgpu_ring_write(ring, tmp);
  2057. amdgpu_ring_write(ring, 0);
  2058. amdgpu_ring_commit(ring);
  2059. return 0;
  2060. }
  2061. static int gfx_v9_0_cp_gfx_resume(struct amdgpu_device *adev)
  2062. {
  2063. struct amdgpu_ring *ring;
  2064. u32 tmp;
  2065. u32 rb_bufsz;
  2066. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  2067. /* Set the write pointer delay */
  2068. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_DELAY, 0);
  2069. /* set the RB to use vmid 0 */
  2070. WREG32_SOC15(GC, 0, mmCP_RB_VMID, 0);
  2071. /* Set ring buffer size */
  2072. ring = &adev->gfx.gfx_ring[0];
  2073. rb_bufsz = order_base_2(ring->ring_size / 8);
  2074. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  2075. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  2076. #ifdef __BIG_ENDIAN
  2077. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  2078. #endif
  2079. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  2080. /* Initialize the ring buffer's write pointers */
  2081. ring->wptr = 0;
  2082. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  2083. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  2084. /* set the wb address wether it's enabled or not */
  2085. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2086. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  2087. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK);
  2088. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2089. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  2090. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  2091. mdelay(1);
  2092. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  2093. rb_addr = ring->gpu_addr >> 8;
  2094. WREG32_SOC15(GC, 0, mmCP_RB0_BASE, rb_addr);
  2095. WREG32_SOC15(GC, 0, mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  2096. tmp = RREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL);
  2097. if (ring->use_doorbell) {
  2098. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2099. DOORBELL_OFFSET, ring->doorbell_index);
  2100. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2101. DOORBELL_EN, 1);
  2102. } else {
  2103. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  2104. }
  2105. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL, tmp);
  2106. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  2107. DOORBELL_RANGE_LOWER, ring->doorbell_index);
  2108. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  2109. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_UPPER,
  2110. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  2111. /* start the ring */
  2112. gfx_v9_0_cp_gfx_start(adev);
  2113. ring->ready = true;
  2114. return 0;
  2115. }
  2116. static void gfx_v9_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  2117. {
  2118. int i;
  2119. if (enable) {
  2120. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL, 0);
  2121. } else {
  2122. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL,
  2123. (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  2124. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2125. adev->gfx.compute_ring[i].ready = false;
  2126. adev->gfx.kiq.ring.ready = false;
  2127. }
  2128. udelay(50);
  2129. }
  2130. static int gfx_v9_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  2131. {
  2132. const struct gfx_firmware_header_v1_0 *mec_hdr;
  2133. const __le32 *fw_data;
  2134. unsigned i;
  2135. u32 tmp;
  2136. if (!adev->gfx.mec_fw)
  2137. return -EINVAL;
  2138. gfx_v9_0_cp_compute_enable(adev, false);
  2139. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2140. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  2141. fw_data = (const __le32 *)
  2142. (adev->gfx.mec_fw->data +
  2143. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  2144. tmp = 0;
  2145. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, VMID, 0);
  2146. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, CACHE_POLICY, 0);
  2147. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_CNTL, tmp);
  2148. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_LO,
  2149. adev->gfx.mec.mec_fw_gpu_addr & 0xFFFFF000);
  2150. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_HI,
  2151. upper_32_bits(adev->gfx.mec.mec_fw_gpu_addr));
  2152. /* MEC1 */
  2153. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  2154. mec_hdr->jt_offset);
  2155. for (i = 0; i < mec_hdr->jt_size; i++)
  2156. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_DATA,
  2157. le32_to_cpup(fw_data + mec_hdr->jt_offset + i));
  2158. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  2159. adev->gfx.mec_fw_version);
  2160. /* Todo : Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  2161. return 0;
  2162. }
  2163. /* KIQ functions */
  2164. static void gfx_v9_0_kiq_setting(struct amdgpu_ring *ring)
  2165. {
  2166. uint32_t tmp;
  2167. struct amdgpu_device *adev = ring->adev;
  2168. /* tell RLC which is KIQ queue */
  2169. tmp = RREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS);
  2170. tmp &= 0xffffff00;
  2171. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  2172. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  2173. tmp |= 0x80;
  2174. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  2175. }
  2176. static int gfx_v9_0_kiq_kcq_enable(struct amdgpu_device *adev)
  2177. {
  2178. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  2179. uint32_t scratch, tmp = 0;
  2180. uint64_t queue_mask = 0;
  2181. int r, i;
  2182. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  2183. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  2184. continue;
  2185. /* This situation may be hit in the future if a new HW
  2186. * generation exposes more than 64 queues. If so, the
  2187. * definition of queue_mask needs updating */
  2188. if (WARN_ON(i >= (sizeof(queue_mask)*8))) {
  2189. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  2190. break;
  2191. }
  2192. queue_mask |= (1ull << i);
  2193. }
  2194. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2195. if (r) {
  2196. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2197. return r;
  2198. }
  2199. WREG32(scratch, 0xCAFEDEAD);
  2200. r = amdgpu_ring_alloc(kiq_ring, (7 * adev->gfx.num_compute_rings) + 11);
  2201. if (r) {
  2202. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2203. amdgpu_gfx_scratch_free(adev, scratch);
  2204. return r;
  2205. }
  2206. /* set resources */
  2207. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  2208. amdgpu_ring_write(kiq_ring, PACKET3_SET_RESOURCES_VMID_MASK(0) |
  2209. PACKET3_SET_RESOURCES_QUEUE_TYPE(0)); /* vmid_mask:0 queue_type:0 (KIQ) */
  2210. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  2211. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  2212. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  2213. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  2214. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  2215. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  2216. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2217. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2218. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  2219. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2220. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  2221. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  2222. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  2223. PACKET3_MAP_QUEUES_QUEUE_SEL(0) | /* Queue_Sel */
  2224. PACKET3_MAP_QUEUES_VMID(0) | /* VMID */
  2225. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  2226. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  2227. PACKET3_MAP_QUEUES_ME((ring->me == 1 ? 0 : 1)) |
  2228. PACKET3_MAP_QUEUES_QUEUE_TYPE(0) | /*queue_type: normal compute queue */
  2229. PACKET3_MAP_QUEUES_ALLOC_FORMAT(0) | /* alloc format: all_on_one_pipe */
  2230. PACKET3_MAP_QUEUES_ENGINE_SEL(0) | /* engine_sel: compute */
  2231. PACKET3_MAP_QUEUES_NUM_QUEUES(1)); /* num_queues: must be 1 */
  2232. amdgpu_ring_write(kiq_ring, PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index));
  2233. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  2234. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  2235. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  2236. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  2237. }
  2238. /* write to scratch for completion */
  2239. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2240. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2241. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  2242. amdgpu_ring_commit(kiq_ring);
  2243. for (i = 0; i < adev->usec_timeout; i++) {
  2244. tmp = RREG32(scratch);
  2245. if (tmp == 0xDEADBEEF)
  2246. break;
  2247. DRM_UDELAY(1);
  2248. }
  2249. if (i >= adev->usec_timeout) {
  2250. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  2251. scratch, tmp);
  2252. r = -EINVAL;
  2253. }
  2254. amdgpu_gfx_scratch_free(adev, scratch);
  2255. return r;
  2256. }
  2257. static int gfx_v9_0_mqd_init(struct amdgpu_ring *ring)
  2258. {
  2259. struct amdgpu_device *adev = ring->adev;
  2260. struct v9_mqd *mqd = ring->mqd_ptr;
  2261. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  2262. uint32_t tmp;
  2263. mqd->header = 0xC0310800;
  2264. mqd->compute_pipelinestat_enable = 0x00000001;
  2265. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  2266. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  2267. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  2268. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  2269. mqd->compute_misc_reserved = 0x00000003;
  2270. mqd->dynamic_cu_mask_addr_lo =
  2271. lower_32_bits(ring->mqd_gpu_addr
  2272. + offsetof(struct v9_mqd_allocation, dynamic_cu_mask));
  2273. mqd->dynamic_cu_mask_addr_hi =
  2274. upper_32_bits(ring->mqd_gpu_addr
  2275. + offsetof(struct v9_mqd_allocation, dynamic_cu_mask));
  2276. eop_base_addr = ring->eop_gpu_addr >> 8;
  2277. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  2278. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  2279. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2280. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL);
  2281. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  2282. (order_base_2(GFX9_MEC_HPD_SIZE / 4) - 1));
  2283. mqd->cp_hqd_eop_control = tmp;
  2284. /* enable doorbell? */
  2285. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2286. if (ring->use_doorbell) {
  2287. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2288. DOORBELL_OFFSET, ring->doorbell_index);
  2289. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2290. DOORBELL_EN, 1);
  2291. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2292. DOORBELL_SOURCE, 0);
  2293. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2294. DOORBELL_HIT, 0);
  2295. } else {
  2296. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2297. DOORBELL_EN, 0);
  2298. }
  2299. mqd->cp_hqd_pq_doorbell_control = tmp;
  2300. /* disable the queue if it's active */
  2301. ring->wptr = 0;
  2302. mqd->cp_hqd_dequeue_request = 0;
  2303. mqd->cp_hqd_pq_rptr = 0;
  2304. mqd->cp_hqd_pq_wptr_lo = 0;
  2305. mqd->cp_hqd_pq_wptr_hi = 0;
  2306. /* set the pointer to the MQD */
  2307. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  2308. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  2309. /* set MQD vmid to 0 */
  2310. tmp = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL);
  2311. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  2312. mqd->cp_mqd_control = tmp;
  2313. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2314. hqd_gpu_addr = ring->gpu_addr >> 8;
  2315. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  2316. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2317. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2318. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL);
  2319. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  2320. (order_base_2(ring->ring_size / 4) - 1));
  2321. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  2322. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  2323. #ifdef __BIG_ENDIAN
  2324. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  2325. #endif
  2326. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  2327. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  2328. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  2329. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  2330. mqd->cp_hqd_pq_control = tmp;
  2331. /* set the wb address whether it's enabled or not */
  2332. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2333. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  2334. mqd->cp_hqd_pq_rptr_report_addr_hi =
  2335. upper_32_bits(wb_gpu_addr) & 0xffff;
  2336. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2337. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2338. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  2339. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2340. tmp = 0;
  2341. /* enable the doorbell if requested */
  2342. if (ring->use_doorbell) {
  2343. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2344. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2345. DOORBELL_OFFSET, ring->doorbell_index);
  2346. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2347. DOORBELL_EN, 1);
  2348. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2349. DOORBELL_SOURCE, 0);
  2350. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2351. DOORBELL_HIT, 0);
  2352. }
  2353. mqd->cp_hqd_pq_doorbell_control = tmp;
  2354. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2355. ring->wptr = 0;
  2356. mqd->cp_hqd_pq_rptr = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR);
  2357. /* set the vmid for the queue */
  2358. mqd->cp_hqd_vmid = 0;
  2359. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE);
  2360. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  2361. mqd->cp_hqd_persistent_state = tmp;
  2362. /* set MIN_IB_AVAIL_SIZE */
  2363. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_IB_CONTROL);
  2364. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  2365. mqd->cp_hqd_ib_control = tmp;
  2366. /* activate the queue */
  2367. mqd->cp_hqd_active = 1;
  2368. return 0;
  2369. }
  2370. static int gfx_v9_0_kiq_init_register(struct amdgpu_ring *ring)
  2371. {
  2372. struct amdgpu_device *adev = ring->adev;
  2373. struct v9_mqd *mqd = ring->mqd_ptr;
  2374. int j;
  2375. /* disable wptr polling */
  2376. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2377. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR,
  2378. mqd->cp_hqd_eop_base_addr_lo);
  2379. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI,
  2380. mqd->cp_hqd_eop_base_addr_hi);
  2381. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2382. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL,
  2383. mqd->cp_hqd_eop_control);
  2384. /* enable doorbell? */
  2385. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2386. mqd->cp_hqd_pq_doorbell_control);
  2387. /* disable the queue if it's active */
  2388. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  2389. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  2390. for (j = 0; j < adev->usec_timeout; j++) {
  2391. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  2392. break;
  2393. udelay(1);
  2394. }
  2395. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST,
  2396. mqd->cp_hqd_dequeue_request);
  2397. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR,
  2398. mqd->cp_hqd_pq_rptr);
  2399. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2400. mqd->cp_hqd_pq_wptr_lo);
  2401. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2402. mqd->cp_hqd_pq_wptr_hi);
  2403. }
  2404. /* set the pointer to the MQD */
  2405. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR,
  2406. mqd->cp_mqd_base_addr_lo);
  2407. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR_HI,
  2408. mqd->cp_mqd_base_addr_hi);
  2409. /* set MQD vmid to 0 */
  2410. WREG32_SOC15(GC, 0, mmCP_MQD_CONTROL,
  2411. mqd->cp_mqd_control);
  2412. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2413. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE,
  2414. mqd->cp_hqd_pq_base_lo);
  2415. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE_HI,
  2416. mqd->cp_hqd_pq_base_hi);
  2417. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2418. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL,
  2419. mqd->cp_hqd_pq_control);
  2420. /* set the wb address whether it's enabled or not */
  2421. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  2422. mqd->cp_hqd_pq_rptr_report_addr_lo);
  2423. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2424. mqd->cp_hqd_pq_rptr_report_addr_hi);
  2425. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2426. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR,
  2427. mqd->cp_hqd_pq_wptr_poll_addr_lo);
  2428. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2429. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  2430. /* enable the doorbell if requested */
  2431. if (ring->use_doorbell) {
  2432. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER,
  2433. (AMDGPU_DOORBELL64_KIQ *2) << 2);
  2434. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER,
  2435. (AMDGPU_DOORBELL64_USERQUEUE_END * 2) << 2);
  2436. }
  2437. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2438. mqd->cp_hqd_pq_doorbell_control);
  2439. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2440. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2441. mqd->cp_hqd_pq_wptr_lo);
  2442. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2443. mqd->cp_hqd_pq_wptr_hi);
  2444. /* set the vmid for the queue */
  2445. WREG32_SOC15(GC, 0, mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  2446. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE,
  2447. mqd->cp_hqd_persistent_state);
  2448. /* activate the queue */
  2449. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE,
  2450. mqd->cp_hqd_active);
  2451. if (ring->use_doorbell)
  2452. WREG32_FIELD15(GC, 0, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  2453. return 0;
  2454. }
  2455. static int gfx_v9_0_kiq_fini_register(struct amdgpu_ring *ring)
  2456. {
  2457. struct amdgpu_device *adev = ring->adev;
  2458. int j;
  2459. /* disable the queue if it's active */
  2460. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  2461. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  2462. for (j = 0; j < adev->usec_timeout; j++) {
  2463. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  2464. break;
  2465. udelay(1);
  2466. }
  2467. if (j == AMDGPU_MAX_USEC_TIMEOUT) {
  2468. DRM_DEBUG("KIQ dequeue request failed.\n");
  2469. /* Manual disable if dequeue request times out */
  2470. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE, 0);
  2471. }
  2472. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST,
  2473. 0);
  2474. }
  2475. WREG32_SOC15(GC, 0, mmCP_HQD_IQ_TIMER, 0);
  2476. WREG32_SOC15(GC, 0, mmCP_HQD_IB_CONTROL, 0);
  2477. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE, 0);
  2478. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL, 0x40000000);
  2479. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL, 0);
  2480. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR, 0);
  2481. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI, 0);
  2482. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO, 0);
  2483. return 0;
  2484. }
  2485. static int gfx_v9_0_kiq_init_queue(struct amdgpu_ring *ring)
  2486. {
  2487. struct amdgpu_device *adev = ring->adev;
  2488. struct v9_mqd *mqd = ring->mqd_ptr;
  2489. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  2490. gfx_v9_0_kiq_setting(ring);
  2491. if (adev->in_gpu_reset) { /* for GPU_RESET case */
  2492. /* reset MQD to a clean status */
  2493. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2494. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct v9_mqd_allocation));
  2495. /* reset ring buffer */
  2496. ring->wptr = 0;
  2497. amdgpu_ring_clear_ring(ring);
  2498. mutex_lock(&adev->srbm_mutex);
  2499. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2500. gfx_v9_0_kiq_init_register(ring);
  2501. soc15_grbm_select(adev, 0, 0, 0, 0);
  2502. mutex_unlock(&adev->srbm_mutex);
  2503. } else {
  2504. memset((void *)mqd, 0, sizeof(struct v9_mqd_allocation));
  2505. ((struct v9_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  2506. ((struct v9_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  2507. mutex_lock(&adev->srbm_mutex);
  2508. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2509. gfx_v9_0_mqd_init(ring);
  2510. gfx_v9_0_kiq_init_register(ring);
  2511. soc15_grbm_select(adev, 0, 0, 0, 0);
  2512. mutex_unlock(&adev->srbm_mutex);
  2513. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2514. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct v9_mqd_allocation));
  2515. }
  2516. return 0;
  2517. }
  2518. static int gfx_v9_0_kcq_init_queue(struct amdgpu_ring *ring)
  2519. {
  2520. struct amdgpu_device *adev = ring->adev;
  2521. struct v9_mqd *mqd = ring->mqd_ptr;
  2522. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  2523. if (!adev->in_gpu_reset && !adev->gfx.in_suspend) {
  2524. memset((void *)mqd, 0, sizeof(struct v9_mqd_allocation));
  2525. ((struct v9_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  2526. ((struct v9_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  2527. mutex_lock(&adev->srbm_mutex);
  2528. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2529. gfx_v9_0_mqd_init(ring);
  2530. soc15_grbm_select(adev, 0, 0, 0, 0);
  2531. mutex_unlock(&adev->srbm_mutex);
  2532. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2533. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct v9_mqd_allocation));
  2534. } else if (adev->in_gpu_reset) { /* for GPU_RESET case */
  2535. /* reset MQD to a clean status */
  2536. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2537. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct v9_mqd_allocation));
  2538. /* reset ring buffer */
  2539. ring->wptr = 0;
  2540. amdgpu_ring_clear_ring(ring);
  2541. } else {
  2542. amdgpu_ring_clear_ring(ring);
  2543. }
  2544. return 0;
  2545. }
  2546. static int gfx_v9_0_kiq_resume(struct amdgpu_device *adev)
  2547. {
  2548. struct amdgpu_ring *ring = NULL;
  2549. int r = 0, i;
  2550. gfx_v9_0_cp_compute_enable(adev, true);
  2551. ring = &adev->gfx.kiq.ring;
  2552. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2553. if (unlikely(r != 0))
  2554. goto done;
  2555. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2556. if (!r) {
  2557. r = gfx_v9_0_kiq_init_queue(ring);
  2558. amdgpu_bo_kunmap(ring->mqd_obj);
  2559. ring->mqd_ptr = NULL;
  2560. }
  2561. amdgpu_bo_unreserve(ring->mqd_obj);
  2562. if (r)
  2563. goto done;
  2564. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2565. ring = &adev->gfx.compute_ring[i];
  2566. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2567. if (unlikely(r != 0))
  2568. goto done;
  2569. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2570. if (!r) {
  2571. r = gfx_v9_0_kcq_init_queue(ring);
  2572. amdgpu_bo_kunmap(ring->mqd_obj);
  2573. ring->mqd_ptr = NULL;
  2574. }
  2575. amdgpu_bo_unreserve(ring->mqd_obj);
  2576. if (r)
  2577. goto done;
  2578. }
  2579. r = gfx_v9_0_kiq_kcq_enable(adev);
  2580. done:
  2581. return r;
  2582. }
  2583. static int gfx_v9_0_cp_resume(struct amdgpu_device *adev)
  2584. {
  2585. int r, i;
  2586. struct amdgpu_ring *ring;
  2587. if (!(adev->flags & AMD_IS_APU))
  2588. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  2589. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  2590. /* legacy firmware loading */
  2591. r = gfx_v9_0_cp_gfx_load_microcode(adev);
  2592. if (r)
  2593. return r;
  2594. r = gfx_v9_0_cp_compute_load_microcode(adev);
  2595. if (r)
  2596. return r;
  2597. }
  2598. r = gfx_v9_0_cp_gfx_resume(adev);
  2599. if (r)
  2600. return r;
  2601. r = gfx_v9_0_kiq_resume(adev);
  2602. if (r)
  2603. return r;
  2604. ring = &adev->gfx.gfx_ring[0];
  2605. r = amdgpu_ring_test_ring(ring);
  2606. if (r) {
  2607. ring->ready = false;
  2608. return r;
  2609. }
  2610. ring = &adev->gfx.kiq.ring;
  2611. ring->ready = true;
  2612. r = amdgpu_ring_test_ring(ring);
  2613. if (r)
  2614. ring->ready = false;
  2615. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2616. ring = &adev->gfx.compute_ring[i];
  2617. ring->ready = true;
  2618. r = amdgpu_ring_test_ring(ring);
  2619. if (r)
  2620. ring->ready = false;
  2621. }
  2622. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  2623. return 0;
  2624. }
  2625. static void gfx_v9_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2626. {
  2627. gfx_v9_0_cp_gfx_enable(adev, enable);
  2628. gfx_v9_0_cp_compute_enable(adev, enable);
  2629. }
  2630. static int gfx_v9_0_hw_init(void *handle)
  2631. {
  2632. int r;
  2633. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2634. gfx_v9_0_init_golden_registers(adev);
  2635. gfx_v9_0_gpu_init(adev);
  2636. r = gfx_v9_0_rlc_resume(adev);
  2637. if (r)
  2638. return r;
  2639. r = gfx_v9_0_cp_resume(adev);
  2640. if (r)
  2641. return r;
  2642. r = gfx_v9_0_ngg_en(adev);
  2643. if (r)
  2644. return r;
  2645. return r;
  2646. }
  2647. static int gfx_v9_0_kcq_disable(struct amdgpu_ring *kiq_ring,struct amdgpu_ring *ring)
  2648. {
  2649. struct amdgpu_device *adev = kiq_ring->adev;
  2650. uint32_t scratch, tmp = 0;
  2651. int r, i;
  2652. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2653. if (r) {
  2654. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2655. return r;
  2656. }
  2657. WREG32(scratch, 0xCAFEDEAD);
  2658. r = amdgpu_ring_alloc(kiq_ring, 10);
  2659. if (r) {
  2660. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2661. amdgpu_gfx_scratch_free(adev, scratch);
  2662. return r;
  2663. }
  2664. /* unmap queues */
  2665. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_UNMAP_QUEUES, 4));
  2666. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  2667. PACKET3_UNMAP_QUEUES_ACTION(1) | /* RESET_QUEUES */
  2668. PACKET3_UNMAP_QUEUES_QUEUE_SEL(0) |
  2669. PACKET3_UNMAP_QUEUES_ENGINE_SEL(0) |
  2670. PACKET3_UNMAP_QUEUES_NUM_QUEUES(1));
  2671. amdgpu_ring_write(kiq_ring, PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET0(ring->doorbell_index));
  2672. amdgpu_ring_write(kiq_ring, 0);
  2673. amdgpu_ring_write(kiq_ring, 0);
  2674. amdgpu_ring_write(kiq_ring, 0);
  2675. /* write to scratch for completion */
  2676. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2677. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2678. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  2679. amdgpu_ring_commit(kiq_ring);
  2680. for (i = 0; i < adev->usec_timeout; i++) {
  2681. tmp = RREG32(scratch);
  2682. if (tmp == 0xDEADBEEF)
  2683. break;
  2684. DRM_UDELAY(1);
  2685. }
  2686. if (i >= adev->usec_timeout) {
  2687. DRM_ERROR("KCQ disabled failed (scratch(0x%04X)=0x%08X)\n", scratch, tmp);
  2688. r = -EINVAL;
  2689. }
  2690. amdgpu_gfx_scratch_free(adev, scratch);
  2691. return r;
  2692. }
  2693. static int gfx_v9_0_hw_fini(void *handle)
  2694. {
  2695. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2696. int i;
  2697. amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_GFX,
  2698. AMD_PG_STATE_UNGATE);
  2699. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  2700. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  2701. /* disable KCQ to avoid CPC touch memory not valid anymore */
  2702. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2703. gfx_v9_0_kcq_disable(&adev->gfx.kiq.ring, &adev->gfx.compute_ring[i]);
  2704. if (amdgpu_sriov_vf(adev)) {
  2705. gfx_v9_0_cp_gfx_enable(adev, false);
  2706. /* must disable polling for SRIOV when hw finished, otherwise
  2707. * CPC engine may still keep fetching WB address which is already
  2708. * invalid after sw finished and trigger DMAR reading error in
  2709. * hypervisor side.
  2710. */
  2711. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2712. return 0;
  2713. }
  2714. /* Use deinitialize sequence from CAIL when unbinding device from driver,
  2715. * otherwise KIQ is hanging when binding back
  2716. */
  2717. if (!adev->in_gpu_reset && !adev->gfx.in_suspend) {
  2718. mutex_lock(&adev->srbm_mutex);
  2719. soc15_grbm_select(adev, adev->gfx.kiq.ring.me,
  2720. adev->gfx.kiq.ring.pipe,
  2721. adev->gfx.kiq.ring.queue, 0);
  2722. gfx_v9_0_kiq_fini_register(&adev->gfx.kiq.ring);
  2723. soc15_grbm_select(adev, 0, 0, 0, 0);
  2724. mutex_unlock(&adev->srbm_mutex);
  2725. }
  2726. gfx_v9_0_cp_enable(adev, false);
  2727. gfx_v9_0_rlc_stop(adev);
  2728. return 0;
  2729. }
  2730. static int gfx_v9_0_suspend(void *handle)
  2731. {
  2732. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2733. adev->gfx.in_suspend = true;
  2734. return gfx_v9_0_hw_fini(adev);
  2735. }
  2736. static int gfx_v9_0_resume(void *handle)
  2737. {
  2738. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2739. int r;
  2740. r = gfx_v9_0_hw_init(adev);
  2741. adev->gfx.in_suspend = false;
  2742. return r;
  2743. }
  2744. static bool gfx_v9_0_is_idle(void *handle)
  2745. {
  2746. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2747. if (REG_GET_FIELD(RREG32_SOC15(GC, 0, mmGRBM_STATUS),
  2748. GRBM_STATUS, GUI_ACTIVE))
  2749. return false;
  2750. else
  2751. return true;
  2752. }
  2753. static int gfx_v9_0_wait_for_idle(void *handle)
  2754. {
  2755. unsigned i;
  2756. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2757. for (i = 0; i < adev->usec_timeout; i++) {
  2758. if (gfx_v9_0_is_idle(handle))
  2759. return 0;
  2760. udelay(1);
  2761. }
  2762. return -ETIMEDOUT;
  2763. }
  2764. static int gfx_v9_0_soft_reset(void *handle)
  2765. {
  2766. u32 grbm_soft_reset = 0;
  2767. u32 tmp;
  2768. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2769. /* GRBM_STATUS */
  2770. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS);
  2771. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  2772. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  2773. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  2774. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  2775. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  2776. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  2777. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2778. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2779. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2780. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  2781. }
  2782. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  2783. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2784. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2785. }
  2786. /* GRBM_STATUS2 */
  2787. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS2);
  2788. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  2789. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2790. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2791. if (grbm_soft_reset) {
  2792. /* stop the rlc */
  2793. gfx_v9_0_rlc_stop(adev);
  2794. /* Disable GFX parsing/prefetching */
  2795. gfx_v9_0_cp_gfx_enable(adev, false);
  2796. /* Disable MEC parsing/prefetching */
  2797. gfx_v9_0_cp_compute_enable(adev, false);
  2798. if (grbm_soft_reset) {
  2799. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2800. tmp |= grbm_soft_reset;
  2801. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2802. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2803. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2804. udelay(50);
  2805. tmp &= ~grbm_soft_reset;
  2806. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2807. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2808. }
  2809. /* Wait a little for things to settle down */
  2810. udelay(50);
  2811. }
  2812. return 0;
  2813. }
  2814. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2815. {
  2816. uint64_t clock;
  2817. mutex_lock(&adev->gfx.gpu_clock_mutex);
  2818. WREG32_SOC15(GC, 0, mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  2819. clock = (uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_LSB) |
  2820. ((uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  2821. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  2822. return clock;
  2823. }
  2824. static void gfx_v9_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  2825. uint32_t vmid,
  2826. uint32_t gds_base, uint32_t gds_size,
  2827. uint32_t gws_base, uint32_t gws_size,
  2828. uint32_t oa_base, uint32_t oa_size)
  2829. {
  2830. struct amdgpu_device *adev = ring->adev;
  2831. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  2832. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  2833. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  2834. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  2835. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  2836. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  2837. /* GDS Base */
  2838. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2839. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_BASE) + 2 * vmid,
  2840. gds_base);
  2841. /* GDS Size */
  2842. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2843. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE) + 2 * vmid,
  2844. gds_size);
  2845. /* GWS */
  2846. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2847. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID0) + vmid,
  2848. gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  2849. /* OA */
  2850. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2851. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID0) + vmid,
  2852. (1 << (oa_size + oa_base)) - (1 << oa_base));
  2853. }
  2854. static int gfx_v9_0_early_init(void *handle)
  2855. {
  2856. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2857. adev->gfx.num_gfx_rings = GFX9_NUM_GFX_RINGS;
  2858. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  2859. gfx_v9_0_set_ring_funcs(adev);
  2860. gfx_v9_0_set_irq_funcs(adev);
  2861. gfx_v9_0_set_gds_init(adev);
  2862. gfx_v9_0_set_rlc_funcs(adev);
  2863. return 0;
  2864. }
  2865. static int gfx_v9_0_late_init(void *handle)
  2866. {
  2867. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2868. int r;
  2869. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  2870. if (r)
  2871. return r;
  2872. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  2873. if (r)
  2874. return r;
  2875. r = amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_GFX,
  2876. AMD_PG_STATE_GATE);
  2877. if (r)
  2878. return r;
  2879. return 0;
  2880. }
  2881. static void gfx_v9_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
  2882. {
  2883. uint32_t rlc_setting, data;
  2884. unsigned i;
  2885. if (adev->gfx.rlc.in_safe_mode)
  2886. return;
  2887. /* if RLC is not enabled, do nothing */
  2888. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2889. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2890. return;
  2891. if (adev->cg_flags &
  2892. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG |
  2893. AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2894. data = RLC_SAFE_MODE__CMD_MASK;
  2895. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  2896. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2897. /* wait for RLC_SAFE_MODE */
  2898. for (i = 0; i < adev->usec_timeout; i++) {
  2899. if (!REG_GET_FIELD(SOC15_REG_OFFSET(GC, 0, mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  2900. break;
  2901. udelay(1);
  2902. }
  2903. adev->gfx.rlc.in_safe_mode = true;
  2904. }
  2905. }
  2906. static void gfx_v9_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
  2907. {
  2908. uint32_t rlc_setting, data;
  2909. if (!adev->gfx.rlc.in_safe_mode)
  2910. return;
  2911. /* if RLC is not enabled, do nothing */
  2912. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2913. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2914. return;
  2915. if (adev->cg_flags &
  2916. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  2917. /*
  2918. * Try to exit safe mode only if it is already in safe
  2919. * mode.
  2920. */
  2921. data = RLC_SAFE_MODE__CMD_MASK;
  2922. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2923. adev->gfx.rlc.in_safe_mode = false;
  2924. }
  2925. }
  2926. static void gfx_v9_0_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  2927. bool enable)
  2928. {
  2929. gfx_v9_0_enter_rlc_safe_mode(adev);
  2930. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  2931. gfx_v9_0_enable_gfx_cg_power_gating(adev, true);
  2932. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  2933. gfx_v9_0_enable_gfx_pipeline_powergating(adev, true);
  2934. } else {
  2935. gfx_v9_0_enable_gfx_cg_power_gating(adev, false);
  2936. gfx_v9_0_enable_gfx_pipeline_powergating(adev, false);
  2937. }
  2938. gfx_v9_0_exit_rlc_safe_mode(adev);
  2939. }
  2940. static void gfx_v9_0_update_gfx_mg_power_gating(struct amdgpu_device *adev,
  2941. bool enable)
  2942. {
  2943. /* TODO: double check if we need to perform under safe mode */
  2944. /* gfx_v9_0_enter_rlc_safe_mode(adev); */
  2945. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  2946. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, true);
  2947. else
  2948. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, false);
  2949. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  2950. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  2951. else
  2952. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  2953. /* gfx_v9_0_exit_rlc_safe_mode(adev); */
  2954. }
  2955. static void gfx_v9_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  2956. bool enable)
  2957. {
  2958. uint32_t data, def;
  2959. /* It is disabled by HW by default */
  2960. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  2961. /* 1 - RLC_CGTT_MGCG_OVERRIDE */
  2962. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2963. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2964. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2965. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2966. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2967. /* only for Vega10 & Raven1 */
  2968. data |= RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK;
  2969. if (def != data)
  2970. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2971. /* MGLS is a global flag to control all MGLS in GFX */
  2972. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  2973. /* 2 - RLC memory Light sleep */
  2974. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  2975. def = data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2976. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2977. if (def != data)
  2978. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2979. }
  2980. /* 3 - CP memory Light sleep */
  2981. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  2982. def = data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2983. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2984. if (def != data)
  2985. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2986. }
  2987. }
  2988. } else {
  2989. /* 1 - MGCG_OVERRIDE */
  2990. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2991. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2992. RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK |
  2993. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2994. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2995. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2996. if (def != data)
  2997. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2998. /* 2 - disable MGLS in RLC */
  2999. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  3000. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  3001. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  3002. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  3003. }
  3004. /* 3 - disable MGLS in CP */
  3005. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  3006. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  3007. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  3008. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  3009. }
  3010. }
  3011. }
  3012. static void gfx_v9_0_update_3d_clock_gating(struct amdgpu_device *adev,
  3013. bool enable)
  3014. {
  3015. uint32_t data, def;
  3016. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  3017. /* Enable 3D CGCG/CGLS */
  3018. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  3019. /* write cmd to clear cgcg/cgls ov */
  3020. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  3021. /* unset CGCG override */
  3022. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_GFX3D_CG_OVERRIDE_MASK;
  3023. /* update CGCG and CGLS override bits */
  3024. if (def != data)
  3025. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  3026. /* enable 3Dcgcg FSM(0x0020003f) */
  3027. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  3028. data = (0x2000 << RLC_CGCG_CGLS_CTRL_3D__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  3029. RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK;
  3030. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS)
  3031. data |= (0x000F << RLC_CGCG_CGLS_CTRL_3D__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  3032. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK;
  3033. if (def != data)
  3034. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  3035. /* set IDLE_POLL_COUNT(0x00900100) */
  3036. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  3037. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  3038. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  3039. if (def != data)
  3040. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  3041. } else {
  3042. /* Disable CGCG/CGLS */
  3043. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  3044. /* disable cgcg, cgls should be disabled */
  3045. data &= ~(RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK |
  3046. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK);
  3047. /* disable cgcg and cgls in FSM */
  3048. if (def != data)
  3049. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  3050. }
  3051. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  3052. }
  3053. static void gfx_v9_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  3054. bool enable)
  3055. {
  3056. uint32_t def, data;
  3057. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  3058. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  3059. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  3060. /* unset CGCG override */
  3061. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGCG_OVERRIDE_MASK;
  3062. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  3063. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  3064. else
  3065. data |= RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  3066. /* update CGCG and CGLS override bits */
  3067. if (def != data)
  3068. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  3069. /* enable cgcg FSM(0x0020003F) */
  3070. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  3071. data = (0x2000 << RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  3072. RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  3073. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  3074. data |= (0x000F << RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  3075. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  3076. if (def != data)
  3077. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  3078. /* set IDLE_POLL_COUNT(0x00900100) */
  3079. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  3080. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  3081. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  3082. if (def != data)
  3083. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  3084. } else {
  3085. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  3086. /* reset CGCG/CGLS bits */
  3087. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3088. /* disable cgcg and cgls in FSM */
  3089. if (def != data)
  3090. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  3091. }
  3092. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  3093. }
  3094. static int gfx_v9_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  3095. bool enable)
  3096. {
  3097. if (enable) {
  3098. /* CGCG/CGLS should be enabled after MGCG/MGLS
  3099. * === MGCG + MGLS ===
  3100. */
  3101. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  3102. /* === CGCG /CGLS for GFX 3D Only === */
  3103. gfx_v9_0_update_3d_clock_gating(adev, enable);
  3104. /* === CGCG + CGLS === */
  3105. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  3106. } else {
  3107. /* CGCG/CGLS should be disabled before MGCG/MGLS
  3108. * === CGCG + CGLS ===
  3109. */
  3110. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  3111. /* === CGCG /CGLS for GFX 3D Only === */
  3112. gfx_v9_0_update_3d_clock_gating(adev, enable);
  3113. /* === MGCG + MGLS === */
  3114. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  3115. }
  3116. return 0;
  3117. }
  3118. static const struct amdgpu_rlc_funcs gfx_v9_0_rlc_funcs = {
  3119. .enter_safe_mode = gfx_v9_0_enter_rlc_safe_mode,
  3120. .exit_safe_mode = gfx_v9_0_exit_rlc_safe_mode
  3121. };
  3122. static int gfx_v9_0_set_powergating_state(void *handle,
  3123. enum amd_powergating_state state)
  3124. {
  3125. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3126. bool enable = (state == AMD_PG_STATE_GATE) ? true : false;
  3127. switch (adev->asic_type) {
  3128. case CHIP_RAVEN:
  3129. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  3130. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  3131. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  3132. } else {
  3133. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  3134. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  3135. }
  3136. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  3137. gfx_v9_0_enable_cp_power_gating(adev, true);
  3138. else
  3139. gfx_v9_0_enable_cp_power_gating(adev, false);
  3140. /* update gfx cgpg state */
  3141. gfx_v9_0_update_gfx_cg_power_gating(adev, enable);
  3142. /* update mgcg state */
  3143. gfx_v9_0_update_gfx_mg_power_gating(adev, enable);
  3144. break;
  3145. default:
  3146. break;
  3147. }
  3148. return 0;
  3149. }
  3150. static int gfx_v9_0_set_clockgating_state(void *handle,
  3151. enum amd_clockgating_state state)
  3152. {
  3153. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3154. if (amdgpu_sriov_vf(adev))
  3155. return 0;
  3156. switch (adev->asic_type) {
  3157. case CHIP_VEGA10:
  3158. case CHIP_VEGA12:
  3159. case CHIP_VEGA20:
  3160. case CHIP_RAVEN:
  3161. gfx_v9_0_update_gfx_clock_gating(adev,
  3162. state == AMD_CG_STATE_GATE ? true : false);
  3163. break;
  3164. default:
  3165. break;
  3166. }
  3167. return 0;
  3168. }
  3169. static void gfx_v9_0_get_clockgating_state(void *handle, u32 *flags)
  3170. {
  3171. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3172. int data;
  3173. if (amdgpu_sriov_vf(adev))
  3174. *flags = 0;
  3175. /* AMD_CG_SUPPORT_GFX_MGCG */
  3176. data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  3177. if (!(data & RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK))
  3178. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  3179. /* AMD_CG_SUPPORT_GFX_CGCG */
  3180. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  3181. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  3182. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  3183. /* AMD_CG_SUPPORT_GFX_CGLS */
  3184. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  3185. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  3186. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  3187. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  3188. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  3189. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  3190. /* AMD_CG_SUPPORT_GFX_CP_LS */
  3191. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  3192. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  3193. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  3194. /* AMD_CG_SUPPORT_GFX_3D_CGCG */
  3195. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  3196. if (data & RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK)
  3197. *flags |= AMD_CG_SUPPORT_GFX_3D_CGCG;
  3198. /* AMD_CG_SUPPORT_GFX_3D_CGLS */
  3199. if (data & RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK)
  3200. *flags |= AMD_CG_SUPPORT_GFX_3D_CGLS;
  3201. }
  3202. static u64 gfx_v9_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  3203. {
  3204. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 is 32bit rptr*/
  3205. }
  3206. static u64 gfx_v9_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  3207. {
  3208. struct amdgpu_device *adev = ring->adev;
  3209. u64 wptr;
  3210. /* XXX check if swapping is necessary on BE */
  3211. if (ring->use_doorbell) {
  3212. wptr = atomic64_read((atomic64_t *)&adev->wb.wb[ring->wptr_offs]);
  3213. } else {
  3214. wptr = RREG32_SOC15(GC, 0, mmCP_RB0_WPTR);
  3215. wptr += (u64)RREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI) << 32;
  3216. }
  3217. return wptr;
  3218. }
  3219. static void gfx_v9_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  3220. {
  3221. struct amdgpu_device *adev = ring->adev;
  3222. if (ring->use_doorbell) {
  3223. /* XXX check if swapping is necessary on BE */
  3224. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  3225. WDOORBELL64(ring->doorbell_index, ring->wptr);
  3226. } else {
  3227. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  3228. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  3229. }
  3230. }
  3231. static void gfx_v9_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  3232. {
  3233. struct amdgpu_device *adev = ring->adev;
  3234. u32 ref_and_mask, reg_mem_engine;
  3235. const struct nbio_hdp_flush_reg *nbio_hf_reg = adev->nbio_funcs->hdp_flush_reg;
  3236. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
  3237. switch (ring->me) {
  3238. case 1:
  3239. ref_and_mask = nbio_hf_reg->ref_and_mask_cp2 << ring->pipe;
  3240. break;
  3241. case 2:
  3242. ref_and_mask = nbio_hf_reg->ref_and_mask_cp6 << ring->pipe;
  3243. break;
  3244. default:
  3245. return;
  3246. }
  3247. reg_mem_engine = 0;
  3248. } else {
  3249. ref_and_mask = nbio_hf_reg->ref_and_mask_cp0;
  3250. reg_mem_engine = 1; /* pfp */
  3251. }
  3252. gfx_v9_0_wait_reg_mem(ring, reg_mem_engine, 0, 1,
  3253. adev->nbio_funcs->get_hdp_flush_req_offset(adev),
  3254. adev->nbio_funcs->get_hdp_flush_done_offset(adev),
  3255. ref_and_mask, ref_and_mask, 0x20);
  3256. }
  3257. static void gfx_v9_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  3258. struct amdgpu_ib *ib,
  3259. unsigned vmid, bool ctx_switch)
  3260. {
  3261. u32 header, control = 0;
  3262. if (ib->flags & AMDGPU_IB_FLAG_CE)
  3263. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3264. else
  3265. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3266. control |= ib->length_dw | (vmid << 24);
  3267. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  3268. control |= INDIRECT_BUFFER_PRE_ENB(1);
  3269. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  3270. gfx_v9_0_ring_emit_de_meta(ring);
  3271. }
  3272. amdgpu_ring_write(ring, header);
  3273. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3274. amdgpu_ring_write(ring,
  3275. #ifdef __BIG_ENDIAN
  3276. (2 << 0) |
  3277. #endif
  3278. lower_32_bits(ib->gpu_addr));
  3279. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3280. amdgpu_ring_write(ring, control);
  3281. }
  3282. static void gfx_v9_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  3283. struct amdgpu_ib *ib,
  3284. unsigned vmid, bool ctx_switch)
  3285. {
  3286. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vmid << 24);
  3287. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  3288. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3289. amdgpu_ring_write(ring,
  3290. #ifdef __BIG_ENDIAN
  3291. (2 << 0) |
  3292. #endif
  3293. lower_32_bits(ib->gpu_addr));
  3294. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3295. amdgpu_ring_write(ring, control);
  3296. }
  3297. static void gfx_v9_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  3298. u64 seq, unsigned flags)
  3299. {
  3300. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3301. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3302. bool writeback = flags & AMDGPU_FENCE_FLAG_TC_WB_ONLY;
  3303. /* RELEASE_MEM - flush caches, send int */
  3304. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 6));
  3305. amdgpu_ring_write(ring, ((writeback ? (EOP_TC_WB_ACTION_EN |
  3306. EOP_TC_NC_ACTION_EN) :
  3307. (EOP_TCL1_ACTION_EN |
  3308. EOP_TC_ACTION_EN |
  3309. EOP_TC_WB_ACTION_EN |
  3310. EOP_TC_MD_ACTION_EN)) |
  3311. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3312. EVENT_INDEX(5)));
  3313. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3314. /*
  3315. * the address should be Qword aligned if 64bit write, Dword
  3316. * aligned if only send 32bit data low (discard data high)
  3317. */
  3318. if (write64bit)
  3319. BUG_ON(addr & 0x7);
  3320. else
  3321. BUG_ON(addr & 0x3);
  3322. amdgpu_ring_write(ring, lower_32_bits(addr));
  3323. amdgpu_ring_write(ring, upper_32_bits(addr));
  3324. amdgpu_ring_write(ring, lower_32_bits(seq));
  3325. amdgpu_ring_write(ring, upper_32_bits(seq));
  3326. amdgpu_ring_write(ring, 0);
  3327. }
  3328. static void gfx_v9_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  3329. {
  3330. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3331. uint32_t seq = ring->fence_drv.sync_seq;
  3332. uint64_t addr = ring->fence_drv.gpu_addr;
  3333. gfx_v9_0_wait_reg_mem(ring, usepfp, 1, 0,
  3334. lower_32_bits(addr), upper_32_bits(addr),
  3335. seq, 0xffffffff, 4);
  3336. }
  3337. static void gfx_v9_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  3338. unsigned vmid, uint64_t pd_addr)
  3339. {
  3340. amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  3341. /* compute doesn't have PFP */
  3342. if (ring->funcs->type == AMDGPU_RING_TYPE_GFX) {
  3343. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3344. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3345. amdgpu_ring_write(ring, 0x0);
  3346. }
  3347. }
  3348. static u64 gfx_v9_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  3349. {
  3350. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 hardware is 32bit rptr */
  3351. }
  3352. static u64 gfx_v9_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  3353. {
  3354. u64 wptr;
  3355. /* XXX check if swapping is necessary on BE */
  3356. if (ring->use_doorbell)
  3357. wptr = atomic64_read((atomic64_t *)&ring->adev->wb.wb[ring->wptr_offs]);
  3358. else
  3359. BUG();
  3360. return wptr;
  3361. }
  3362. static void gfx_v9_0_ring_set_pipe_percent(struct amdgpu_ring *ring,
  3363. bool acquire)
  3364. {
  3365. struct amdgpu_device *adev = ring->adev;
  3366. int pipe_num, tmp, reg;
  3367. int pipe_percent = acquire ? SPI_WCL_PIPE_PERCENT_GFX__VALUE_MASK : 0x1;
  3368. pipe_num = ring->me * adev->gfx.mec.num_pipe_per_mec + ring->pipe;
  3369. /* first me only has 2 entries, GFX and HP3D */
  3370. if (ring->me > 0)
  3371. pipe_num -= 2;
  3372. reg = SOC15_REG_OFFSET(GC, 0, mmSPI_WCL_PIPE_PERCENT_GFX) + pipe_num;
  3373. tmp = RREG32(reg);
  3374. tmp = REG_SET_FIELD(tmp, SPI_WCL_PIPE_PERCENT_GFX, VALUE, pipe_percent);
  3375. WREG32(reg, tmp);
  3376. }
  3377. static void gfx_v9_0_pipe_reserve_resources(struct amdgpu_device *adev,
  3378. struct amdgpu_ring *ring,
  3379. bool acquire)
  3380. {
  3381. int i, pipe;
  3382. bool reserve;
  3383. struct amdgpu_ring *iring;
  3384. mutex_lock(&adev->gfx.pipe_reserve_mutex);
  3385. pipe = amdgpu_gfx_queue_to_bit(adev, ring->me, ring->pipe, 0);
  3386. if (acquire)
  3387. set_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  3388. else
  3389. clear_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  3390. if (!bitmap_weight(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES)) {
  3391. /* Clear all reservations - everyone reacquires all resources */
  3392. for (i = 0; i < adev->gfx.num_gfx_rings; ++i)
  3393. gfx_v9_0_ring_set_pipe_percent(&adev->gfx.gfx_ring[i],
  3394. true);
  3395. for (i = 0; i < adev->gfx.num_compute_rings; ++i)
  3396. gfx_v9_0_ring_set_pipe_percent(&adev->gfx.compute_ring[i],
  3397. true);
  3398. } else {
  3399. /* Lower all pipes without a current reservation */
  3400. for (i = 0; i < adev->gfx.num_gfx_rings; ++i) {
  3401. iring = &adev->gfx.gfx_ring[i];
  3402. pipe = amdgpu_gfx_queue_to_bit(adev,
  3403. iring->me,
  3404. iring->pipe,
  3405. 0);
  3406. reserve = test_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  3407. gfx_v9_0_ring_set_pipe_percent(iring, reserve);
  3408. }
  3409. for (i = 0; i < adev->gfx.num_compute_rings; ++i) {
  3410. iring = &adev->gfx.compute_ring[i];
  3411. pipe = amdgpu_gfx_queue_to_bit(adev,
  3412. iring->me,
  3413. iring->pipe,
  3414. 0);
  3415. reserve = test_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  3416. gfx_v9_0_ring_set_pipe_percent(iring, reserve);
  3417. }
  3418. }
  3419. mutex_unlock(&adev->gfx.pipe_reserve_mutex);
  3420. }
  3421. static void gfx_v9_0_hqd_set_priority(struct amdgpu_device *adev,
  3422. struct amdgpu_ring *ring,
  3423. bool acquire)
  3424. {
  3425. uint32_t pipe_priority = acquire ? 0x2 : 0x0;
  3426. uint32_t queue_priority = acquire ? 0xf : 0x0;
  3427. mutex_lock(&adev->srbm_mutex);
  3428. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  3429. WREG32_SOC15(GC, 0, mmCP_HQD_PIPE_PRIORITY, pipe_priority);
  3430. WREG32_SOC15(GC, 0, mmCP_HQD_QUEUE_PRIORITY, queue_priority);
  3431. soc15_grbm_select(adev, 0, 0, 0, 0);
  3432. mutex_unlock(&adev->srbm_mutex);
  3433. }
  3434. static void gfx_v9_0_ring_set_priority_compute(struct amdgpu_ring *ring,
  3435. enum drm_sched_priority priority)
  3436. {
  3437. struct amdgpu_device *adev = ring->adev;
  3438. bool acquire = priority == DRM_SCHED_PRIORITY_HIGH_HW;
  3439. if (ring->funcs->type != AMDGPU_RING_TYPE_COMPUTE)
  3440. return;
  3441. gfx_v9_0_hqd_set_priority(adev, ring, acquire);
  3442. gfx_v9_0_pipe_reserve_resources(adev, ring, acquire);
  3443. }
  3444. static void gfx_v9_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  3445. {
  3446. struct amdgpu_device *adev = ring->adev;
  3447. /* XXX check if swapping is necessary on BE */
  3448. if (ring->use_doorbell) {
  3449. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  3450. WDOORBELL64(ring->doorbell_index, ring->wptr);
  3451. } else{
  3452. BUG(); /* only DOORBELL method supported on gfx9 now */
  3453. }
  3454. }
  3455. static void gfx_v9_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  3456. u64 seq, unsigned int flags)
  3457. {
  3458. struct amdgpu_device *adev = ring->adev;
  3459. /* we only allocate 32bit for each seq wb address */
  3460. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  3461. /* write fence seq to the "addr" */
  3462. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3463. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3464. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  3465. amdgpu_ring_write(ring, lower_32_bits(addr));
  3466. amdgpu_ring_write(ring, upper_32_bits(addr));
  3467. amdgpu_ring_write(ring, lower_32_bits(seq));
  3468. if (flags & AMDGPU_FENCE_FLAG_INT) {
  3469. /* set register to trigger INT */
  3470. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3471. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3472. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  3473. amdgpu_ring_write(ring, SOC15_REG_OFFSET(GC, 0, mmCPC_INT_STATUS));
  3474. amdgpu_ring_write(ring, 0);
  3475. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  3476. }
  3477. }
  3478. static void gfx_v9_ring_emit_sb(struct amdgpu_ring *ring)
  3479. {
  3480. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3481. amdgpu_ring_write(ring, 0);
  3482. }
  3483. static void gfx_v9_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  3484. {
  3485. struct v9_ce_ib_state ce_payload = {0};
  3486. uint64_t csa_addr;
  3487. int cnt;
  3488. cnt = (sizeof(ce_payload) >> 2) + 4 - 2;
  3489. csa_addr = amdgpu_csa_vaddr(ring->adev);
  3490. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3491. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  3492. WRITE_DATA_DST_SEL(8) |
  3493. WR_CONFIRM) |
  3494. WRITE_DATA_CACHE_POLICY(0));
  3495. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3496. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3497. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, sizeof(ce_payload) >> 2);
  3498. }
  3499. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  3500. {
  3501. struct v9_de_ib_state de_payload = {0};
  3502. uint64_t csa_addr, gds_addr;
  3503. int cnt;
  3504. csa_addr = amdgpu_csa_vaddr(ring->adev);
  3505. gds_addr = csa_addr + 4096;
  3506. de_payload.gds_backup_addrlo = lower_32_bits(gds_addr);
  3507. de_payload.gds_backup_addrhi = upper_32_bits(gds_addr);
  3508. cnt = (sizeof(de_payload) >> 2) + 4 - 2;
  3509. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3510. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  3511. WRITE_DATA_DST_SEL(8) |
  3512. WR_CONFIRM) |
  3513. WRITE_DATA_CACHE_POLICY(0));
  3514. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3515. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3516. amdgpu_ring_write_multiple(ring, (void *)&de_payload, sizeof(de_payload) >> 2);
  3517. }
  3518. static void gfx_v9_0_ring_emit_tmz(struct amdgpu_ring *ring, bool start)
  3519. {
  3520. amdgpu_ring_write(ring, PACKET3(PACKET3_FRAME_CONTROL, 0));
  3521. amdgpu_ring_write(ring, FRAME_CMD(start ? 0 : 1)); /* frame_end */
  3522. }
  3523. static void gfx_v9_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  3524. {
  3525. uint32_t dw2 = 0;
  3526. if (amdgpu_sriov_vf(ring->adev))
  3527. gfx_v9_0_ring_emit_ce_meta(ring);
  3528. gfx_v9_0_ring_emit_tmz(ring, true);
  3529. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  3530. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  3531. /* set load_global_config & load_global_uconfig */
  3532. dw2 |= 0x8001;
  3533. /* set load_cs_sh_regs */
  3534. dw2 |= 0x01000000;
  3535. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  3536. dw2 |= 0x10002;
  3537. /* set load_ce_ram if preamble presented */
  3538. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  3539. dw2 |= 0x10000000;
  3540. } else {
  3541. /* still load_ce_ram if this is the first time preamble presented
  3542. * although there is no context switch happens.
  3543. */
  3544. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  3545. dw2 |= 0x10000000;
  3546. }
  3547. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3548. amdgpu_ring_write(ring, dw2);
  3549. amdgpu_ring_write(ring, 0);
  3550. }
  3551. static unsigned gfx_v9_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  3552. {
  3553. unsigned ret;
  3554. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  3555. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  3556. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  3557. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  3558. ret = ring->wptr & ring->buf_mask;
  3559. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  3560. return ret;
  3561. }
  3562. static void gfx_v9_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  3563. {
  3564. unsigned cur;
  3565. BUG_ON(offset > ring->buf_mask);
  3566. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  3567. cur = (ring->wptr & ring->buf_mask) - 1;
  3568. if (likely(cur > offset))
  3569. ring->ring[offset] = cur - offset;
  3570. else
  3571. ring->ring[offset] = (ring->ring_size>>2) - offset + cur;
  3572. }
  3573. static void gfx_v9_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  3574. {
  3575. struct amdgpu_device *adev = ring->adev;
  3576. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  3577. amdgpu_ring_write(ring, 0 | /* src: register*/
  3578. (5 << 8) | /* dst: memory */
  3579. (1 << 20)); /* write confirm */
  3580. amdgpu_ring_write(ring, reg);
  3581. amdgpu_ring_write(ring, 0);
  3582. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  3583. adev->virt.reg_val_offs * 4));
  3584. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  3585. adev->virt.reg_val_offs * 4));
  3586. }
  3587. static void gfx_v9_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  3588. uint32_t val)
  3589. {
  3590. uint32_t cmd = 0;
  3591. switch (ring->funcs->type) {
  3592. case AMDGPU_RING_TYPE_GFX:
  3593. cmd = WRITE_DATA_ENGINE_SEL(1) | WR_CONFIRM;
  3594. break;
  3595. case AMDGPU_RING_TYPE_KIQ:
  3596. cmd = (1 << 16); /* no inc addr */
  3597. break;
  3598. default:
  3599. cmd = WR_CONFIRM;
  3600. break;
  3601. }
  3602. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3603. amdgpu_ring_write(ring, cmd);
  3604. amdgpu_ring_write(ring, reg);
  3605. amdgpu_ring_write(ring, 0);
  3606. amdgpu_ring_write(ring, val);
  3607. }
  3608. static void gfx_v9_0_ring_emit_reg_wait(struct amdgpu_ring *ring, uint32_t reg,
  3609. uint32_t val, uint32_t mask)
  3610. {
  3611. gfx_v9_0_wait_reg_mem(ring, 0, 0, 0, reg, 0, val, mask, 0x20);
  3612. }
  3613. static void gfx_v9_0_ring_emit_reg_write_reg_wait(struct amdgpu_ring *ring,
  3614. uint32_t reg0, uint32_t reg1,
  3615. uint32_t ref, uint32_t mask)
  3616. {
  3617. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3618. if (amdgpu_sriov_vf(ring->adev))
  3619. gfx_v9_0_wait_reg_mem(ring, usepfp, 0, 1, reg0, reg1,
  3620. ref, mask, 0x20);
  3621. else
  3622. amdgpu_ring_emit_reg_write_reg_wait_helper(ring, reg0, reg1,
  3623. ref, mask);
  3624. }
  3625. static void gfx_v9_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  3626. enum amdgpu_interrupt_state state)
  3627. {
  3628. switch (state) {
  3629. case AMDGPU_IRQ_STATE_DISABLE:
  3630. case AMDGPU_IRQ_STATE_ENABLE:
  3631. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3632. TIME_STAMP_INT_ENABLE,
  3633. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3634. break;
  3635. default:
  3636. break;
  3637. }
  3638. }
  3639. static void gfx_v9_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  3640. int me, int pipe,
  3641. enum amdgpu_interrupt_state state)
  3642. {
  3643. u32 mec_int_cntl, mec_int_cntl_reg;
  3644. /*
  3645. * amdgpu controls only the first MEC. That's why this function only
  3646. * handles the setting of interrupts for this specific MEC. All other
  3647. * pipes' interrupts are set by amdkfd.
  3648. */
  3649. if (me == 1) {
  3650. switch (pipe) {
  3651. case 0:
  3652. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3653. break;
  3654. case 1:
  3655. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE1_INT_CNTL);
  3656. break;
  3657. case 2:
  3658. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE2_INT_CNTL);
  3659. break;
  3660. case 3:
  3661. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE3_INT_CNTL);
  3662. break;
  3663. default:
  3664. DRM_DEBUG("invalid pipe %d\n", pipe);
  3665. return;
  3666. }
  3667. } else {
  3668. DRM_DEBUG("invalid me %d\n", me);
  3669. return;
  3670. }
  3671. switch (state) {
  3672. case AMDGPU_IRQ_STATE_DISABLE:
  3673. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3674. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3675. TIME_STAMP_INT_ENABLE, 0);
  3676. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3677. break;
  3678. case AMDGPU_IRQ_STATE_ENABLE:
  3679. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3680. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3681. TIME_STAMP_INT_ENABLE, 1);
  3682. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3683. break;
  3684. default:
  3685. break;
  3686. }
  3687. }
  3688. static int gfx_v9_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  3689. struct amdgpu_irq_src *source,
  3690. unsigned type,
  3691. enum amdgpu_interrupt_state state)
  3692. {
  3693. switch (state) {
  3694. case AMDGPU_IRQ_STATE_DISABLE:
  3695. case AMDGPU_IRQ_STATE_ENABLE:
  3696. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3697. PRIV_REG_INT_ENABLE,
  3698. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3699. break;
  3700. default:
  3701. break;
  3702. }
  3703. return 0;
  3704. }
  3705. static int gfx_v9_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  3706. struct amdgpu_irq_src *source,
  3707. unsigned type,
  3708. enum amdgpu_interrupt_state state)
  3709. {
  3710. switch (state) {
  3711. case AMDGPU_IRQ_STATE_DISABLE:
  3712. case AMDGPU_IRQ_STATE_ENABLE:
  3713. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3714. PRIV_INSTR_INT_ENABLE,
  3715. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3716. default:
  3717. break;
  3718. }
  3719. return 0;
  3720. }
  3721. static int gfx_v9_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  3722. struct amdgpu_irq_src *src,
  3723. unsigned type,
  3724. enum amdgpu_interrupt_state state)
  3725. {
  3726. switch (type) {
  3727. case AMDGPU_CP_IRQ_GFX_EOP:
  3728. gfx_v9_0_set_gfx_eop_interrupt_state(adev, state);
  3729. break;
  3730. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  3731. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  3732. break;
  3733. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  3734. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  3735. break;
  3736. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  3737. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  3738. break;
  3739. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  3740. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  3741. break;
  3742. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  3743. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  3744. break;
  3745. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  3746. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  3747. break;
  3748. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  3749. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  3750. break;
  3751. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  3752. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  3753. break;
  3754. default:
  3755. break;
  3756. }
  3757. return 0;
  3758. }
  3759. static int gfx_v9_0_eop_irq(struct amdgpu_device *adev,
  3760. struct amdgpu_irq_src *source,
  3761. struct amdgpu_iv_entry *entry)
  3762. {
  3763. int i;
  3764. u8 me_id, pipe_id, queue_id;
  3765. struct amdgpu_ring *ring;
  3766. DRM_DEBUG("IH: CP EOP\n");
  3767. me_id = (entry->ring_id & 0x0c) >> 2;
  3768. pipe_id = (entry->ring_id & 0x03) >> 0;
  3769. queue_id = (entry->ring_id & 0x70) >> 4;
  3770. switch (me_id) {
  3771. case 0:
  3772. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  3773. break;
  3774. case 1:
  3775. case 2:
  3776. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3777. ring = &adev->gfx.compute_ring[i];
  3778. /* Per-queue interrupt is supported for MEC starting from VI.
  3779. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  3780. */
  3781. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  3782. amdgpu_fence_process(ring);
  3783. }
  3784. break;
  3785. }
  3786. return 0;
  3787. }
  3788. static int gfx_v9_0_priv_reg_irq(struct amdgpu_device *adev,
  3789. struct amdgpu_irq_src *source,
  3790. struct amdgpu_iv_entry *entry)
  3791. {
  3792. DRM_ERROR("Illegal register access in command stream\n");
  3793. schedule_work(&adev->reset_work);
  3794. return 0;
  3795. }
  3796. static int gfx_v9_0_priv_inst_irq(struct amdgpu_device *adev,
  3797. struct amdgpu_irq_src *source,
  3798. struct amdgpu_iv_entry *entry)
  3799. {
  3800. DRM_ERROR("Illegal instruction in command stream\n");
  3801. schedule_work(&adev->reset_work);
  3802. return 0;
  3803. }
  3804. static int gfx_v9_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  3805. struct amdgpu_irq_src *src,
  3806. unsigned int type,
  3807. enum amdgpu_interrupt_state state)
  3808. {
  3809. uint32_t tmp, target;
  3810. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3811. if (ring->me == 1)
  3812. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3813. else
  3814. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME2_PIPE0_INT_CNTL);
  3815. target += ring->pipe;
  3816. switch (type) {
  3817. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  3818. if (state == AMDGPU_IRQ_STATE_DISABLE) {
  3819. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3820. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3821. GENERIC2_INT_ENABLE, 0);
  3822. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3823. tmp = RREG32(target);
  3824. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3825. GENERIC2_INT_ENABLE, 0);
  3826. WREG32(target, tmp);
  3827. } else {
  3828. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3829. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3830. GENERIC2_INT_ENABLE, 1);
  3831. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3832. tmp = RREG32(target);
  3833. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3834. GENERIC2_INT_ENABLE, 1);
  3835. WREG32(target, tmp);
  3836. }
  3837. break;
  3838. default:
  3839. BUG(); /* kiq only support GENERIC2_INT now */
  3840. break;
  3841. }
  3842. return 0;
  3843. }
  3844. static int gfx_v9_0_kiq_irq(struct amdgpu_device *adev,
  3845. struct amdgpu_irq_src *source,
  3846. struct amdgpu_iv_entry *entry)
  3847. {
  3848. u8 me_id, pipe_id, queue_id;
  3849. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3850. me_id = (entry->ring_id & 0x0c) >> 2;
  3851. pipe_id = (entry->ring_id & 0x03) >> 0;
  3852. queue_id = (entry->ring_id & 0x70) >> 4;
  3853. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  3854. me_id, pipe_id, queue_id);
  3855. amdgpu_fence_process(ring);
  3856. return 0;
  3857. }
  3858. static const struct amd_ip_funcs gfx_v9_0_ip_funcs = {
  3859. .name = "gfx_v9_0",
  3860. .early_init = gfx_v9_0_early_init,
  3861. .late_init = gfx_v9_0_late_init,
  3862. .sw_init = gfx_v9_0_sw_init,
  3863. .sw_fini = gfx_v9_0_sw_fini,
  3864. .hw_init = gfx_v9_0_hw_init,
  3865. .hw_fini = gfx_v9_0_hw_fini,
  3866. .suspend = gfx_v9_0_suspend,
  3867. .resume = gfx_v9_0_resume,
  3868. .is_idle = gfx_v9_0_is_idle,
  3869. .wait_for_idle = gfx_v9_0_wait_for_idle,
  3870. .soft_reset = gfx_v9_0_soft_reset,
  3871. .set_clockgating_state = gfx_v9_0_set_clockgating_state,
  3872. .set_powergating_state = gfx_v9_0_set_powergating_state,
  3873. .get_clockgating_state = gfx_v9_0_get_clockgating_state,
  3874. };
  3875. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_gfx = {
  3876. .type = AMDGPU_RING_TYPE_GFX,
  3877. .align_mask = 0xff,
  3878. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3879. .support_64bit_ptrs = true,
  3880. .vmhub = AMDGPU_GFXHUB,
  3881. .get_rptr = gfx_v9_0_ring_get_rptr_gfx,
  3882. .get_wptr = gfx_v9_0_ring_get_wptr_gfx,
  3883. .set_wptr = gfx_v9_0_ring_set_wptr_gfx,
  3884. .emit_frame_size = /* totally 242 maximum if 16 IBs */
  3885. 5 + /* COND_EXEC */
  3886. 7 + /* PIPELINE_SYNC */
  3887. SOC15_FLUSH_GPU_TLB_NUM_WREG * 5 +
  3888. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 7 +
  3889. 2 + /* VM_FLUSH */
  3890. 8 + /* FENCE for VM_FLUSH */
  3891. 20 + /* GDS switch */
  3892. 4 + /* double SWITCH_BUFFER,
  3893. the first COND_EXEC jump to the place just
  3894. prior to this double SWITCH_BUFFER */
  3895. 5 + /* COND_EXEC */
  3896. 7 + /* HDP_flush */
  3897. 4 + /* VGT_flush */
  3898. 14 + /* CE_META */
  3899. 31 + /* DE_META */
  3900. 3 + /* CNTX_CTRL */
  3901. 5 + /* HDP_INVL */
  3902. 8 + 8 + /* FENCE x2 */
  3903. 2, /* SWITCH_BUFFER */
  3904. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_gfx */
  3905. .emit_ib = gfx_v9_0_ring_emit_ib_gfx,
  3906. .emit_fence = gfx_v9_0_ring_emit_fence,
  3907. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3908. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3909. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3910. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3911. .test_ring = gfx_v9_0_ring_test_ring,
  3912. .test_ib = gfx_v9_0_ring_test_ib,
  3913. .insert_nop = amdgpu_ring_insert_nop,
  3914. .pad_ib = amdgpu_ring_generic_pad_ib,
  3915. .emit_switch_buffer = gfx_v9_ring_emit_sb,
  3916. .emit_cntxcntl = gfx_v9_ring_emit_cntxcntl,
  3917. .init_cond_exec = gfx_v9_0_ring_emit_init_cond_exec,
  3918. .patch_cond_exec = gfx_v9_0_ring_emit_patch_cond_exec,
  3919. .emit_tmz = gfx_v9_0_ring_emit_tmz,
  3920. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  3921. .emit_reg_wait = gfx_v9_0_ring_emit_reg_wait,
  3922. .emit_reg_write_reg_wait = gfx_v9_0_ring_emit_reg_write_reg_wait,
  3923. };
  3924. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_compute = {
  3925. .type = AMDGPU_RING_TYPE_COMPUTE,
  3926. .align_mask = 0xff,
  3927. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3928. .support_64bit_ptrs = true,
  3929. .vmhub = AMDGPU_GFXHUB,
  3930. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3931. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3932. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3933. .emit_frame_size =
  3934. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3935. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3936. 5 + /* hdp invalidate */
  3937. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3938. SOC15_FLUSH_GPU_TLB_NUM_WREG * 5 +
  3939. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 7 +
  3940. 2 + /* gfx_v9_0_ring_emit_vm_flush */
  3941. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence x3 for user fence, vm fence */
  3942. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3943. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3944. .emit_fence = gfx_v9_0_ring_emit_fence,
  3945. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3946. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3947. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3948. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3949. .test_ring = gfx_v9_0_ring_test_ring,
  3950. .test_ib = gfx_v9_0_ring_test_ib,
  3951. .insert_nop = amdgpu_ring_insert_nop,
  3952. .pad_ib = amdgpu_ring_generic_pad_ib,
  3953. .set_priority = gfx_v9_0_ring_set_priority_compute,
  3954. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  3955. .emit_reg_wait = gfx_v9_0_ring_emit_reg_wait,
  3956. .emit_reg_write_reg_wait = gfx_v9_0_ring_emit_reg_write_reg_wait,
  3957. };
  3958. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_kiq = {
  3959. .type = AMDGPU_RING_TYPE_KIQ,
  3960. .align_mask = 0xff,
  3961. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3962. .support_64bit_ptrs = true,
  3963. .vmhub = AMDGPU_GFXHUB,
  3964. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3965. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3966. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3967. .emit_frame_size =
  3968. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3969. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3970. 5 + /* hdp invalidate */
  3971. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3972. SOC15_FLUSH_GPU_TLB_NUM_WREG * 5 +
  3973. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 7 +
  3974. 2 + /* gfx_v9_0_ring_emit_vm_flush */
  3975. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  3976. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3977. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3978. .emit_fence = gfx_v9_0_ring_emit_fence_kiq,
  3979. .test_ring = gfx_v9_0_ring_test_ring,
  3980. .test_ib = gfx_v9_0_ring_test_ib,
  3981. .insert_nop = amdgpu_ring_insert_nop,
  3982. .pad_ib = amdgpu_ring_generic_pad_ib,
  3983. .emit_rreg = gfx_v9_0_ring_emit_rreg,
  3984. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  3985. .emit_reg_wait = gfx_v9_0_ring_emit_reg_wait,
  3986. .emit_reg_write_reg_wait = gfx_v9_0_ring_emit_reg_write_reg_wait,
  3987. };
  3988. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev)
  3989. {
  3990. int i;
  3991. adev->gfx.kiq.ring.funcs = &gfx_v9_0_ring_funcs_kiq;
  3992. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3993. adev->gfx.gfx_ring[i].funcs = &gfx_v9_0_ring_funcs_gfx;
  3994. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3995. adev->gfx.compute_ring[i].funcs = &gfx_v9_0_ring_funcs_compute;
  3996. }
  3997. static const struct amdgpu_irq_src_funcs gfx_v9_0_kiq_irq_funcs = {
  3998. .set = gfx_v9_0_kiq_set_interrupt_state,
  3999. .process = gfx_v9_0_kiq_irq,
  4000. };
  4001. static const struct amdgpu_irq_src_funcs gfx_v9_0_eop_irq_funcs = {
  4002. .set = gfx_v9_0_set_eop_interrupt_state,
  4003. .process = gfx_v9_0_eop_irq,
  4004. };
  4005. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_reg_irq_funcs = {
  4006. .set = gfx_v9_0_set_priv_reg_fault_state,
  4007. .process = gfx_v9_0_priv_reg_irq,
  4008. };
  4009. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_inst_irq_funcs = {
  4010. .set = gfx_v9_0_set_priv_inst_fault_state,
  4011. .process = gfx_v9_0_priv_inst_irq,
  4012. };
  4013. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev)
  4014. {
  4015. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  4016. adev->gfx.eop_irq.funcs = &gfx_v9_0_eop_irq_funcs;
  4017. adev->gfx.priv_reg_irq.num_types = 1;
  4018. adev->gfx.priv_reg_irq.funcs = &gfx_v9_0_priv_reg_irq_funcs;
  4019. adev->gfx.priv_inst_irq.num_types = 1;
  4020. adev->gfx.priv_inst_irq.funcs = &gfx_v9_0_priv_inst_irq_funcs;
  4021. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  4022. adev->gfx.kiq.irq.funcs = &gfx_v9_0_kiq_irq_funcs;
  4023. }
  4024. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev)
  4025. {
  4026. switch (adev->asic_type) {
  4027. case CHIP_VEGA10:
  4028. case CHIP_VEGA12:
  4029. case CHIP_VEGA20:
  4030. case CHIP_RAVEN:
  4031. adev->gfx.rlc.funcs = &gfx_v9_0_rlc_funcs;
  4032. break;
  4033. default:
  4034. break;
  4035. }
  4036. }
  4037. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev)
  4038. {
  4039. /* init asci gds info */
  4040. adev->gds.mem.total_size = RREG32_SOC15(GC, 0, mmGDS_VMID0_SIZE);
  4041. adev->gds.gws.total_size = 64;
  4042. adev->gds.oa.total_size = 16;
  4043. if (adev->gds.mem.total_size == 64 * 1024) {
  4044. adev->gds.mem.gfx_partition_size = 4096;
  4045. adev->gds.mem.cs_partition_size = 4096;
  4046. adev->gds.gws.gfx_partition_size = 4;
  4047. adev->gds.gws.cs_partition_size = 4;
  4048. adev->gds.oa.gfx_partition_size = 4;
  4049. adev->gds.oa.cs_partition_size = 1;
  4050. } else {
  4051. adev->gds.mem.gfx_partition_size = 1024;
  4052. adev->gds.mem.cs_partition_size = 1024;
  4053. adev->gds.gws.gfx_partition_size = 16;
  4054. adev->gds.gws.cs_partition_size = 16;
  4055. adev->gds.oa.gfx_partition_size = 4;
  4056. adev->gds.oa.cs_partition_size = 4;
  4057. }
  4058. }
  4059. static void gfx_v9_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  4060. u32 bitmap)
  4061. {
  4062. u32 data;
  4063. if (!bitmap)
  4064. return;
  4065. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  4066. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  4067. WREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG, data);
  4068. }
  4069. static u32 gfx_v9_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  4070. {
  4071. u32 data, mask;
  4072. data = RREG32_SOC15(GC, 0, mmCC_GC_SHADER_ARRAY_CONFIG);
  4073. data |= RREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG);
  4074. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  4075. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  4076. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  4077. return (~data) & mask;
  4078. }
  4079. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  4080. struct amdgpu_cu_info *cu_info)
  4081. {
  4082. int i, j, k, counter, active_cu_number = 0;
  4083. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  4084. unsigned disable_masks[4 * 2];
  4085. if (!adev || !cu_info)
  4086. return -EINVAL;
  4087. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  4088. mutex_lock(&adev->grbm_idx_mutex);
  4089. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  4090. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  4091. mask = 1;
  4092. ao_bitmap = 0;
  4093. counter = 0;
  4094. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  4095. if (i < 4 && j < 2)
  4096. gfx_v9_0_set_user_cu_inactive_bitmap(
  4097. adev, disable_masks[i * 2 + j]);
  4098. bitmap = gfx_v9_0_get_cu_active_bitmap(adev);
  4099. cu_info->bitmap[i][j] = bitmap;
  4100. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  4101. if (bitmap & mask) {
  4102. if (counter < adev->gfx.config.max_cu_per_sh)
  4103. ao_bitmap |= mask;
  4104. counter ++;
  4105. }
  4106. mask <<= 1;
  4107. }
  4108. active_cu_number += counter;
  4109. if (i < 2 && j < 2)
  4110. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  4111. cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
  4112. }
  4113. }
  4114. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  4115. mutex_unlock(&adev->grbm_idx_mutex);
  4116. cu_info->number = active_cu_number;
  4117. cu_info->ao_cu_mask = ao_cu_mask;
  4118. cu_info->simd_per_cu = NUM_SIMD_PER_CU;
  4119. return 0;
  4120. }
  4121. const struct amdgpu_ip_block_version gfx_v9_0_ip_block =
  4122. {
  4123. .type = AMD_IP_BLOCK_TYPE_GFX,
  4124. .major = 9,
  4125. .minor = 0,
  4126. .rev = 0,
  4127. .funcs = &gfx_v9_0_ip_funcs,
  4128. };