gfx_v8_0.c 244 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_gfx.h"
  28. #include "vi.h"
  29. #include "vi_structs.h"
  30. #include "vid.h"
  31. #include "amdgpu_ucode.h"
  32. #include "amdgpu_atombios.h"
  33. #include "atombios_i2c.h"
  34. #include "clearstate_vi.h"
  35. #include "gmc/gmc_8_2_d.h"
  36. #include "gmc/gmc_8_2_sh_mask.h"
  37. #include "oss/oss_3_0_d.h"
  38. #include "oss/oss_3_0_sh_mask.h"
  39. #include "bif/bif_5_0_d.h"
  40. #include "bif/bif_5_0_sh_mask.h"
  41. #include "gca/gfx_8_0_d.h"
  42. #include "gca/gfx_8_0_enum.h"
  43. #include "gca/gfx_8_0_sh_mask.h"
  44. #include "gca/gfx_8_0_enum.h"
  45. #include "dce/dce_10_0_d.h"
  46. #include "dce/dce_10_0_sh_mask.h"
  47. #include "smu/smu_7_1_3_d.h"
  48. #define GFX8_NUM_GFX_RINGS 1
  49. #define GFX8_MEC_HPD_SIZE 2048
  50. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  51. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  52. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  53. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  54. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  55. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  56. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  57. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  58. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  59. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  60. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  61. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  62. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  63. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  64. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  65. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  66. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  67. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  68. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  69. /* BPM SERDES CMD */
  70. #define SET_BPM_SERDES_CMD 1
  71. #define CLE_BPM_SERDES_CMD 0
  72. /* BPM Register Address*/
  73. enum {
  74. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  75. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  76. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  77. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  78. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  79. BPM_REG_FGCG_MAX
  80. };
  81. #define RLC_FormatDirectRegListLength 14
  82. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  83. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  84. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  85. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  86. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  87. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  88. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  89. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  90. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  91. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  92. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  95. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  96. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  97. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  98. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  100. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  101. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  102. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  103. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  106. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  107. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  108. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  109. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  110. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris10_ce_2.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris10_pfp_2.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris10_me_2.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris10_mec_2.bin");
  118. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  119. MODULE_FIRMWARE("amdgpu/polaris10_mec2_2.bin");
  120. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  121. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  122. MODULE_FIRMWARE("amdgpu/polaris11_ce_2.bin");
  123. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  124. MODULE_FIRMWARE("amdgpu/polaris11_pfp_2.bin");
  125. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  126. MODULE_FIRMWARE("amdgpu/polaris11_me_2.bin");
  127. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  128. MODULE_FIRMWARE("amdgpu/polaris11_mec_2.bin");
  129. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  130. MODULE_FIRMWARE("amdgpu/polaris11_mec2_2.bin");
  131. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  132. MODULE_FIRMWARE("amdgpu/polaris12_ce.bin");
  133. MODULE_FIRMWARE("amdgpu/polaris12_ce_2.bin");
  134. MODULE_FIRMWARE("amdgpu/polaris12_pfp.bin");
  135. MODULE_FIRMWARE("amdgpu/polaris12_pfp_2.bin");
  136. MODULE_FIRMWARE("amdgpu/polaris12_me.bin");
  137. MODULE_FIRMWARE("amdgpu/polaris12_me_2.bin");
  138. MODULE_FIRMWARE("amdgpu/polaris12_mec.bin");
  139. MODULE_FIRMWARE("amdgpu/polaris12_mec_2.bin");
  140. MODULE_FIRMWARE("amdgpu/polaris12_mec2.bin");
  141. MODULE_FIRMWARE("amdgpu/polaris12_mec2_2.bin");
  142. MODULE_FIRMWARE("amdgpu/polaris12_rlc.bin");
  143. MODULE_FIRMWARE("amdgpu/vegam_ce.bin");
  144. MODULE_FIRMWARE("amdgpu/vegam_pfp.bin");
  145. MODULE_FIRMWARE("amdgpu/vegam_me.bin");
  146. MODULE_FIRMWARE("amdgpu/vegam_mec.bin");
  147. MODULE_FIRMWARE("amdgpu/vegam_mec2.bin");
  148. MODULE_FIRMWARE("amdgpu/vegam_rlc.bin");
  149. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  150. {
  151. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  152. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  153. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  154. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  155. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  156. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  157. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  158. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  159. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  160. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  161. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  162. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  163. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  164. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  165. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  166. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  167. };
  168. static const u32 golden_settings_tonga_a11[] =
  169. {
  170. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  171. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  172. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  173. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  174. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  175. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  176. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  177. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  178. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  179. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  180. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  181. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  182. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  183. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  184. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  185. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  186. };
  187. static const u32 tonga_golden_common_all[] =
  188. {
  189. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  190. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  191. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  192. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  193. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  194. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  195. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  196. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF
  197. };
  198. static const u32 tonga_mgcg_cgcg_init[] =
  199. {
  200. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  201. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  202. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  203. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  204. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  205. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  206. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  207. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  208. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  209. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  210. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  211. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  212. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  213. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  214. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  215. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  216. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  217. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  218. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  219. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  220. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  221. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  222. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  223. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  224. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  225. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  226. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  227. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  228. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  229. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  230. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  231. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  232. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  233. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  234. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  235. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  236. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  237. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  238. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  239. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  240. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  241. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  242. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  243. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  244. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  245. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  246. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  247. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  248. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  249. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  250. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  251. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  252. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  253. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  254. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  255. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  256. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  257. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  258. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  259. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  260. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  261. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  262. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  263. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  264. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  265. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  266. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  267. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  268. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  269. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  270. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  271. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  272. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  273. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  274. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  275. };
  276. static const u32 golden_settings_vegam_a11[] =
  277. {
  278. mmCB_HW_CONTROL, 0x0001f3cf, 0x00007208,
  279. mmCB_HW_CONTROL_2, 0x0f000000, 0x0d000000,
  280. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  281. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  282. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  283. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  284. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x3a00161a,
  285. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002e,
  286. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  287. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  288. mmSQ_CONFIG, 0x07f80000, 0x01180000,
  289. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  290. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  291. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  292. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  293. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x32761054,
  294. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  295. };
  296. static const u32 vegam_golden_common_all[] =
  297. {
  298. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  299. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  300. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  301. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  302. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  303. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  304. };
  305. static const u32 golden_settings_polaris11_a11[] =
  306. {
  307. mmCB_HW_CONTROL, 0x0000f3cf, 0x00007208,
  308. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  309. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  310. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  311. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  312. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  313. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  314. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  315. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  316. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  317. mmSQ_CONFIG, 0x07f80000, 0x01180000,
  318. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  319. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  320. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  321. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  322. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  323. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  324. };
  325. static const u32 polaris11_golden_common_all[] =
  326. {
  327. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  328. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  329. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  330. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  331. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  332. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  333. };
  334. static const u32 golden_settings_polaris10_a11[] =
  335. {
  336. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  337. mmCB_HW_CONTROL, 0x0001f3cf, 0x00007208,
  338. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  339. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  340. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  341. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  342. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  343. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  344. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  345. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  346. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  347. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  348. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  349. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  350. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  351. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  352. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  353. };
  354. static const u32 polaris10_golden_common_all[] =
  355. {
  356. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  357. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  358. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  359. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  360. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  361. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  362. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  363. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  364. };
  365. static const u32 fiji_golden_common_all[] =
  366. {
  367. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  368. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  369. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  370. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  371. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  372. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  373. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  374. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  375. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  376. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  377. };
  378. static const u32 golden_settings_fiji_a10[] =
  379. {
  380. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  381. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  382. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  383. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  384. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  385. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  386. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  387. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  388. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  389. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  390. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  391. };
  392. static const u32 fiji_mgcg_cgcg_init[] =
  393. {
  394. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  395. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  396. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  397. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  398. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  399. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  400. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  401. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  402. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  403. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  404. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  405. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  406. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  407. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  408. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  409. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  410. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  411. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  412. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  413. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  414. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  415. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  416. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  417. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  418. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  419. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  420. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  421. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  422. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  423. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  424. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  425. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  426. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  427. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  428. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  429. };
  430. static const u32 golden_settings_iceland_a11[] =
  431. {
  432. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  433. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  434. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  435. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  436. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  437. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  438. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  439. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  440. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  441. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  442. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  443. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  444. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  445. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  446. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  447. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  448. };
  449. static const u32 iceland_golden_common_all[] =
  450. {
  451. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  452. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  453. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  454. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  455. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  456. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  457. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  458. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF
  459. };
  460. static const u32 iceland_mgcg_cgcg_init[] =
  461. {
  462. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  463. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  464. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  465. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  466. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  467. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  468. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  469. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  470. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  471. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  472. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  473. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  474. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  475. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  476. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  477. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  478. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  479. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  480. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  481. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  482. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  483. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  484. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  485. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  486. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  487. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  488. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  489. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  490. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  491. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  492. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  493. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  494. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  495. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  496. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  497. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  498. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  499. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  500. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  501. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  502. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  503. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  504. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  505. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  506. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  507. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  508. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  509. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  510. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  511. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  512. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  513. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  514. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  515. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  516. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  517. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  518. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  519. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  520. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  521. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  522. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  523. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  524. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  525. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  526. };
  527. static const u32 cz_golden_settings_a11[] =
  528. {
  529. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  530. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  531. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  532. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  533. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  534. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  535. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  536. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  537. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  538. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  539. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  540. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  541. };
  542. static const u32 cz_golden_common_all[] =
  543. {
  544. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  545. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  546. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  547. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  548. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  549. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  550. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  551. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF
  552. };
  553. static const u32 cz_mgcg_cgcg_init[] =
  554. {
  555. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  556. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  557. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  558. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  559. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  560. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  561. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  562. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  563. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  564. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  565. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  566. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  567. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  568. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  569. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  570. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  571. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  572. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  573. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  574. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  575. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  576. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  577. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  578. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  579. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  580. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  581. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  582. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  583. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  584. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  585. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  586. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  587. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  588. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  589. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  590. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  591. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  592. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  593. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  594. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  595. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  596. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  597. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  598. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  599. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  600. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  601. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  602. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  603. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  604. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  605. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  606. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  607. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  608. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  609. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  610. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  611. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  612. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  613. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  614. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  615. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  616. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  617. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  618. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  619. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  620. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  621. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  622. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  623. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  624. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  625. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  626. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  627. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  628. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  629. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  630. };
  631. static const u32 stoney_golden_settings_a11[] =
  632. {
  633. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  634. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  635. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  636. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  637. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  638. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  639. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  640. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  641. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  642. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  643. };
  644. static const u32 stoney_golden_common_all[] =
  645. {
  646. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  647. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  648. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  649. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  650. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  651. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  652. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  653. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  654. };
  655. static const u32 stoney_mgcg_cgcg_init[] =
  656. {
  657. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  658. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  659. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  660. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  661. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  662. };
  663. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  664. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  665. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  666. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  667. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  668. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  669. static void gfx_v8_0_ring_emit_ce_meta(struct amdgpu_ring *ring);
  670. static void gfx_v8_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  671. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  672. {
  673. switch (adev->asic_type) {
  674. case CHIP_TOPAZ:
  675. amdgpu_device_program_register_sequence(adev,
  676. iceland_mgcg_cgcg_init,
  677. ARRAY_SIZE(iceland_mgcg_cgcg_init));
  678. amdgpu_device_program_register_sequence(adev,
  679. golden_settings_iceland_a11,
  680. ARRAY_SIZE(golden_settings_iceland_a11));
  681. amdgpu_device_program_register_sequence(adev,
  682. iceland_golden_common_all,
  683. ARRAY_SIZE(iceland_golden_common_all));
  684. break;
  685. case CHIP_FIJI:
  686. amdgpu_device_program_register_sequence(adev,
  687. fiji_mgcg_cgcg_init,
  688. ARRAY_SIZE(fiji_mgcg_cgcg_init));
  689. amdgpu_device_program_register_sequence(adev,
  690. golden_settings_fiji_a10,
  691. ARRAY_SIZE(golden_settings_fiji_a10));
  692. amdgpu_device_program_register_sequence(adev,
  693. fiji_golden_common_all,
  694. ARRAY_SIZE(fiji_golden_common_all));
  695. break;
  696. case CHIP_TONGA:
  697. amdgpu_device_program_register_sequence(adev,
  698. tonga_mgcg_cgcg_init,
  699. ARRAY_SIZE(tonga_mgcg_cgcg_init));
  700. amdgpu_device_program_register_sequence(adev,
  701. golden_settings_tonga_a11,
  702. ARRAY_SIZE(golden_settings_tonga_a11));
  703. amdgpu_device_program_register_sequence(adev,
  704. tonga_golden_common_all,
  705. ARRAY_SIZE(tonga_golden_common_all));
  706. break;
  707. case CHIP_VEGAM:
  708. amdgpu_device_program_register_sequence(adev,
  709. golden_settings_vegam_a11,
  710. ARRAY_SIZE(golden_settings_vegam_a11));
  711. amdgpu_device_program_register_sequence(adev,
  712. vegam_golden_common_all,
  713. ARRAY_SIZE(vegam_golden_common_all));
  714. break;
  715. case CHIP_POLARIS11:
  716. case CHIP_POLARIS12:
  717. amdgpu_device_program_register_sequence(adev,
  718. golden_settings_polaris11_a11,
  719. ARRAY_SIZE(golden_settings_polaris11_a11));
  720. amdgpu_device_program_register_sequence(adev,
  721. polaris11_golden_common_all,
  722. ARRAY_SIZE(polaris11_golden_common_all));
  723. break;
  724. case CHIP_POLARIS10:
  725. amdgpu_device_program_register_sequence(adev,
  726. golden_settings_polaris10_a11,
  727. ARRAY_SIZE(golden_settings_polaris10_a11));
  728. amdgpu_device_program_register_sequence(adev,
  729. polaris10_golden_common_all,
  730. ARRAY_SIZE(polaris10_golden_common_all));
  731. WREG32_SMC(ixCG_ACLK_CNTL, 0x0000001C);
  732. if (adev->pdev->revision == 0xc7 &&
  733. ((adev->pdev->subsystem_device == 0xb37 && adev->pdev->subsystem_vendor == 0x1002) ||
  734. (adev->pdev->subsystem_device == 0x4a8 && adev->pdev->subsystem_vendor == 0x1043) ||
  735. (adev->pdev->subsystem_device == 0x9480 && adev->pdev->subsystem_vendor == 0x1682))) {
  736. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1E, 0xDD);
  737. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1F, 0xD0);
  738. }
  739. break;
  740. case CHIP_CARRIZO:
  741. amdgpu_device_program_register_sequence(adev,
  742. cz_mgcg_cgcg_init,
  743. ARRAY_SIZE(cz_mgcg_cgcg_init));
  744. amdgpu_device_program_register_sequence(adev,
  745. cz_golden_settings_a11,
  746. ARRAY_SIZE(cz_golden_settings_a11));
  747. amdgpu_device_program_register_sequence(adev,
  748. cz_golden_common_all,
  749. ARRAY_SIZE(cz_golden_common_all));
  750. break;
  751. case CHIP_STONEY:
  752. amdgpu_device_program_register_sequence(adev,
  753. stoney_mgcg_cgcg_init,
  754. ARRAY_SIZE(stoney_mgcg_cgcg_init));
  755. amdgpu_device_program_register_sequence(adev,
  756. stoney_golden_settings_a11,
  757. ARRAY_SIZE(stoney_golden_settings_a11));
  758. amdgpu_device_program_register_sequence(adev,
  759. stoney_golden_common_all,
  760. ARRAY_SIZE(stoney_golden_common_all));
  761. break;
  762. default:
  763. break;
  764. }
  765. }
  766. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  767. {
  768. adev->gfx.scratch.num_reg = 8;
  769. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  770. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  771. }
  772. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  773. {
  774. struct amdgpu_device *adev = ring->adev;
  775. uint32_t scratch;
  776. uint32_t tmp = 0;
  777. unsigned i;
  778. int r;
  779. r = amdgpu_gfx_scratch_get(adev, &scratch);
  780. if (r) {
  781. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  782. return r;
  783. }
  784. WREG32(scratch, 0xCAFEDEAD);
  785. r = amdgpu_ring_alloc(ring, 3);
  786. if (r) {
  787. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  788. ring->idx, r);
  789. amdgpu_gfx_scratch_free(adev, scratch);
  790. return r;
  791. }
  792. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  793. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  794. amdgpu_ring_write(ring, 0xDEADBEEF);
  795. amdgpu_ring_commit(ring);
  796. for (i = 0; i < adev->usec_timeout; i++) {
  797. tmp = RREG32(scratch);
  798. if (tmp == 0xDEADBEEF)
  799. break;
  800. DRM_UDELAY(1);
  801. }
  802. if (i < adev->usec_timeout) {
  803. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  804. ring->idx, i);
  805. } else {
  806. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  807. ring->idx, scratch, tmp);
  808. r = -EINVAL;
  809. }
  810. amdgpu_gfx_scratch_free(adev, scratch);
  811. return r;
  812. }
  813. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  814. {
  815. struct amdgpu_device *adev = ring->adev;
  816. struct amdgpu_ib ib;
  817. struct dma_fence *f = NULL;
  818. uint32_t scratch;
  819. uint32_t tmp = 0;
  820. long r;
  821. r = amdgpu_gfx_scratch_get(adev, &scratch);
  822. if (r) {
  823. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  824. return r;
  825. }
  826. WREG32(scratch, 0xCAFEDEAD);
  827. memset(&ib, 0, sizeof(ib));
  828. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  829. if (r) {
  830. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  831. goto err1;
  832. }
  833. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  834. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  835. ib.ptr[2] = 0xDEADBEEF;
  836. ib.length_dw = 3;
  837. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  838. if (r)
  839. goto err2;
  840. r = dma_fence_wait_timeout(f, false, timeout);
  841. if (r == 0) {
  842. DRM_ERROR("amdgpu: IB test timed out.\n");
  843. r = -ETIMEDOUT;
  844. goto err2;
  845. } else if (r < 0) {
  846. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  847. goto err2;
  848. }
  849. tmp = RREG32(scratch);
  850. if (tmp == 0xDEADBEEF) {
  851. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  852. r = 0;
  853. } else {
  854. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  855. scratch, tmp);
  856. r = -EINVAL;
  857. }
  858. err2:
  859. amdgpu_ib_free(adev, &ib, NULL);
  860. dma_fence_put(f);
  861. err1:
  862. amdgpu_gfx_scratch_free(adev, scratch);
  863. return r;
  864. }
  865. static void gfx_v8_0_free_microcode(struct amdgpu_device *adev)
  866. {
  867. release_firmware(adev->gfx.pfp_fw);
  868. adev->gfx.pfp_fw = NULL;
  869. release_firmware(adev->gfx.me_fw);
  870. adev->gfx.me_fw = NULL;
  871. release_firmware(adev->gfx.ce_fw);
  872. adev->gfx.ce_fw = NULL;
  873. release_firmware(adev->gfx.rlc_fw);
  874. adev->gfx.rlc_fw = NULL;
  875. release_firmware(adev->gfx.mec_fw);
  876. adev->gfx.mec_fw = NULL;
  877. if ((adev->asic_type != CHIP_STONEY) &&
  878. (adev->asic_type != CHIP_TOPAZ))
  879. release_firmware(adev->gfx.mec2_fw);
  880. adev->gfx.mec2_fw = NULL;
  881. kfree(adev->gfx.rlc.register_list_format);
  882. }
  883. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  884. {
  885. const char *chip_name;
  886. char fw_name[30];
  887. int err;
  888. struct amdgpu_firmware_info *info = NULL;
  889. const struct common_firmware_header *header = NULL;
  890. const struct gfx_firmware_header_v1_0 *cp_hdr;
  891. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  892. unsigned int *tmp = NULL, i;
  893. DRM_DEBUG("\n");
  894. switch (adev->asic_type) {
  895. case CHIP_TOPAZ:
  896. chip_name = "topaz";
  897. break;
  898. case CHIP_TONGA:
  899. chip_name = "tonga";
  900. break;
  901. case CHIP_CARRIZO:
  902. chip_name = "carrizo";
  903. break;
  904. case CHIP_FIJI:
  905. chip_name = "fiji";
  906. break;
  907. case CHIP_STONEY:
  908. chip_name = "stoney";
  909. break;
  910. case CHIP_POLARIS10:
  911. chip_name = "polaris10";
  912. break;
  913. case CHIP_POLARIS11:
  914. chip_name = "polaris11";
  915. break;
  916. case CHIP_POLARIS12:
  917. chip_name = "polaris12";
  918. break;
  919. case CHIP_VEGAM:
  920. chip_name = "vegam";
  921. break;
  922. default:
  923. BUG();
  924. }
  925. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  926. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp_2.bin", chip_name);
  927. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  928. if (err == -ENOENT) {
  929. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  930. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  931. }
  932. } else {
  933. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  934. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  935. }
  936. if (err)
  937. goto out;
  938. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  939. if (err)
  940. goto out;
  941. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  942. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  943. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  944. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  945. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me_2.bin", chip_name);
  946. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  947. if (err == -ENOENT) {
  948. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  949. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  950. }
  951. } else {
  952. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  953. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  954. }
  955. if (err)
  956. goto out;
  957. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  958. if (err)
  959. goto out;
  960. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  961. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  962. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  963. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  964. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce_2.bin", chip_name);
  965. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  966. if (err == -ENOENT) {
  967. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  968. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  969. }
  970. } else {
  971. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  972. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  973. }
  974. if (err)
  975. goto out;
  976. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  977. if (err)
  978. goto out;
  979. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  980. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  981. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  982. /*
  983. * Support for MCBP/Virtualization in combination with chained IBs is
  984. * formal released on feature version #46
  985. */
  986. if (adev->gfx.ce_feature_version >= 46 &&
  987. adev->gfx.pfp_feature_version >= 46) {
  988. adev->virt.chained_ib_support = true;
  989. DRM_INFO("Chained IB support enabled!\n");
  990. } else
  991. adev->virt.chained_ib_support = false;
  992. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  993. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  994. if (err)
  995. goto out;
  996. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  997. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  998. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  999. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  1000. adev->gfx.rlc.save_and_restore_offset =
  1001. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  1002. adev->gfx.rlc.clear_state_descriptor_offset =
  1003. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  1004. adev->gfx.rlc.avail_scratch_ram_locations =
  1005. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  1006. adev->gfx.rlc.reg_restore_list_size =
  1007. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  1008. adev->gfx.rlc.reg_list_format_start =
  1009. le32_to_cpu(rlc_hdr->reg_list_format_start);
  1010. adev->gfx.rlc.reg_list_format_separate_start =
  1011. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  1012. adev->gfx.rlc.starting_offsets_start =
  1013. le32_to_cpu(rlc_hdr->starting_offsets_start);
  1014. adev->gfx.rlc.reg_list_format_size_bytes =
  1015. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  1016. adev->gfx.rlc.reg_list_size_bytes =
  1017. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  1018. adev->gfx.rlc.register_list_format =
  1019. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  1020. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  1021. if (!adev->gfx.rlc.register_list_format) {
  1022. err = -ENOMEM;
  1023. goto out;
  1024. }
  1025. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  1026. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  1027. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  1028. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  1029. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  1030. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  1031. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  1032. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  1033. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  1034. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  1035. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec_2.bin", chip_name);
  1036. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  1037. if (err == -ENOENT) {
  1038. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  1039. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  1040. }
  1041. } else {
  1042. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  1043. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  1044. }
  1045. if (err)
  1046. goto out;
  1047. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  1048. if (err)
  1049. goto out;
  1050. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1051. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  1052. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  1053. if ((adev->asic_type != CHIP_STONEY) &&
  1054. (adev->asic_type != CHIP_TOPAZ)) {
  1055. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  1056. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2_2.bin", chip_name);
  1057. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  1058. if (err == -ENOENT) {
  1059. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  1060. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  1061. }
  1062. } else {
  1063. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  1064. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  1065. }
  1066. if (!err) {
  1067. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  1068. if (err)
  1069. goto out;
  1070. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  1071. adev->gfx.mec2_fw->data;
  1072. adev->gfx.mec2_fw_version =
  1073. le32_to_cpu(cp_hdr->header.ucode_version);
  1074. adev->gfx.mec2_feature_version =
  1075. le32_to_cpu(cp_hdr->ucode_feature_version);
  1076. } else {
  1077. err = 0;
  1078. adev->gfx.mec2_fw = NULL;
  1079. }
  1080. }
  1081. if (adev->firmware.load_type == AMDGPU_FW_LOAD_SMU) {
  1082. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  1083. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  1084. info->fw = adev->gfx.pfp_fw;
  1085. header = (const struct common_firmware_header *)info->fw->data;
  1086. adev->firmware.fw_size +=
  1087. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1088. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  1089. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  1090. info->fw = adev->gfx.me_fw;
  1091. header = (const struct common_firmware_header *)info->fw->data;
  1092. adev->firmware.fw_size +=
  1093. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1094. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  1095. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  1096. info->fw = adev->gfx.ce_fw;
  1097. header = (const struct common_firmware_header *)info->fw->data;
  1098. adev->firmware.fw_size +=
  1099. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1100. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  1101. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  1102. info->fw = adev->gfx.rlc_fw;
  1103. header = (const struct common_firmware_header *)info->fw->data;
  1104. adev->firmware.fw_size +=
  1105. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1106. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  1107. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  1108. info->fw = adev->gfx.mec_fw;
  1109. header = (const struct common_firmware_header *)info->fw->data;
  1110. adev->firmware.fw_size +=
  1111. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1112. /* we need account JT in */
  1113. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1114. adev->firmware.fw_size +=
  1115. ALIGN(le32_to_cpu(cp_hdr->jt_size) << 2, PAGE_SIZE);
  1116. if (amdgpu_sriov_vf(adev)) {
  1117. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_STORAGE];
  1118. info->ucode_id = AMDGPU_UCODE_ID_STORAGE;
  1119. info->fw = adev->gfx.mec_fw;
  1120. adev->firmware.fw_size +=
  1121. ALIGN(le32_to_cpu(64 * PAGE_SIZE), PAGE_SIZE);
  1122. }
  1123. if (adev->gfx.mec2_fw) {
  1124. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  1125. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  1126. info->fw = adev->gfx.mec2_fw;
  1127. header = (const struct common_firmware_header *)info->fw->data;
  1128. adev->firmware.fw_size +=
  1129. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1130. }
  1131. }
  1132. out:
  1133. if (err) {
  1134. dev_err(adev->dev,
  1135. "gfx8: Failed to load firmware \"%s\"\n",
  1136. fw_name);
  1137. release_firmware(adev->gfx.pfp_fw);
  1138. adev->gfx.pfp_fw = NULL;
  1139. release_firmware(adev->gfx.me_fw);
  1140. adev->gfx.me_fw = NULL;
  1141. release_firmware(adev->gfx.ce_fw);
  1142. adev->gfx.ce_fw = NULL;
  1143. release_firmware(adev->gfx.rlc_fw);
  1144. adev->gfx.rlc_fw = NULL;
  1145. release_firmware(adev->gfx.mec_fw);
  1146. adev->gfx.mec_fw = NULL;
  1147. release_firmware(adev->gfx.mec2_fw);
  1148. adev->gfx.mec2_fw = NULL;
  1149. }
  1150. return err;
  1151. }
  1152. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  1153. volatile u32 *buffer)
  1154. {
  1155. u32 count = 0, i;
  1156. const struct cs_section_def *sect = NULL;
  1157. const struct cs_extent_def *ext = NULL;
  1158. if (adev->gfx.rlc.cs_data == NULL)
  1159. return;
  1160. if (buffer == NULL)
  1161. return;
  1162. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1163. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1164. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1165. buffer[count++] = cpu_to_le32(0x80000000);
  1166. buffer[count++] = cpu_to_le32(0x80000000);
  1167. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1168. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1169. if (sect->id == SECT_CONTEXT) {
  1170. buffer[count++] =
  1171. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1172. buffer[count++] = cpu_to_le32(ext->reg_index -
  1173. PACKET3_SET_CONTEXT_REG_START);
  1174. for (i = 0; i < ext->reg_count; i++)
  1175. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1176. } else {
  1177. return;
  1178. }
  1179. }
  1180. }
  1181. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1182. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1183. PACKET3_SET_CONTEXT_REG_START);
  1184. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config);
  1185. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config_1);
  1186. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1187. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1188. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1189. buffer[count++] = cpu_to_le32(0);
  1190. }
  1191. static void cz_init_cp_jump_table(struct amdgpu_device *adev)
  1192. {
  1193. const __le32 *fw_data;
  1194. volatile u32 *dst_ptr;
  1195. int me, i, max_me = 4;
  1196. u32 bo_offset = 0;
  1197. u32 table_offset, table_size;
  1198. if (adev->asic_type == CHIP_CARRIZO)
  1199. max_me = 5;
  1200. /* write the cp table buffer */
  1201. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  1202. for (me = 0; me < max_me; me++) {
  1203. if (me == 0) {
  1204. const struct gfx_firmware_header_v1_0 *hdr =
  1205. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1206. fw_data = (const __le32 *)
  1207. (adev->gfx.ce_fw->data +
  1208. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1209. table_offset = le32_to_cpu(hdr->jt_offset);
  1210. table_size = le32_to_cpu(hdr->jt_size);
  1211. } else if (me == 1) {
  1212. const struct gfx_firmware_header_v1_0 *hdr =
  1213. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1214. fw_data = (const __le32 *)
  1215. (adev->gfx.pfp_fw->data +
  1216. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1217. table_offset = le32_to_cpu(hdr->jt_offset);
  1218. table_size = le32_to_cpu(hdr->jt_size);
  1219. } else if (me == 2) {
  1220. const struct gfx_firmware_header_v1_0 *hdr =
  1221. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1222. fw_data = (const __le32 *)
  1223. (adev->gfx.me_fw->data +
  1224. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1225. table_offset = le32_to_cpu(hdr->jt_offset);
  1226. table_size = le32_to_cpu(hdr->jt_size);
  1227. } else if (me == 3) {
  1228. const struct gfx_firmware_header_v1_0 *hdr =
  1229. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1230. fw_data = (const __le32 *)
  1231. (adev->gfx.mec_fw->data +
  1232. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1233. table_offset = le32_to_cpu(hdr->jt_offset);
  1234. table_size = le32_to_cpu(hdr->jt_size);
  1235. } else if (me == 4) {
  1236. const struct gfx_firmware_header_v1_0 *hdr =
  1237. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  1238. fw_data = (const __le32 *)
  1239. (adev->gfx.mec2_fw->data +
  1240. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1241. table_offset = le32_to_cpu(hdr->jt_offset);
  1242. table_size = le32_to_cpu(hdr->jt_size);
  1243. }
  1244. for (i = 0; i < table_size; i ++) {
  1245. dst_ptr[bo_offset + i] =
  1246. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  1247. }
  1248. bo_offset += table_size;
  1249. }
  1250. }
  1251. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1252. {
  1253. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj, NULL, NULL);
  1254. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj, NULL, NULL);
  1255. }
  1256. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1257. {
  1258. volatile u32 *dst_ptr;
  1259. u32 dws;
  1260. const struct cs_section_def *cs_data;
  1261. int r;
  1262. adev->gfx.rlc.cs_data = vi_cs_data;
  1263. cs_data = adev->gfx.rlc.cs_data;
  1264. if (cs_data) {
  1265. /* clear state block */
  1266. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1267. r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
  1268. AMDGPU_GEM_DOMAIN_VRAM,
  1269. &adev->gfx.rlc.clear_state_obj,
  1270. &adev->gfx.rlc.clear_state_gpu_addr,
  1271. (void **)&adev->gfx.rlc.cs_ptr);
  1272. if (r) {
  1273. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1274. gfx_v8_0_rlc_fini(adev);
  1275. return r;
  1276. }
  1277. /* set up the cs buffer */
  1278. dst_ptr = adev->gfx.rlc.cs_ptr;
  1279. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1280. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1281. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1282. }
  1283. if ((adev->asic_type == CHIP_CARRIZO) ||
  1284. (adev->asic_type == CHIP_STONEY)) {
  1285. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  1286. r = amdgpu_bo_create_reserved(adev, adev->gfx.rlc.cp_table_size,
  1287. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  1288. &adev->gfx.rlc.cp_table_obj,
  1289. &adev->gfx.rlc.cp_table_gpu_addr,
  1290. (void **)&adev->gfx.rlc.cp_table_ptr);
  1291. if (r) {
  1292. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  1293. return r;
  1294. }
  1295. cz_init_cp_jump_table(adev);
  1296. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  1297. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1298. }
  1299. return 0;
  1300. }
  1301. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1302. {
  1303. amdgpu_bo_free_kernel(&adev->gfx.mec.hpd_eop_obj, NULL, NULL);
  1304. }
  1305. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1306. {
  1307. int r;
  1308. u32 *hpd;
  1309. size_t mec_hpd_size;
  1310. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  1311. /* take ownership of the relevant compute queues */
  1312. amdgpu_gfx_compute_queue_acquire(adev);
  1313. mec_hpd_size = adev->gfx.num_compute_rings * GFX8_MEC_HPD_SIZE;
  1314. r = amdgpu_bo_create_reserved(adev, mec_hpd_size, PAGE_SIZE,
  1315. AMDGPU_GEM_DOMAIN_GTT,
  1316. &adev->gfx.mec.hpd_eop_obj,
  1317. &adev->gfx.mec.hpd_eop_gpu_addr,
  1318. (void **)&hpd);
  1319. if (r) {
  1320. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1321. return r;
  1322. }
  1323. memset(hpd, 0, mec_hpd_size);
  1324. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1325. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1326. return 0;
  1327. }
  1328. static const u32 vgpr_init_compute_shader[] =
  1329. {
  1330. 0x7e000209, 0x7e020208,
  1331. 0x7e040207, 0x7e060206,
  1332. 0x7e080205, 0x7e0a0204,
  1333. 0x7e0c0203, 0x7e0e0202,
  1334. 0x7e100201, 0x7e120200,
  1335. 0x7e140209, 0x7e160208,
  1336. 0x7e180207, 0x7e1a0206,
  1337. 0x7e1c0205, 0x7e1e0204,
  1338. 0x7e200203, 0x7e220202,
  1339. 0x7e240201, 0x7e260200,
  1340. 0x7e280209, 0x7e2a0208,
  1341. 0x7e2c0207, 0x7e2e0206,
  1342. 0x7e300205, 0x7e320204,
  1343. 0x7e340203, 0x7e360202,
  1344. 0x7e380201, 0x7e3a0200,
  1345. 0x7e3c0209, 0x7e3e0208,
  1346. 0x7e400207, 0x7e420206,
  1347. 0x7e440205, 0x7e460204,
  1348. 0x7e480203, 0x7e4a0202,
  1349. 0x7e4c0201, 0x7e4e0200,
  1350. 0x7e500209, 0x7e520208,
  1351. 0x7e540207, 0x7e560206,
  1352. 0x7e580205, 0x7e5a0204,
  1353. 0x7e5c0203, 0x7e5e0202,
  1354. 0x7e600201, 0x7e620200,
  1355. 0x7e640209, 0x7e660208,
  1356. 0x7e680207, 0x7e6a0206,
  1357. 0x7e6c0205, 0x7e6e0204,
  1358. 0x7e700203, 0x7e720202,
  1359. 0x7e740201, 0x7e760200,
  1360. 0x7e780209, 0x7e7a0208,
  1361. 0x7e7c0207, 0x7e7e0206,
  1362. 0xbf8a0000, 0xbf810000,
  1363. };
  1364. static const u32 sgpr_init_compute_shader[] =
  1365. {
  1366. 0xbe8a0100, 0xbe8c0102,
  1367. 0xbe8e0104, 0xbe900106,
  1368. 0xbe920108, 0xbe940100,
  1369. 0xbe960102, 0xbe980104,
  1370. 0xbe9a0106, 0xbe9c0108,
  1371. 0xbe9e0100, 0xbea00102,
  1372. 0xbea20104, 0xbea40106,
  1373. 0xbea60108, 0xbea80100,
  1374. 0xbeaa0102, 0xbeac0104,
  1375. 0xbeae0106, 0xbeb00108,
  1376. 0xbeb20100, 0xbeb40102,
  1377. 0xbeb60104, 0xbeb80106,
  1378. 0xbeba0108, 0xbebc0100,
  1379. 0xbebe0102, 0xbec00104,
  1380. 0xbec20106, 0xbec40108,
  1381. 0xbec60100, 0xbec80102,
  1382. 0xbee60004, 0xbee70005,
  1383. 0xbeea0006, 0xbeeb0007,
  1384. 0xbee80008, 0xbee90009,
  1385. 0xbefc0000, 0xbf8a0000,
  1386. 0xbf810000, 0x00000000,
  1387. };
  1388. static const u32 vgpr_init_regs[] =
  1389. {
  1390. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1391. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000, /* CU_GROUP_COUNT=1 */
  1392. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1393. mmCOMPUTE_NUM_THREAD_Y, 1,
  1394. mmCOMPUTE_NUM_THREAD_Z, 1,
  1395. mmCOMPUTE_PGM_RSRC1, 0x100004f, /* VGPRS=15 (64 logical VGPRs), SGPRS=1 (16 SGPRs), BULKY=1 */
  1396. mmCOMPUTE_PGM_RSRC2, 20,
  1397. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1398. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1399. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1400. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1401. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1402. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1403. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1404. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1405. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1406. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1407. };
  1408. static const u32 sgpr1_init_regs[] =
  1409. {
  1410. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1411. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000, /* CU_GROUP_COUNT=1 */
  1412. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1413. mmCOMPUTE_NUM_THREAD_Y, 1,
  1414. mmCOMPUTE_NUM_THREAD_Z, 1,
  1415. mmCOMPUTE_PGM_RSRC1, 0x240, /* SGPRS=9 (80 GPRS) */
  1416. mmCOMPUTE_PGM_RSRC2, 20,
  1417. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1418. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1419. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1420. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1421. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1422. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1423. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1424. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1425. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1426. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1427. };
  1428. static const u32 sgpr2_init_regs[] =
  1429. {
  1430. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1431. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1432. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1433. mmCOMPUTE_NUM_THREAD_Y, 1,
  1434. mmCOMPUTE_NUM_THREAD_Z, 1,
  1435. mmCOMPUTE_PGM_RSRC1, 0x240, /* SGPRS=9 (80 GPRS) */
  1436. mmCOMPUTE_PGM_RSRC2, 20,
  1437. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1438. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1439. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1440. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1441. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1442. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1443. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1444. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1445. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1446. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1447. };
  1448. static const u32 sec_ded_counter_registers[] =
  1449. {
  1450. mmCPC_EDC_ATC_CNT,
  1451. mmCPC_EDC_SCRATCH_CNT,
  1452. mmCPC_EDC_UCODE_CNT,
  1453. mmCPF_EDC_ATC_CNT,
  1454. mmCPF_EDC_ROQ_CNT,
  1455. mmCPF_EDC_TAG_CNT,
  1456. mmCPG_EDC_ATC_CNT,
  1457. mmCPG_EDC_DMA_CNT,
  1458. mmCPG_EDC_TAG_CNT,
  1459. mmDC_EDC_CSINVOC_CNT,
  1460. mmDC_EDC_RESTORE_CNT,
  1461. mmDC_EDC_STATE_CNT,
  1462. mmGDS_EDC_CNT,
  1463. mmGDS_EDC_GRBM_CNT,
  1464. mmGDS_EDC_OA_DED,
  1465. mmSPI_EDC_CNT,
  1466. mmSQC_ATC_EDC_GATCL1_CNT,
  1467. mmSQC_EDC_CNT,
  1468. mmSQ_EDC_DED_CNT,
  1469. mmSQ_EDC_INFO,
  1470. mmSQ_EDC_SEC_CNT,
  1471. mmTCC_EDC_CNT,
  1472. mmTCP_ATC_EDC_GATCL1_CNT,
  1473. mmTCP_EDC_CNT,
  1474. mmTD_EDC_CNT
  1475. };
  1476. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1477. {
  1478. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1479. struct amdgpu_ib ib;
  1480. struct dma_fence *f = NULL;
  1481. int r, i;
  1482. u32 tmp;
  1483. unsigned total_size, vgpr_offset, sgpr_offset;
  1484. u64 gpu_addr;
  1485. /* only supported on CZ */
  1486. if (adev->asic_type != CHIP_CARRIZO)
  1487. return 0;
  1488. /* bail if the compute ring is not ready */
  1489. if (!ring->ready)
  1490. return 0;
  1491. tmp = RREG32(mmGB_EDC_MODE);
  1492. WREG32(mmGB_EDC_MODE, 0);
  1493. total_size =
  1494. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1495. total_size +=
  1496. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1497. total_size +=
  1498. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1499. total_size = ALIGN(total_size, 256);
  1500. vgpr_offset = total_size;
  1501. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1502. sgpr_offset = total_size;
  1503. total_size += sizeof(sgpr_init_compute_shader);
  1504. /* allocate an indirect buffer to put the commands in */
  1505. memset(&ib, 0, sizeof(ib));
  1506. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1507. if (r) {
  1508. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1509. return r;
  1510. }
  1511. /* load the compute shaders */
  1512. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1513. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1514. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1515. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1516. /* init the ib length to 0 */
  1517. ib.length_dw = 0;
  1518. /* VGPR */
  1519. /* write the register state for the compute dispatch */
  1520. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1521. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1522. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1523. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1524. }
  1525. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1526. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1527. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1528. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1529. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1530. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1531. /* write dispatch packet */
  1532. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1533. ib.ptr[ib.length_dw++] = 8; /* x */
  1534. ib.ptr[ib.length_dw++] = 1; /* y */
  1535. ib.ptr[ib.length_dw++] = 1; /* z */
  1536. ib.ptr[ib.length_dw++] =
  1537. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1538. /* write CS partial flush packet */
  1539. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1540. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1541. /* SGPR1 */
  1542. /* write the register state for the compute dispatch */
  1543. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1544. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1545. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1546. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1547. }
  1548. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1549. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1550. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1551. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1552. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1553. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1554. /* write dispatch packet */
  1555. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1556. ib.ptr[ib.length_dw++] = 8; /* x */
  1557. ib.ptr[ib.length_dw++] = 1; /* y */
  1558. ib.ptr[ib.length_dw++] = 1; /* z */
  1559. ib.ptr[ib.length_dw++] =
  1560. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1561. /* write CS partial flush packet */
  1562. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1563. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1564. /* SGPR2 */
  1565. /* write the register state for the compute dispatch */
  1566. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1567. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1568. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1569. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1570. }
  1571. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1572. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1573. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1574. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1575. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1576. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1577. /* write dispatch packet */
  1578. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1579. ib.ptr[ib.length_dw++] = 8; /* x */
  1580. ib.ptr[ib.length_dw++] = 1; /* y */
  1581. ib.ptr[ib.length_dw++] = 1; /* z */
  1582. ib.ptr[ib.length_dw++] =
  1583. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1584. /* write CS partial flush packet */
  1585. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1586. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1587. /* shedule the ib on the ring */
  1588. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  1589. if (r) {
  1590. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1591. goto fail;
  1592. }
  1593. /* wait for the GPU to finish processing the IB */
  1594. r = dma_fence_wait(f, false);
  1595. if (r) {
  1596. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1597. goto fail;
  1598. }
  1599. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1600. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1601. WREG32(mmGB_EDC_MODE, tmp);
  1602. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1603. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1604. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1605. /* read back registers to clear the counters */
  1606. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1607. RREG32(sec_ded_counter_registers[i]);
  1608. fail:
  1609. amdgpu_ib_free(adev, &ib, NULL);
  1610. dma_fence_put(f);
  1611. return r;
  1612. }
  1613. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1614. {
  1615. u32 gb_addr_config;
  1616. u32 mc_shared_chmap, mc_arb_ramcfg;
  1617. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1618. u32 tmp;
  1619. int ret;
  1620. switch (adev->asic_type) {
  1621. case CHIP_TOPAZ:
  1622. adev->gfx.config.max_shader_engines = 1;
  1623. adev->gfx.config.max_tile_pipes = 2;
  1624. adev->gfx.config.max_cu_per_sh = 6;
  1625. adev->gfx.config.max_sh_per_se = 1;
  1626. adev->gfx.config.max_backends_per_se = 2;
  1627. adev->gfx.config.max_texture_channel_caches = 2;
  1628. adev->gfx.config.max_gprs = 256;
  1629. adev->gfx.config.max_gs_threads = 32;
  1630. adev->gfx.config.max_hw_contexts = 8;
  1631. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1632. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1633. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1634. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1635. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1636. break;
  1637. case CHIP_FIJI:
  1638. adev->gfx.config.max_shader_engines = 4;
  1639. adev->gfx.config.max_tile_pipes = 16;
  1640. adev->gfx.config.max_cu_per_sh = 16;
  1641. adev->gfx.config.max_sh_per_se = 1;
  1642. adev->gfx.config.max_backends_per_se = 4;
  1643. adev->gfx.config.max_texture_channel_caches = 16;
  1644. adev->gfx.config.max_gprs = 256;
  1645. adev->gfx.config.max_gs_threads = 32;
  1646. adev->gfx.config.max_hw_contexts = 8;
  1647. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1648. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1649. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1650. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1651. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1652. break;
  1653. case CHIP_POLARIS11:
  1654. case CHIP_POLARIS12:
  1655. ret = amdgpu_atombios_get_gfx_info(adev);
  1656. if (ret)
  1657. return ret;
  1658. adev->gfx.config.max_gprs = 256;
  1659. adev->gfx.config.max_gs_threads = 32;
  1660. adev->gfx.config.max_hw_contexts = 8;
  1661. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1662. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1663. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1664. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1665. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1666. break;
  1667. case CHIP_POLARIS10:
  1668. case CHIP_VEGAM:
  1669. ret = amdgpu_atombios_get_gfx_info(adev);
  1670. if (ret)
  1671. return ret;
  1672. adev->gfx.config.max_gprs = 256;
  1673. adev->gfx.config.max_gs_threads = 32;
  1674. adev->gfx.config.max_hw_contexts = 8;
  1675. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1676. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1677. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1678. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1679. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1680. break;
  1681. case CHIP_TONGA:
  1682. adev->gfx.config.max_shader_engines = 4;
  1683. adev->gfx.config.max_tile_pipes = 8;
  1684. adev->gfx.config.max_cu_per_sh = 8;
  1685. adev->gfx.config.max_sh_per_se = 1;
  1686. adev->gfx.config.max_backends_per_se = 2;
  1687. adev->gfx.config.max_texture_channel_caches = 8;
  1688. adev->gfx.config.max_gprs = 256;
  1689. adev->gfx.config.max_gs_threads = 32;
  1690. adev->gfx.config.max_hw_contexts = 8;
  1691. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1692. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1693. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1694. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1695. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1696. break;
  1697. case CHIP_CARRIZO:
  1698. adev->gfx.config.max_shader_engines = 1;
  1699. adev->gfx.config.max_tile_pipes = 2;
  1700. adev->gfx.config.max_sh_per_se = 1;
  1701. adev->gfx.config.max_backends_per_se = 2;
  1702. adev->gfx.config.max_cu_per_sh = 8;
  1703. adev->gfx.config.max_texture_channel_caches = 2;
  1704. adev->gfx.config.max_gprs = 256;
  1705. adev->gfx.config.max_gs_threads = 32;
  1706. adev->gfx.config.max_hw_contexts = 8;
  1707. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1708. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1709. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1710. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1711. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1712. break;
  1713. case CHIP_STONEY:
  1714. adev->gfx.config.max_shader_engines = 1;
  1715. adev->gfx.config.max_tile_pipes = 2;
  1716. adev->gfx.config.max_sh_per_se = 1;
  1717. adev->gfx.config.max_backends_per_se = 1;
  1718. adev->gfx.config.max_cu_per_sh = 3;
  1719. adev->gfx.config.max_texture_channel_caches = 2;
  1720. adev->gfx.config.max_gprs = 256;
  1721. adev->gfx.config.max_gs_threads = 16;
  1722. adev->gfx.config.max_hw_contexts = 8;
  1723. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1724. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1725. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1726. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1727. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1728. break;
  1729. default:
  1730. adev->gfx.config.max_shader_engines = 2;
  1731. adev->gfx.config.max_tile_pipes = 4;
  1732. adev->gfx.config.max_cu_per_sh = 2;
  1733. adev->gfx.config.max_sh_per_se = 1;
  1734. adev->gfx.config.max_backends_per_se = 2;
  1735. adev->gfx.config.max_texture_channel_caches = 4;
  1736. adev->gfx.config.max_gprs = 256;
  1737. adev->gfx.config.max_gs_threads = 32;
  1738. adev->gfx.config.max_hw_contexts = 8;
  1739. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1740. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1741. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1742. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1743. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1744. break;
  1745. }
  1746. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1747. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1748. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1749. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1750. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1751. if (adev->flags & AMD_IS_APU) {
  1752. /* Get memory bank mapping mode. */
  1753. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1754. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1755. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1756. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1757. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1758. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1759. /* Validate settings in case only one DIMM installed. */
  1760. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1761. dimm00_addr_map = 0;
  1762. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1763. dimm01_addr_map = 0;
  1764. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1765. dimm10_addr_map = 0;
  1766. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1767. dimm11_addr_map = 0;
  1768. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1769. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1770. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1771. adev->gfx.config.mem_row_size_in_kb = 2;
  1772. else
  1773. adev->gfx.config.mem_row_size_in_kb = 1;
  1774. } else {
  1775. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1776. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1777. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1778. adev->gfx.config.mem_row_size_in_kb = 4;
  1779. }
  1780. adev->gfx.config.shader_engine_tile_size = 32;
  1781. adev->gfx.config.num_gpus = 1;
  1782. adev->gfx.config.multi_gpu_tile_size = 64;
  1783. /* fix up row size */
  1784. switch (adev->gfx.config.mem_row_size_in_kb) {
  1785. case 1:
  1786. default:
  1787. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1788. break;
  1789. case 2:
  1790. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1791. break;
  1792. case 4:
  1793. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1794. break;
  1795. }
  1796. adev->gfx.config.gb_addr_config = gb_addr_config;
  1797. return 0;
  1798. }
  1799. static int gfx_v8_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  1800. int mec, int pipe, int queue)
  1801. {
  1802. int r;
  1803. unsigned irq_type;
  1804. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  1805. ring = &adev->gfx.compute_ring[ring_id];
  1806. /* mec0 is me1 */
  1807. ring->me = mec + 1;
  1808. ring->pipe = pipe;
  1809. ring->queue = queue;
  1810. ring->ring_obj = NULL;
  1811. ring->use_doorbell = true;
  1812. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + ring_id;
  1813. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
  1814. + (ring_id * GFX8_MEC_HPD_SIZE);
  1815. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1816. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1817. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1818. + ring->pipe;
  1819. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1820. r = amdgpu_ring_init(adev, ring, 1024,
  1821. &adev->gfx.eop_irq, irq_type);
  1822. if (r)
  1823. return r;
  1824. return 0;
  1825. }
  1826. static int gfx_v8_0_sw_init(void *handle)
  1827. {
  1828. int i, j, k, r, ring_id;
  1829. struct amdgpu_ring *ring;
  1830. struct amdgpu_kiq *kiq;
  1831. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1832. switch (adev->asic_type) {
  1833. case CHIP_TONGA:
  1834. case CHIP_CARRIZO:
  1835. case CHIP_FIJI:
  1836. case CHIP_POLARIS10:
  1837. case CHIP_POLARIS11:
  1838. case CHIP_POLARIS12:
  1839. case CHIP_VEGAM:
  1840. adev->gfx.mec.num_mec = 2;
  1841. break;
  1842. case CHIP_TOPAZ:
  1843. case CHIP_STONEY:
  1844. default:
  1845. adev->gfx.mec.num_mec = 1;
  1846. break;
  1847. }
  1848. adev->gfx.mec.num_pipe_per_mec = 4;
  1849. adev->gfx.mec.num_queue_per_pipe = 8;
  1850. /* KIQ event */
  1851. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 178, &adev->gfx.kiq.irq);
  1852. if (r)
  1853. return r;
  1854. /* EOP Event */
  1855. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 181, &adev->gfx.eop_irq);
  1856. if (r)
  1857. return r;
  1858. /* Privileged reg */
  1859. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 184,
  1860. &adev->gfx.priv_reg_irq);
  1861. if (r)
  1862. return r;
  1863. /* Privileged inst */
  1864. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 185,
  1865. &adev->gfx.priv_inst_irq);
  1866. if (r)
  1867. return r;
  1868. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1869. gfx_v8_0_scratch_init(adev);
  1870. r = gfx_v8_0_init_microcode(adev);
  1871. if (r) {
  1872. DRM_ERROR("Failed to load gfx firmware!\n");
  1873. return r;
  1874. }
  1875. r = gfx_v8_0_rlc_init(adev);
  1876. if (r) {
  1877. DRM_ERROR("Failed to init rlc BOs!\n");
  1878. return r;
  1879. }
  1880. r = gfx_v8_0_mec_init(adev);
  1881. if (r) {
  1882. DRM_ERROR("Failed to init MEC BOs!\n");
  1883. return r;
  1884. }
  1885. /* set up the gfx ring */
  1886. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1887. ring = &adev->gfx.gfx_ring[i];
  1888. ring->ring_obj = NULL;
  1889. sprintf(ring->name, "gfx");
  1890. /* no gfx doorbells on iceland */
  1891. if (adev->asic_type != CHIP_TOPAZ) {
  1892. ring->use_doorbell = true;
  1893. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1894. }
  1895. r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq,
  1896. AMDGPU_CP_IRQ_GFX_EOP);
  1897. if (r)
  1898. return r;
  1899. }
  1900. /* set up the compute queues - allocate horizontally across pipes */
  1901. ring_id = 0;
  1902. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  1903. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  1904. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  1905. if (!amdgpu_gfx_is_mec_queue_enabled(adev, i, k, j))
  1906. continue;
  1907. r = gfx_v8_0_compute_ring_init(adev,
  1908. ring_id,
  1909. i, k, j);
  1910. if (r)
  1911. return r;
  1912. ring_id++;
  1913. }
  1914. }
  1915. }
  1916. r = amdgpu_gfx_kiq_init(adev, GFX8_MEC_HPD_SIZE);
  1917. if (r) {
  1918. DRM_ERROR("Failed to init KIQ BOs!\n");
  1919. return r;
  1920. }
  1921. kiq = &adev->gfx.kiq;
  1922. r = amdgpu_gfx_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1923. if (r)
  1924. return r;
  1925. /* create MQD for all compute queues as well as KIQ for SRIOV case */
  1926. r = amdgpu_gfx_compute_mqd_sw_init(adev, sizeof(struct vi_mqd_allocation));
  1927. if (r)
  1928. return r;
  1929. /* reserve GDS, GWS and OA resource for gfx */
  1930. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1931. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1932. &adev->gds.gds_gfx_bo, NULL, NULL);
  1933. if (r)
  1934. return r;
  1935. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1936. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1937. &adev->gds.gws_gfx_bo, NULL, NULL);
  1938. if (r)
  1939. return r;
  1940. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1941. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1942. &adev->gds.oa_gfx_bo, NULL, NULL);
  1943. if (r)
  1944. return r;
  1945. adev->gfx.ce_ram_size = 0x8000;
  1946. r = gfx_v8_0_gpu_early_init(adev);
  1947. if (r)
  1948. return r;
  1949. return 0;
  1950. }
  1951. static int gfx_v8_0_sw_fini(void *handle)
  1952. {
  1953. int i;
  1954. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1955. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1956. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1957. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1958. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1959. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1960. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1961. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1962. amdgpu_gfx_compute_mqd_sw_fini(adev);
  1963. amdgpu_gfx_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1964. amdgpu_gfx_kiq_fini(adev);
  1965. gfx_v8_0_mec_fini(adev);
  1966. gfx_v8_0_rlc_fini(adev);
  1967. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  1968. &adev->gfx.rlc.clear_state_gpu_addr,
  1969. (void **)&adev->gfx.rlc.cs_ptr);
  1970. if ((adev->asic_type == CHIP_CARRIZO) ||
  1971. (adev->asic_type == CHIP_STONEY)) {
  1972. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  1973. &adev->gfx.rlc.cp_table_gpu_addr,
  1974. (void **)&adev->gfx.rlc.cp_table_ptr);
  1975. }
  1976. gfx_v8_0_free_microcode(adev);
  1977. return 0;
  1978. }
  1979. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1980. {
  1981. uint32_t *modearray, *mod2array;
  1982. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  1983. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  1984. u32 reg_offset;
  1985. modearray = adev->gfx.config.tile_mode_array;
  1986. mod2array = adev->gfx.config.macrotile_mode_array;
  1987. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1988. modearray[reg_offset] = 0;
  1989. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1990. mod2array[reg_offset] = 0;
  1991. switch (adev->asic_type) {
  1992. case CHIP_TOPAZ:
  1993. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1994. PIPE_CONFIG(ADDR_SURF_P2) |
  1995. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1996. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1997. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1998. PIPE_CONFIG(ADDR_SURF_P2) |
  1999. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2000. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2001. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2002. PIPE_CONFIG(ADDR_SURF_P2) |
  2003. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2004. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2005. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2006. PIPE_CONFIG(ADDR_SURF_P2) |
  2007. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2008. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2009. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2010. PIPE_CONFIG(ADDR_SURF_P2) |
  2011. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2012. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2013. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2014. PIPE_CONFIG(ADDR_SURF_P2) |
  2015. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2016. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2017. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2018. PIPE_CONFIG(ADDR_SURF_P2) |
  2019. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2020. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2021. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2022. PIPE_CONFIG(ADDR_SURF_P2));
  2023. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2024. PIPE_CONFIG(ADDR_SURF_P2) |
  2025. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2026. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2027. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2028. PIPE_CONFIG(ADDR_SURF_P2) |
  2029. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2030. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2031. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2032. PIPE_CONFIG(ADDR_SURF_P2) |
  2033. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2034. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2035. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2036. PIPE_CONFIG(ADDR_SURF_P2) |
  2037. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2038. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2039. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2040. PIPE_CONFIG(ADDR_SURF_P2) |
  2041. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2042. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2043. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2044. PIPE_CONFIG(ADDR_SURF_P2) |
  2045. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2046. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2047. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2048. PIPE_CONFIG(ADDR_SURF_P2) |
  2049. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2050. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2051. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2052. PIPE_CONFIG(ADDR_SURF_P2) |
  2053. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2054. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2055. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2056. PIPE_CONFIG(ADDR_SURF_P2) |
  2057. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2058. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2059. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2060. PIPE_CONFIG(ADDR_SURF_P2) |
  2061. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2062. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2063. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2064. PIPE_CONFIG(ADDR_SURF_P2) |
  2065. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2066. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2067. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2068. PIPE_CONFIG(ADDR_SURF_P2) |
  2069. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2070. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2071. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2072. PIPE_CONFIG(ADDR_SURF_P2) |
  2073. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2074. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2075. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2076. PIPE_CONFIG(ADDR_SURF_P2) |
  2077. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2078. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2079. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2080. PIPE_CONFIG(ADDR_SURF_P2) |
  2081. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2082. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2083. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2084. PIPE_CONFIG(ADDR_SURF_P2) |
  2085. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2086. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2087. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2088. PIPE_CONFIG(ADDR_SURF_P2) |
  2089. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2090. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2091. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2092. PIPE_CONFIG(ADDR_SURF_P2) |
  2093. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2094. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2095. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2096. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2097. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2098. NUM_BANKS(ADDR_SURF_8_BANK));
  2099. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2100. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2101. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2102. NUM_BANKS(ADDR_SURF_8_BANK));
  2103. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2104. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2105. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2106. NUM_BANKS(ADDR_SURF_8_BANK));
  2107. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2108. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2109. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2110. NUM_BANKS(ADDR_SURF_8_BANK));
  2111. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2112. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2113. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2114. NUM_BANKS(ADDR_SURF_8_BANK));
  2115. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2116. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2117. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2118. NUM_BANKS(ADDR_SURF_8_BANK));
  2119. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2120. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2121. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2122. NUM_BANKS(ADDR_SURF_8_BANK));
  2123. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2124. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2125. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2126. NUM_BANKS(ADDR_SURF_16_BANK));
  2127. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2128. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2129. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2130. NUM_BANKS(ADDR_SURF_16_BANK));
  2131. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2132. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2133. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2134. NUM_BANKS(ADDR_SURF_16_BANK));
  2135. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2136. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2137. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2138. NUM_BANKS(ADDR_SURF_16_BANK));
  2139. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2140. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2141. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2142. NUM_BANKS(ADDR_SURF_16_BANK));
  2143. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2144. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2145. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2146. NUM_BANKS(ADDR_SURF_16_BANK));
  2147. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2148. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2149. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2150. NUM_BANKS(ADDR_SURF_8_BANK));
  2151. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2152. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2153. reg_offset != 23)
  2154. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2155. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2156. if (reg_offset != 7)
  2157. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2158. break;
  2159. case CHIP_FIJI:
  2160. case CHIP_VEGAM:
  2161. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2162. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2163. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2164. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2165. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2166. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2167. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2168. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2169. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2170. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2171. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2172. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2173. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2174. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2175. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2176. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2177. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2178. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2179. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2180. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2181. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2182. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2183. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2184. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2185. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2186. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2187. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2188. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2189. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2190. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2191. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2192. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2193. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2194. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2195. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2196. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2197. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2198. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2199. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2200. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2201. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2202. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2203. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2204. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2205. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2206. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2207. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2208. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2209. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2210. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2211. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2212. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2213. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2214. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2215. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2216. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2217. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2218. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2219. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2220. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2221. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2222. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2223. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2224. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2225. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2226. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2227. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2228. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2229. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2230. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2231. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2232. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2233. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2234. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2235. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2236. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2237. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2238. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2239. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2240. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2241. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2242. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2243. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2244. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2245. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2246. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2247. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2248. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2249. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2250. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2251. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2252. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2253. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2254. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2255. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2256. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2257. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2258. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2259. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2260. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2261. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2262. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2263. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2264. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2265. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2266. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2267. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2268. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2269. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2270. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2271. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2272. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2273. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2274. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2275. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2276. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2277. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2278. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2279. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2280. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2281. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2282. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2283. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2284. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2285. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2286. NUM_BANKS(ADDR_SURF_8_BANK));
  2287. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2288. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2289. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2290. NUM_BANKS(ADDR_SURF_8_BANK));
  2291. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2292. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2293. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2294. NUM_BANKS(ADDR_SURF_8_BANK));
  2295. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2296. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2297. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2298. NUM_BANKS(ADDR_SURF_8_BANK));
  2299. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2300. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2301. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2302. NUM_BANKS(ADDR_SURF_8_BANK));
  2303. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2304. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2305. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2306. NUM_BANKS(ADDR_SURF_8_BANK));
  2307. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2308. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2309. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2310. NUM_BANKS(ADDR_SURF_8_BANK));
  2311. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2312. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2313. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2314. NUM_BANKS(ADDR_SURF_8_BANK));
  2315. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2316. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2317. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2318. NUM_BANKS(ADDR_SURF_8_BANK));
  2319. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2320. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2321. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2322. NUM_BANKS(ADDR_SURF_8_BANK));
  2323. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2324. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2325. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2326. NUM_BANKS(ADDR_SURF_8_BANK));
  2327. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2328. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2329. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2330. NUM_BANKS(ADDR_SURF_8_BANK));
  2331. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2332. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2333. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2334. NUM_BANKS(ADDR_SURF_8_BANK));
  2335. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2336. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2337. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2338. NUM_BANKS(ADDR_SURF_4_BANK));
  2339. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2340. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2341. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2342. if (reg_offset != 7)
  2343. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2344. break;
  2345. case CHIP_TONGA:
  2346. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2347. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2348. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2349. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2350. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2351. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2352. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2353. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2354. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2355. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2356. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2357. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2358. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2359. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2360. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2361. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2362. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2363. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2364. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2365. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2366. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2367. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2368. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2369. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2370. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2371. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2372. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2373. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2374. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2375. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2376. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2377. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2378. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2379. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2380. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2381. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2382. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2383. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2384. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2385. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2386. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2387. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2388. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2389. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2390. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2391. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2392. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2393. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2394. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2395. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2396. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2397. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2398. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2399. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2400. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2401. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2402. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2403. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2404. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2405. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2406. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2407. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2408. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2409. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2410. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2411. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2412. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2413. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2414. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2415. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2416. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2417. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2418. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2419. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2420. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2421. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2422. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2423. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2424. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2425. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2426. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2427. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2428. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2429. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2430. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2431. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2432. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2433. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2434. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2435. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2436. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2437. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2438. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2439. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2440. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2441. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2442. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2443. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2444. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2445. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2446. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2447. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2448. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2449. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2450. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2451. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2452. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2453. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2454. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2455. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2456. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2457. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2458. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2459. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2460. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2461. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2462. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2463. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2464. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2465. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2466. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2467. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2468. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2469. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2470. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2471. NUM_BANKS(ADDR_SURF_16_BANK));
  2472. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2473. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2474. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2475. NUM_BANKS(ADDR_SURF_16_BANK));
  2476. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2477. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2478. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2479. NUM_BANKS(ADDR_SURF_16_BANK));
  2480. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2481. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2482. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2483. NUM_BANKS(ADDR_SURF_16_BANK));
  2484. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2485. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2486. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2487. NUM_BANKS(ADDR_SURF_16_BANK));
  2488. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2489. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2490. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2491. NUM_BANKS(ADDR_SURF_16_BANK));
  2492. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2493. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2494. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2495. NUM_BANKS(ADDR_SURF_16_BANK));
  2496. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2497. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2498. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2499. NUM_BANKS(ADDR_SURF_16_BANK));
  2500. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2501. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2502. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2503. NUM_BANKS(ADDR_SURF_16_BANK));
  2504. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2505. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2506. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2507. NUM_BANKS(ADDR_SURF_16_BANK));
  2508. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2509. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2510. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2511. NUM_BANKS(ADDR_SURF_16_BANK));
  2512. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2513. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2514. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2515. NUM_BANKS(ADDR_SURF_8_BANK));
  2516. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2517. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2518. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2519. NUM_BANKS(ADDR_SURF_4_BANK));
  2520. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2521. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2522. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2523. NUM_BANKS(ADDR_SURF_4_BANK));
  2524. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2525. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2526. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2527. if (reg_offset != 7)
  2528. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2529. break;
  2530. case CHIP_POLARIS11:
  2531. case CHIP_POLARIS12:
  2532. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2533. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2534. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2535. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2536. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2537. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2538. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2539. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2540. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2541. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2542. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2543. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2544. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2545. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2546. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2547. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2548. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2549. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2550. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2551. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2552. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2553. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2554. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2555. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2556. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2557. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2558. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2559. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2560. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2561. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2562. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2563. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2564. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2565. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2566. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2567. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2568. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2569. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2570. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2571. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2572. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2573. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2574. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2575. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2576. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2577. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2578. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2579. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2580. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2581. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2582. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2583. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2584. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2585. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2586. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2587. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2588. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2589. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2590. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2591. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2592. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2593. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2594. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2595. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2596. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2597. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2598. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2599. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2600. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2601. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2602. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2603. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2604. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2605. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2606. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2607. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2608. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2609. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2610. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2611. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2612. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2613. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2614. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2615. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2616. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2617. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2618. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2619. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2620. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2621. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2622. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2623. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2624. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2625. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2626. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2627. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2628. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2629. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2630. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2631. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2632. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2633. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2634. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2635. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2636. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2637. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2638. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2639. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2640. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2641. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2642. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2643. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2644. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2645. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2646. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2647. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2648. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2649. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2650. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2651. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2652. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2653. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2654. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2655. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2656. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2657. NUM_BANKS(ADDR_SURF_16_BANK));
  2658. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2659. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2660. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2661. NUM_BANKS(ADDR_SURF_16_BANK));
  2662. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2663. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2664. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2665. NUM_BANKS(ADDR_SURF_16_BANK));
  2666. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2667. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2668. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2669. NUM_BANKS(ADDR_SURF_16_BANK));
  2670. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2671. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2672. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2673. NUM_BANKS(ADDR_SURF_16_BANK));
  2674. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2675. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2676. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2677. NUM_BANKS(ADDR_SURF_16_BANK));
  2678. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2679. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2680. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2681. NUM_BANKS(ADDR_SURF_16_BANK));
  2682. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2683. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2684. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2685. NUM_BANKS(ADDR_SURF_16_BANK));
  2686. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2687. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2688. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2689. NUM_BANKS(ADDR_SURF_16_BANK));
  2690. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2691. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2692. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2693. NUM_BANKS(ADDR_SURF_16_BANK));
  2694. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2695. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2696. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2697. NUM_BANKS(ADDR_SURF_16_BANK));
  2698. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2699. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2700. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2701. NUM_BANKS(ADDR_SURF_16_BANK));
  2702. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2703. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2704. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2705. NUM_BANKS(ADDR_SURF_8_BANK));
  2706. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2707. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2708. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2709. NUM_BANKS(ADDR_SURF_4_BANK));
  2710. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2711. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2712. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2713. if (reg_offset != 7)
  2714. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2715. break;
  2716. case CHIP_POLARIS10:
  2717. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2718. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2719. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2720. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2721. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2722. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2723. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2724. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2725. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2726. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2727. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2728. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2729. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2730. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2731. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2732. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2733. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2734. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2735. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2736. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2737. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2738. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2739. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2740. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2741. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2742. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2743. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2744. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2745. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2746. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2747. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2748. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2749. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2750. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2751. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2752. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2753. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2754. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2755. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2756. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2757. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2758. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2759. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2760. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2761. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2762. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2763. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2764. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2765. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2766. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2767. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2768. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2769. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2770. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2771. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2772. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2773. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2774. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2775. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2776. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2777. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2778. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2779. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2780. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2781. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2782. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2783. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2784. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2785. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2786. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2787. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2788. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2789. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2790. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2791. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2792. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2793. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2794. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2795. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2796. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2797. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2798. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2799. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2800. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2801. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2802. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2803. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2804. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2805. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2806. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2807. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2808. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2809. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2810. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2811. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2812. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2813. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2814. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2815. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2816. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2817. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2818. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2819. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2820. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2821. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2822. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2823. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2824. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2825. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2826. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2827. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2828. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2829. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2830. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2831. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2832. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2833. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2834. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2835. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2836. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2837. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2838. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2839. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2840. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2841. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2842. NUM_BANKS(ADDR_SURF_16_BANK));
  2843. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2844. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2845. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2846. NUM_BANKS(ADDR_SURF_16_BANK));
  2847. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2848. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2849. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2850. NUM_BANKS(ADDR_SURF_16_BANK));
  2851. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2852. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2853. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2854. NUM_BANKS(ADDR_SURF_16_BANK));
  2855. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2856. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2857. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2858. NUM_BANKS(ADDR_SURF_16_BANK));
  2859. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2860. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2861. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2862. NUM_BANKS(ADDR_SURF_16_BANK));
  2863. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2864. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2865. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2866. NUM_BANKS(ADDR_SURF_16_BANK));
  2867. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2868. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2869. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2870. NUM_BANKS(ADDR_SURF_16_BANK));
  2871. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2872. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2873. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2874. NUM_BANKS(ADDR_SURF_16_BANK));
  2875. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2876. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2877. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2878. NUM_BANKS(ADDR_SURF_16_BANK));
  2879. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2880. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2881. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2882. NUM_BANKS(ADDR_SURF_16_BANK));
  2883. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2884. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2885. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2886. NUM_BANKS(ADDR_SURF_8_BANK));
  2887. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2888. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2889. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2890. NUM_BANKS(ADDR_SURF_4_BANK));
  2891. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2892. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2893. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2894. NUM_BANKS(ADDR_SURF_4_BANK));
  2895. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2896. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2897. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2898. if (reg_offset != 7)
  2899. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2900. break;
  2901. case CHIP_STONEY:
  2902. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2903. PIPE_CONFIG(ADDR_SURF_P2) |
  2904. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2905. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2906. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2907. PIPE_CONFIG(ADDR_SURF_P2) |
  2908. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2909. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2910. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2911. PIPE_CONFIG(ADDR_SURF_P2) |
  2912. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2913. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2914. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2915. PIPE_CONFIG(ADDR_SURF_P2) |
  2916. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2917. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2918. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2919. PIPE_CONFIG(ADDR_SURF_P2) |
  2920. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2921. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2922. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2923. PIPE_CONFIG(ADDR_SURF_P2) |
  2924. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2925. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2926. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2927. PIPE_CONFIG(ADDR_SURF_P2) |
  2928. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2929. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2930. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2931. PIPE_CONFIG(ADDR_SURF_P2));
  2932. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2933. PIPE_CONFIG(ADDR_SURF_P2) |
  2934. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2935. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2936. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2937. PIPE_CONFIG(ADDR_SURF_P2) |
  2938. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2939. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2940. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2941. PIPE_CONFIG(ADDR_SURF_P2) |
  2942. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2943. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2944. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2945. PIPE_CONFIG(ADDR_SURF_P2) |
  2946. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2947. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2948. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2949. PIPE_CONFIG(ADDR_SURF_P2) |
  2950. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2951. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2952. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2953. PIPE_CONFIG(ADDR_SURF_P2) |
  2954. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2955. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2956. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2957. PIPE_CONFIG(ADDR_SURF_P2) |
  2958. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2959. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2960. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2961. PIPE_CONFIG(ADDR_SURF_P2) |
  2962. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2963. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2964. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2965. PIPE_CONFIG(ADDR_SURF_P2) |
  2966. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2967. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2968. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2969. PIPE_CONFIG(ADDR_SURF_P2) |
  2970. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2971. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2972. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2973. PIPE_CONFIG(ADDR_SURF_P2) |
  2974. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2975. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2976. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2977. PIPE_CONFIG(ADDR_SURF_P2) |
  2978. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2979. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2980. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2981. PIPE_CONFIG(ADDR_SURF_P2) |
  2982. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2983. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2984. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2985. PIPE_CONFIG(ADDR_SURF_P2) |
  2986. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2987. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2988. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2989. PIPE_CONFIG(ADDR_SURF_P2) |
  2990. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2991. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2992. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2993. PIPE_CONFIG(ADDR_SURF_P2) |
  2994. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2995. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2996. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2997. PIPE_CONFIG(ADDR_SURF_P2) |
  2998. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2999. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3000. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3001. PIPE_CONFIG(ADDR_SURF_P2) |
  3002. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3003. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3004. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3005. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3006. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3007. NUM_BANKS(ADDR_SURF_8_BANK));
  3008. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3009. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3010. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3011. NUM_BANKS(ADDR_SURF_8_BANK));
  3012. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3013. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3014. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3015. NUM_BANKS(ADDR_SURF_8_BANK));
  3016. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3017. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3018. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3019. NUM_BANKS(ADDR_SURF_8_BANK));
  3020. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3021. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3022. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3023. NUM_BANKS(ADDR_SURF_8_BANK));
  3024. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3025. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3026. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3027. NUM_BANKS(ADDR_SURF_8_BANK));
  3028. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3029. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3030. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3031. NUM_BANKS(ADDR_SURF_8_BANK));
  3032. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3033. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3034. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3035. NUM_BANKS(ADDR_SURF_16_BANK));
  3036. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3037. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3038. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3039. NUM_BANKS(ADDR_SURF_16_BANK));
  3040. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3041. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3042. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3043. NUM_BANKS(ADDR_SURF_16_BANK));
  3044. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3045. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3046. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3047. NUM_BANKS(ADDR_SURF_16_BANK));
  3048. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3049. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3050. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3051. NUM_BANKS(ADDR_SURF_16_BANK));
  3052. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3053. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3054. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3055. NUM_BANKS(ADDR_SURF_16_BANK));
  3056. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3057. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3058. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3059. NUM_BANKS(ADDR_SURF_8_BANK));
  3060. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3061. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3062. reg_offset != 23)
  3063. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3064. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3065. if (reg_offset != 7)
  3066. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3067. break;
  3068. default:
  3069. dev_warn(adev->dev,
  3070. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  3071. adev->asic_type);
  3072. case CHIP_CARRIZO:
  3073. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3074. PIPE_CONFIG(ADDR_SURF_P2) |
  3075. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  3076. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3077. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3078. PIPE_CONFIG(ADDR_SURF_P2) |
  3079. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  3080. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3081. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3082. PIPE_CONFIG(ADDR_SURF_P2) |
  3083. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  3084. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3085. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3086. PIPE_CONFIG(ADDR_SURF_P2) |
  3087. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  3088. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3089. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3090. PIPE_CONFIG(ADDR_SURF_P2) |
  3091. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3092. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3093. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3094. PIPE_CONFIG(ADDR_SURF_P2) |
  3095. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3096. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3097. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3098. PIPE_CONFIG(ADDR_SURF_P2) |
  3099. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3100. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3101. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3102. PIPE_CONFIG(ADDR_SURF_P2));
  3103. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3104. PIPE_CONFIG(ADDR_SURF_P2) |
  3105. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3106. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3107. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3108. PIPE_CONFIG(ADDR_SURF_P2) |
  3109. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3110. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3111. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3112. PIPE_CONFIG(ADDR_SURF_P2) |
  3113. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3114. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3115. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3116. PIPE_CONFIG(ADDR_SURF_P2) |
  3117. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3118. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3119. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3120. PIPE_CONFIG(ADDR_SURF_P2) |
  3121. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3122. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3123. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3124. PIPE_CONFIG(ADDR_SURF_P2) |
  3125. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3126. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3127. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3128. PIPE_CONFIG(ADDR_SURF_P2) |
  3129. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3130. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3131. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3132. PIPE_CONFIG(ADDR_SURF_P2) |
  3133. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3134. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3135. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3136. PIPE_CONFIG(ADDR_SURF_P2) |
  3137. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3138. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3139. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3140. PIPE_CONFIG(ADDR_SURF_P2) |
  3141. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3142. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3143. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3144. PIPE_CONFIG(ADDR_SURF_P2) |
  3145. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3146. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3147. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3148. PIPE_CONFIG(ADDR_SURF_P2) |
  3149. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3150. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3151. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3152. PIPE_CONFIG(ADDR_SURF_P2) |
  3153. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3154. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3155. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3156. PIPE_CONFIG(ADDR_SURF_P2) |
  3157. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3158. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3159. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3160. PIPE_CONFIG(ADDR_SURF_P2) |
  3161. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3162. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3163. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3164. PIPE_CONFIG(ADDR_SURF_P2) |
  3165. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3166. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3167. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3168. PIPE_CONFIG(ADDR_SURF_P2) |
  3169. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3170. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3171. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3172. PIPE_CONFIG(ADDR_SURF_P2) |
  3173. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3174. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3175. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3176. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3177. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3178. NUM_BANKS(ADDR_SURF_8_BANK));
  3179. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3180. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3181. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3182. NUM_BANKS(ADDR_SURF_8_BANK));
  3183. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3184. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3185. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3186. NUM_BANKS(ADDR_SURF_8_BANK));
  3187. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3188. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3189. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3190. NUM_BANKS(ADDR_SURF_8_BANK));
  3191. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3192. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3193. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3194. NUM_BANKS(ADDR_SURF_8_BANK));
  3195. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3196. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3197. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3198. NUM_BANKS(ADDR_SURF_8_BANK));
  3199. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3200. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3201. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3202. NUM_BANKS(ADDR_SURF_8_BANK));
  3203. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3204. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3205. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3206. NUM_BANKS(ADDR_SURF_16_BANK));
  3207. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3208. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3209. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3210. NUM_BANKS(ADDR_SURF_16_BANK));
  3211. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3212. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3213. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3214. NUM_BANKS(ADDR_SURF_16_BANK));
  3215. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3216. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3217. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3218. NUM_BANKS(ADDR_SURF_16_BANK));
  3219. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3220. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3221. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3222. NUM_BANKS(ADDR_SURF_16_BANK));
  3223. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3224. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3225. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3226. NUM_BANKS(ADDR_SURF_16_BANK));
  3227. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3228. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3229. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3230. NUM_BANKS(ADDR_SURF_8_BANK));
  3231. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3232. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3233. reg_offset != 23)
  3234. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3235. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3236. if (reg_offset != 7)
  3237. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3238. break;
  3239. }
  3240. }
  3241. static void gfx_v8_0_select_se_sh(struct amdgpu_device *adev,
  3242. u32 se_num, u32 sh_num, u32 instance)
  3243. {
  3244. u32 data;
  3245. if (instance == 0xffffffff)
  3246. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3247. else
  3248. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  3249. if (se_num == 0xffffffff)
  3250. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3251. else
  3252. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3253. if (sh_num == 0xffffffff)
  3254. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3255. else
  3256. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3257. WREG32(mmGRBM_GFX_INDEX, data);
  3258. }
  3259. static void gfx_v8_0_select_me_pipe_q(struct amdgpu_device *adev,
  3260. u32 me, u32 pipe, u32 q)
  3261. {
  3262. vi_srbm_select(adev, me, pipe, q, 0);
  3263. }
  3264. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3265. {
  3266. u32 data, mask;
  3267. data = RREG32(mmCC_RB_BACKEND_DISABLE) |
  3268. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3269. data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
  3270. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  3271. adev->gfx.config.max_sh_per_se);
  3272. return (~data) & mask;
  3273. }
  3274. static void
  3275. gfx_v8_0_raster_config(struct amdgpu_device *adev, u32 *rconf, u32 *rconf1)
  3276. {
  3277. switch (adev->asic_type) {
  3278. case CHIP_FIJI:
  3279. case CHIP_VEGAM:
  3280. *rconf |= RB_MAP_PKR0(2) | RB_MAP_PKR1(2) |
  3281. RB_XSEL2(1) | PKR_MAP(2) |
  3282. PKR_XSEL(1) | PKR_YSEL(1) |
  3283. SE_MAP(2) | SE_XSEL(2) | SE_YSEL(3);
  3284. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(3) |
  3285. SE_PAIR_YSEL(2);
  3286. break;
  3287. case CHIP_TONGA:
  3288. case CHIP_POLARIS10:
  3289. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3290. SE_XSEL(1) | SE_YSEL(1);
  3291. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(2) |
  3292. SE_PAIR_YSEL(2);
  3293. break;
  3294. case CHIP_TOPAZ:
  3295. case CHIP_CARRIZO:
  3296. *rconf |= RB_MAP_PKR0(2);
  3297. *rconf1 |= 0x0;
  3298. break;
  3299. case CHIP_POLARIS11:
  3300. case CHIP_POLARIS12:
  3301. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3302. SE_XSEL(1) | SE_YSEL(1);
  3303. *rconf1 |= 0x0;
  3304. break;
  3305. case CHIP_STONEY:
  3306. *rconf |= 0x0;
  3307. *rconf1 |= 0x0;
  3308. break;
  3309. default:
  3310. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  3311. break;
  3312. }
  3313. }
  3314. static void
  3315. gfx_v8_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  3316. u32 raster_config, u32 raster_config_1,
  3317. unsigned rb_mask, unsigned num_rb)
  3318. {
  3319. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  3320. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  3321. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  3322. unsigned rb_per_se = num_rb / num_se;
  3323. unsigned se_mask[4];
  3324. unsigned se;
  3325. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  3326. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  3327. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  3328. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  3329. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  3330. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  3331. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  3332. if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
  3333. (!se_mask[2] && !se_mask[3]))) {
  3334. raster_config_1 &= ~SE_PAIR_MAP_MASK;
  3335. if (!se_mask[0] && !se_mask[1]) {
  3336. raster_config_1 |=
  3337. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_3);
  3338. } else {
  3339. raster_config_1 |=
  3340. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_0);
  3341. }
  3342. }
  3343. for (se = 0; se < num_se; se++) {
  3344. unsigned raster_config_se = raster_config;
  3345. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  3346. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  3347. int idx = (se / 2) * 2;
  3348. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  3349. raster_config_se &= ~SE_MAP_MASK;
  3350. if (!se_mask[idx]) {
  3351. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  3352. } else {
  3353. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  3354. }
  3355. }
  3356. pkr0_mask &= rb_mask;
  3357. pkr1_mask &= rb_mask;
  3358. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  3359. raster_config_se &= ~PKR_MAP_MASK;
  3360. if (!pkr0_mask) {
  3361. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  3362. } else {
  3363. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  3364. }
  3365. }
  3366. if (rb_per_se >= 2) {
  3367. unsigned rb0_mask = 1 << (se * rb_per_se);
  3368. unsigned rb1_mask = rb0_mask << 1;
  3369. rb0_mask &= rb_mask;
  3370. rb1_mask &= rb_mask;
  3371. if (!rb0_mask || !rb1_mask) {
  3372. raster_config_se &= ~RB_MAP_PKR0_MASK;
  3373. if (!rb0_mask) {
  3374. raster_config_se |=
  3375. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  3376. } else {
  3377. raster_config_se |=
  3378. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  3379. }
  3380. }
  3381. if (rb_per_se > 2) {
  3382. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  3383. rb1_mask = rb0_mask << 1;
  3384. rb0_mask &= rb_mask;
  3385. rb1_mask &= rb_mask;
  3386. if (!rb0_mask || !rb1_mask) {
  3387. raster_config_se &= ~RB_MAP_PKR1_MASK;
  3388. if (!rb0_mask) {
  3389. raster_config_se |=
  3390. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  3391. } else {
  3392. raster_config_se |=
  3393. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  3394. }
  3395. }
  3396. }
  3397. }
  3398. /* GRBM_GFX_INDEX has a different offset on VI */
  3399. gfx_v8_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  3400. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  3401. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3402. }
  3403. /* GRBM_GFX_INDEX has a different offset on VI */
  3404. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3405. }
  3406. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3407. {
  3408. int i, j;
  3409. u32 data;
  3410. u32 raster_config = 0, raster_config_1 = 0;
  3411. u32 active_rbs = 0;
  3412. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3413. adev->gfx.config.max_sh_per_se;
  3414. unsigned num_rb_pipes;
  3415. mutex_lock(&adev->grbm_idx_mutex);
  3416. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3417. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3418. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3419. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3420. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3421. rb_bitmap_width_per_sh);
  3422. }
  3423. }
  3424. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3425. adev->gfx.config.backend_enable_mask = active_rbs;
  3426. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3427. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  3428. adev->gfx.config.max_shader_engines, 16);
  3429. gfx_v8_0_raster_config(adev, &raster_config, &raster_config_1);
  3430. if (!adev->gfx.config.backend_enable_mask ||
  3431. adev->gfx.config.num_rbs >= num_rb_pipes) {
  3432. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  3433. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3434. } else {
  3435. gfx_v8_0_write_harvested_raster_configs(adev, raster_config, raster_config_1,
  3436. adev->gfx.config.backend_enable_mask,
  3437. num_rb_pipes);
  3438. }
  3439. /* cache the values for userspace */
  3440. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3441. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3442. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3443. adev->gfx.config.rb_config[i][j].rb_backend_disable =
  3444. RREG32(mmCC_RB_BACKEND_DISABLE);
  3445. adev->gfx.config.rb_config[i][j].user_rb_backend_disable =
  3446. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3447. adev->gfx.config.rb_config[i][j].raster_config =
  3448. RREG32(mmPA_SC_RASTER_CONFIG);
  3449. adev->gfx.config.rb_config[i][j].raster_config_1 =
  3450. RREG32(mmPA_SC_RASTER_CONFIG_1);
  3451. }
  3452. }
  3453. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3454. mutex_unlock(&adev->grbm_idx_mutex);
  3455. }
  3456. /**
  3457. * gfx_v8_0_init_compute_vmid - gart enable
  3458. *
  3459. * @adev: amdgpu_device pointer
  3460. *
  3461. * Initialize compute vmid sh_mem registers
  3462. *
  3463. */
  3464. #define DEFAULT_SH_MEM_BASES (0x6000)
  3465. #define FIRST_COMPUTE_VMID (8)
  3466. #define LAST_COMPUTE_VMID (16)
  3467. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3468. {
  3469. int i;
  3470. uint32_t sh_mem_config;
  3471. uint32_t sh_mem_bases;
  3472. /*
  3473. * Configure apertures:
  3474. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3475. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3476. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3477. */
  3478. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3479. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3480. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3481. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3482. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3483. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3484. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3485. mutex_lock(&adev->srbm_mutex);
  3486. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3487. vi_srbm_select(adev, 0, 0, 0, i);
  3488. /* CP and shaders */
  3489. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3490. WREG32(mmSH_MEM_APE1_BASE, 1);
  3491. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3492. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3493. }
  3494. vi_srbm_select(adev, 0, 0, 0, 0);
  3495. mutex_unlock(&adev->srbm_mutex);
  3496. }
  3497. static void gfx_v8_0_config_init(struct amdgpu_device *adev)
  3498. {
  3499. switch (adev->asic_type) {
  3500. default:
  3501. adev->gfx.config.double_offchip_lds_buf = 1;
  3502. break;
  3503. case CHIP_CARRIZO:
  3504. case CHIP_STONEY:
  3505. adev->gfx.config.double_offchip_lds_buf = 0;
  3506. break;
  3507. }
  3508. }
  3509. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3510. {
  3511. u32 tmp, sh_static_mem_cfg;
  3512. int i;
  3513. WREG32_FIELD(GRBM_CNTL, READ_TIMEOUT, 0xFF);
  3514. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3515. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3516. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3517. gfx_v8_0_tiling_mode_table_init(adev);
  3518. gfx_v8_0_setup_rb(adev);
  3519. gfx_v8_0_get_cu_info(adev);
  3520. gfx_v8_0_config_init(adev);
  3521. /* XXX SH_MEM regs */
  3522. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3523. sh_static_mem_cfg = REG_SET_FIELD(0, SH_STATIC_MEM_CONFIG,
  3524. SWIZZLE_ENABLE, 1);
  3525. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3526. ELEMENT_SIZE, 1);
  3527. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3528. INDEX_STRIDE, 3);
  3529. WREG32(mmSH_STATIC_MEM_CONFIG, sh_static_mem_cfg);
  3530. mutex_lock(&adev->srbm_mutex);
  3531. for (i = 0; i < adev->vm_manager.id_mgr[0].num_ids; i++) {
  3532. vi_srbm_select(adev, 0, 0, 0, i);
  3533. /* CP and shaders */
  3534. if (i == 0) {
  3535. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3536. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3537. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3538. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3539. WREG32(mmSH_MEM_CONFIG, tmp);
  3540. WREG32(mmSH_MEM_BASES, 0);
  3541. } else {
  3542. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3543. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3544. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3545. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3546. WREG32(mmSH_MEM_CONFIG, tmp);
  3547. tmp = adev->gmc.shared_aperture_start >> 48;
  3548. WREG32(mmSH_MEM_BASES, tmp);
  3549. }
  3550. WREG32(mmSH_MEM_APE1_BASE, 1);
  3551. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3552. }
  3553. vi_srbm_select(adev, 0, 0, 0, 0);
  3554. mutex_unlock(&adev->srbm_mutex);
  3555. gfx_v8_0_init_compute_vmid(adev);
  3556. mutex_lock(&adev->grbm_idx_mutex);
  3557. /*
  3558. * making sure that the following register writes will be broadcasted
  3559. * to all the shaders
  3560. */
  3561. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3562. WREG32(mmPA_SC_FIFO_SIZE,
  3563. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3564. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3565. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3566. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3567. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3568. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3569. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3570. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3571. tmp = RREG32(mmSPI_ARB_PRIORITY);
  3572. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS0, 2);
  3573. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS1, 2);
  3574. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS2, 2);
  3575. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS3, 2);
  3576. WREG32(mmSPI_ARB_PRIORITY, tmp);
  3577. mutex_unlock(&adev->grbm_idx_mutex);
  3578. }
  3579. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3580. {
  3581. u32 i, j, k;
  3582. u32 mask;
  3583. mutex_lock(&adev->grbm_idx_mutex);
  3584. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3585. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3586. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3587. for (k = 0; k < adev->usec_timeout; k++) {
  3588. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3589. break;
  3590. udelay(1);
  3591. }
  3592. if (k == adev->usec_timeout) {
  3593. gfx_v8_0_select_se_sh(adev, 0xffffffff,
  3594. 0xffffffff, 0xffffffff);
  3595. mutex_unlock(&adev->grbm_idx_mutex);
  3596. DRM_INFO("Timeout wait for RLC serdes %u,%u\n",
  3597. i, j);
  3598. return;
  3599. }
  3600. }
  3601. }
  3602. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3603. mutex_unlock(&adev->grbm_idx_mutex);
  3604. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3605. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3606. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3607. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3608. for (k = 0; k < adev->usec_timeout; k++) {
  3609. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3610. break;
  3611. udelay(1);
  3612. }
  3613. }
  3614. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3615. bool enable)
  3616. {
  3617. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3618. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3619. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3620. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3621. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3622. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3623. }
  3624. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3625. {
  3626. /* csib */
  3627. WREG32(mmRLC_CSIB_ADDR_HI,
  3628. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3629. WREG32(mmRLC_CSIB_ADDR_LO,
  3630. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3631. WREG32(mmRLC_CSIB_LENGTH,
  3632. adev->gfx.rlc.clear_state_size);
  3633. }
  3634. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3635. int ind_offset,
  3636. int list_size,
  3637. int *unique_indices,
  3638. int *indices_count,
  3639. int max_indices,
  3640. int *ind_start_offsets,
  3641. int *offset_count,
  3642. int max_offset)
  3643. {
  3644. int indices;
  3645. bool new_entry = true;
  3646. for (; ind_offset < list_size; ind_offset++) {
  3647. if (new_entry) {
  3648. new_entry = false;
  3649. ind_start_offsets[*offset_count] = ind_offset;
  3650. *offset_count = *offset_count + 1;
  3651. BUG_ON(*offset_count >= max_offset);
  3652. }
  3653. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3654. new_entry = true;
  3655. continue;
  3656. }
  3657. ind_offset += 2;
  3658. /* look for the matching indice */
  3659. for (indices = 0;
  3660. indices < *indices_count;
  3661. indices++) {
  3662. if (unique_indices[indices] ==
  3663. register_list_format[ind_offset])
  3664. break;
  3665. }
  3666. if (indices >= *indices_count) {
  3667. unique_indices[*indices_count] =
  3668. register_list_format[ind_offset];
  3669. indices = *indices_count;
  3670. *indices_count = *indices_count + 1;
  3671. BUG_ON(*indices_count >= max_indices);
  3672. }
  3673. register_list_format[ind_offset] = indices;
  3674. }
  3675. }
  3676. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3677. {
  3678. int i, temp, data;
  3679. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3680. int indices_count = 0;
  3681. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3682. int offset_count = 0;
  3683. int list_size;
  3684. unsigned int *register_list_format =
  3685. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3686. if (!register_list_format)
  3687. return -ENOMEM;
  3688. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3689. adev->gfx.rlc.reg_list_format_size_bytes);
  3690. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3691. RLC_FormatDirectRegListLength,
  3692. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3693. unique_indices,
  3694. &indices_count,
  3695. ARRAY_SIZE(unique_indices),
  3696. indirect_start_offsets,
  3697. &offset_count,
  3698. ARRAY_SIZE(indirect_start_offsets));
  3699. /* save and restore list */
  3700. WREG32_FIELD(RLC_SRM_CNTL, AUTO_INCR_ADDR, 1);
  3701. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3702. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3703. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3704. /* indirect list */
  3705. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3706. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3707. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3708. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3709. list_size = list_size >> 1;
  3710. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3711. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3712. /* starting offsets starts */
  3713. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3714. adev->gfx.rlc.starting_offsets_start);
  3715. for (i = 0; i < ARRAY_SIZE(indirect_start_offsets); i++)
  3716. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3717. indirect_start_offsets[i]);
  3718. /* unique indices */
  3719. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3720. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3721. for (i = 0; i < ARRAY_SIZE(unique_indices); i++) {
  3722. if (unique_indices[i] != 0) {
  3723. WREG32(temp + i, unique_indices[i] & 0x3FFFF);
  3724. WREG32(data + i, unique_indices[i] >> 20);
  3725. }
  3726. }
  3727. kfree(register_list_format);
  3728. return 0;
  3729. }
  3730. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3731. {
  3732. WREG32_FIELD(RLC_SRM_CNTL, SRM_ENABLE, 1);
  3733. }
  3734. static void gfx_v8_0_init_power_gating(struct amdgpu_device *adev)
  3735. {
  3736. uint32_t data;
  3737. WREG32_FIELD(CP_RB_WPTR_POLL_CNTL, IDLE_POLL_COUNT, 0x60);
  3738. data = REG_SET_FIELD(0, RLC_PG_DELAY, POWER_UP_DELAY, 0x10);
  3739. data = REG_SET_FIELD(data, RLC_PG_DELAY, POWER_DOWN_DELAY, 0x10);
  3740. data = REG_SET_FIELD(data, RLC_PG_DELAY, CMD_PROPAGATE_DELAY, 0x10);
  3741. data = REG_SET_FIELD(data, RLC_PG_DELAY, MEM_SLEEP_DELAY, 0x10);
  3742. WREG32(mmRLC_PG_DELAY, data);
  3743. WREG32_FIELD(RLC_PG_DELAY_2, SERDES_CMD_DELAY, 0x3);
  3744. WREG32_FIELD(RLC_AUTO_PG_CTRL, GRBM_REG_SAVE_GFX_IDLE_THRESHOLD, 0x55f0);
  3745. }
  3746. static void cz_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  3747. bool enable)
  3748. {
  3749. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PU_ENABLE, enable ? 1 : 0);
  3750. }
  3751. static void cz_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  3752. bool enable)
  3753. {
  3754. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PD_ENABLE, enable ? 1 : 0);
  3755. }
  3756. static void cz_enable_cp_power_gating(struct amdgpu_device *adev, bool enable)
  3757. {
  3758. WREG32_FIELD(RLC_PG_CNTL, CP_PG_DISABLE, enable ? 0 : 1);
  3759. }
  3760. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3761. {
  3762. if ((adev->asic_type == CHIP_CARRIZO) ||
  3763. (adev->asic_type == CHIP_STONEY)) {
  3764. gfx_v8_0_init_csb(adev);
  3765. gfx_v8_0_init_save_restore_list(adev);
  3766. gfx_v8_0_enable_save_restore_machine(adev);
  3767. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3768. gfx_v8_0_init_power_gating(adev);
  3769. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3770. } else if ((adev->asic_type == CHIP_POLARIS11) ||
  3771. (adev->asic_type == CHIP_POLARIS12) ||
  3772. (adev->asic_type == CHIP_VEGAM)) {
  3773. gfx_v8_0_init_csb(adev);
  3774. gfx_v8_0_init_save_restore_list(adev);
  3775. gfx_v8_0_enable_save_restore_machine(adev);
  3776. gfx_v8_0_init_power_gating(adev);
  3777. }
  3778. }
  3779. static void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3780. {
  3781. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 0);
  3782. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3783. gfx_v8_0_wait_for_rlc_serdes(adev);
  3784. }
  3785. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3786. {
  3787. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3788. udelay(50);
  3789. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3790. udelay(50);
  3791. }
  3792. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3793. {
  3794. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 1);
  3795. /* carrizo do enable cp interrupt after cp inited */
  3796. if (!(adev->flags & AMD_IS_APU))
  3797. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3798. udelay(50);
  3799. }
  3800. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3801. {
  3802. const struct rlc_firmware_header_v2_0 *hdr;
  3803. const __le32 *fw_data;
  3804. unsigned i, fw_size;
  3805. if (!adev->gfx.rlc_fw)
  3806. return -EINVAL;
  3807. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3808. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3809. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3810. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3811. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3812. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3813. for (i = 0; i < fw_size; i++)
  3814. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3815. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3816. return 0;
  3817. }
  3818. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3819. {
  3820. int r;
  3821. u32 tmp;
  3822. gfx_v8_0_rlc_stop(adev);
  3823. /* disable CG */
  3824. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3825. tmp &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  3826. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3827. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3828. if (adev->asic_type == CHIP_POLARIS11 ||
  3829. adev->asic_type == CHIP_POLARIS10 ||
  3830. adev->asic_type == CHIP_POLARIS12 ||
  3831. adev->asic_type == CHIP_VEGAM) {
  3832. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL_3D);
  3833. tmp &= ~0x3;
  3834. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, tmp);
  3835. }
  3836. /* disable PG */
  3837. WREG32(mmRLC_PG_CNTL, 0);
  3838. gfx_v8_0_rlc_reset(adev);
  3839. gfx_v8_0_init_pg(adev);
  3840. if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT) {
  3841. /* legacy rlc firmware loading */
  3842. r = gfx_v8_0_rlc_load_microcode(adev);
  3843. if (r)
  3844. return r;
  3845. }
  3846. gfx_v8_0_rlc_start(adev);
  3847. return 0;
  3848. }
  3849. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3850. {
  3851. int i;
  3852. u32 tmp = RREG32(mmCP_ME_CNTL);
  3853. if (enable) {
  3854. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3855. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3856. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3857. } else {
  3858. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3859. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3860. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3861. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3862. adev->gfx.gfx_ring[i].ready = false;
  3863. }
  3864. WREG32(mmCP_ME_CNTL, tmp);
  3865. udelay(50);
  3866. }
  3867. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3868. {
  3869. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  3870. const struct gfx_firmware_header_v1_0 *ce_hdr;
  3871. const struct gfx_firmware_header_v1_0 *me_hdr;
  3872. const __le32 *fw_data;
  3873. unsigned i, fw_size;
  3874. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  3875. return -EINVAL;
  3876. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  3877. adev->gfx.pfp_fw->data;
  3878. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  3879. adev->gfx.ce_fw->data;
  3880. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  3881. adev->gfx.me_fw->data;
  3882. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  3883. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  3884. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  3885. gfx_v8_0_cp_gfx_enable(adev, false);
  3886. /* PFP */
  3887. fw_data = (const __le32 *)
  3888. (adev->gfx.pfp_fw->data +
  3889. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3890. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3891. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  3892. for (i = 0; i < fw_size; i++)
  3893. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3894. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  3895. /* CE */
  3896. fw_data = (const __le32 *)
  3897. (adev->gfx.ce_fw->data +
  3898. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3899. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3900. WREG32(mmCP_CE_UCODE_ADDR, 0);
  3901. for (i = 0; i < fw_size; i++)
  3902. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3903. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  3904. /* ME */
  3905. fw_data = (const __le32 *)
  3906. (adev->gfx.me_fw->data +
  3907. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3908. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3909. WREG32(mmCP_ME_RAM_WADDR, 0);
  3910. for (i = 0; i < fw_size; i++)
  3911. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3912. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  3913. return 0;
  3914. }
  3915. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3916. {
  3917. u32 count = 0;
  3918. const struct cs_section_def *sect = NULL;
  3919. const struct cs_extent_def *ext = NULL;
  3920. /* begin clear state */
  3921. count += 2;
  3922. /* context control state */
  3923. count += 3;
  3924. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3925. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3926. if (sect->id == SECT_CONTEXT)
  3927. count += 2 + ext->reg_count;
  3928. else
  3929. return 0;
  3930. }
  3931. }
  3932. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3933. count += 4;
  3934. /* end clear state */
  3935. count += 2;
  3936. /* clear state */
  3937. count += 2;
  3938. return count;
  3939. }
  3940. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  3941. {
  3942. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  3943. const struct cs_section_def *sect = NULL;
  3944. const struct cs_extent_def *ext = NULL;
  3945. int r, i;
  3946. /* init the CP */
  3947. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  3948. WREG32(mmCP_ENDIAN_SWAP, 0);
  3949. WREG32(mmCP_DEVICE_ID, 1);
  3950. gfx_v8_0_cp_gfx_enable(adev, true);
  3951. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  3952. if (r) {
  3953. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  3954. return r;
  3955. }
  3956. /* clear state buffer */
  3957. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3958. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3959. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3960. amdgpu_ring_write(ring, 0x80000000);
  3961. amdgpu_ring_write(ring, 0x80000000);
  3962. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3963. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3964. if (sect->id == SECT_CONTEXT) {
  3965. amdgpu_ring_write(ring,
  3966. PACKET3(PACKET3_SET_CONTEXT_REG,
  3967. ext->reg_count));
  3968. amdgpu_ring_write(ring,
  3969. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3970. for (i = 0; i < ext->reg_count; i++)
  3971. amdgpu_ring_write(ring, ext->extent[i]);
  3972. }
  3973. }
  3974. }
  3975. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3976. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3977. amdgpu_ring_write(ring, adev->gfx.config.rb_config[0][0].raster_config);
  3978. amdgpu_ring_write(ring, adev->gfx.config.rb_config[0][0].raster_config_1);
  3979. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3980. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3981. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3982. amdgpu_ring_write(ring, 0);
  3983. /* init the CE partitions */
  3984. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3985. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3986. amdgpu_ring_write(ring, 0x8000);
  3987. amdgpu_ring_write(ring, 0x8000);
  3988. amdgpu_ring_commit(ring);
  3989. return 0;
  3990. }
  3991. static void gfx_v8_0_set_cpg_door_bell(struct amdgpu_device *adev, struct amdgpu_ring *ring)
  3992. {
  3993. u32 tmp;
  3994. /* no gfx doorbells on iceland */
  3995. if (adev->asic_type == CHIP_TOPAZ)
  3996. return;
  3997. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  3998. if (ring->use_doorbell) {
  3999. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4000. DOORBELL_OFFSET, ring->doorbell_index);
  4001. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4002. DOORBELL_HIT, 0);
  4003. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4004. DOORBELL_EN, 1);
  4005. } else {
  4006. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  4007. }
  4008. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  4009. if (adev->flags & AMD_IS_APU)
  4010. return;
  4011. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  4012. DOORBELL_RANGE_LOWER,
  4013. AMDGPU_DOORBELL_GFX_RING0);
  4014. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  4015. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  4016. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  4017. }
  4018. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  4019. {
  4020. struct amdgpu_ring *ring;
  4021. u32 tmp;
  4022. u32 rb_bufsz;
  4023. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  4024. int r;
  4025. /* Set the write pointer delay */
  4026. WREG32(mmCP_RB_WPTR_DELAY, 0);
  4027. /* set the RB to use vmid 0 */
  4028. WREG32(mmCP_RB_VMID, 0);
  4029. /* Set ring buffer size */
  4030. ring = &adev->gfx.gfx_ring[0];
  4031. rb_bufsz = order_base_2(ring->ring_size / 8);
  4032. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  4033. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  4034. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  4035. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  4036. #ifdef __BIG_ENDIAN
  4037. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  4038. #endif
  4039. WREG32(mmCP_RB0_CNTL, tmp);
  4040. /* Initialize the ring buffer's read and write pointers */
  4041. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  4042. ring->wptr = 0;
  4043. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  4044. /* set the wb address wether it's enabled or not */
  4045. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4046. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  4047. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  4048. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4049. WREG32(mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  4050. WREG32(mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  4051. mdelay(1);
  4052. WREG32(mmCP_RB0_CNTL, tmp);
  4053. rb_addr = ring->gpu_addr >> 8;
  4054. WREG32(mmCP_RB0_BASE, rb_addr);
  4055. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  4056. gfx_v8_0_set_cpg_door_bell(adev, ring);
  4057. /* start the ring */
  4058. amdgpu_ring_clear_ring(ring);
  4059. gfx_v8_0_cp_gfx_start(adev);
  4060. ring->ready = true;
  4061. r = amdgpu_ring_test_ring(ring);
  4062. if (r)
  4063. ring->ready = false;
  4064. return r;
  4065. }
  4066. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  4067. {
  4068. int i;
  4069. if (enable) {
  4070. WREG32(mmCP_MEC_CNTL, 0);
  4071. } else {
  4072. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  4073. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4074. adev->gfx.compute_ring[i].ready = false;
  4075. adev->gfx.kiq.ring.ready = false;
  4076. }
  4077. udelay(50);
  4078. }
  4079. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  4080. {
  4081. const struct gfx_firmware_header_v1_0 *mec_hdr;
  4082. const __le32 *fw_data;
  4083. unsigned i, fw_size;
  4084. if (!adev->gfx.mec_fw)
  4085. return -EINVAL;
  4086. gfx_v8_0_cp_compute_enable(adev, false);
  4087. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  4088. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  4089. fw_data = (const __le32 *)
  4090. (adev->gfx.mec_fw->data +
  4091. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  4092. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  4093. /* MEC1 */
  4094. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  4095. for (i = 0; i < fw_size; i++)
  4096. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  4097. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  4098. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  4099. if (adev->gfx.mec2_fw) {
  4100. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  4101. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  4102. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  4103. fw_data = (const __le32 *)
  4104. (adev->gfx.mec2_fw->data +
  4105. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  4106. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  4107. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  4108. for (i = 0; i < fw_size; i++)
  4109. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  4110. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  4111. }
  4112. return 0;
  4113. }
  4114. /* KIQ functions */
  4115. static void gfx_v8_0_kiq_setting(struct amdgpu_ring *ring)
  4116. {
  4117. uint32_t tmp;
  4118. struct amdgpu_device *adev = ring->adev;
  4119. /* tell RLC which is KIQ queue */
  4120. tmp = RREG32(mmRLC_CP_SCHEDULERS);
  4121. tmp &= 0xffffff00;
  4122. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  4123. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4124. tmp |= 0x80;
  4125. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4126. }
  4127. static int gfx_v8_0_kiq_kcq_enable(struct amdgpu_device *adev)
  4128. {
  4129. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  4130. uint32_t scratch, tmp = 0;
  4131. uint64_t queue_mask = 0;
  4132. int r, i;
  4133. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  4134. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  4135. continue;
  4136. /* This situation may be hit in the future if a new HW
  4137. * generation exposes more than 64 queues. If so, the
  4138. * definition of queue_mask needs updating */
  4139. if (WARN_ON(i >= (sizeof(queue_mask)*8))) {
  4140. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  4141. break;
  4142. }
  4143. queue_mask |= (1ull << i);
  4144. }
  4145. r = amdgpu_gfx_scratch_get(adev, &scratch);
  4146. if (r) {
  4147. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  4148. return r;
  4149. }
  4150. WREG32(scratch, 0xCAFEDEAD);
  4151. r = amdgpu_ring_alloc(kiq_ring, (8 * adev->gfx.num_compute_rings) + 11);
  4152. if (r) {
  4153. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  4154. amdgpu_gfx_scratch_free(adev, scratch);
  4155. return r;
  4156. }
  4157. /* set resources */
  4158. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  4159. amdgpu_ring_write(kiq_ring, 0); /* vmid_mask:0 queue_type:0 (KIQ) */
  4160. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  4161. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  4162. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  4163. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  4164. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  4165. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  4166. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4167. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4168. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  4169. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4170. /* map queues */
  4171. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  4172. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  4173. amdgpu_ring_write(kiq_ring,
  4174. PACKET3_MAP_QUEUES_NUM_QUEUES(1));
  4175. amdgpu_ring_write(kiq_ring,
  4176. PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index) |
  4177. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  4178. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  4179. PACKET3_MAP_QUEUES_ME(ring->me == 1 ? 0 : 1)); /* doorbell */
  4180. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  4181. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  4182. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  4183. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  4184. }
  4185. /* write to scratch for completion */
  4186. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  4187. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  4188. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  4189. amdgpu_ring_commit(kiq_ring);
  4190. for (i = 0; i < adev->usec_timeout; i++) {
  4191. tmp = RREG32(scratch);
  4192. if (tmp == 0xDEADBEEF)
  4193. break;
  4194. DRM_UDELAY(1);
  4195. }
  4196. if (i >= adev->usec_timeout) {
  4197. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  4198. scratch, tmp);
  4199. r = -EINVAL;
  4200. }
  4201. amdgpu_gfx_scratch_free(adev, scratch);
  4202. return r;
  4203. }
  4204. static int gfx_v8_0_deactivate_hqd(struct amdgpu_device *adev, u32 req)
  4205. {
  4206. int i, r = 0;
  4207. if (RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK) {
  4208. WREG32_FIELD(CP_HQD_DEQUEUE_REQUEST, DEQUEUE_REQ, req);
  4209. for (i = 0; i < adev->usec_timeout; i++) {
  4210. if (!(RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK))
  4211. break;
  4212. udelay(1);
  4213. }
  4214. if (i == adev->usec_timeout)
  4215. r = -ETIMEDOUT;
  4216. }
  4217. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 0);
  4218. WREG32(mmCP_HQD_PQ_RPTR, 0);
  4219. WREG32(mmCP_HQD_PQ_WPTR, 0);
  4220. return r;
  4221. }
  4222. static int gfx_v8_0_mqd_init(struct amdgpu_ring *ring)
  4223. {
  4224. struct amdgpu_device *adev = ring->adev;
  4225. struct vi_mqd *mqd = ring->mqd_ptr;
  4226. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  4227. uint32_t tmp;
  4228. mqd->header = 0xC0310800;
  4229. mqd->compute_pipelinestat_enable = 0x00000001;
  4230. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4231. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4232. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4233. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4234. mqd->compute_misc_reserved = 0x00000003;
  4235. mqd->dynamic_cu_mask_addr_lo = lower_32_bits(ring->mqd_gpu_addr
  4236. + offsetof(struct vi_mqd_allocation, dynamic_cu_mask));
  4237. mqd->dynamic_cu_mask_addr_hi = upper_32_bits(ring->mqd_gpu_addr
  4238. + offsetof(struct vi_mqd_allocation, dynamic_cu_mask));
  4239. eop_base_addr = ring->eop_gpu_addr >> 8;
  4240. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  4241. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  4242. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4243. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4244. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4245. (order_base_2(GFX8_MEC_HPD_SIZE / 4) - 1));
  4246. mqd->cp_hqd_eop_control = tmp;
  4247. /* enable doorbell? */
  4248. tmp = REG_SET_FIELD(RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL),
  4249. CP_HQD_PQ_DOORBELL_CONTROL,
  4250. DOORBELL_EN,
  4251. ring->use_doorbell ? 1 : 0);
  4252. mqd->cp_hqd_pq_doorbell_control = tmp;
  4253. /* set the pointer to the MQD */
  4254. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  4255. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  4256. /* set MQD vmid to 0 */
  4257. tmp = RREG32(mmCP_MQD_CONTROL);
  4258. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4259. mqd->cp_mqd_control = tmp;
  4260. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4261. hqd_gpu_addr = ring->gpu_addr >> 8;
  4262. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4263. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4264. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4265. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4266. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4267. (order_base_2(ring->ring_size / 4) - 1));
  4268. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4269. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4270. #ifdef __BIG_ENDIAN
  4271. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4272. #endif
  4273. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4274. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4275. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4276. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4277. mqd->cp_hqd_pq_control = tmp;
  4278. /* set the wb address whether it's enabled or not */
  4279. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4280. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4281. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4282. upper_32_bits(wb_gpu_addr) & 0xffff;
  4283. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4284. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4285. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  4286. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4287. tmp = 0;
  4288. /* enable the doorbell if requested */
  4289. if (ring->use_doorbell) {
  4290. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4291. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4292. DOORBELL_OFFSET, ring->doorbell_index);
  4293. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4294. DOORBELL_EN, 1);
  4295. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4296. DOORBELL_SOURCE, 0);
  4297. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4298. DOORBELL_HIT, 0);
  4299. }
  4300. mqd->cp_hqd_pq_doorbell_control = tmp;
  4301. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4302. ring->wptr = 0;
  4303. mqd->cp_hqd_pq_wptr = ring->wptr;
  4304. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4305. /* set the vmid for the queue */
  4306. mqd->cp_hqd_vmid = 0;
  4307. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4308. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4309. mqd->cp_hqd_persistent_state = tmp;
  4310. /* set MTYPE */
  4311. tmp = RREG32(mmCP_HQD_IB_CONTROL);
  4312. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  4313. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MTYPE, 3);
  4314. mqd->cp_hqd_ib_control = tmp;
  4315. tmp = RREG32(mmCP_HQD_IQ_TIMER);
  4316. tmp = REG_SET_FIELD(tmp, CP_HQD_IQ_TIMER, MTYPE, 3);
  4317. mqd->cp_hqd_iq_timer = tmp;
  4318. tmp = RREG32(mmCP_HQD_CTX_SAVE_CONTROL);
  4319. tmp = REG_SET_FIELD(tmp, CP_HQD_CTX_SAVE_CONTROL, MTYPE, 3);
  4320. mqd->cp_hqd_ctx_save_control = tmp;
  4321. /* defaults */
  4322. mqd->cp_hqd_eop_rptr = RREG32(mmCP_HQD_EOP_RPTR);
  4323. mqd->cp_hqd_eop_wptr = RREG32(mmCP_HQD_EOP_WPTR);
  4324. mqd->cp_hqd_pipe_priority = RREG32(mmCP_HQD_PIPE_PRIORITY);
  4325. mqd->cp_hqd_queue_priority = RREG32(mmCP_HQD_QUEUE_PRIORITY);
  4326. mqd->cp_hqd_quantum = RREG32(mmCP_HQD_QUANTUM);
  4327. mqd->cp_hqd_ctx_save_base_addr_lo = RREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_LO);
  4328. mqd->cp_hqd_ctx_save_base_addr_hi = RREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_HI);
  4329. mqd->cp_hqd_cntl_stack_offset = RREG32(mmCP_HQD_CNTL_STACK_OFFSET);
  4330. mqd->cp_hqd_cntl_stack_size = RREG32(mmCP_HQD_CNTL_STACK_SIZE);
  4331. mqd->cp_hqd_wg_state_offset = RREG32(mmCP_HQD_WG_STATE_OFFSET);
  4332. mqd->cp_hqd_ctx_save_size = RREG32(mmCP_HQD_CTX_SAVE_SIZE);
  4333. mqd->cp_hqd_eop_done_events = RREG32(mmCP_HQD_EOP_EVENTS);
  4334. mqd->cp_hqd_error = RREG32(mmCP_HQD_ERROR);
  4335. mqd->cp_hqd_eop_wptr_mem = RREG32(mmCP_HQD_EOP_WPTR_MEM);
  4336. mqd->cp_hqd_eop_dones = RREG32(mmCP_HQD_EOP_DONES);
  4337. /* activate the queue */
  4338. mqd->cp_hqd_active = 1;
  4339. return 0;
  4340. }
  4341. int gfx_v8_0_mqd_commit(struct amdgpu_device *adev,
  4342. struct vi_mqd *mqd)
  4343. {
  4344. uint32_t mqd_reg;
  4345. uint32_t *mqd_data;
  4346. /* HQD registers extend from mmCP_MQD_BASE_ADDR to mmCP_HQD_ERROR */
  4347. mqd_data = &mqd->cp_mqd_base_addr_lo;
  4348. /* disable wptr polling */
  4349. WREG32_FIELD(CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4350. /* program all HQD registers */
  4351. for (mqd_reg = mmCP_HQD_VMID; mqd_reg <= mmCP_HQD_EOP_CONTROL; mqd_reg++)
  4352. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4353. /* Tonga errata: EOP RPTR/WPTR should be left unmodified.
  4354. * This is safe since EOP RPTR==WPTR for any inactive HQD
  4355. * on ASICs that do not support context-save.
  4356. * EOP writes/reads can start anywhere in the ring.
  4357. */
  4358. if (adev->asic_type != CHIP_TONGA) {
  4359. WREG32(mmCP_HQD_EOP_RPTR, mqd->cp_hqd_eop_rptr);
  4360. WREG32(mmCP_HQD_EOP_WPTR, mqd->cp_hqd_eop_wptr);
  4361. WREG32(mmCP_HQD_EOP_WPTR_MEM, mqd->cp_hqd_eop_wptr_mem);
  4362. }
  4363. for (mqd_reg = mmCP_HQD_EOP_EVENTS; mqd_reg <= mmCP_HQD_ERROR; mqd_reg++)
  4364. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4365. /* activate the HQD */
  4366. for (mqd_reg = mmCP_MQD_BASE_ADDR; mqd_reg <= mmCP_HQD_ACTIVE; mqd_reg++)
  4367. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4368. return 0;
  4369. }
  4370. static int gfx_v8_0_kiq_init_queue(struct amdgpu_ring *ring)
  4371. {
  4372. struct amdgpu_device *adev = ring->adev;
  4373. struct vi_mqd *mqd = ring->mqd_ptr;
  4374. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  4375. gfx_v8_0_kiq_setting(ring);
  4376. if (adev->in_gpu_reset) { /* for GPU_RESET case */
  4377. /* reset MQD to a clean status */
  4378. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4379. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct vi_mqd_allocation));
  4380. /* reset ring buffer */
  4381. ring->wptr = 0;
  4382. amdgpu_ring_clear_ring(ring);
  4383. mutex_lock(&adev->srbm_mutex);
  4384. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4385. gfx_v8_0_mqd_commit(adev, mqd);
  4386. vi_srbm_select(adev, 0, 0, 0, 0);
  4387. mutex_unlock(&adev->srbm_mutex);
  4388. } else {
  4389. memset((void *)mqd, 0, sizeof(struct vi_mqd_allocation));
  4390. ((struct vi_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  4391. ((struct vi_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  4392. mutex_lock(&adev->srbm_mutex);
  4393. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4394. gfx_v8_0_mqd_init(ring);
  4395. gfx_v8_0_mqd_commit(adev, mqd);
  4396. vi_srbm_select(adev, 0, 0, 0, 0);
  4397. mutex_unlock(&adev->srbm_mutex);
  4398. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4399. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct vi_mqd_allocation));
  4400. }
  4401. return 0;
  4402. }
  4403. static int gfx_v8_0_kcq_init_queue(struct amdgpu_ring *ring)
  4404. {
  4405. struct amdgpu_device *adev = ring->adev;
  4406. struct vi_mqd *mqd = ring->mqd_ptr;
  4407. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  4408. if (!adev->in_gpu_reset && !adev->gfx.in_suspend) {
  4409. memset((void *)mqd, 0, sizeof(struct vi_mqd_allocation));
  4410. ((struct vi_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  4411. ((struct vi_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  4412. mutex_lock(&adev->srbm_mutex);
  4413. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4414. gfx_v8_0_mqd_init(ring);
  4415. vi_srbm_select(adev, 0, 0, 0, 0);
  4416. mutex_unlock(&adev->srbm_mutex);
  4417. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4418. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct vi_mqd_allocation));
  4419. } else if (adev->in_gpu_reset) { /* for GPU_RESET case */
  4420. /* reset MQD to a clean status */
  4421. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4422. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct vi_mqd_allocation));
  4423. /* reset ring buffer */
  4424. ring->wptr = 0;
  4425. amdgpu_ring_clear_ring(ring);
  4426. } else {
  4427. amdgpu_ring_clear_ring(ring);
  4428. }
  4429. return 0;
  4430. }
  4431. static void gfx_v8_0_set_mec_doorbell_range(struct amdgpu_device *adev)
  4432. {
  4433. if (adev->asic_type > CHIP_TONGA) {
  4434. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER, AMDGPU_DOORBELL_KIQ << 2);
  4435. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER, AMDGPU_DOORBELL_MEC_RING7 << 2);
  4436. }
  4437. /* enable doorbells */
  4438. WREG32_FIELD(CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4439. }
  4440. static int gfx_v8_0_kiq_resume(struct amdgpu_device *adev)
  4441. {
  4442. struct amdgpu_ring *ring = NULL;
  4443. int r = 0, i;
  4444. gfx_v8_0_cp_compute_enable(adev, true);
  4445. ring = &adev->gfx.kiq.ring;
  4446. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4447. if (unlikely(r != 0))
  4448. goto done;
  4449. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4450. if (!r) {
  4451. r = gfx_v8_0_kiq_init_queue(ring);
  4452. amdgpu_bo_kunmap(ring->mqd_obj);
  4453. ring->mqd_ptr = NULL;
  4454. }
  4455. amdgpu_bo_unreserve(ring->mqd_obj);
  4456. if (r)
  4457. goto done;
  4458. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4459. ring = &adev->gfx.compute_ring[i];
  4460. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4461. if (unlikely(r != 0))
  4462. goto done;
  4463. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4464. if (!r) {
  4465. r = gfx_v8_0_kcq_init_queue(ring);
  4466. amdgpu_bo_kunmap(ring->mqd_obj);
  4467. ring->mqd_ptr = NULL;
  4468. }
  4469. amdgpu_bo_unreserve(ring->mqd_obj);
  4470. if (r)
  4471. goto done;
  4472. }
  4473. gfx_v8_0_set_mec_doorbell_range(adev);
  4474. r = gfx_v8_0_kiq_kcq_enable(adev);
  4475. if (r)
  4476. goto done;
  4477. /* Test KIQ */
  4478. ring = &adev->gfx.kiq.ring;
  4479. ring->ready = true;
  4480. r = amdgpu_ring_test_ring(ring);
  4481. if (r) {
  4482. ring->ready = false;
  4483. goto done;
  4484. }
  4485. /* Test KCQs */
  4486. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4487. ring = &adev->gfx.compute_ring[i];
  4488. ring->ready = true;
  4489. r = amdgpu_ring_test_ring(ring);
  4490. if (r)
  4491. ring->ready = false;
  4492. }
  4493. done:
  4494. return r;
  4495. }
  4496. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4497. {
  4498. int r;
  4499. if (!(adev->flags & AMD_IS_APU))
  4500. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4501. if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT) {
  4502. /* legacy firmware loading */
  4503. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4504. if (r)
  4505. return r;
  4506. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4507. if (r)
  4508. return r;
  4509. }
  4510. r = gfx_v8_0_cp_gfx_resume(adev);
  4511. if (r)
  4512. return r;
  4513. r = gfx_v8_0_kiq_resume(adev);
  4514. if (r)
  4515. return r;
  4516. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4517. return 0;
  4518. }
  4519. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4520. {
  4521. gfx_v8_0_cp_gfx_enable(adev, enable);
  4522. gfx_v8_0_cp_compute_enable(adev, enable);
  4523. }
  4524. static int gfx_v8_0_hw_init(void *handle)
  4525. {
  4526. int r;
  4527. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4528. gfx_v8_0_init_golden_registers(adev);
  4529. gfx_v8_0_gpu_init(adev);
  4530. r = gfx_v8_0_rlc_resume(adev);
  4531. if (r)
  4532. return r;
  4533. r = gfx_v8_0_cp_resume(adev);
  4534. return r;
  4535. }
  4536. static int gfx_v8_0_kcq_disable(struct amdgpu_ring *kiq_ring,struct amdgpu_ring *ring)
  4537. {
  4538. struct amdgpu_device *adev = kiq_ring->adev;
  4539. uint32_t scratch, tmp = 0;
  4540. int r, i;
  4541. r = amdgpu_gfx_scratch_get(adev, &scratch);
  4542. if (r) {
  4543. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  4544. return r;
  4545. }
  4546. WREG32(scratch, 0xCAFEDEAD);
  4547. r = amdgpu_ring_alloc(kiq_ring, 10);
  4548. if (r) {
  4549. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  4550. amdgpu_gfx_scratch_free(adev, scratch);
  4551. return r;
  4552. }
  4553. /* unmap queues */
  4554. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_UNMAP_QUEUES, 4));
  4555. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  4556. PACKET3_UNMAP_QUEUES_ACTION(1) | /* RESET_QUEUES */
  4557. PACKET3_UNMAP_QUEUES_QUEUE_SEL(0) |
  4558. PACKET3_UNMAP_QUEUES_ENGINE_SEL(0) |
  4559. PACKET3_UNMAP_QUEUES_NUM_QUEUES(1));
  4560. amdgpu_ring_write(kiq_ring, PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET0(ring->doorbell_index));
  4561. amdgpu_ring_write(kiq_ring, 0);
  4562. amdgpu_ring_write(kiq_ring, 0);
  4563. amdgpu_ring_write(kiq_ring, 0);
  4564. /* write to scratch for completion */
  4565. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  4566. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  4567. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  4568. amdgpu_ring_commit(kiq_ring);
  4569. for (i = 0; i < adev->usec_timeout; i++) {
  4570. tmp = RREG32(scratch);
  4571. if (tmp == 0xDEADBEEF)
  4572. break;
  4573. DRM_UDELAY(1);
  4574. }
  4575. if (i >= adev->usec_timeout) {
  4576. DRM_ERROR("KCQ disabled failed (scratch(0x%04X)=0x%08X)\n", scratch, tmp);
  4577. r = -EINVAL;
  4578. }
  4579. amdgpu_gfx_scratch_free(adev, scratch);
  4580. return r;
  4581. }
  4582. static int gfx_v8_0_hw_fini(void *handle)
  4583. {
  4584. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4585. int i;
  4586. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4587. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4588. /* disable KCQ to avoid CPC touch memory not valid anymore */
  4589. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4590. gfx_v8_0_kcq_disable(&adev->gfx.kiq.ring, &adev->gfx.compute_ring[i]);
  4591. if (amdgpu_sriov_vf(adev)) {
  4592. pr_debug("For SRIOV client, shouldn't do anything.\n");
  4593. return 0;
  4594. }
  4595. gfx_v8_0_cp_enable(adev, false);
  4596. gfx_v8_0_rlc_stop(adev);
  4597. amdgpu_device_ip_set_powergating_state(adev,
  4598. AMD_IP_BLOCK_TYPE_GFX,
  4599. AMD_PG_STATE_UNGATE);
  4600. return 0;
  4601. }
  4602. static int gfx_v8_0_suspend(void *handle)
  4603. {
  4604. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4605. adev->gfx.in_suspend = true;
  4606. return gfx_v8_0_hw_fini(adev);
  4607. }
  4608. static int gfx_v8_0_resume(void *handle)
  4609. {
  4610. int r;
  4611. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4612. r = gfx_v8_0_hw_init(adev);
  4613. adev->gfx.in_suspend = false;
  4614. return r;
  4615. }
  4616. static bool gfx_v8_0_is_idle(void *handle)
  4617. {
  4618. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4619. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4620. return false;
  4621. else
  4622. return true;
  4623. }
  4624. static int gfx_v8_0_wait_for_idle(void *handle)
  4625. {
  4626. unsigned i;
  4627. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4628. for (i = 0; i < adev->usec_timeout; i++) {
  4629. if (gfx_v8_0_is_idle(handle))
  4630. return 0;
  4631. udelay(1);
  4632. }
  4633. return -ETIMEDOUT;
  4634. }
  4635. static bool gfx_v8_0_check_soft_reset(void *handle)
  4636. {
  4637. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4638. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4639. u32 tmp;
  4640. /* GRBM_STATUS */
  4641. tmp = RREG32(mmGRBM_STATUS);
  4642. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4643. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4644. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4645. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4646. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4647. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK |
  4648. GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4649. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4650. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4651. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4652. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4653. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4654. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4655. }
  4656. /* GRBM_STATUS2 */
  4657. tmp = RREG32(mmGRBM_STATUS2);
  4658. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4659. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4660. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4661. if (REG_GET_FIELD(tmp, GRBM_STATUS2, CPF_BUSY) ||
  4662. REG_GET_FIELD(tmp, GRBM_STATUS2, CPC_BUSY) ||
  4663. REG_GET_FIELD(tmp, GRBM_STATUS2, CPG_BUSY)) {
  4664. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4665. SOFT_RESET_CPF, 1);
  4666. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4667. SOFT_RESET_CPC, 1);
  4668. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4669. SOFT_RESET_CPG, 1);
  4670. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
  4671. SOFT_RESET_GRBM, 1);
  4672. }
  4673. /* SRBM_STATUS */
  4674. tmp = RREG32(mmSRBM_STATUS);
  4675. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4676. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4677. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4678. if (REG_GET_FIELD(tmp, SRBM_STATUS, SEM_BUSY))
  4679. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4680. SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  4681. if (grbm_soft_reset || srbm_soft_reset) {
  4682. adev->gfx.grbm_soft_reset = grbm_soft_reset;
  4683. adev->gfx.srbm_soft_reset = srbm_soft_reset;
  4684. return true;
  4685. } else {
  4686. adev->gfx.grbm_soft_reset = 0;
  4687. adev->gfx.srbm_soft_reset = 0;
  4688. return false;
  4689. }
  4690. }
  4691. static int gfx_v8_0_pre_soft_reset(void *handle)
  4692. {
  4693. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4694. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4695. if ((!adev->gfx.grbm_soft_reset) &&
  4696. (!adev->gfx.srbm_soft_reset))
  4697. return 0;
  4698. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4699. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4700. /* stop the rlc */
  4701. gfx_v8_0_rlc_stop(adev);
  4702. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4703. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4704. /* Disable GFX parsing/prefetching */
  4705. gfx_v8_0_cp_gfx_enable(adev, false);
  4706. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4707. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4708. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4709. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4710. int i;
  4711. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4712. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4713. mutex_lock(&adev->srbm_mutex);
  4714. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4715. gfx_v8_0_deactivate_hqd(adev, 2);
  4716. vi_srbm_select(adev, 0, 0, 0, 0);
  4717. mutex_unlock(&adev->srbm_mutex);
  4718. }
  4719. /* Disable MEC parsing/prefetching */
  4720. gfx_v8_0_cp_compute_enable(adev, false);
  4721. }
  4722. return 0;
  4723. }
  4724. static int gfx_v8_0_soft_reset(void *handle)
  4725. {
  4726. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4727. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4728. u32 tmp;
  4729. if ((!adev->gfx.grbm_soft_reset) &&
  4730. (!adev->gfx.srbm_soft_reset))
  4731. return 0;
  4732. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4733. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4734. if (grbm_soft_reset || srbm_soft_reset) {
  4735. tmp = RREG32(mmGMCON_DEBUG);
  4736. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 1);
  4737. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 1);
  4738. WREG32(mmGMCON_DEBUG, tmp);
  4739. udelay(50);
  4740. }
  4741. if (grbm_soft_reset) {
  4742. tmp = RREG32(mmGRBM_SOFT_RESET);
  4743. tmp |= grbm_soft_reset;
  4744. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4745. WREG32(mmGRBM_SOFT_RESET, tmp);
  4746. tmp = RREG32(mmGRBM_SOFT_RESET);
  4747. udelay(50);
  4748. tmp &= ~grbm_soft_reset;
  4749. WREG32(mmGRBM_SOFT_RESET, tmp);
  4750. tmp = RREG32(mmGRBM_SOFT_RESET);
  4751. }
  4752. if (srbm_soft_reset) {
  4753. tmp = RREG32(mmSRBM_SOFT_RESET);
  4754. tmp |= srbm_soft_reset;
  4755. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4756. WREG32(mmSRBM_SOFT_RESET, tmp);
  4757. tmp = RREG32(mmSRBM_SOFT_RESET);
  4758. udelay(50);
  4759. tmp &= ~srbm_soft_reset;
  4760. WREG32(mmSRBM_SOFT_RESET, tmp);
  4761. tmp = RREG32(mmSRBM_SOFT_RESET);
  4762. }
  4763. if (grbm_soft_reset || srbm_soft_reset) {
  4764. tmp = RREG32(mmGMCON_DEBUG);
  4765. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 0);
  4766. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 0);
  4767. WREG32(mmGMCON_DEBUG, tmp);
  4768. }
  4769. /* Wait a little for things to settle down */
  4770. udelay(50);
  4771. return 0;
  4772. }
  4773. static int gfx_v8_0_post_soft_reset(void *handle)
  4774. {
  4775. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4776. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4777. if ((!adev->gfx.grbm_soft_reset) &&
  4778. (!adev->gfx.srbm_soft_reset))
  4779. return 0;
  4780. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4781. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4782. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4783. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4784. gfx_v8_0_cp_gfx_resume(adev);
  4785. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4786. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4787. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4788. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4789. int i;
  4790. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4791. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4792. mutex_lock(&adev->srbm_mutex);
  4793. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4794. gfx_v8_0_deactivate_hqd(adev, 2);
  4795. vi_srbm_select(adev, 0, 0, 0, 0);
  4796. mutex_unlock(&adev->srbm_mutex);
  4797. }
  4798. gfx_v8_0_kiq_resume(adev);
  4799. }
  4800. gfx_v8_0_rlc_start(adev);
  4801. return 0;
  4802. }
  4803. /**
  4804. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  4805. *
  4806. * @adev: amdgpu_device pointer
  4807. *
  4808. * Fetches a GPU clock counter snapshot.
  4809. * Returns the 64 bit clock counter snapshot.
  4810. */
  4811. static uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  4812. {
  4813. uint64_t clock;
  4814. mutex_lock(&adev->gfx.gpu_clock_mutex);
  4815. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4816. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  4817. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4818. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  4819. return clock;
  4820. }
  4821. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  4822. uint32_t vmid,
  4823. uint32_t gds_base, uint32_t gds_size,
  4824. uint32_t gws_base, uint32_t gws_size,
  4825. uint32_t oa_base, uint32_t oa_size)
  4826. {
  4827. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  4828. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  4829. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  4830. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  4831. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  4832. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  4833. /* GDS Base */
  4834. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4835. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4836. WRITE_DATA_DST_SEL(0)));
  4837. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  4838. amdgpu_ring_write(ring, 0);
  4839. amdgpu_ring_write(ring, gds_base);
  4840. /* GDS Size */
  4841. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4842. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4843. WRITE_DATA_DST_SEL(0)));
  4844. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  4845. amdgpu_ring_write(ring, 0);
  4846. amdgpu_ring_write(ring, gds_size);
  4847. /* GWS */
  4848. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4849. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4850. WRITE_DATA_DST_SEL(0)));
  4851. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  4852. amdgpu_ring_write(ring, 0);
  4853. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  4854. /* OA */
  4855. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4856. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4857. WRITE_DATA_DST_SEL(0)));
  4858. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  4859. amdgpu_ring_write(ring, 0);
  4860. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  4861. }
  4862. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  4863. {
  4864. WREG32(mmSQ_IND_INDEX,
  4865. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4866. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4867. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  4868. (SQ_IND_INDEX__FORCE_READ_MASK));
  4869. return RREG32(mmSQ_IND_DATA);
  4870. }
  4871. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  4872. uint32_t wave, uint32_t thread,
  4873. uint32_t regno, uint32_t num, uint32_t *out)
  4874. {
  4875. WREG32(mmSQ_IND_INDEX,
  4876. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4877. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4878. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  4879. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  4880. (SQ_IND_INDEX__FORCE_READ_MASK) |
  4881. (SQ_IND_INDEX__AUTO_INCR_MASK));
  4882. while (num--)
  4883. *(out++) = RREG32(mmSQ_IND_DATA);
  4884. }
  4885. static void gfx_v8_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  4886. {
  4887. /* type 0 wave data */
  4888. dst[(*no_fields)++] = 0;
  4889. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  4890. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  4891. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  4892. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  4893. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  4894. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  4895. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  4896. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  4897. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  4898. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  4899. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  4900. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  4901. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  4902. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  4903. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  4904. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  4905. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  4906. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  4907. }
  4908. static void gfx_v8_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  4909. uint32_t wave, uint32_t start,
  4910. uint32_t size, uint32_t *dst)
  4911. {
  4912. wave_read_regs(
  4913. adev, simd, wave, 0,
  4914. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  4915. }
  4916. static const struct amdgpu_gfx_funcs gfx_v8_0_gfx_funcs = {
  4917. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  4918. .select_se_sh = &gfx_v8_0_select_se_sh,
  4919. .read_wave_data = &gfx_v8_0_read_wave_data,
  4920. .read_wave_sgprs = &gfx_v8_0_read_wave_sgprs,
  4921. .select_me_pipe_q = &gfx_v8_0_select_me_pipe_q
  4922. };
  4923. static int gfx_v8_0_early_init(void *handle)
  4924. {
  4925. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4926. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  4927. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  4928. adev->gfx.funcs = &gfx_v8_0_gfx_funcs;
  4929. gfx_v8_0_set_ring_funcs(adev);
  4930. gfx_v8_0_set_irq_funcs(adev);
  4931. gfx_v8_0_set_gds_init(adev);
  4932. gfx_v8_0_set_rlc_funcs(adev);
  4933. return 0;
  4934. }
  4935. static int gfx_v8_0_late_init(void *handle)
  4936. {
  4937. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4938. int r;
  4939. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  4940. if (r)
  4941. return r;
  4942. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  4943. if (r)
  4944. return r;
  4945. /* requires IBs so do in late init after IB pool is initialized */
  4946. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  4947. if (r)
  4948. return r;
  4949. amdgpu_device_ip_set_powergating_state(adev,
  4950. AMD_IP_BLOCK_TYPE_GFX,
  4951. AMD_PG_STATE_GATE);
  4952. return 0;
  4953. }
  4954. static void gfx_v8_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  4955. bool enable)
  4956. {
  4957. if ((adev->asic_type == CHIP_POLARIS11) ||
  4958. (adev->asic_type == CHIP_POLARIS12) ||
  4959. (adev->asic_type == CHIP_VEGAM))
  4960. /* Send msg to SMU via Powerplay */
  4961. amdgpu_device_ip_set_powergating_state(adev,
  4962. AMD_IP_BLOCK_TYPE_SMC,
  4963. enable ?
  4964. AMD_PG_STATE_GATE : AMD_PG_STATE_UNGATE);
  4965. WREG32_FIELD(RLC_PG_CNTL, STATIC_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4966. }
  4967. static void gfx_v8_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  4968. bool enable)
  4969. {
  4970. WREG32_FIELD(RLC_PG_CNTL, DYN_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4971. }
  4972. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  4973. bool enable)
  4974. {
  4975. WREG32_FIELD(RLC_PG_CNTL, QUICK_PG_ENABLE, enable ? 1 : 0);
  4976. }
  4977. static void cz_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  4978. bool enable)
  4979. {
  4980. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, enable ? 1 : 0);
  4981. }
  4982. static void cz_enable_gfx_pipeline_power_gating(struct amdgpu_device *adev,
  4983. bool enable)
  4984. {
  4985. WREG32_FIELD(RLC_PG_CNTL, GFX_PIPELINE_PG_ENABLE, enable ? 1 : 0);
  4986. /* Read any GFX register to wake up GFX. */
  4987. if (!enable)
  4988. RREG32(mmDB_RENDER_CONTROL);
  4989. }
  4990. static void cz_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  4991. bool enable)
  4992. {
  4993. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  4994. cz_enable_gfx_cg_power_gating(adev, true);
  4995. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  4996. cz_enable_gfx_pipeline_power_gating(adev, true);
  4997. } else {
  4998. cz_enable_gfx_cg_power_gating(adev, false);
  4999. cz_enable_gfx_pipeline_power_gating(adev, false);
  5000. }
  5001. }
  5002. static int gfx_v8_0_set_powergating_state(void *handle,
  5003. enum amd_powergating_state state)
  5004. {
  5005. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5006. bool enable = (state == AMD_PG_STATE_GATE);
  5007. if (amdgpu_sriov_vf(adev))
  5008. return 0;
  5009. switch (adev->asic_type) {
  5010. case CHIP_CARRIZO:
  5011. case CHIP_STONEY:
  5012. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  5013. cz_enable_sck_slow_down_on_power_up(adev, true);
  5014. cz_enable_sck_slow_down_on_power_down(adev, true);
  5015. } else {
  5016. cz_enable_sck_slow_down_on_power_up(adev, false);
  5017. cz_enable_sck_slow_down_on_power_down(adev, false);
  5018. }
  5019. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  5020. cz_enable_cp_power_gating(adev, true);
  5021. else
  5022. cz_enable_cp_power_gating(adev, false);
  5023. cz_update_gfx_cg_power_gating(adev, enable);
  5024. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  5025. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  5026. else
  5027. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5028. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5029. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5030. else
  5031. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5032. break;
  5033. case CHIP_POLARIS11:
  5034. case CHIP_POLARIS12:
  5035. case CHIP_VEGAM:
  5036. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  5037. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  5038. else
  5039. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5040. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5041. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5042. else
  5043. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5044. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_QUICK_MG) && enable)
  5045. polaris11_enable_gfx_quick_mg_power_gating(adev, true);
  5046. else
  5047. polaris11_enable_gfx_quick_mg_power_gating(adev, false);
  5048. break;
  5049. default:
  5050. break;
  5051. }
  5052. return 0;
  5053. }
  5054. static void gfx_v8_0_get_clockgating_state(void *handle, u32 *flags)
  5055. {
  5056. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5057. int data;
  5058. if (amdgpu_sriov_vf(adev))
  5059. *flags = 0;
  5060. /* AMD_CG_SUPPORT_GFX_MGCG */
  5061. data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5062. if (!(data & RLC_CGTT_MGCG_OVERRIDE__CPF_MASK))
  5063. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  5064. /* AMD_CG_SUPPORT_GFX_CGLG */
  5065. data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5066. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  5067. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  5068. /* AMD_CG_SUPPORT_GFX_CGLS */
  5069. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  5070. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  5071. /* AMD_CG_SUPPORT_GFX_CGTS */
  5072. data = RREG32(mmCGTS_SM_CTRL_REG);
  5073. if (!(data & CGTS_SM_CTRL_REG__OVERRIDE_MASK))
  5074. *flags |= AMD_CG_SUPPORT_GFX_CGTS;
  5075. /* AMD_CG_SUPPORT_GFX_CGTS_LS */
  5076. if (!(data & CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK))
  5077. *flags |= AMD_CG_SUPPORT_GFX_CGTS_LS;
  5078. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  5079. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5080. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  5081. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5082. /* AMD_CG_SUPPORT_GFX_CP_LS */
  5083. data = RREG32(mmCP_MEM_SLP_CNTL);
  5084. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  5085. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5086. }
  5087. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  5088. uint32_t reg_addr, uint32_t cmd)
  5089. {
  5090. uint32_t data;
  5091. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  5092. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5093. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5094. data = RREG32(mmRLC_SERDES_WR_CTRL);
  5095. if (adev->asic_type == CHIP_STONEY)
  5096. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5097. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5098. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5099. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5100. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5101. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5102. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5103. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5104. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5105. else
  5106. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5107. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5108. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5109. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5110. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5111. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5112. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5113. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5114. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  5115. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  5116. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5117. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  5118. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  5119. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  5120. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  5121. WREG32(mmRLC_SERDES_WR_CTRL, data);
  5122. }
  5123. #define MSG_ENTER_RLC_SAFE_MODE 1
  5124. #define MSG_EXIT_RLC_SAFE_MODE 0
  5125. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  5126. #define RLC_GPR_REG2__REQ__SHIFT 0
  5127. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  5128. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  5129. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5130. {
  5131. u32 data;
  5132. unsigned i;
  5133. data = RREG32(mmRLC_CNTL);
  5134. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5135. return;
  5136. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5137. data |= RLC_SAFE_MODE__CMD_MASK;
  5138. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5139. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  5140. WREG32(mmRLC_SAFE_MODE, data);
  5141. for (i = 0; i < adev->usec_timeout; i++) {
  5142. if ((RREG32(mmRLC_GPM_STAT) &
  5143. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5144. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  5145. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5146. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  5147. break;
  5148. udelay(1);
  5149. }
  5150. for (i = 0; i < adev->usec_timeout; i++) {
  5151. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5152. break;
  5153. udelay(1);
  5154. }
  5155. adev->gfx.rlc.in_safe_mode = true;
  5156. }
  5157. }
  5158. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5159. {
  5160. u32 data = 0;
  5161. unsigned i;
  5162. data = RREG32(mmRLC_CNTL);
  5163. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5164. return;
  5165. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5166. if (adev->gfx.rlc.in_safe_mode) {
  5167. data |= RLC_SAFE_MODE__CMD_MASK;
  5168. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5169. WREG32(mmRLC_SAFE_MODE, data);
  5170. adev->gfx.rlc.in_safe_mode = false;
  5171. }
  5172. }
  5173. for (i = 0; i < adev->usec_timeout; i++) {
  5174. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5175. break;
  5176. udelay(1);
  5177. }
  5178. }
  5179. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  5180. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  5181. .exit_safe_mode = iceland_exit_rlc_safe_mode
  5182. };
  5183. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  5184. bool enable)
  5185. {
  5186. uint32_t temp, data;
  5187. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5188. /* It is disabled by HW by default */
  5189. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  5190. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5191. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS)
  5192. /* 1 - RLC memory Light sleep */
  5193. WREG32_FIELD(RLC_MEM_SLP_CNTL, RLC_MEM_LS_EN, 1);
  5194. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS)
  5195. WREG32_FIELD(CP_MEM_SLP_CNTL, CP_MEM_LS_EN, 1);
  5196. }
  5197. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  5198. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5199. if (adev->flags & AMD_IS_APU)
  5200. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5201. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5202. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  5203. else
  5204. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5205. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5206. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5207. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5208. if (temp != data)
  5209. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5210. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5211. gfx_v8_0_wait_for_rlc_serdes(adev);
  5212. /* 5 - clear mgcg override */
  5213. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5214. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  5215. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  5216. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5217. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  5218. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  5219. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  5220. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  5221. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  5222. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  5223. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  5224. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  5225. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  5226. if (temp != data)
  5227. WREG32(mmCGTS_SM_CTRL_REG, data);
  5228. }
  5229. udelay(50);
  5230. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5231. gfx_v8_0_wait_for_rlc_serdes(adev);
  5232. } else {
  5233. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  5234. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5235. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5236. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5237. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5238. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5239. if (temp != data)
  5240. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5241. /* 2 - disable MGLS in RLC */
  5242. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5243. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  5244. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  5245. WREG32(mmRLC_MEM_SLP_CNTL, data);
  5246. }
  5247. /* 3 - disable MGLS in CP */
  5248. data = RREG32(mmCP_MEM_SLP_CNTL);
  5249. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  5250. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  5251. WREG32(mmCP_MEM_SLP_CNTL, data);
  5252. }
  5253. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  5254. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5255. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  5256. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  5257. if (temp != data)
  5258. WREG32(mmCGTS_SM_CTRL_REG, data);
  5259. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5260. gfx_v8_0_wait_for_rlc_serdes(adev);
  5261. /* 6 - set mgcg override */
  5262. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5263. udelay(50);
  5264. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5265. gfx_v8_0_wait_for_rlc_serdes(adev);
  5266. }
  5267. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5268. }
  5269. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  5270. bool enable)
  5271. {
  5272. uint32_t temp, temp1, data, data1;
  5273. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5274. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5275. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  5276. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5277. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  5278. if (temp1 != data1)
  5279. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5280. /* : wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5281. gfx_v8_0_wait_for_rlc_serdes(adev);
  5282. /* 2 - clear cgcg override */
  5283. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5284. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5285. gfx_v8_0_wait_for_rlc_serdes(adev);
  5286. /* 3 - write cmd to set CGLS */
  5287. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  5288. /* 4 - enable cgcg */
  5289. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  5290. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5291. /* enable cgls*/
  5292. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5293. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5294. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  5295. if (temp1 != data1)
  5296. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5297. } else {
  5298. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5299. }
  5300. if (temp != data)
  5301. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5302. /* 5 enable cntx_empty_int_enable/cntx_busy_int_enable/
  5303. * Cmp_busy/GFX_Idle interrupts
  5304. */
  5305. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5306. } else {
  5307. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  5308. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  5309. /* TEST CGCG */
  5310. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5311. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  5312. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  5313. if (temp1 != data1)
  5314. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5315. /* read gfx register to wake up cgcg */
  5316. RREG32(mmCB_CGTT_SCLK_CTRL);
  5317. RREG32(mmCB_CGTT_SCLK_CTRL);
  5318. RREG32(mmCB_CGTT_SCLK_CTRL);
  5319. RREG32(mmCB_CGTT_SCLK_CTRL);
  5320. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5321. gfx_v8_0_wait_for_rlc_serdes(adev);
  5322. /* write cmd to Set CGCG Overrride */
  5323. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5324. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5325. gfx_v8_0_wait_for_rlc_serdes(adev);
  5326. /* write cmd to Clear CGLS */
  5327. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  5328. /* disable cgcg, cgls should be disabled too. */
  5329. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  5330. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  5331. if (temp != data)
  5332. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5333. /* enable interrupts again for PG */
  5334. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5335. }
  5336. gfx_v8_0_wait_for_rlc_serdes(adev);
  5337. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5338. }
  5339. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  5340. bool enable)
  5341. {
  5342. if (enable) {
  5343. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  5344. * === MGCG + MGLS + TS(CG/LS) ===
  5345. */
  5346. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5347. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5348. } else {
  5349. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  5350. * === CGCG + CGLS ===
  5351. */
  5352. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5353. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5354. }
  5355. return 0;
  5356. }
  5357. static int gfx_v8_0_tonga_update_gfx_clock_gating(struct amdgpu_device *adev,
  5358. enum amd_clockgating_state state)
  5359. {
  5360. uint32_t msg_id, pp_state = 0;
  5361. uint32_t pp_support_state = 0;
  5362. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5363. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5364. pp_support_state = PP_STATE_SUPPORT_LS;
  5365. pp_state = PP_STATE_LS;
  5366. }
  5367. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5368. pp_support_state |= PP_STATE_SUPPORT_CG;
  5369. pp_state |= PP_STATE_CG;
  5370. }
  5371. if (state == AMD_CG_STATE_UNGATE)
  5372. pp_state = 0;
  5373. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5374. PP_BLOCK_GFX_CG,
  5375. pp_support_state,
  5376. pp_state);
  5377. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5378. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5379. }
  5380. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5381. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5382. pp_support_state = PP_STATE_SUPPORT_LS;
  5383. pp_state = PP_STATE_LS;
  5384. }
  5385. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5386. pp_support_state |= PP_STATE_SUPPORT_CG;
  5387. pp_state |= PP_STATE_CG;
  5388. }
  5389. if (state == AMD_CG_STATE_UNGATE)
  5390. pp_state = 0;
  5391. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5392. PP_BLOCK_GFX_MG,
  5393. pp_support_state,
  5394. pp_state);
  5395. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5396. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5397. }
  5398. return 0;
  5399. }
  5400. static int gfx_v8_0_polaris_update_gfx_clock_gating(struct amdgpu_device *adev,
  5401. enum amd_clockgating_state state)
  5402. {
  5403. uint32_t msg_id, pp_state = 0;
  5404. uint32_t pp_support_state = 0;
  5405. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5406. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5407. pp_support_state = PP_STATE_SUPPORT_LS;
  5408. pp_state = PP_STATE_LS;
  5409. }
  5410. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5411. pp_support_state |= PP_STATE_SUPPORT_CG;
  5412. pp_state |= PP_STATE_CG;
  5413. }
  5414. if (state == AMD_CG_STATE_UNGATE)
  5415. pp_state = 0;
  5416. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5417. PP_BLOCK_GFX_CG,
  5418. pp_support_state,
  5419. pp_state);
  5420. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5421. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5422. }
  5423. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_3D_CGCG | AMD_CG_SUPPORT_GFX_3D_CGLS)) {
  5424. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS) {
  5425. pp_support_state = PP_STATE_SUPPORT_LS;
  5426. pp_state = PP_STATE_LS;
  5427. }
  5428. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG) {
  5429. pp_support_state |= PP_STATE_SUPPORT_CG;
  5430. pp_state |= PP_STATE_CG;
  5431. }
  5432. if (state == AMD_CG_STATE_UNGATE)
  5433. pp_state = 0;
  5434. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5435. PP_BLOCK_GFX_3D,
  5436. pp_support_state,
  5437. pp_state);
  5438. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5439. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5440. }
  5441. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5442. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5443. pp_support_state = PP_STATE_SUPPORT_LS;
  5444. pp_state = PP_STATE_LS;
  5445. }
  5446. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5447. pp_support_state |= PP_STATE_SUPPORT_CG;
  5448. pp_state |= PP_STATE_CG;
  5449. }
  5450. if (state == AMD_CG_STATE_UNGATE)
  5451. pp_state = 0;
  5452. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5453. PP_BLOCK_GFX_MG,
  5454. pp_support_state,
  5455. pp_state);
  5456. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5457. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5458. }
  5459. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  5460. pp_support_state = PP_STATE_SUPPORT_LS;
  5461. if (state == AMD_CG_STATE_UNGATE)
  5462. pp_state = 0;
  5463. else
  5464. pp_state = PP_STATE_LS;
  5465. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5466. PP_BLOCK_GFX_RLC,
  5467. pp_support_state,
  5468. pp_state);
  5469. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5470. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5471. }
  5472. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  5473. pp_support_state = PP_STATE_SUPPORT_LS;
  5474. if (state == AMD_CG_STATE_UNGATE)
  5475. pp_state = 0;
  5476. else
  5477. pp_state = PP_STATE_LS;
  5478. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5479. PP_BLOCK_GFX_CP,
  5480. pp_support_state,
  5481. pp_state);
  5482. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5483. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5484. }
  5485. return 0;
  5486. }
  5487. static int gfx_v8_0_set_clockgating_state(void *handle,
  5488. enum amd_clockgating_state state)
  5489. {
  5490. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5491. if (amdgpu_sriov_vf(adev))
  5492. return 0;
  5493. switch (adev->asic_type) {
  5494. case CHIP_FIJI:
  5495. case CHIP_CARRIZO:
  5496. case CHIP_STONEY:
  5497. gfx_v8_0_update_gfx_clock_gating(adev,
  5498. state == AMD_CG_STATE_GATE);
  5499. break;
  5500. case CHIP_TONGA:
  5501. gfx_v8_0_tonga_update_gfx_clock_gating(adev, state);
  5502. break;
  5503. case CHIP_POLARIS10:
  5504. case CHIP_POLARIS11:
  5505. case CHIP_POLARIS12:
  5506. case CHIP_VEGAM:
  5507. gfx_v8_0_polaris_update_gfx_clock_gating(adev, state);
  5508. break;
  5509. default:
  5510. break;
  5511. }
  5512. return 0;
  5513. }
  5514. static u64 gfx_v8_0_ring_get_rptr(struct amdgpu_ring *ring)
  5515. {
  5516. return ring->adev->wb.wb[ring->rptr_offs];
  5517. }
  5518. static u64 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  5519. {
  5520. struct amdgpu_device *adev = ring->adev;
  5521. if (ring->use_doorbell)
  5522. /* XXX check if swapping is necessary on BE */
  5523. return ring->adev->wb.wb[ring->wptr_offs];
  5524. else
  5525. return RREG32(mmCP_RB0_WPTR);
  5526. }
  5527. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5528. {
  5529. struct amdgpu_device *adev = ring->adev;
  5530. if (ring->use_doorbell) {
  5531. /* XXX check if swapping is necessary on BE */
  5532. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5533. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5534. } else {
  5535. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  5536. (void)RREG32(mmCP_RB0_WPTR);
  5537. }
  5538. }
  5539. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5540. {
  5541. u32 ref_and_mask, reg_mem_engine;
  5542. if ((ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) ||
  5543. (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)) {
  5544. switch (ring->me) {
  5545. case 1:
  5546. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5547. break;
  5548. case 2:
  5549. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5550. break;
  5551. default:
  5552. return;
  5553. }
  5554. reg_mem_engine = 0;
  5555. } else {
  5556. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5557. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5558. }
  5559. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5560. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5561. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5562. reg_mem_engine));
  5563. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5564. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5565. amdgpu_ring_write(ring, ref_and_mask);
  5566. amdgpu_ring_write(ring, ref_and_mask);
  5567. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5568. }
  5569. static void gfx_v8_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
  5570. {
  5571. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5572. amdgpu_ring_write(ring, EVENT_TYPE(VS_PARTIAL_FLUSH) |
  5573. EVENT_INDEX(4));
  5574. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5575. amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
  5576. EVENT_INDEX(0));
  5577. }
  5578. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5579. struct amdgpu_ib *ib,
  5580. unsigned vmid, bool ctx_switch)
  5581. {
  5582. u32 header, control = 0;
  5583. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5584. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5585. else
  5586. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5587. control |= ib->length_dw | (vmid << 24);
  5588. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  5589. control |= INDIRECT_BUFFER_PRE_ENB(1);
  5590. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  5591. gfx_v8_0_ring_emit_de_meta(ring);
  5592. }
  5593. amdgpu_ring_write(ring, header);
  5594. amdgpu_ring_write(ring,
  5595. #ifdef __BIG_ENDIAN
  5596. (2 << 0) |
  5597. #endif
  5598. (ib->gpu_addr & 0xFFFFFFFC));
  5599. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5600. amdgpu_ring_write(ring, control);
  5601. }
  5602. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5603. struct amdgpu_ib *ib,
  5604. unsigned vmid, bool ctx_switch)
  5605. {
  5606. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vmid << 24);
  5607. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  5608. amdgpu_ring_write(ring,
  5609. #ifdef __BIG_ENDIAN
  5610. (2 << 0) |
  5611. #endif
  5612. (ib->gpu_addr & 0xFFFFFFFC));
  5613. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5614. amdgpu_ring_write(ring, control);
  5615. }
  5616. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5617. u64 seq, unsigned flags)
  5618. {
  5619. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5620. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5621. /* EVENT_WRITE_EOP - flush caches, send int */
  5622. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5623. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5624. EOP_TC_ACTION_EN |
  5625. EOP_TC_WB_ACTION_EN |
  5626. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5627. EVENT_INDEX(5)));
  5628. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5629. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5630. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5631. amdgpu_ring_write(ring, lower_32_bits(seq));
  5632. amdgpu_ring_write(ring, upper_32_bits(seq));
  5633. }
  5634. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5635. {
  5636. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5637. uint32_t seq = ring->fence_drv.sync_seq;
  5638. uint64_t addr = ring->fence_drv.gpu_addr;
  5639. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5640. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5641. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5642. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5643. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5644. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5645. amdgpu_ring_write(ring, seq);
  5646. amdgpu_ring_write(ring, 0xffffffff);
  5647. amdgpu_ring_write(ring, 4); /* poll interval */
  5648. }
  5649. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5650. unsigned vmid, uint64_t pd_addr)
  5651. {
  5652. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5653. amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  5654. /* wait for the invalidate to complete */
  5655. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5656. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5657. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5658. WAIT_REG_MEM_ENGINE(0))); /* me */
  5659. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5660. amdgpu_ring_write(ring, 0);
  5661. amdgpu_ring_write(ring, 0); /* ref */
  5662. amdgpu_ring_write(ring, 0); /* mask */
  5663. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5664. /* compute doesn't have PFP */
  5665. if (usepfp) {
  5666. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5667. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5668. amdgpu_ring_write(ring, 0x0);
  5669. }
  5670. }
  5671. static u64 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5672. {
  5673. return ring->adev->wb.wb[ring->wptr_offs];
  5674. }
  5675. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5676. {
  5677. struct amdgpu_device *adev = ring->adev;
  5678. /* XXX check if swapping is necessary on BE */
  5679. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5680. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5681. }
  5682. static void gfx_v8_0_ring_set_pipe_percent(struct amdgpu_ring *ring,
  5683. bool acquire)
  5684. {
  5685. struct amdgpu_device *adev = ring->adev;
  5686. int pipe_num, tmp, reg;
  5687. int pipe_percent = acquire ? SPI_WCL_PIPE_PERCENT_GFX__VALUE_MASK : 0x1;
  5688. pipe_num = ring->me * adev->gfx.mec.num_pipe_per_mec + ring->pipe;
  5689. /* first me only has 2 entries, GFX and HP3D */
  5690. if (ring->me > 0)
  5691. pipe_num -= 2;
  5692. reg = mmSPI_WCL_PIPE_PERCENT_GFX + pipe_num;
  5693. tmp = RREG32(reg);
  5694. tmp = REG_SET_FIELD(tmp, SPI_WCL_PIPE_PERCENT_GFX, VALUE, pipe_percent);
  5695. WREG32(reg, tmp);
  5696. }
  5697. static void gfx_v8_0_pipe_reserve_resources(struct amdgpu_device *adev,
  5698. struct amdgpu_ring *ring,
  5699. bool acquire)
  5700. {
  5701. int i, pipe;
  5702. bool reserve;
  5703. struct amdgpu_ring *iring;
  5704. mutex_lock(&adev->gfx.pipe_reserve_mutex);
  5705. pipe = amdgpu_gfx_queue_to_bit(adev, ring->me, ring->pipe, 0);
  5706. if (acquire)
  5707. set_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  5708. else
  5709. clear_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  5710. if (!bitmap_weight(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES)) {
  5711. /* Clear all reservations - everyone reacquires all resources */
  5712. for (i = 0; i < adev->gfx.num_gfx_rings; ++i)
  5713. gfx_v8_0_ring_set_pipe_percent(&adev->gfx.gfx_ring[i],
  5714. true);
  5715. for (i = 0; i < adev->gfx.num_compute_rings; ++i)
  5716. gfx_v8_0_ring_set_pipe_percent(&adev->gfx.compute_ring[i],
  5717. true);
  5718. } else {
  5719. /* Lower all pipes without a current reservation */
  5720. for (i = 0; i < adev->gfx.num_gfx_rings; ++i) {
  5721. iring = &adev->gfx.gfx_ring[i];
  5722. pipe = amdgpu_gfx_queue_to_bit(adev,
  5723. iring->me,
  5724. iring->pipe,
  5725. 0);
  5726. reserve = test_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  5727. gfx_v8_0_ring_set_pipe_percent(iring, reserve);
  5728. }
  5729. for (i = 0; i < adev->gfx.num_compute_rings; ++i) {
  5730. iring = &adev->gfx.compute_ring[i];
  5731. pipe = amdgpu_gfx_queue_to_bit(adev,
  5732. iring->me,
  5733. iring->pipe,
  5734. 0);
  5735. reserve = test_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  5736. gfx_v8_0_ring_set_pipe_percent(iring, reserve);
  5737. }
  5738. }
  5739. mutex_unlock(&adev->gfx.pipe_reserve_mutex);
  5740. }
  5741. static void gfx_v8_0_hqd_set_priority(struct amdgpu_device *adev,
  5742. struct amdgpu_ring *ring,
  5743. bool acquire)
  5744. {
  5745. uint32_t pipe_priority = acquire ? 0x2 : 0x0;
  5746. uint32_t queue_priority = acquire ? 0xf : 0x0;
  5747. mutex_lock(&adev->srbm_mutex);
  5748. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  5749. WREG32(mmCP_HQD_PIPE_PRIORITY, pipe_priority);
  5750. WREG32(mmCP_HQD_QUEUE_PRIORITY, queue_priority);
  5751. vi_srbm_select(adev, 0, 0, 0, 0);
  5752. mutex_unlock(&adev->srbm_mutex);
  5753. }
  5754. static void gfx_v8_0_ring_set_priority_compute(struct amdgpu_ring *ring,
  5755. enum drm_sched_priority priority)
  5756. {
  5757. struct amdgpu_device *adev = ring->adev;
  5758. bool acquire = priority == DRM_SCHED_PRIORITY_HIGH_HW;
  5759. if (ring->funcs->type != AMDGPU_RING_TYPE_COMPUTE)
  5760. return;
  5761. gfx_v8_0_hqd_set_priority(adev, ring, acquire);
  5762. gfx_v8_0_pipe_reserve_resources(adev, ring, acquire);
  5763. }
  5764. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5765. u64 addr, u64 seq,
  5766. unsigned flags)
  5767. {
  5768. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5769. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5770. /* RELEASE_MEM - flush caches, send int */
  5771. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5772. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5773. EOP_TC_ACTION_EN |
  5774. EOP_TC_WB_ACTION_EN |
  5775. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5776. EVENT_INDEX(5)));
  5777. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5778. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5779. amdgpu_ring_write(ring, upper_32_bits(addr));
  5780. amdgpu_ring_write(ring, lower_32_bits(seq));
  5781. amdgpu_ring_write(ring, upper_32_bits(seq));
  5782. }
  5783. static void gfx_v8_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  5784. u64 seq, unsigned int flags)
  5785. {
  5786. /* we only allocate 32bit for each seq wb address */
  5787. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  5788. /* write fence seq to the "addr" */
  5789. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5790. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5791. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  5792. amdgpu_ring_write(ring, lower_32_bits(addr));
  5793. amdgpu_ring_write(ring, upper_32_bits(addr));
  5794. amdgpu_ring_write(ring, lower_32_bits(seq));
  5795. if (flags & AMDGPU_FENCE_FLAG_INT) {
  5796. /* set register to trigger INT */
  5797. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5798. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5799. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  5800. amdgpu_ring_write(ring, mmCPC_INT_STATUS);
  5801. amdgpu_ring_write(ring, 0);
  5802. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  5803. }
  5804. }
  5805. static void gfx_v8_ring_emit_sb(struct amdgpu_ring *ring)
  5806. {
  5807. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5808. amdgpu_ring_write(ring, 0);
  5809. }
  5810. static void gfx_v8_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  5811. {
  5812. uint32_t dw2 = 0;
  5813. if (amdgpu_sriov_vf(ring->adev))
  5814. gfx_v8_0_ring_emit_ce_meta(ring);
  5815. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  5816. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  5817. gfx_v8_0_ring_emit_vgt_flush(ring);
  5818. /* set load_global_config & load_global_uconfig */
  5819. dw2 |= 0x8001;
  5820. /* set load_cs_sh_regs */
  5821. dw2 |= 0x01000000;
  5822. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  5823. dw2 |= 0x10002;
  5824. /* set load_ce_ram if preamble presented */
  5825. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  5826. dw2 |= 0x10000000;
  5827. } else {
  5828. /* still load_ce_ram if this is the first time preamble presented
  5829. * although there is no context switch happens.
  5830. */
  5831. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  5832. dw2 |= 0x10000000;
  5833. }
  5834. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  5835. amdgpu_ring_write(ring, dw2);
  5836. amdgpu_ring_write(ring, 0);
  5837. }
  5838. static unsigned gfx_v8_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  5839. {
  5840. unsigned ret;
  5841. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  5842. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  5843. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  5844. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  5845. ret = ring->wptr & ring->buf_mask;
  5846. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  5847. return ret;
  5848. }
  5849. static void gfx_v8_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  5850. {
  5851. unsigned cur;
  5852. BUG_ON(offset > ring->buf_mask);
  5853. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  5854. cur = (ring->wptr & ring->buf_mask) - 1;
  5855. if (likely(cur > offset))
  5856. ring->ring[offset] = cur - offset;
  5857. else
  5858. ring->ring[offset] = (ring->ring_size >> 2) - offset + cur;
  5859. }
  5860. static void gfx_v8_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  5861. {
  5862. struct amdgpu_device *adev = ring->adev;
  5863. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  5864. amdgpu_ring_write(ring, 0 | /* src: register*/
  5865. (5 << 8) | /* dst: memory */
  5866. (1 << 20)); /* write confirm */
  5867. amdgpu_ring_write(ring, reg);
  5868. amdgpu_ring_write(ring, 0);
  5869. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  5870. adev->virt.reg_val_offs * 4));
  5871. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  5872. adev->virt.reg_val_offs * 4));
  5873. }
  5874. static void gfx_v8_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  5875. uint32_t val)
  5876. {
  5877. uint32_t cmd;
  5878. switch (ring->funcs->type) {
  5879. case AMDGPU_RING_TYPE_GFX:
  5880. cmd = WRITE_DATA_ENGINE_SEL(1) | WR_CONFIRM;
  5881. break;
  5882. case AMDGPU_RING_TYPE_KIQ:
  5883. cmd = 1 << 16; /* no inc addr */
  5884. break;
  5885. default:
  5886. cmd = WR_CONFIRM;
  5887. break;
  5888. }
  5889. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5890. amdgpu_ring_write(ring, cmd);
  5891. amdgpu_ring_write(ring, reg);
  5892. amdgpu_ring_write(ring, 0);
  5893. amdgpu_ring_write(ring, val);
  5894. }
  5895. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  5896. enum amdgpu_interrupt_state state)
  5897. {
  5898. WREG32_FIELD(CP_INT_CNTL_RING0, TIME_STAMP_INT_ENABLE,
  5899. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5900. }
  5901. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  5902. int me, int pipe,
  5903. enum amdgpu_interrupt_state state)
  5904. {
  5905. u32 mec_int_cntl, mec_int_cntl_reg;
  5906. /*
  5907. * amdgpu controls only the first MEC. That's why this function only
  5908. * handles the setting of interrupts for this specific MEC. All other
  5909. * pipes' interrupts are set by amdkfd.
  5910. */
  5911. if (me == 1) {
  5912. switch (pipe) {
  5913. case 0:
  5914. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  5915. break;
  5916. case 1:
  5917. mec_int_cntl_reg = mmCP_ME1_PIPE1_INT_CNTL;
  5918. break;
  5919. case 2:
  5920. mec_int_cntl_reg = mmCP_ME1_PIPE2_INT_CNTL;
  5921. break;
  5922. case 3:
  5923. mec_int_cntl_reg = mmCP_ME1_PIPE3_INT_CNTL;
  5924. break;
  5925. default:
  5926. DRM_DEBUG("invalid pipe %d\n", pipe);
  5927. return;
  5928. }
  5929. } else {
  5930. DRM_DEBUG("invalid me %d\n", me);
  5931. return;
  5932. }
  5933. switch (state) {
  5934. case AMDGPU_IRQ_STATE_DISABLE:
  5935. mec_int_cntl = RREG32(mec_int_cntl_reg);
  5936. mec_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  5937. WREG32(mec_int_cntl_reg, mec_int_cntl);
  5938. break;
  5939. case AMDGPU_IRQ_STATE_ENABLE:
  5940. mec_int_cntl = RREG32(mec_int_cntl_reg);
  5941. mec_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  5942. WREG32(mec_int_cntl_reg, mec_int_cntl);
  5943. break;
  5944. default:
  5945. break;
  5946. }
  5947. }
  5948. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  5949. struct amdgpu_irq_src *source,
  5950. unsigned type,
  5951. enum amdgpu_interrupt_state state)
  5952. {
  5953. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_REG_INT_ENABLE,
  5954. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5955. return 0;
  5956. }
  5957. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  5958. struct amdgpu_irq_src *source,
  5959. unsigned type,
  5960. enum amdgpu_interrupt_state state)
  5961. {
  5962. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_INSTR_INT_ENABLE,
  5963. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5964. return 0;
  5965. }
  5966. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  5967. struct amdgpu_irq_src *src,
  5968. unsigned type,
  5969. enum amdgpu_interrupt_state state)
  5970. {
  5971. switch (type) {
  5972. case AMDGPU_CP_IRQ_GFX_EOP:
  5973. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  5974. break;
  5975. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  5976. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  5977. break;
  5978. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  5979. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  5980. break;
  5981. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  5982. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  5983. break;
  5984. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  5985. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  5986. break;
  5987. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  5988. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  5989. break;
  5990. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  5991. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  5992. break;
  5993. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  5994. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  5995. break;
  5996. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  5997. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  5998. break;
  5999. default:
  6000. break;
  6001. }
  6002. return 0;
  6003. }
  6004. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  6005. struct amdgpu_irq_src *source,
  6006. struct amdgpu_iv_entry *entry)
  6007. {
  6008. int i;
  6009. u8 me_id, pipe_id, queue_id;
  6010. struct amdgpu_ring *ring;
  6011. DRM_DEBUG("IH: CP EOP\n");
  6012. me_id = (entry->ring_id & 0x0c) >> 2;
  6013. pipe_id = (entry->ring_id & 0x03) >> 0;
  6014. queue_id = (entry->ring_id & 0x70) >> 4;
  6015. switch (me_id) {
  6016. case 0:
  6017. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  6018. break;
  6019. case 1:
  6020. case 2:
  6021. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  6022. ring = &adev->gfx.compute_ring[i];
  6023. /* Per-queue interrupt is supported for MEC starting from VI.
  6024. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  6025. */
  6026. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  6027. amdgpu_fence_process(ring);
  6028. }
  6029. break;
  6030. }
  6031. return 0;
  6032. }
  6033. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  6034. struct amdgpu_irq_src *source,
  6035. struct amdgpu_iv_entry *entry)
  6036. {
  6037. DRM_ERROR("Illegal register access in command stream\n");
  6038. schedule_work(&adev->reset_work);
  6039. return 0;
  6040. }
  6041. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  6042. struct amdgpu_irq_src *source,
  6043. struct amdgpu_iv_entry *entry)
  6044. {
  6045. DRM_ERROR("Illegal instruction in command stream\n");
  6046. schedule_work(&adev->reset_work);
  6047. return 0;
  6048. }
  6049. static int gfx_v8_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  6050. struct amdgpu_irq_src *src,
  6051. unsigned int type,
  6052. enum amdgpu_interrupt_state state)
  6053. {
  6054. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  6055. switch (type) {
  6056. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  6057. WREG32_FIELD(CPC_INT_CNTL, GENERIC2_INT_ENABLE,
  6058. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6059. if (ring->me == 1)
  6060. WREG32_FIELD_OFFSET(CP_ME1_PIPE0_INT_CNTL,
  6061. ring->pipe,
  6062. GENERIC2_INT_ENABLE,
  6063. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6064. else
  6065. WREG32_FIELD_OFFSET(CP_ME2_PIPE0_INT_CNTL,
  6066. ring->pipe,
  6067. GENERIC2_INT_ENABLE,
  6068. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6069. break;
  6070. default:
  6071. BUG(); /* kiq only support GENERIC2_INT now */
  6072. break;
  6073. }
  6074. return 0;
  6075. }
  6076. static int gfx_v8_0_kiq_irq(struct amdgpu_device *adev,
  6077. struct amdgpu_irq_src *source,
  6078. struct amdgpu_iv_entry *entry)
  6079. {
  6080. u8 me_id, pipe_id, queue_id;
  6081. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  6082. me_id = (entry->ring_id & 0x0c) >> 2;
  6083. pipe_id = (entry->ring_id & 0x03) >> 0;
  6084. queue_id = (entry->ring_id & 0x70) >> 4;
  6085. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  6086. me_id, pipe_id, queue_id);
  6087. amdgpu_fence_process(ring);
  6088. return 0;
  6089. }
  6090. static const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  6091. .name = "gfx_v8_0",
  6092. .early_init = gfx_v8_0_early_init,
  6093. .late_init = gfx_v8_0_late_init,
  6094. .sw_init = gfx_v8_0_sw_init,
  6095. .sw_fini = gfx_v8_0_sw_fini,
  6096. .hw_init = gfx_v8_0_hw_init,
  6097. .hw_fini = gfx_v8_0_hw_fini,
  6098. .suspend = gfx_v8_0_suspend,
  6099. .resume = gfx_v8_0_resume,
  6100. .is_idle = gfx_v8_0_is_idle,
  6101. .wait_for_idle = gfx_v8_0_wait_for_idle,
  6102. .check_soft_reset = gfx_v8_0_check_soft_reset,
  6103. .pre_soft_reset = gfx_v8_0_pre_soft_reset,
  6104. .soft_reset = gfx_v8_0_soft_reset,
  6105. .post_soft_reset = gfx_v8_0_post_soft_reset,
  6106. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  6107. .set_powergating_state = gfx_v8_0_set_powergating_state,
  6108. .get_clockgating_state = gfx_v8_0_get_clockgating_state,
  6109. };
  6110. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  6111. .type = AMDGPU_RING_TYPE_GFX,
  6112. .align_mask = 0xff,
  6113. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6114. .support_64bit_ptrs = false,
  6115. .get_rptr = gfx_v8_0_ring_get_rptr,
  6116. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  6117. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  6118. .emit_frame_size = /* maximum 215dw if count 16 IBs in */
  6119. 5 + /* COND_EXEC */
  6120. 7 + /* PIPELINE_SYNC */
  6121. VI_FLUSH_GPU_TLB_NUM_WREG * 5 + 9 + /* VM_FLUSH */
  6122. 8 + /* FENCE for VM_FLUSH */
  6123. 20 + /* GDS switch */
  6124. 4 + /* double SWITCH_BUFFER,
  6125. the first COND_EXEC jump to the place just
  6126. prior to this double SWITCH_BUFFER */
  6127. 5 + /* COND_EXEC */
  6128. 7 + /* HDP_flush */
  6129. 4 + /* VGT_flush */
  6130. 14 + /* CE_META */
  6131. 31 + /* DE_META */
  6132. 3 + /* CNTX_CTRL */
  6133. 5 + /* HDP_INVL */
  6134. 8 + 8 + /* FENCE x2 */
  6135. 2, /* SWITCH_BUFFER */
  6136. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_gfx */
  6137. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  6138. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  6139. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6140. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6141. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6142. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6143. .test_ring = gfx_v8_0_ring_test_ring,
  6144. .test_ib = gfx_v8_0_ring_test_ib,
  6145. .insert_nop = amdgpu_ring_insert_nop,
  6146. .pad_ib = amdgpu_ring_generic_pad_ib,
  6147. .emit_switch_buffer = gfx_v8_ring_emit_sb,
  6148. .emit_cntxcntl = gfx_v8_ring_emit_cntxcntl,
  6149. .init_cond_exec = gfx_v8_0_ring_emit_init_cond_exec,
  6150. .patch_cond_exec = gfx_v8_0_ring_emit_patch_cond_exec,
  6151. .emit_wreg = gfx_v8_0_ring_emit_wreg,
  6152. };
  6153. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  6154. .type = AMDGPU_RING_TYPE_COMPUTE,
  6155. .align_mask = 0xff,
  6156. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6157. .support_64bit_ptrs = false,
  6158. .get_rptr = gfx_v8_0_ring_get_rptr,
  6159. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6160. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6161. .emit_frame_size =
  6162. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6163. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6164. 5 + /* hdp_invalidate */
  6165. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6166. VI_FLUSH_GPU_TLB_NUM_WREG * 5 + 7 + /* gfx_v8_0_ring_emit_vm_flush */
  6167. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_compute x3 for user fence, vm fence */
  6168. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6169. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6170. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  6171. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6172. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6173. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6174. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6175. .test_ring = gfx_v8_0_ring_test_ring,
  6176. .test_ib = gfx_v8_0_ring_test_ib,
  6177. .insert_nop = amdgpu_ring_insert_nop,
  6178. .pad_ib = amdgpu_ring_generic_pad_ib,
  6179. .set_priority = gfx_v8_0_ring_set_priority_compute,
  6180. .emit_wreg = gfx_v8_0_ring_emit_wreg,
  6181. };
  6182. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_kiq = {
  6183. .type = AMDGPU_RING_TYPE_KIQ,
  6184. .align_mask = 0xff,
  6185. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6186. .support_64bit_ptrs = false,
  6187. .get_rptr = gfx_v8_0_ring_get_rptr,
  6188. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6189. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6190. .emit_frame_size =
  6191. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6192. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6193. 5 + /* hdp_invalidate */
  6194. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6195. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6196. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  6197. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6198. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6199. .emit_fence = gfx_v8_0_ring_emit_fence_kiq,
  6200. .test_ring = gfx_v8_0_ring_test_ring,
  6201. .test_ib = gfx_v8_0_ring_test_ib,
  6202. .insert_nop = amdgpu_ring_insert_nop,
  6203. .pad_ib = amdgpu_ring_generic_pad_ib,
  6204. .emit_rreg = gfx_v8_0_ring_emit_rreg,
  6205. .emit_wreg = gfx_v8_0_ring_emit_wreg,
  6206. };
  6207. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  6208. {
  6209. int i;
  6210. adev->gfx.kiq.ring.funcs = &gfx_v8_0_ring_funcs_kiq;
  6211. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  6212. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  6213. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  6214. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  6215. }
  6216. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  6217. .set = gfx_v8_0_set_eop_interrupt_state,
  6218. .process = gfx_v8_0_eop_irq,
  6219. };
  6220. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  6221. .set = gfx_v8_0_set_priv_reg_fault_state,
  6222. .process = gfx_v8_0_priv_reg_irq,
  6223. };
  6224. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  6225. .set = gfx_v8_0_set_priv_inst_fault_state,
  6226. .process = gfx_v8_0_priv_inst_irq,
  6227. };
  6228. static const struct amdgpu_irq_src_funcs gfx_v8_0_kiq_irq_funcs = {
  6229. .set = gfx_v8_0_kiq_set_interrupt_state,
  6230. .process = gfx_v8_0_kiq_irq,
  6231. };
  6232. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  6233. {
  6234. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  6235. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  6236. adev->gfx.priv_reg_irq.num_types = 1;
  6237. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  6238. adev->gfx.priv_inst_irq.num_types = 1;
  6239. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  6240. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  6241. adev->gfx.kiq.irq.funcs = &gfx_v8_0_kiq_irq_funcs;
  6242. }
  6243. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  6244. {
  6245. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  6246. }
  6247. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  6248. {
  6249. /* init asci gds info */
  6250. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  6251. adev->gds.gws.total_size = 64;
  6252. adev->gds.oa.total_size = 16;
  6253. if (adev->gds.mem.total_size == 64 * 1024) {
  6254. adev->gds.mem.gfx_partition_size = 4096;
  6255. adev->gds.mem.cs_partition_size = 4096;
  6256. adev->gds.gws.gfx_partition_size = 4;
  6257. adev->gds.gws.cs_partition_size = 4;
  6258. adev->gds.oa.gfx_partition_size = 4;
  6259. adev->gds.oa.cs_partition_size = 1;
  6260. } else {
  6261. adev->gds.mem.gfx_partition_size = 1024;
  6262. adev->gds.mem.cs_partition_size = 1024;
  6263. adev->gds.gws.gfx_partition_size = 16;
  6264. adev->gds.gws.cs_partition_size = 16;
  6265. adev->gds.oa.gfx_partition_size = 4;
  6266. adev->gds.oa.cs_partition_size = 4;
  6267. }
  6268. }
  6269. static void gfx_v8_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  6270. u32 bitmap)
  6271. {
  6272. u32 data;
  6273. if (!bitmap)
  6274. return;
  6275. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  6276. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  6277. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  6278. }
  6279. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  6280. {
  6281. u32 data, mask;
  6282. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
  6283. RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  6284. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  6285. return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
  6286. }
  6287. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  6288. {
  6289. int i, j, k, counter, active_cu_number = 0;
  6290. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  6291. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  6292. unsigned disable_masks[4 * 2];
  6293. u32 ao_cu_num;
  6294. memset(cu_info, 0, sizeof(*cu_info));
  6295. if (adev->flags & AMD_IS_APU)
  6296. ao_cu_num = 2;
  6297. else
  6298. ao_cu_num = adev->gfx.config.max_cu_per_sh;
  6299. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  6300. mutex_lock(&adev->grbm_idx_mutex);
  6301. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  6302. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  6303. mask = 1;
  6304. ao_bitmap = 0;
  6305. counter = 0;
  6306. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  6307. if (i < 4 && j < 2)
  6308. gfx_v8_0_set_user_cu_inactive_bitmap(
  6309. adev, disable_masks[i * 2 + j]);
  6310. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  6311. cu_info->bitmap[i][j] = bitmap;
  6312. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  6313. if (bitmap & mask) {
  6314. if (counter < ao_cu_num)
  6315. ao_bitmap |= mask;
  6316. counter ++;
  6317. }
  6318. mask <<= 1;
  6319. }
  6320. active_cu_number += counter;
  6321. if (i < 2 && j < 2)
  6322. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  6323. cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
  6324. }
  6325. }
  6326. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  6327. mutex_unlock(&adev->grbm_idx_mutex);
  6328. cu_info->number = active_cu_number;
  6329. cu_info->ao_cu_mask = ao_cu_mask;
  6330. cu_info->simd_per_cu = NUM_SIMD_PER_CU;
  6331. cu_info->max_waves_per_simd = 10;
  6332. cu_info->max_scratch_slots_per_cu = 32;
  6333. cu_info->wave_front_size = 64;
  6334. cu_info->lds_size = 64;
  6335. }
  6336. const struct amdgpu_ip_block_version gfx_v8_0_ip_block =
  6337. {
  6338. .type = AMD_IP_BLOCK_TYPE_GFX,
  6339. .major = 8,
  6340. .minor = 0,
  6341. .rev = 0,
  6342. .funcs = &gfx_v8_0_ip_funcs,
  6343. };
  6344. const struct amdgpu_ip_block_version gfx_v8_1_ip_block =
  6345. {
  6346. .type = AMD_IP_BLOCK_TYPE_GFX,
  6347. .major = 8,
  6348. .minor = 1,
  6349. .rev = 0,
  6350. .funcs = &gfx_v8_0_ip_funcs,
  6351. };
  6352. static void gfx_v8_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  6353. {
  6354. uint64_t ce_payload_addr;
  6355. int cnt_ce;
  6356. union {
  6357. struct vi_ce_ib_state regular;
  6358. struct vi_ce_ib_state_chained_ib chained;
  6359. } ce_payload = {};
  6360. if (ring->adev->virt.chained_ib_support) {
  6361. ce_payload_addr = amdgpu_csa_vaddr(ring->adev) +
  6362. offsetof(struct vi_gfx_meta_data_chained_ib, ce_payload);
  6363. cnt_ce = (sizeof(ce_payload.chained) >> 2) + 4 - 2;
  6364. } else {
  6365. ce_payload_addr = amdgpu_csa_vaddr(ring->adev) +
  6366. offsetof(struct vi_gfx_meta_data, ce_payload);
  6367. cnt_ce = (sizeof(ce_payload.regular) >> 2) + 4 - 2;
  6368. }
  6369. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_ce));
  6370. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  6371. WRITE_DATA_DST_SEL(8) |
  6372. WR_CONFIRM) |
  6373. WRITE_DATA_CACHE_POLICY(0));
  6374. amdgpu_ring_write(ring, lower_32_bits(ce_payload_addr));
  6375. amdgpu_ring_write(ring, upper_32_bits(ce_payload_addr));
  6376. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, cnt_ce - 2);
  6377. }
  6378. static void gfx_v8_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  6379. {
  6380. uint64_t de_payload_addr, gds_addr, csa_addr;
  6381. int cnt_de;
  6382. union {
  6383. struct vi_de_ib_state regular;
  6384. struct vi_de_ib_state_chained_ib chained;
  6385. } de_payload = {};
  6386. csa_addr = amdgpu_csa_vaddr(ring->adev);
  6387. gds_addr = csa_addr + 4096;
  6388. if (ring->adev->virt.chained_ib_support) {
  6389. de_payload.chained.gds_backup_addrlo = lower_32_bits(gds_addr);
  6390. de_payload.chained.gds_backup_addrhi = upper_32_bits(gds_addr);
  6391. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data_chained_ib, de_payload);
  6392. cnt_de = (sizeof(de_payload.chained) >> 2) + 4 - 2;
  6393. } else {
  6394. de_payload.regular.gds_backup_addrlo = lower_32_bits(gds_addr);
  6395. de_payload.regular.gds_backup_addrhi = upper_32_bits(gds_addr);
  6396. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data, de_payload);
  6397. cnt_de = (sizeof(de_payload.regular) >> 2) + 4 - 2;
  6398. }
  6399. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_de));
  6400. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  6401. WRITE_DATA_DST_SEL(8) |
  6402. WR_CONFIRM) |
  6403. WRITE_DATA_CACHE_POLICY(0));
  6404. amdgpu_ring_write(ring, lower_32_bits(de_payload_addr));
  6405. amdgpu_ring_write(ring, upper_32_bits(de_payload_addr));
  6406. amdgpu_ring_write_multiple(ring, (void *)&de_payload, cnt_de - 2);
  6407. }