amdgpu_vcn.h 3.2 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #ifndef __AMDGPU_VCN_H__
  24. #define __AMDGPU_VCN_H__
  25. #define AMDGPU_VCN_STACK_SIZE (200*1024)
  26. #define AMDGPU_VCN_HEAP_SIZE (256*1024)
  27. #define AMDGPU_VCN_SESSION_SIZE (50*1024)
  28. #define AMDGPU_VCN_FIRMWARE_OFFSET 256
  29. #define AMDGPU_VCN_MAX_ENC_RINGS 3
  30. #define VCN_DEC_CMD_FENCE 0x00000000
  31. #define VCN_DEC_CMD_TRAP 0x00000001
  32. #define VCN_DEC_CMD_WRITE_REG 0x00000004
  33. #define VCN_DEC_CMD_REG_READ_COND_WAIT 0x00000006
  34. #define VCN_DEC_CMD_PACKET_START 0x0000000a
  35. #define VCN_DEC_CMD_PACKET_END 0x0000000b
  36. #define VCN_ENC_CMD_NO_OP 0x00000000
  37. #define VCN_ENC_CMD_END 0x00000001
  38. #define VCN_ENC_CMD_IB 0x00000002
  39. #define VCN_ENC_CMD_FENCE 0x00000003
  40. #define VCN_ENC_CMD_TRAP 0x00000004
  41. #define VCN_ENC_CMD_REG_WRITE 0x0000000b
  42. #define VCN_ENC_CMD_REG_WAIT 0x0000000c
  43. enum engine_status_constants {
  44. UVD_PGFSM_STATUS__UVDM_UVDU_PWR_ON = 0x2AAAA0,
  45. UVD_PGFSM_CONFIG__UVDM_UVDU_PWR_ON = 0x00000002,
  46. UVD_STATUS__UVD_BUSY = 0x00000004,
  47. GB_ADDR_CONFIG_DEFAULT = 0x26010011,
  48. UVD_STATUS__IDLE = 0x2,
  49. UVD_STATUS__BUSY = 0x5,
  50. UVD_POWER_STATUS__UVD_POWER_STATUS_TILES_OFF = 0x1,
  51. UVD_STATUS__RBC_BUSY = 0x1,
  52. };
  53. struct amdgpu_vcn {
  54. struct amdgpu_bo *vcpu_bo;
  55. void *cpu_addr;
  56. uint64_t gpu_addr;
  57. unsigned fw_version;
  58. void *saved_bo;
  59. struct delayed_work idle_work;
  60. const struct firmware *fw; /* VCN firmware */
  61. struct amdgpu_ring ring_dec;
  62. struct amdgpu_ring ring_enc[AMDGPU_VCN_MAX_ENC_RINGS];
  63. struct amdgpu_irq_src irq;
  64. struct drm_sched_entity entity_dec;
  65. struct drm_sched_entity entity_enc;
  66. unsigned num_enc_rings;
  67. };
  68. int amdgpu_vcn_sw_init(struct amdgpu_device *adev);
  69. int amdgpu_vcn_sw_fini(struct amdgpu_device *adev);
  70. int amdgpu_vcn_suspend(struct amdgpu_device *adev);
  71. int amdgpu_vcn_resume(struct amdgpu_device *adev);
  72. void amdgpu_vcn_ring_begin_use(struct amdgpu_ring *ring);
  73. void amdgpu_vcn_ring_end_use(struct amdgpu_ring *ring);
  74. int amdgpu_vcn_dec_ring_test_ring(struct amdgpu_ring *ring);
  75. int amdgpu_vcn_dec_ring_test_ib(struct amdgpu_ring *ring, long timeout);
  76. int amdgpu_vcn_enc_ring_test_ring(struct amdgpu_ring *ring);
  77. int amdgpu_vcn_enc_ring_test_ib(struct amdgpu_ring *ring, long timeout);
  78. #endif