amdgpu_ttm.c 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <drm/ttm/ttm_bo_api.h>
  33. #include <drm/ttm/ttm_bo_driver.h>
  34. #include <drm/ttm/ttm_placement.h>
  35. #include <drm/ttm/ttm_module.h>
  36. #include <drm/ttm/ttm_page_alloc.h>
  37. #include <drm/drmP.h>
  38. #include <drm/amdgpu_drm.h>
  39. #include <linux/seq_file.h>
  40. #include <linux/slab.h>
  41. #include <linux/swiotlb.h>
  42. #include <linux/swap.h>
  43. #include <linux/pagemap.h>
  44. #include <linux/debugfs.h>
  45. #include <linux/iommu.h>
  46. #include "amdgpu.h"
  47. #include "amdgpu_object.h"
  48. #include "amdgpu_trace.h"
  49. #include "amdgpu_amdkfd.h"
  50. #include "bif/bif_4_1_d.h"
  51. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  52. static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
  53. struct ttm_mem_reg *mem, unsigned num_pages,
  54. uint64_t offset, unsigned window,
  55. struct amdgpu_ring *ring,
  56. uint64_t *addr);
  57. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
  58. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
  59. /*
  60. * Global memory.
  61. */
  62. /**
  63. * amdgpu_ttm_mem_global_init - Initialize and acquire reference to
  64. * memory object
  65. *
  66. * @ref: Object for initialization.
  67. *
  68. * This is called by drm_global_item_ref() when an object is being
  69. * initialized.
  70. */
  71. static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
  72. {
  73. return ttm_mem_global_init(ref->object);
  74. }
  75. /**
  76. * amdgpu_ttm_mem_global_release - Drop reference to a memory object
  77. *
  78. * @ref: Object being removed
  79. *
  80. * This is called by drm_global_item_unref() when an object is being
  81. * released.
  82. */
  83. static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
  84. {
  85. ttm_mem_global_release(ref->object);
  86. }
  87. /**
  88. * amdgpu_ttm_global_init - Initialize global TTM memory reference
  89. * structures.
  90. *
  91. * @adev: AMDGPU device for which the global structures need to be
  92. * registered.
  93. *
  94. * This is called as part of the AMDGPU ttm init from amdgpu_ttm_init()
  95. * during bring up.
  96. */
  97. static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
  98. {
  99. struct drm_global_reference *global_ref;
  100. struct amdgpu_ring *ring;
  101. struct drm_sched_rq *rq;
  102. int r;
  103. /* ensure reference is false in case init fails */
  104. adev->mman.mem_global_referenced = false;
  105. global_ref = &adev->mman.mem_global_ref;
  106. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  107. global_ref->size = sizeof(struct ttm_mem_global);
  108. global_ref->init = &amdgpu_ttm_mem_global_init;
  109. global_ref->release = &amdgpu_ttm_mem_global_release;
  110. r = drm_global_item_ref(global_ref);
  111. if (r) {
  112. DRM_ERROR("Failed setting up TTM memory accounting "
  113. "subsystem.\n");
  114. goto error_mem;
  115. }
  116. adev->mman.bo_global_ref.mem_glob =
  117. adev->mman.mem_global_ref.object;
  118. global_ref = &adev->mman.bo_global_ref.ref;
  119. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  120. global_ref->size = sizeof(struct ttm_bo_global);
  121. global_ref->init = &ttm_bo_global_init;
  122. global_ref->release = &ttm_bo_global_release;
  123. r = drm_global_item_ref(global_ref);
  124. if (r) {
  125. DRM_ERROR("Failed setting up TTM BO subsystem.\n");
  126. goto error_bo;
  127. }
  128. mutex_init(&adev->mman.gtt_window_lock);
  129. ring = adev->mman.buffer_funcs_ring;
  130. rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_KERNEL];
  131. r = drm_sched_entity_init(&ring->sched, &adev->mman.entity,
  132. rq, NULL);
  133. if (r) {
  134. DRM_ERROR("Failed setting up TTM BO move run queue.\n");
  135. goto error_entity;
  136. }
  137. adev->mman.mem_global_referenced = true;
  138. return 0;
  139. error_entity:
  140. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  141. error_bo:
  142. drm_global_item_unref(&adev->mman.mem_global_ref);
  143. error_mem:
  144. return r;
  145. }
  146. static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
  147. {
  148. if (adev->mman.mem_global_referenced) {
  149. drm_sched_entity_fini(adev->mman.entity.sched,
  150. &adev->mman.entity);
  151. mutex_destroy(&adev->mman.gtt_window_lock);
  152. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  153. drm_global_item_unref(&adev->mman.mem_global_ref);
  154. adev->mman.mem_global_referenced = false;
  155. }
  156. }
  157. static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  158. {
  159. return 0;
  160. }
  161. /**
  162. * amdgpu_init_mem_type - Initialize a memory manager for a specific
  163. * type of memory request.
  164. *
  165. * @bdev: The TTM BO device object (contains a reference to
  166. * amdgpu_device)
  167. * @type: The type of memory requested
  168. * @man:
  169. *
  170. * This is called by ttm_bo_init_mm() when a buffer object is being
  171. * initialized.
  172. */
  173. static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  174. struct ttm_mem_type_manager *man)
  175. {
  176. struct amdgpu_device *adev;
  177. adev = amdgpu_ttm_adev(bdev);
  178. switch (type) {
  179. case TTM_PL_SYSTEM:
  180. /* System memory */
  181. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  182. man->available_caching = TTM_PL_MASK_CACHING;
  183. man->default_caching = TTM_PL_FLAG_CACHED;
  184. break;
  185. case TTM_PL_TT:
  186. /* GTT memory */
  187. man->func = &amdgpu_gtt_mgr_func;
  188. man->gpu_offset = adev->gmc.gart_start;
  189. man->available_caching = TTM_PL_MASK_CACHING;
  190. man->default_caching = TTM_PL_FLAG_CACHED;
  191. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  192. break;
  193. case TTM_PL_VRAM:
  194. /* "On-card" video ram */
  195. man->func = &amdgpu_vram_mgr_func;
  196. man->gpu_offset = adev->gmc.vram_start;
  197. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  198. TTM_MEMTYPE_FLAG_MAPPABLE;
  199. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  200. man->default_caching = TTM_PL_FLAG_WC;
  201. break;
  202. case AMDGPU_PL_GDS:
  203. case AMDGPU_PL_GWS:
  204. case AMDGPU_PL_OA:
  205. /* On-chip GDS memory*/
  206. man->func = &ttm_bo_manager_func;
  207. man->gpu_offset = 0;
  208. man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
  209. man->available_caching = TTM_PL_FLAG_UNCACHED;
  210. man->default_caching = TTM_PL_FLAG_UNCACHED;
  211. break;
  212. default:
  213. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  214. return -EINVAL;
  215. }
  216. return 0;
  217. }
  218. /**
  219. * amdgpu_evict_flags - Compute placement flags
  220. *
  221. * @bo: The buffer object to evict
  222. * @placement: Possible destination(s) for evicted BO
  223. *
  224. * Fill in placement data when ttm_bo_evict() is called
  225. */
  226. static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
  227. struct ttm_placement *placement)
  228. {
  229. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  230. struct amdgpu_bo *abo;
  231. static const struct ttm_place placements = {
  232. .fpfn = 0,
  233. .lpfn = 0,
  234. .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
  235. };
  236. /* Don't handle scatter gather BOs */
  237. if (bo->type == ttm_bo_type_sg) {
  238. placement->num_placement = 0;
  239. placement->num_busy_placement = 0;
  240. return;
  241. }
  242. /* Object isn't an AMDGPU object so ignore */
  243. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
  244. placement->placement = &placements;
  245. placement->busy_placement = &placements;
  246. placement->num_placement = 1;
  247. placement->num_busy_placement = 1;
  248. return;
  249. }
  250. abo = ttm_to_amdgpu_bo(bo);
  251. switch (bo->mem.mem_type) {
  252. case TTM_PL_VRAM:
  253. if (!adev->mman.buffer_funcs_enabled) {
  254. /* Move to system memory */
  255. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  256. } else if (adev->gmc.visible_vram_size < adev->gmc.real_vram_size &&
  257. !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) &&
  258. amdgpu_bo_in_cpu_visible_vram(abo)) {
  259. /* Try evicting to the CPU inaccessible part of VRAM
  260. * first, but only set GTT as busy placement, so this
  261. * BO will be evicted to GTT rather than causing other
  262. * BOs to be evicted from VRAM
  263. */
  264. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
  265. AMDGPU_GEM_DOMAIN_GTT);
  266. abo->placements[0].fpfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
  267. abo->placements[0].lpfn = 0;
  268. abo->placement.busy_placement = &abo->placements[1];
  269. abo->placement.num_busy_placement = 1;
  270. } else {
  271. /* Move to GTT memory */
  272. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
  273. }
  274. break;
  275. case TTM_PL_TT:
  276. default:
  277. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  278. }
  279. *placement = abo->placement;
  280. }
  281. /**
  282. * amdgpu_verify_access - Verify access for a mmap call
  283. *
  284. * @bo: The buffer object to map
  285. * @filp: The file pointer from the process performing the mmap
  286. *
  287. * This is called by ttm_bo_mmap() to verify whether a process
  288. * has the right to mmap a BO to their process space.
  289. */
  290. static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  291. {
  292. struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
  293. /*
  294. * Don't verify access for KFD BOs. They don't have a GEM
  295. * object associated with them.
  296. */
  297. if (abo->kfd_bo)
  298. return 0;
  299. if (amdgpu_ttm_tt_get_usermm(bo->ttm))
  300. return -EPERM;
  301. return drm_vma_node_verify_access(&abo->gem_base.vma_node,
  302. filp->private_data);
  303. }
  304. /**
  305. * amdgpu_move_null - Register memory for a buffer object
  306. *
  307. * @bo: The bo to assign the memory to
  308. * @new_mem: The memory to be assigned.
  309. *
  310. * Assign the memory from new_mem to the memory of the buffer object
  311. * bo.
  312. */
  313. static void amdgpu_move_null(struct ttm_buffer_object *bo,
  314. struct ttm_mem_reg *new_mem)
  315. {
  316. struct ttm_mem_reg *old_mem = &bo->mem;
  317. BUG_ON(old_mem->mm_node != NULL);
  318. *old_mem = *new_mem;
  319. new_mem->mm_node = NULL;
  320. }
  321. /**
  322. * amdgpu_mm_node_addr - Compute the GPU relative offset of a GTT
  323. * buffer.
  324. */
  325. static uint64_t amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
  326. struct drm_mm_node *mm_node,
  327. struct ttm_mem_reg *mem)
  328. {
  329. uint64_t addr = 0;
  330. if (mem->mem_type != TTM_PL_TT || amdgpu_gtt_mgr_has_gart_addr(mem)) {
  331. addr = mm_node->start << PAGE_SHIFT;
  332. addr += bo->bdev->man[mem->mem_type].gpu_offset;
  333. }
  334. return addr;
  335. }
  336. /**
  337. * amdgpu_find_mm_node - Helper function finds the drm_mm_node
  338. * corresponding to @offset. It also modifies
  339. * the offset to be within the drm_mm_node
  340. * returned
  341. */
  342. static struct drm_mm_node *amdgpu_find_mm_node(struct ttm_mem_reg *mem,
  343. unsigned long *offset)
  344. {
  345. struct drm_mm_node *mm_node = mem->mm_node;
  346. while (*offset >= (mm_node->size << PAGE_SHIFT)) {
  347. *offset -= (mm_node->size << PAGE_SHIFT);
  348. ++mm_node;
  349. }
  350. return mm_node;
  351. }
  352. /**
  353. * amdgpu_copy_ttm_mem_to_mem - Helper function for copy
  354. *
  355. * The function copies @size bytes from {src->mem + src->offset} to
  356. * {dst->mem + dst->offset}. src->bo and dst->bo could be same BO for a
  357. * move and different for a BO to BO copy.
  358. *
  359. * @f: Returns the last fence if multiple jobs are submitted.
  360. */
  361. int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
  362. struct amdgpu_copy_mem *src,
  363. struct amdgpu_copy_mem *dst,
  364. uint64_t size,
  365. struct reservation_object *resv,
  366. struct dma_fence **f)
  367. {
  368. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  369. struct drm_mm_node *src_mm, *dst_mm;
  370. uint64_t src_node_start, dst_node_start, src_node_size,
  371. dst_node_size, src_page_offset, dst_page_offset;
  372. struct dma_fence *fence = NULL;
  373. int r = 0;
  374. const uint64_t GTT_MAX_BYTES = (AMDGPU_GTT_MAX_TRANSFER_SIZE *
  375. AMDGPU_GPU_PAGE_SIZE);
  376. if (!adev->mman.buffer_funcs_enabled) {
  377. DRM_ERROR("Trying to move memory with ring turned off.\n");
  378. return -EINVAL;
  379. }
  380. src_mm = amdgpu_find_mm_node(src->mem, &src->offset);
  381. src_node_start = amdgpu_mm_node_addr(src->bo, src_mm, src->mem) +
  382. src->offset;
  383. src_node_size = (src_mm->size << PAGE_SHIFT) - src->offset;
  384. src_page_offset = src_node_start & (PAGE_SIZE - 1);
  385. dst_mm = amdgpu_find_mm_node(dst->mem, &dst->offset);
  386. dst_node_start = amdgpu_mm_node_addr(dst->bo, dst_mm, dst->mem) +
  387. dst->offset;
  388. dst_node_size = (dst_mm->size << PAGE_SHIFT) - dst->offset;
  389. dst_page_offset = dst_node_start & (PAGE_SIZE - 1);
  390. mutex_lock(&adev->mman.gtt_window_lock);
  391. while (size) {
  392. unsigned long cur_size;
  393. uint64_t from = src_node_start, to = dst_node_start;
  394. struct dma_fence *next;
  395. /* Copy size cannot exceed GTT_MAX_BYTES. So if src or dst
  396. * begins at an offset, then adjust the size accordingly
  397. */
  398. cur_size = min3(min(src_node_size, dst_node_size), size,
  399. GTT_MAX_BYTES);
  400. if (cur_size + src_page_offset > GTT_MAX_BYTES ||
  401. cur_size + dst_page_offset > GTT_MAX_BYTES)
  402. cur_size -= max(src_page_offset, dst_page_offset);
  403. /* Map only what needs to be accessed. Map src to window 0 and
  404. * dst to window 1
  405. */
  406. if (src->mem->mem_type == TTM_PL_TT &&
  407. !amdgpu_gtt_mgr_has_gart_addr(src->mem)) {
  408. r = amdgpu_map_buffer(src->bo, src->mem,
  409. PFN_UP(cur_size + src_page_offset),
  410. src_node_start, 0, ring,
  411. &from);
  412. if (r)
  413. goto error;
  414. /* Adjust the offset because amdgpu_map_buffer returns
  415. * start of mapped page
  416. */
  417. from += src_page_offset;
  418. }
  419. if (dst->mem->mem_type == TTM_PL_TT &&
  420. !amdgpu_gtt_mgr_has_gart_addr(dst->mem)) {
  421. r = amdgpu_map_buffer(dst->bo, dst->mem,
  422. PFN_UP(cur_size + dst_page_offset),
  423. dst_node_start, 1, ring,
  424. &to);
  425. if (r)
  426. goto error;
  427. to += dst_page_offset;
  428. }
  429. r = amdgpu_copy_buffer(ring, from, to, cur_size,
  430. resv, &next, false, true);
  431. if (r)
  432. goto error;
  433. dma_fence_put(fence);
  434. fence = next;
  435. size -= cur_size;
  436. if (!size)
  437. break;
  438. src_node_size -= cur_size;
  439. if (!src_node_size) {
  440. src_node_start = amdgpu_mm_node_addr(src->bo, ++src_mm,
  441. src->mem);
  442. src_node_size = (src_mm->size << PAGE_SHIFT);
  443. } else {
  444. src_node_start += cur_size;
  445. src_page_offset = src_node_start & (PAGE_SIZE - 1);
  446. }
  447. dst_node_size -= cur_size;
  448. if (!dst_node_size) {
  449. dst_node_start = amdgpu_mm_node_addr(dst->bo, ++dst_mm,
  450. dst->mem);
  451. dst_node_size = (dst_mm->size << PAGE_SHIFT);
  452. } else {
  453. dst_node_start += cur_size;
  454. dst_page_offset = dst_node_start & (PAGE_SIZE - 1);
  455. }
  456. }
  457. error:
  458. mutex_unlock(&adev->mman.gtt_window_lock);
  459. if (f)
  460. *f = dma_fence_get(fence);
  461. dma_fence_put(fence);
  462. return r;
  463. }
  464. /**
  465. * amdgpu_move_blit - Copy an entire buffer to another buffer
  466. *
  467. * This is a helper called by amdgpu_bo_move() and
  468. * amdgpu_move_vram_ram() to help move buffers to and from VRAM.
  469. */
  470. static int amdgpu_move_blit(struct ttm_buffer_object *bo,
  471. bool evict, bool no_wait_gpu,
  472. struct ttm_mem_reg *new_mem,
  473. struct ttm_mem_reg *old_mem)
  474. {
  475. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  476. struct amdgpu_copy_mem src, dst;
  477. struct dma_fence *fence = NULL;
  478. int r;
  479. src.bo = bo;
  480. dst.bo = bo;
  481. src.mem = old_mem;
  482. dst.mem = new_mem;
  483. src.offset = 0;
  484. dst.offset = 0;
  485. r = amdgpu_ttm_copy_mem_to_mem(adev, &src, &dst,
  486. new_mem->num_pages << PAGE_SHIFT,
  487. bo->resv, &fence);
  488. if (r)
  489. goto error;
  490. r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
  491. dma_fence_put(fence);
  492. return r;
  493. error:
  494. if (fence)
  495. dma_fence_wait(fence, false);
  496. dma_fence_put(fence);
  497. return r;
  498. }
  499. /**
  500. * amdgpu_move_vram_ram - Copy VRAM buffer to RAM buffer
  501. *
  502. * Called by amdgpu_bo_move().
  503. */
  504. static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo, bool evict,
  505. struct ttm_operation_ctx *ctx,
  506. struct ttm_mem_reg *new_mem)
  507. {
  508. struct amdgpu_device *adev;
  509. struct ttm_mem_reg *old_mem = &bo->mem;
  510. struct ttm_mem_reg tmp_mem;
  511. struct ttm_place placements;
  512. struct ttm_placement placement;
  513. int r;
  514. adev = amdgpu_ttm_adev(bo->bdev);
  515. /* create space/pages for new_mem in GTT space */
  516. tmp_mem = *new_mem;
  517. tmp_mem.mm_node = NULL;
  518. placement.num_placement = 1;
  519. placement.placement = &placements;
  520. placement.num_busy_placement = 1;
  521. placement.busy_placement = &placements;
  522. placements.fpfn = 0;
  523. placements.lpfn = 0;
  524. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  525. r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
  526. if (unlikely(r)) {
  527. return r;
  528. }
  529. /* set caching flags */
  530. r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
  531. if (unlikely(r)) {
  532. goto out_cleanup;
  533. }
  534. /* Bind the memory to the GTT space */
  535. r = ttm_tt_bind(bo->ttm, &tmp_mem, ctx);
  536. if (unlikely(r)) {
  537. goto out_cleanup;
  538. }
  539. /* blit VRAM to GTT */
  540. r = amdgpu_move_blit(bo, true, ctx->no_wait_gpu, &tmp_mem, old_mem);
  541. if (unlikely(r)) {
  542. goto out_cleanup;
  543. }
  544. /* move BO (in tmp_mem) to new_mem */
  545. r = ttm_bo_move_ttm(bo, ctx, new_mem);
  546. out_cleanup:
  547. ttm_bo_mem_put(bo, &tmp_mem);
  548. return r;
  549. }
  550. /**
  551. * amdgpu_move_ram_vram - Copy buffer from RAM to VRAM
  552. *
  553. * Called by amdgpu_bo_move().
  554. */
  555. static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo, bool evict,
  556. struct ttm_operation_ctx *ctx,
  557. struct ttm_mem_reg *new_mem)
  558. {
  559. struct amdgpu_device *adev;
  560. struct ttm_mem_reg *old_mem = &bo->mem;
  561. struct ttm_mem_reg tmp_mem;
  562. struct ttm_placement placement;
  563. struct ttm_place placements;
  564. int r;
  565. adev = amdgpu_ttm_adev(bo->bdev);
  566. /* make space in GTT for old_mem buffer */
  567. tmp_mem = *new_mem;
  568. tmp_mem.mm_node = NULL;
  569. placement.num_placement = 1;
  570. placement.placement = &placements;
  571. placement.num_busy_placement = 1;
  572. placement.busy_placement = &placements;
  573. placements.fpfn = 0;
  574. placements.lpfn = 0;
  575. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  576. r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
  577. if (unlikely(r)) {
  578. return r;
  579. }
  580. /* move/bind old memory to GTT space */
  581. r = ttm_bo_move_ttm(bo, ctx, &tmp_mem);
  582. if (unlikely(r)) {
  583. goto out_cleanup;
  584. }
  585. /* copy to VRAM */
  586. r = amdgpu_move_blit(bo, true, ctx->no_wait_gpu, new_mem, old_mem);
  587. if (unlikely(r)) {
  588. goto out_cleanup;
  589. }
  590. out_cleanup:
  591. ttm_bo_mem_put(bo, &tmp_mem);
  592. return r;
  593. }
  594. /**
  595. * amdgpu_bo_move - Move a buffer object to a new memory location
  596. *
  597. * Called by ttm_bo_handle_move_mem()
  598. */
  599. static int amdgpu_bo_move(struct ttm_buffer_object *bo, bool evict,
  600. struct ttm_operation_ctx *ctx,
  601. struct ttm_mem_reg *new_mem)
  602. {
  603. struct amdgpu_device *adev;
  604. struct amdgpu_bo *abo;
  605. struct ttm_mem_reg *old_mem = &bo->mem;
  606. int r;
  607. /* Can't move a pinned BO */
  608. abo = ttm_to_amdgpu_bo(bo);
  609. if (WARN_ON_ONCE(abo->pin_count > 0))
  610. return -EINVAL;
  611. adev = amdgpu_ttm_adev(bo->bdev);
  612. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  613. amdgpu_move_null(bo, new_mem);
  614. return 0;
  615. }
  616. if ((old_mem->mem_type == TTM_PL_TT &&
  617. new_mem->mem_type == TTM_PL_SYSTEM) ||
  618. (old_mem->mem_type == TTM_PL_SYSTEM &&
  619. new_mem->mem_type == TTM_PL_TT)) {
  620. /* bind is enough */
  621. amdgpu_move_null(bo, new_mem);
  622. return 0;
  623. }
  624. if (!adev->mman.buffer_funcs_enabled)
  625. goto memcpy;
  626. if (old_mem->mem_type == TTM_PL_VRAM &&
  627. new_mem->mem_type == TTM_PL_SYSTEM) {
  628. r = amdgpu_move_vram_ram(bo, evict, ctx, new_mem);
  629. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  630. new_mem->mem_type == TTM_PL_VRAM) {
  631. r = amdgpu_move_ram_vram(bo, evict, ctx, new_mem);
  632. } else {
  633. r = amdgpu_move_blit(bo, evict, ctx->no_wait_gpu,
  634. new_mem, old_mem);
  635. }
  636. if (r) {
  637. memcpy:
  638. r = ttm_bo_move_memcpy(bo, ctx, new_mem);
  639. if (r) {
  640. return r;
  641. }
  642. }
  643. if (bo->type == ttm_bo_type_device &&
  644. new_mem->mem_type == TTM_PL_VRAM &&
  645. old_mem->mem_type != TTM_PL_VRAM) {
  646. /* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
  647. * accesses the BO after it's moved.
  648. */
  649. abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  650. }
  651. /* update statistics */
  652. atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
  653. return 0;
  654. }
  655. /**
  656. * amdgpu_ttm_io_mem_reserve - Reserve a block of memory during a fault
  657. *
  658. * Called by ttm_mem_io_reserve() ultimately via ttm_bo_vm_fault()
  659. */
  660. static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  661. {
  662. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  663. struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
  664. struct drm_mm_node *mm_node = mem->mm_node;
  665. mem->bus.addr = NULL;
  666. mem->bus.offset = 0;
  667. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  668. mem->bus.base = 0;
  669. mem->bus.is_iomem = false;
  670. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  671. return -EINVAL;
  672. switch (mem->mem_type) {
  673. case TTM_PL_SYSTEM:
  674. /* system memory */
  675. return 0;
  676. case TTM_PL_TT:
  677. break;
  678. case TTM_PL_VRAM:
  679. mem->bus.offset = mem->start << PAGE_SHIFT;
  680. /* check if it's visible */
  681. if ((mem->bus.offset + mem->bus.size) > adev->gmc.visible_vram_size)
  682. return -EINVAL;
  683. /* Only physically contiguous buffers apply. In a contiguous
  684. * buffer, size of the first mm_node would match the number of
  685. * pages in ttm_mem_reg.
  686. */
  687. if (adev->mman.aper_base_kaddr &&
  688. (mm_node->size == mem->num_pages))
  689. mem->bus.addr = (u8 *)adev->mman.aper_base_kaddr +
  690. mem->bus.offset;
  691. mem->bus.base = adev->gmc.aper_base;
  692. mem->bus.is_iomem = true;
  693. break;
  694. default:
  695. return -EINVAL;
  696. }
  697. return 0;
  698. }
  699. static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  700. {
  701. }
  702. static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
  703. unsigned long page_offset)
  704. {
  705. struct drm_mm_node *mm;
  706. unsigned long offset = (page_offset << PAGE_SHIFT);
  707. mm = amdgpu_find_mm_node(&bo->mem, &offset);
  708. return (bo->mem.bus.base >> PAGE_SHIFT) + mm->start +
  709. (offset >> PAGE_SHIFT);
  710. }
  711. /*
  712. * TTM backend functions.
  713. */
  714. struct amdgpu_ttm_gup_task_list {
  715. struct list_head list;
  716. struct task_struct *task;
  717. };
  718. struct amdgpu_ttm_tt {
  719. struct ttm_dma_tt ttm;
  720. u64 offset;
  721. uint64_t userptr;
  722. struct task_struct *usertask;
  723. uint32_t userflags;
  724. spinlock_t guptasklock;
  725. struct list_head guptasks;
  726. atomic_t mmu_invalidations;
  727. uint32_t last_set_pages;
  728. };
  729. /**
  730. * amdgpu_ttm_tt_get_user_pages - Pin pages of memory pointed to
  731. * by a USERPTR pointer to memory
  732. *
  733. * Called by amdgpu_gem_userptr_ioctl() and amdgpu_cs_parser_bos().
  734. * This provides a wrapper around the get_user_pages() call to provide
  735. * device accessible pages that back user memory.
  736. */
  737. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
  738. {
  739. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  740. struct mm_struct *mm = gtt->usertask->mm;
  741. unsigned int flags = 0;
  742. unsigned pinned = 0;
  743. int r;
  744. if (!mm) /* Happens during process shutdown */
  745. return -ESRCH;
  746. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  747. flags |= FOLL_WRITE;
  748. down_read(&mm->mmap_sem);
  749. if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
  750. /* check that we only use anonymous memory
  751. to prevent problems with writeback */
  752. unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
  753. struct vm_area_struct *vma;
  754. vma = find_vma(mm, gtt->userptr);
  755. if (!vma || vma->vm_file || vma->vm_end < end) {
  756. up_read(&mm->mmap_sem);
  757. return -EPERM;
  758. }
  759. }
  760. /* loop enough times using contiguous pages of memory */
  761. do {
  762. unsigned num_pages = ttm->num_pages - pinned;
  763. uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
  764. struct page **p = pages + pinned;
  765. struct amdgpu_ttm_gup_task_list guptask;
  766. guptask.task = current;
  767. spin_lock(&gtt->guptasklock);
  768. list_add(&guptask.list, &gtt->guptasks);
  769. spin_unlock(&gtt->guptasklock);
  770. if (mm == current->mm)
  771. r = get_user_pages(userptr, num_pages, flags, p, NULL);
  772. else
  773. r = get_user_pages_remote(gtt->usertask,
  774. mm, userptr, num_pages,
  775. flags, p, NULL, NULL);
  776. spin_lock(&gtt->guptasklock);
  777. list_del(&guptask.list);
  778. spin_unlock(&gtt->guptasklock);
  779. if (r < 0)
  780. goto release_pages;
  781. pinned += r;
  782. } while (pinned < ttm->num_pages);
  783. up_read(&mm->mmap_sem);
  784. return 0;
  785. release_pages:
  786. release_pages(pages, pinned);
  787. up_read(&mm->mmap_sem);
  788. return r;
  789. }
  790. /**
  791. * amdgpu_ttm_tt_set_user_pages - Copy pages in, putting old pages
  792. * as necessary.
  793. *
  794. * Called by amdgpu_cs_list_validate(). This creates the page list
  795. * that backs user memory and will ultimately be mapped into the device
  796. * address space.
  797. */
  798. void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
  799. {
  800. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  801. unsigned i;
  802. gtt->last_set_pages = atomic_read(&gtt->mmu_invalidations);
  803. for (i = 0; i < ttm->num_pages; ++i) {
  804. if (ttm->pages[i])
  805. put_page(ttm->pages[i]);
  806. ttm->pages[i] = pages ? pages[i] : NULL;
  807. }
  808. }
  809. /**
  810. * amdgpu_ttm_tt_mark_user_page - Mark pages as dirty
  811. *
  812. * Called while unpinning userptr pages
  813. */
  814. void amdgpu_ttm_tt_mark_user_pages(struct ttm_tt *ttm)
  815. {
  816. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  817. unsigned i;
  818. for (i = 0; i < ttm->num_pages; ++i) {
  819. struct page *page = ttm->pages[i];
  820. if (!page)
  821. continue;
  822. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  823. set_page_dirty(page);
  824. mark_page_accessed(page);
  825. }
  826. }
  827. /**
  828. * amdgpu_ttm_tt_pin_userptr - prepare the sg table with the
  829. * user pages
  830. *
  831. * Called by amdgpu_ttm_backend_bind()
  832. **/
  833. static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
  834. {
  835. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  836. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  837. unsigned nents;
  838. int r;
  839. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  840. enum dma_data_direction direction = write ?
  841. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  842. /* Allocate an SG array and squash pages into it */
  843. r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
  844. ttm->num_pages << PAGE_SHIFT,
  845. GFP_KERNEL);
  846. if (r)
  847. goto release_sg;
  848. /* Map SG to device */
  849. r = -ENOMEM;
  850. nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  851. if (nents != ttm->sg->nents)
  852. goto release_sg;
  853. /* convert SG to linear array of pages and dma addresses */
  854. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  855. gtt->ttm.dma_address, ttm->num_pages);
  856. return 0;
  857. release_sg:
  858. kfree(ttm->sg);
  859. return r;
  860. }
  861. /**
  862. * amdgpu_ttm_tt_unpin_userptr - Unpin and unmap userptr pages
  863. */
  864. static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
  865. {
  866. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  867. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  868. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  869. enum dma_data_direction direction = write ?
  870. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  871. /* double check that we don't free the table twice */
  872. if (!ttm->sg->sgl)
  873. return;
  874. /* unmap the pages mapped to the device */
  875. dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  876. /* mark the pages as dirty */
  877. amdgpu_ttm_tt_mark_user_pages(ttm);
  878. sg_free_table(ttm->sg);
  879. }
  880. int amdgpu_ttm_gart_bind(struct amdgpu_device *adev,
  881. struct ttm_buffer_object *tbo,
  882. uint64_t flags)
  883. {
  884. struct amdgpu_bo *abo = ttm_to_amdgpu_bo(tbo);
  885. struct ttm_tt *ttm = tbo->ttm;
  886. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  887. int r;
  888. if (abo->flags & AMDGPU_GEM_CREATE_MQD_GFX9) {
  889. uint64_t page_idx = 1;
  890. r = amdgpu_gart_bind(adev, gtt->offset, page_idx,
  891. ttm->pages, gtt->ttm.dma_address, flags);
  892. if (r)
  893. goto gart_bind_fail;
  894. /* Patch mtype of the second part BO */
  895. flags &= ~AMDGPU_PTE_MTYPE_MASK;
  896. flags |= AMDGPU_PTE_MTYPE(AMDGPU_MTYPE_NC);
  897. r = amdgpu_gart_bind(adev,
  898. gtt->offset + (page_idx << PAGE_SHIFT),
  899. ttm->num_pages - page_idx,
  900. &ttm->pages[page_idx],
  901. &(gtt->ttm.dma_address[page_idx]), flags);
  902. } else {
  903. r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
  904. ttm->pages, gtt->ttm.dma_address, flags);
  905. }
  906. gart_bind_fail:
  907. if (r)
  908. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  909. ttm->num_pages, gtt->offset);
  910. return r;
  911. }
  912. /**
  913. * amdgpu_ttm_backend_bind - Bind GTT memory
  914. *
  915. * Called by ttm_tt_bind() on behalf of ttm_bo_handle_move_mem().
  916. * This handles binding GTT memory to the device address space.
  917. */
  918. static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
  919. struct ttm_mem_reg *bo_mem)
  920. {
  921. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  922. struct amdgpu_ttm_tt *gtt = (void*)ttm;
  923. uint64_t flags;
  924. int r = 0;
  925. if (gtt->userptr) {
  926. r = amdgpu_ttm_tt_pin_userptr(ttm);
  927. if (r) {
  928. DRM_ERROR("failed to pin userptr\n");
  929. return r;
  930. }
  931. }
  932. if (!ttm->num_pages) {
  933. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
  934. ttm->num_pages, bo_mem, ttm);
  935. }
  936. if (bo_mem->mem_type == AMDGPU_PL_GDS ||
  937. bo_mem->mem_type == AMDGPU_PL_GWS ||
  938. bo_mem->mem_type == AMDGPU_PL_OA)
  939. return -EINVAL;
  940. if (!amdgpu_gtt_mgr_has_gart_addr(bo_mem)) {
  941. gtt->offset = AMDGPU_BO_INVALID_OFFSET;
  942. return 0;
  943. }
  944. /* compute PTE flags relevant to this BO memory */
  945. flags = amdgpu_ttm_tt_pte_flags(adev, ttm, bo_mem);
  946. /* bind pages into GART page tables */
  947. gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
  948. r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
  949. ttm->pages, gtt->ttm.dma_address, flags);
  950. if (r)
  951. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  952. ttm->num_pages, gtt->offset);
  953. return r;
  954. }
  955. /**
  956. * amdgpu_ttm_alloc_gart - Allocate GART memory for buffer object
  957. */
  958. int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo)
  959. {
  960. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  961. struct ttm_operation_ctx ctx = { false, false };
  962. struct amdgpu_ttm_tt *gtt = (void*)bo->ttm;
  963. struct ttm_mem_reg tmp;
  964. struct ttm_placement placement;
  965. struct ttm_place placements;
  966. uint64_t flags;
  967. int r;
  968. if (bo->mem.mem_type != TTM_PL_TT ||
  969. amdgpu_gtt_mgr_has_gart_addr(&bo->mem))
  970. return 0;
  971. /* allocate GTT space */
  972. tmp = bo->mem;
  973. tmp.mm_node = NULL;
  974. placement.num_placement = 1;
  975. placement.placement = &placements;
  976. placement.num_busy_placement = 1;
  977. placement.busy_placement = &placements;
  978. placements.fpfn = 0;
  979. placements.lpfn = adev->gmc.gart_size >> PAGE_SHIFT;
  980. placements.flags = (bo->mem.placement & ~TTM_PL_MASK_MEM) |
  981. TTM_PL_FLAG_TT;
  982. r = ttm_bo_mem_space(bo, &placement, &tmp, &ctx);
  983. if (unlikely(r))
  984. return r;
  985. /* compute PTE flags for this buffer object */
  986. flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, &tmp);
  987. /* Bind pages */
  988. gtt->offset = (u64)tmp.start << PAGE_SHIFT;
  989. r = amdgpu_ttm_gart_bind(adev, bo, flags);
  990. if (unlikely(r)) {
  991. ttm_bo_mem_put(bo, &tmp);
  992. return r;
  993. }
  994. ttm_bo_mem_put(bo, &bo->mem);
  995. bo->mem = tmp;
  996. bo->offset = (bo->mem.start << PAGE_SHIFT) +
  997. bo->bdev->man[bo->mem.mem_type].gpu_offset;
  998. return 0;
  999. }
  1000. /**
  1001. * amdgpu_ttm_recover_gart - Rebind GTT pages
  1002. *
  1003. * Called by amdgpu_gtt_mgr_recover() from amdgpu_device_reset() to
  1004. * rebind GTT pages during a GPU reset.
  1005. */
  1006. int amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo)
  1007. {
  1008. struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
  1009. uint64_t flags;
  1010. int r;
  1011. if (!tbo->ttm)
  1012. return 0;
  1013. flags = amdgpu_ttm_tt_pte_flags(adev, tbo->ttm, &tbo->mem);
  1014. r = amdgpu_ttm_gart_bind(adev, tbo, flags);
  1015. return r;
  1016. }
  1017. /**
  1018. * amdgpu_ttm_backend_unbind - Unbind GTT mapped pages
  1019. *
  1020. * Called by ttm_tt_unbind() on behalf of ttm_bo_move_ttm() and
  1021. * ttm_tt_destroy().
  1022. */
  1023. static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
  1024. {
  1025. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  1026. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1027. int r;
  1028. /* if the pages have userptr pinning then clear that first */
  1029. if (gtt->userptr)
  1030. amdgpu_ttm_tt_unpin_userptr(ttm);
  1031. if (gtt->offset == AMDGPU_BO_INVALID_OFFSET)
  1032. return 0;
  1033. /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
  1034. r = amdgpu_gart_unbind(adev, gtt->offset, ttm->num_pages);
  1035. if (r)
  1036. DRM_ERROR("failed to unbind %lu pages at 0x%08llX\n",
  1037. gtt->ttm.ttm.num_pages, gtt->offset);
  1038. return r;
  1039. }
  1040. static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
  1041. {
  1042. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1043. if (gtt->usertask)
  1044. put_task_struct(gtt->usertask);
  1045. ttm_dma_tt_fini(&gtt->ttm);
  1046. kfree(gtt);
  1047. }
  1048. static struct ttm_backend_func amdgpu_backend_func = {
  1049. .bind = &amdgpu_ttm_backend_bind,
  1050. .unbind = &amdgpu_ttm_backend_unbind,
  1051. .destroy = &amdgpu_ttm_backend_destroy,
  1052. };
  1053. /**
  1054. * amdgpu_ttm_tt_create - Create a ttm_tt object for a given BO
  1055. *
  1056. * @bo: The buffer object to create a GTT ttm_tt object around
  1057. *
  1058. * Called by ttm_tt_create().
  1059. */
  1060. static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_buffer_object *bo,
  1061. uint32_t page_flags)
  1062. {
  1063. struct amdgpu_device *adev;
  1064. struct amdgpu_ttm_tt *gtt;
  1065. adev = amdgpu_ttm_adev(bo->bdev);
  1066. gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
  1067. if (gtt == NULL) {
  1068. return NULL;
  1069. }
  1070. gtt->ttm.ttm.func = &amdgpu_backend_func;
  1071. /* allocate space for the uninitialized page entries */
  1072. if (ttm_sg_tt_init(&gtt->ttm, bo, page_flags)) {
  1073. kfree(gtt);
  1074. return NULL;
  1075. }
  1076. return &gtt->ttm.ttm;
  1077. }
  1078. /**
  1079. * amdgpu_ttm_tt_populate - Map GTT pages visible to the device
  1080. *
  1081. * Map the pages of a ttm_tt object to an address space visible
  1082. * to the underlying device.
  1083. */
  1084. static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm,
  1085. struct ttm_operation_ctx *ctx)
  1086. {
  1087. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  1088. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1089. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  1090. /* user pages are bound by amdgpu_ttm_tt_pin_userptr() */
  1091. if (gtt && gtt->userptr) {
  1092. ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
  1093. if (!ttm->sg)
  1094. return -ENOMEM;
  1095. ttm->page_flags |= TTM_PAGE_FLAG_SG;
  1096. ttm->state = tt_unbound;
  1097. return 0;
  1098. }
  1099. if (slave && ttm->sg) {
  1100. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  1101. gtt->ttm.dma_address,
  1102. ttm->num_pages);
  1103. ttm->state = tt_unbound;
  1104. return 0;
  1105. }
  1106. #ifdef CONFIG_SWIOTLB
  1107. if (adev->need_swiotlb && swiotlb_nr_tbl()) {
  1108. return ttm_dma_populate(&gtt->ttm, adev->dev, ctx);
  1109. }
  1110. #endif
  1111. /* fall back to generic helper to populate the page array
  1112. * and map them to the device */
  1113. return ttm_populate_and_map_pages(adev->dev, &gtt->ttm, ctx);
  1114. }
  1115. /**
  1116. * amdgpu_ttm_tt_unpopulate - unmap GTT pages and unpopulate page arrays
  1117. *
  1118. * Unmaps pages of a ttm_tt object from the device address space and
  1119. * unpopulates the page array backing it.
  1120. */
  1121. static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
  1122. {
  1123. struct amdgpu_device *adev;
  1124. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1125. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  1126. if (gtt && gtt->userptr) {
  1127. amdgpu_ttm_tt_set_user_pages(ttm, NULL);
  1128. kfree(ttm->sg);
  1129. ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
  1130. return;
  1131. }
  1132. if (slave)
  1133. return;
  1134. adev = amdgpu_ttm_adev(ttm->bdev);
  1135. #ifdef CONFIG_SWIOTLB
  1136. if (adev->need_swiotlb && swiotlb_nr_tbl()) {
  1137. ttm_dma_unpopulate(&gtt->ttm, adev->dev);
  1138. return;
  1139. }
  1140. #endif
  1141. /* fall back to generic helper to unmap and unpopulate array */
  1142. ttm_unmap_and_unpopulate_pages(adev->dev, &gtt->ttm);
  1143. }
  1144. /**
  1145. * amdgpu_ttm_tt_set_userptr - Initialize userptr GTT ttm_tt
  1146. * for the current task
  1147. *
  1148. * @ttm: The ttm_tt object to bind this userptr object to
  1149. * @addr: The address in the current tasks VM space to use
  1150. * @flags: Requirements of userptr object.
  1151. *
  1152. * Called by amdgpu_gem_userptr_ioctl() to bind userptr pages
  1153. * to current task
  1154. */
  1155. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  1156. uint32_t flags)
  1157. {
  1158. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1159. if (gtt == NULL)
  1160. return -EINVAL;
  1161. gtt->userptr = addr;
  1162. gtt->userflags = flags;
  1163. if (gtt->usertask)
  1164. put_task_struct(gtt->usertask);
  1165. gtt->usertask = current->group_leader;
  1166. get_task_struct(gtt->usertask);
  1167. spin_lock_init(&gtt->guptasklock);
  1168. INIT_LIST_HEAD(&gtt->guptasks);
  1169. atomic_set(&gtt->mmu_invalidations, 0);
  1170. gtt->last_set_pages = 0;
  1171. return 0;
  1172. }
  1173. /**
  1174. * amdgpu_ttm_tt_get_usermm - Return memory manager for ttm_tt object
  1175. */
  1176. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
  1177. {
  1178. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1179. if (gtt == NULL)
  1180. return NULL;
  1181. if (gtt->usertask == NULL)
  1182. return NULL;
  1183. return gtt->usertask->mm;
  1184. }
  1185. /**
  1186. * amdgpu_ttm_tt_affect_userptr - Determine if a ttm_tt object lays
  1187. * inside an address range for the
  1188. * current task.
  1189. *
  1190. */
  1191. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  1192. unsigned long end)
  1193. {
  1194. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1195. struct amdgpu_ttm_gup_task_list *entry;
  1196. unsigned long size;
  1197. if (gtt == NULL || !gtt->userptr)
  1198. return false;
  1199. /* Return false if no part of the ttm_tt object lies within
  1200. * the range
  1201. */
  1202. size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
  1203. if (gtt->userptr > end || gtt->userptr + size <= start)
  1204. return false;
  1205. /* Search the lists of tasks that hold this mapping and see
  1206. * if current is one of them. If it is return false.
  1207. */
  1208. spin_lock(&gtt->guptasklock);
  1209. list_for_each_entry(entry, &gtt->guptasks, list) {
  1210. if (entry->task == current) {
  1211. spin_unlock(&gtt->guptasklock);
  1212. return false;
  1213. }
  1214. }
  1215. spin_unlock(&gtt->guptasklock);
  1216. atomic_inc(&gtt->mmu_invalidations);
  1217. return true;
  1218. }
  1219. /**
  1220. * amdgpu_ttm_tt_userptr_invalidated - Has the ttm_tt object been
  1221. * invalidated?
  1222. */
  1223. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  1224. int *last_invalidated)
  1225. {
  1226. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1227. int prev_invalidated = *last_invalidated;
  1228. *last_invalidated = atomic_read(&gtt->mmu_invalidations);
  1229. return prev_invalidated != *last_invalidated;
  1230. }
  1231. /**
  1232. * amdgpu_ttm_tt_userptr_needs_pages - Have the pages backing this
  1233. * ttm_tt object been invalidated
  1234. * since the last time they've
  1235. * been set?
  1236. */
  1237. bool amdgpu_ttm_tt_userptr_needs_pages(struct ttm_tt *ttm)
  1238. {
  1239. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1240. if (gtt == NULL || !gtt->userptr)
  1241. return false;
  1242. return atomic_read(&gtt->mmu_invalidations) != gtt->last_set_pages;
  1243. }
  1244. /**
  1245. * amdgpu_ttm_tt_is_readonly - Is the ttm_tt object read only?
  1246. */
  1247. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
  1248. {
  1249. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1250. if (gtt == NULL)
  1251. return false;
  1252. return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  1253. }
  1254. /**
  1255. * amdgpu_ttm_tt_pte_flags - Compute PTE flags for ttm_tt object
  1256. *
  1257. * @ttm: The ttm_tt object to compute the flags for
  1258. * @mem: The memory registry backing this ttm_tt object
  1259. */
  1260. uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  1261. struct ttm_mem_reg *mem)
  1262. {
  1263. uint64_t flags = 0;
  1264. if (mem && mem->mem_type != TTM_PL_SYSTEM)
  1265. flags |= AMDGPU_PTE_VALID;
  1266. if (mem && mem->mem_type == TTM_PL_TT) {
  1267. flags |= AMDGPU_PTE_SYSTEM;
  1268. if (ttm->caching_state == tt_cached)
  1269. flags |= AMDGPU_PTE_SNOOPED;
  1270. }
  1271. flags |= adev->gart.gart_pte_flags;
  1272. flags |= AMDGPU_PTE_READABLE;
  1273. if (!amdgpu_ttm_tt_is_readonly(ttm))
  1274. flags |= AMDGPU_PTE_WRITEABLE;
  1275. return flags;
  1276. }
  1277. /**
  1278. * amdgpu_ttm_bo_eviction_valuable - Check to see if we can evict
  1279. * a buffer object.
  1280. *
  1281. * Return true if eviction is sensible. Called by
  1282. * ttm_mem_evict_first() on behalf of ttm_bo_mem_force_space()
  1283. * which tries to evict buffer objects until it can find space
  1284. * for a new object and by ttm_bo_force_list_clean() which is
  1285. * used to clean out a memory space.
  1286. */
  1287. static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
  1288. const struct ttm_place *place)
  1289. {
  1290. unsigned long num_pages = bo->mem.num_pages;
  1291. struct drm_mm_node *node = bo->mem.mm_node;
  1292. struct reservation_object_list *flist;
  1293. struct dma_fence *f;
  1294. int i;
  1295. /* If bo is a KFD BO, check if the bo belongs to the current process.
  1296. * If true, then return false as any KFD process needs all its BOs to
  1297. * be resident to run successfully
  1298. */
  1299. flist = reservation_object_get_list(bo->resv);
  1300. if (flist) {
  1301. for (i = 0; i < flist->shared_count; ++i) {
  1302. f = rcu_dereference_protected(flist->shared[i],
  1303. reservation_object_held(bo->resv));
  1304. if (amdkfd_fence_check_mm(f, current->mm))
  1305. return false;
  1306. }
  1307. }
  1308. switch (bo->mem.mem_type) {
  1309. case TTM_PL_TT:
  1310. return true;
  1311. case TTM_PL_VRAM:
  1312. /* Check each drm MM node individually */
  1313. while (num_pages) {
  1314. if (place->fpfn < (node->start + node->size) &&
  1315. !(place->lpfn && place->lpfn <= node->start))
  1316. return true;
  1317. num_pages -= node->size;
  1318. ++node;
  1319. }
  1320. return false;
  1321. default:
  1322. break;
  1323. }
  1324. return ttm_bo_eviction_valuable(bo, place);
  1325. }
  1326. /**
  1327. * amdgpu_ttm_access_memory - Read or Write memory that backs a
  1328. * buffer object.
  1329. *
  1330. * @bo: The buffer object to read/write
  1331. * @offset: Offset into buffer object
  1332. * @buf: Secondary buffer to write/read from
  1333. * @len: Length in bytes of access
  1334. * @write: true if writing
  1335. *
  1336. * This is used to access VRAM that backs a buffer object via MMIO
  1337. * access for debugging purposes.
  1338. */
  1339. static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
  1340. unsigned long offset,
  1341. void *buf, int len, int write)
  1342. {
  1343. struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
  1344. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  1345. struct drm_mm_node *nodes;
  1346. uint32_t value = 0;
  1347. int ret = 0;
  1348. uint64_t pos;
  1349. unsigned long flags;
  1350. if (bo->mem.mem_type != TTM_PL_VRAM)
  1351. return -EIO;
  1352. nodes = amdgpu_find_mm_node(&abo->tbo.mem, &offset);
  1353. pos = (nodes->start << PAGE_SHIFT) + offset;
  1354. while (len && pos < adev->gmc.mc_vram_size) {
  1355. uint64_t aligned_pos = pos & ~(uint64_t)3;
  1356. uint32_t bytes = 4 - (pos & 3);
  1357. uint32_t shift = (pos & 3) * 8;
  1358. uint32_t mask = 0xffffffff << shift;
  1359. if (len < bytes) {
  1360. mask &= 0xffffffff >> (bytes - len) * 8;
  1361. bytes = len;
  1362. }
  1363. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1364. WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
  1365. WREG32_NO_KIQ(mmMM_INDEX_HI, aligned_pos >> 31);
  1366. if (!write || mask != 0xffffffff)
  1367. value = RREG32_NO_KIQ(mmMM_DATA);
  1368. if (write) {
  1369. value &= ~mask;
  1370. value |= (*(uint32_t *)buf << shift) & mask;
  1371. WREG32_NO_KIQ(mmMM_DATA, value);
  1372. }
  1373. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1374. if (!write) {
  1375. value = (value & mask) >> shift;
  1376. memcpy(buf, &value, bytes);
  1377. }
  1378. ret += bytes;
  1379. buf = (uint8_t *)buf + bytes;
  1380. pos += bytes;
  1381. len -= bytes;
  1382. if (pos >= (nodes->start + nodes->size) << PAGE_SHIFT) {
  1383. ++nodes;
  1384. pos = (nodes->start << PAGE_SHIFT);
  1385. }
  1386. }
  1387. return ret;
  1388. }
  1389. static struct ttm_bo_driver amdgpu_bo_driver = {
  1390. .ttm_tt_create = &amdgpu_ttm_tt_create,
  1391. .ttm_tt_populate = &amdgpu_ttm_tt_populate,
  1392. .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
  1393. .invalidate_caches = &amdgpu_invalidate_caches,
  1394. .init_mem_type = &amdgpu_init_mem_type,
  1395. .eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
  1396. .evict_flags = &amdgpu_evict_flags,
  1397. .move = &amdgpu_bo_move,
  1398. .verify_access = &amdgpu_verify_access,
  1399. .move_notify = &amdgpu_bo_move_notify,
  1400. .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
  1401. .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
  1402. .io_mem_free = &amdgpu_ttm_io_mem_free,
  1403. .io_mem_pfn = amdgpu_ttm_io_mem_pfn,
  1404. .access_memory = &amdgpu_ttm_access_memory
  1405. };
  1406. /*
  1407. * Firmware Reservation functions
  1408. */
  1409. /**
  1410. * amdgpu_ttm_fw_reserve_vram_fini - free fw reserved vram
  1411. *
  1412. * @adev: amdgpu_device pointer
  1413. *
  1414. * free fw reserved vram if it has been reserved.
  1415. */
  1416. static void amdgpu_ttm_fw_reserve_vram_fini(struct amdgpu_device *adev)
  1417. {
  1418. amdgpu_bo_free_kernel(&adev->fw_vram_usage.reserved_bo,
  1419. NULL, &adev->fw_vram_usage.va);
  1420. }
  1421. /**
  1422. * amdgpu_ttm_fw_reserve_vram_init - create bo vram reservation from fw
  1423. *
  1424. * @adev: amdgpu_device pointer
  1425. *
  1426. * create bo vram reservation from fw.
  1427. */
  1428. static int amdgpu_ttm_fw_reserve_vram_init(struct amdgpu_device *adev)
  1429. {
  1430. struct ttm_operation_ctx ctx = { false, false };
  1431. struct amdgpu_bo_param bp;
  1432. int r = 0;
  1433. int i;
  1434. u64 vram_size = adev->gmc.visible_vram_size;
  1435. u64 offset = adev->fw_vram_usage.start_offset;
  1436. u64 size = adev->fw_vram_usage.size;
  1437. struct amdgpu_bo *bo;
  1438. memset(&bp, 0, sizeof(bp));
  1439. bp.size = adev->fw_vram_usage.size;
  1440. bp.byte_align = PAGE_SIZE;
  1441. bp.domain = AMDGPU_GEM_DOMAIN_VRAM;
  1442. bp.flags = AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1443. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
  1444. bp.type = ttm_bo_type_kernel;
  1445. bp.resv = NULL;
  1446. adev->fw_vram_usage.va = NULL;
  1447. adev->fw_vram_usage.reserved_bo = NULL;
  1448. if (adev->fw_vram_usage.size > 0 &&
  1449. adev->fw_vram_usage.size <= vram_size) {
  1450. r = amdgpu_bo_create(adev, &bp,
  1451. &adev->fw_vram_usage.reserved_bo);
  1452. if (r)
  1453. goto error_create;
  1454. r = amdgpu_bo_reserve(adev->fw_vram_usage.reserved_bo, false);
  1455. if (r)
  1456. goto error_reserve;
  1457. /* remove the original mem node and create a new one at the
  1458. * request position
  1459. */
  1460. bo = adev->fw_vram_usage.reserved_bo;
  1461. offset = ALIGN(offset, PAGE_SIZE);
  1462. for (i = 0; i < bo->placement.num_placement; ++i) {
  1463. bo->placements[i].fpfn = offset >> PAGE_SHIFT;
  1464. bo->placements[i].lpfn = (offset + size) >> PAGE_SHIFT;
  1465. }
  1466. ttm_bo_mem_put(&bo->tbo, &bo->tbo.mem);
  1467. r = ttm_bo_mem_space(&bo->tbo, &bo->placement,
  1468. &bo->tbo.mem, &ctx);
  1469. if (r)
  1470. goto error_pin;
  1471. r = amdgpu_bo_pin_restricted(adev->fw_vram_usage.reserved_bo,
  1472. AMDGPU_GEM_DOMAIN_VRAM,
  1473. adev->fw_vram_usage.start_offset,
  1474. (adev->fw_vram_usage.start_offset +
  1475. adev->fw_vram_usage.size), NULL);
  1476. if (r)
  1477. goto error_pin;
  1478. r = amdgpu_bo_kmap(adev->fw_vram_usage.reserved_bo,
  1479. &adev->fw_vram_usage.va);
  1480. if (r)
  1481. goto error_kmap;
  1482. amdgpu_bo_unreserve(adev->fw_vram_usage.reserved_bo);
  1483. }
  1484. return r;
  1485. error_kmap:
  1486. amdgpu_bo_unpin(adev->fw_vram_usage.reserved_bo);
  1487. error_pin:
  1488. amdgpu_bo_unreserve(adev->fw_vram_usage.reserved_bo);
  1489. error_reserve:
  1490. amdgpu_bo_unref(&adev->fw_vram_usage.reserved_bo);
  1491. error_create:
  1492. adev->fw_vram_usage.va = NULL;
  1493. adev->fw_vram_usage.reserved_bo = NULL;
  1494. return r;
  1495. }
  1496. /**
  1497. * amdgpu_ttm_init - Init the memory management (ttm) as well as
  1498. * various gtt/vram related fields.
  1499. *
  1500. * This initializes all of the memory space pools that the TTM layer
  1501. * will need such as the GTT space (system memory mapped to the device),
  1502. * VRAM (on-board memory), and on-chip memories (GDS, GWS, OA) which
  1503. * can be mapped per VMID.
  1504. */
  1505. int amdgpu_ttm_init(struct amdgpu_device *adev)
  1506. {
  1507. uint64_t gtt_size;
  1508. int r;
  1509. u64 vis_vram_limit;
  1510. /* initialize global references for vram/gtt */
  1511. r = amdgpu_ttm_global_init(adev);
  1512. if (r) {
  1513. return r;
  1514. }
  1515. /* No others user of address space so set it to 0 */
  1516. r = ttm_bo_device_init(&adev->mman.bdev,
  1517. adev->mman.bo_global_ref.ref.object,
  1518. &amdgpu_bo_driver,
  1519. adev->ddev->anon_inode->i_mapping,
  1520. DRM_FILE_PAGE_OFFSET,
  1521. adev->need_dma32);
  1522. if (r) {
  1523. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  1524. return r;
  1525. }
  1526. adev->mman.initialized = true;
  1527. /* We opt to avoid OOM on system pages allocations */
  1528. adev->mman.bdev.no_retry = true;
  1529. /* Initialize VRAM pool with all of VRAM divided into pages */
  1530. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
  1531. adev->gmc.real_vram_size >> PAGE_SHIFT);
  1532. if (r) {
  1533. DRM_ERROR("Failed initializing VRAM heap.\n");
  1534. return r;
  1535. }
  1536. /* Reduce size of CPU-visible VRAM if requested */
  1537. vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
  1538. if (amdgpu_vis_vram_limit > 0 &&
  1539. vis_vram_limit <= adev->gmc.visible_vram_size)
  1540. adev->gmc.visible_vram_size = vis_vram_limit;
  1541. /* Change the size here instead of the init above so only lpfn is affected */
  1542. amdgpu_ttm_set_buffer_funcs_status(adev, false);
  1543. #ifdef CONFIG_64BIT
  1544. adev->mman.aper_base_kaddr = ioremap_wc(adev->gmc.aper_base,
  1545. adev->gmc.visible_vram_size);
  1546. #endif
  1547. /*
  1548. *The reserved vram for firmware must be pinned to the specified
  1549. *place on the VRAM, so reserve it early.
  1550. */
  1551. r = amdgpu_ttm_fw_reserve_vram_init(adev);
  1552. if (r) {
  1553. return r;
  1554. }
  1555. /* allocate memory as required for VGA
  1556. * This is used for VGA emulation and pre-OS scanout buffers to
  1557. * avoid display artifacts while transitioning between pre-OS
  1558. * and driver. */
  1559. if (adev->gmc.stolen_size) {
  1560. r = amdgpu_bo_create_kernel(adev, adev->gmc.stolen_size, PAGE_SIZE,
  1561. AMDGPU_GEM_DOMAIN_VRAM,
  1562. &adev->stolen_vga_memory,
  1563. NULL, NULL);
  1564. if (r)
  1565. return r;
  1566. }
  1567. DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
  1568. (unsigned) (adev->gmc.real_vram_size / (1024 * 1024)));
  1569. /* Compute GTT size, either bsaed on 3/4th the size of RAM size
  1570. * or whatever the user passed on module init */
  1571. if (amdgpu_gtt_size == -1) {
  1572. struct sysinfo si;
  1573. si_meminfo(&si);
  1574. gtt_size = min(max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
  1575. adev->gmc.mc_vram_size),
  1576. ((uint64_t)si.totalram * si.mem_unit * 3/4));
  1577. }
  1578. else
  1579. gtt_size = (uint64_t)amdgpu_gtt_size << 20;
  1580. /* Initialize GTT memory pool */
  1581. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT, gtt_size >> PAGE_SHIFT);
  1582. if (r) {
  1583. DRM_ERROR("Failed initializing GTT heap.\n");
  1584. return r;
  1585. }
  1586. DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
  1587. (unsigned)(gtt_size / (1024 * 1024)));
  1588. /* Initialize various on-chip memory pools */
  1589. adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
  1590. adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
  1591. adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
  1592. adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
  1593. adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
  1594. adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
  1595. adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
  1596. adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
  1597. adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
  1598. /* GDS Memory */
  1599. if (adev->gds.mem.total_size) {
  1600. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
  1601. adev->gds.mem.total_size >> PAGE_SHIFT);
  1602. if (r) {
  1603. DRM_ERROR("Failed initializing GDS heap.\n");
  1604. return r;
  1605. }
  1606. }
  1607. /* GWS */
  1608. if (adev->gds.gws.total_size) {
  1609. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
  1610. adev->gds.gws.total_size >> PAGE_SHIFT);
  1611. if (r) {
  1612. DRM_ERROR("Failed initializing gws heap.\n");
  1613. return r;
  1614. }
  1615. }
  1616. /* OA */
  1617. if (adev->gds.oa.total_size) {
  1618. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
  1619. adev->gds.oa.total_size >> PAGE_SHIFT);
  1620. if (r) {
  1621. DRM_ERROR("Failed initializing oa heap.\n");
  1622. return r;
  1623. }
  1624. }
  1625. /* Register debugfs entries for amdgpu_ttm */
  1626. r = amdgpu_ttm_debugfs_init(adev);
  1627. if (r) {
  1628. DRM_ERROR("Failed to init debugfs\n");
  1629. return r;
  1630. }
  1631. return 0;
  1632. }
  1633. /**
  1634. * amdgpu_ttm_late_init - Handle any late initialization for
  1635. * amdgpu_ttm
  1636. */
  1637. void amdgpu_ttm_late_init(struct amdgpu_device *adev)
  1638. {
  1639. /* return the VGA stolen memory (if any) back to VRAM */
  1640. amdgpu_bo_free_kernel(&adev->stolen_vga_memory, NULL, NULL);
  1641. }
  1642. /**
  1643. * amdgpu_ttm_fini - De-initialize the TTM memory pools
  1644. */
  1645. void amdgpu_ttm_fini(struct amdgpu_device *adev)
  1646. {
  1647. if (!adev->mman.initialized)
  1648. return;
  1649. amdgpu_ttm_debugfs_fini(adev);
  1650. amdgpu_ttm_fw_reserve_vram_fini(adev);
  1651. if (adev->mman.aper_base_kaddr)
  1652. iounmap(adev->mman.aper_base_kaddr);
  1653. adev->mman.aper_base_kaddr = NULL;
  1654. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
  1655. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
  1656. if (adev->gds.mem.total_size)
  1657. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
  1658. if (adev->gds.gws.total_size)
  1659. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
  1660. if (adev->gds.oa.total_size)
  1661. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
  1662. ttm_bo_device_release(&adev->mman.bdev);
  1663. amdgpu_ttm_global_fini(adev);
  1664. adev->mman.initialized = false;
  1665. DRM_INFO("amdgpu: ttm finalized\n");
  1666. }
  1667. /**
  1668. * amdgpu_ttm_set_buffer_funcs_status - enable/disable use of buffer functions
  1669. *
  1670. * @adev: amdgpu_device pointer
  1671. * @enable: true when we can use buffer functions.
  1672. *
  1673. * Enable/disable use of buffer functions during suspend/resume. This should
  1674. * only be called at bootup or when userspace isn't running.
  1675. */
  1676. void amdgpu_ttm_set_buffer_funcs_status(struct amdgpu_device *adev, bool enable)
  1677. {
  1678. struct ttm_mem_type_manager *man = &adev->mman.bdev.man[TTM_PL_VRAM];
  1679. uint64_t size;
  1680. if (!adev->mman.initialized || adev->in_gpu_reset)
  1681. return;
  1682. /* this just adjusts TTM size idea, which sets lpfn to the correct value */
  1683. if (enable)
  1684. size = adev->gmc.real_vram_size;
  1685. else
  1686. size = adev->gmc.visible_vram_size;
  1687. man->size = size >> PAGE_SHIFT;
  1688. adev->mman.buffer_funcs_enabled = enable;
  1689. }
  1690. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
  1691. {
  1692. struct drm_file *file_priv;
  1693. struct amdgpu_device *adev;
  1694. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
  1695. return -EINVAL;
  1696. file_priv = filp->private_data;
  1697. adev = file_priv->minor->dev->dev_private;
  1698. if (adev == NULL)
  1699. return -EINVAL;
  1700. return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
  1701. }
  1702. static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
  1703. struct ttm_mem_reg *mem, unsigned num_pages,
  1704. uint64_t offset, unsigned window,
  1705. struct amdgpu_ring *ring,
  1706. uint64_t *addr)
  1707. {
  1708. struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
  1709. struct amdgpu_device *adev = ring->adev;
  1710. struct ttm_tt *ttm = bo->ttm;
  1711. struct amdgpu_job *job;
  1712. unsigned num_dw, num_bytes;
  1713. dma_addr_t *dma_address;
  1714. struct dma_fence *fence;
  1715. uint64_t src_addr, dst_addr;
  1716. uint64_t flags;
  1717. int r;
  1718. BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
  1719. AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);
  1720. *addr = adev->gmc.gart_start;
  1721. *addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
  1722. AMDGPU_GPU_PAGE_SIZE;
  1723. num_dw = adev->mman.buffer_funcs->copy_num_dw;
  1724. while (num_dw & 0x7)
  1725. num_dw++;
  1726. num_bytes = num_pages * 8;
  1727. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes, &job);
  1728. if (r)
  1729. return r;
  1730. src_addr = num_dw * 4;
  1731. src_addr += job->ibs[0].gpu_addr;
  1732. dst_addr = adev->gart.table_addr;
  1733. dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
  1734. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
  1735. dst_addr, num_bytes);
  1736. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1737. WARN_ON(job->ibs[0].length_dw > num_dw);
  1738. dma_address = &gtt->ttm.dma_address[offset >> PAGE_SHIFT];
  1739. flags = amdgpu_ttm_tt_pte_flags(adev, ttm, mem);
  1740. r = amdgpu_gart_map(adev, 0, num_pages, dma_address, flags,
  1741. &job->ibs[0].ptr[num_dw]);
  1742. if (r)
  1743. goto error_free;
  1744. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1745. AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
  1746. if (r)
  1747. goto error_free;
  1748. dma_fence_put(fence);
  1749. return r;
  1750. error_free:
  1751. amdgpu_job_free(job);
  1752. return r;
  1753. }
  1754. int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
  1755. uint64_t dst_offset, uint32_t byte_count,
  1756. struct reservation_object *resv,
  1757. struct dma_fence **fence, bool direct_submit,
  1758. bool vm_needs_flush)
  1759. {
  1760. struct amdgpu_device *adev = ring->adev;
  1761. struct amdgpu_job *job;
  1762. uint32_t max_bytes;
  1763. unsigned num_loops, num_dw;
  1764. unsigned i;
  1765. int r;
  1766. if (direct_submit && !ring->ready) {
  1767. DRM_ERROR("Trying to move memory with ring turned off.\n");
  1768. return -EINVAL;
  1769. }
  1770. max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
  1771. num_loops = DIV_ROUND_UP(byte_count, max_bytes);
  1772. num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
  1773. /* for IB padding */
  1774. while (num_dw & 0x7)
  1775. num_dw++;
  1776. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1777. if (r)
  1778. return r;
  1779. job->vm_needs_flush = vm_needs_flush;
  1780. if (resv) {
  1781. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1782. AMDGPU_FENCE_OWNER_UNDEFINED,
  1783. false);
  1784. if (r) {
  1785. DRM_ERROR("sync failed (%d).\n", r);
  1786. goto error_free;
  1787. }
  1788. }
  1789. for (i = 0; i < num_loops; i++) {
  1790. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1791. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
  1792. dst_offset, cur_size_in_bytes);
  1793. src_offset += cur_size_in_bytes;
  1794. dst_offset += cur_size_in_bytes;
  1795. byte_count -= cur_size_in_bytes;
  1796. }
  1797. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1798. WARN_ON(job->ibs[0].length_dw > num_dw);
  1799. if (direct_submit) {
  1800. r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs,
  1801. NULL, fence);
  1802. job->fence = dma_fence_get(*fence);
  1803. if (r)
  1804. DRM_ERROR("Error scheduling IBs (%d)\n", r);
  1805. amdgpu_job_free(job);
  1806. } else {
  1807. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1808. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1809. if (r)
  1810. goto error_free;
  1811. }
  1812. return r;
  1813. error_free:
  1814. amdgpu_job_free(job);
  1815. return r;
  1816. }
  1817. int amdgpu_fill_buffer(struct amdgpu_bo *bo,
  1818. uint32_t src_data,
  1819. struct reservation_object *resv,
  1820. struct dma_fence **fence)
  1821. {
  1822. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  1823. uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
  1824. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  1825. struct drm_mm_node *mm_node;
  1826. unsigned long num_pages;
  1827. unsigned int num_loops, num_dw;
  1828. struct amdgpu_job *job;
  1829. int r;
  1830. if (!adev->mman.buffer_funcs_enabled) {
  1831. DRM_ERROR("Trying to clear memory with ring turned off.\n");
  1832. return -EINVAL;
  1833. }
  1834. if (bo->tbo.mem.mem_type == TTM_PL_TT) {
  1835. r = amdgpu_ttm_alloc_gart(&bo->tbo);
  1836. if (r)
  1837. return r;
  1838. }
  1839. num_pages = bo->tbo.num_pages;
  1840. mm_node = bo->tbo.mem.mm_node;
  1841. num_loops = 0;
  1842. while (num_pages) {
  1843. uint32_t byte_count = mm_node->size << PAGE_SHIFT;
  1844. num_loops += DIV_ROUND_UP(byte_count, max_bytes);
  1845. num_pages -= mm_node->size;
  1846. ++mm_node;
  1847. }
  1848. num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
  1849. /* for IB padding */
  1850. num_dw += 64;
  1851. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1852. if (r)
  1853. return r;
  1854. if (resv) {
  1855. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1856. AMDGPU_FENCE_OWNER_UNDEFINED, false);
  1857. if (r) {
  1858. DRM_ERROR("sync failed (%d).\n", r);
  1859. goto error_free;
  1860. }
  1861. }
  1862. num_pages = bo->tbo.num_pages;
  1863. mm_node = bo->tbo.mem.mm_node;
  1864. while (num_pages) {
  1865. uint32_t byte_count = mm_node->size << PAGE_SHIFT;
  1866. uint64_t dst_addr;
  1867. dst_addr = amdgpu_mm_node_addr(&bo->tbo, mm_node, &bo->tbo.mem);
  1868. while (byte_count) {
  1869. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1870. amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data,
  1871. dst_addr, cur_size_in_bytes);
  1872. dst_addr += cur_size_in_bytes;
  1873. byte_count -= cur_size_in_bytes;
  1874. }
  1875. num_pages -= mm_node->size;
  1876. ++mm_node;
  1877. }
  1878. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1879. WARN_ON(job->ibs[0].length_dw > num_dw);
  1880. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1881. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1882. if (r)
  1883. goto error_free;
  1884. return 0;
  1885. error_free:
  1886. amdgpu_job_free(job);
  1887. return r;
  1888. }
  1889. #if defined(CONFIG_DEBUG_FS)
  1890. static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
  1891. {
  1892. struct drm_info_node *node = (struct drm_info_node *)m->private;
  1893. unsigned ttm_pl = *(int *)node->info_ent->data;
  1894. struct drm_device *dev = node->minor->dev;
  1895. struct amdgpu_device *adev = dev->dev_private;
  1896. struct ttm_mem_type_manager *man = &adev->mman.bdev.man[ttm_pl];
  1897. struct drm_printer p = drm_seq_file_printer(m);
  1898. man->func->debug(man, &p);
  1899. return 0;
  1900. }
  1901. static int ttm_pl_vram = TTM_PL_VRAM;
  1902. static int ttm_pl_tt = TTM_PL_TT;
  1903. static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
  1904. {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
  1905. {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
  1906. {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
  1907. #ifdef CONFIG_SWIOTLB
  1908. {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
  1909. #endif
  1910. };
  1911. /**
  1912. * amdgpu_ttm_vram_read - Linear read access to VRAM
  1913. *
  1914. * Accesses VRAM via MMIO for debugging purposes.
  1915. */
  1916. static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
  1917. size_t size, loff_t *pos)
  1918. {
  1919. struct amdgpu_device *adev = file_inode(f)->i_private;
  1920. ssize_t result = 0;
  1921. int r;
  1922. if (size & 0x3 || *pos & 0x3)
  1923. return -EINVAL;
  1924. if (*pos >= adev->gmc.mc_vram_size)
  1925. return -ENXIO;
  1926. while (size) {
  1927. unsigned long flags;
  1928. uint32_t value;
  1929. if (*pos >= adev->gmc.mc_vram_size)
  1930. return result;
  1931. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1932. WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  1933. WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
  1934. value = RREG32_NO_KIQ(mmMM_DATA);
  1935. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1936. r = put_user(value, (uint32_t *)buf);
  1937. if (r)
  1938. return r;
  1939. result += 4;
  1940. buf += 4;
  1941. *pos += 4;
  1942. size -= 4;
  1943. }
  1944. return result;
  1945. }
  1946. /**
  1947. * amdgpu_ttm_vram_write - Linear write access to VRAM
  1948. *
  1949. * Accesses VRAM via MMIO for debugging purposes.
  1950. */
  1951. static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
  1952. size_t size, loff_t *pos)
  1953. {
  1954. struct amdgpu_device *adev = file_inode(f)->i_private;
  1955. ssize_t result = 0;
  1956. int r;
  1957. if (size & 0x3 || *pos & 0x3)
  1958. return -EINVAL;
  1959. if (*pos >= adev->gmc.mc_vram_size)
  1960. return -ENXIO;
  1961. while (size) {
  1962. unsigned long flags;
  1963. uint32_t value;
  1964. if (*pos >= adev->gmc.mc_vram_size)
  1965. return result;
  1966. r = get_user(value, (uint32_t *)buf);
  1967. if (r)
  1968. return r;
  1969. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1970. WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  1971. WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
  1972. WREG32_NO_KIQ(mmMM_DATA, value);
  1973. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1974. result += 4;
  1975. buf += 4;
  1976. *pos += 4;
  1977. size -= 4;
  1978. }
  1979. return result;
  1980. }
  1981. static const struct file_operations amdgpu_ttm_vram_fops = {
  1982. .owner = THIS_MODULE,
  1983. .read = amdgpu_ttm_vram_read,
  1984. .write = amdgpu_ttm_vram_write,
  1985. .llseek = default_llseek,
  1986. };
  1987. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1988. /**
  1989. * amdgpu_ttm_gtt_read - Linear read access to GTT memory
  1990. */
  1991. static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
  1992. size_t size, loff_t *pos)
  1993. {
  1994. struct amdgpu_device *adev = file_inode(f)->i_private;
  1995. ssize_t result = 0;
  1996. int r;
  1997. while (size) {
  1998. loff_t p = *pos / PAGE_SIZE;
  1999. unsigned off = *pos & ~PAGE_MASK;
  2000. size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
  2001. struct page *page;
  2002. void *ptr;
  2003. if (p >= adev->gart.num_cpu_pages)
  2004. return result;
  2005. page = adev->gart.pages[p];
  2006. if (page) {
  2007. ptr = kmap(page);
  2008. ptr += off;
  2009. r = copy_to_user(buf, ptr, cur_size);
  2010. kunmap(adev->gart.pages[p]);
  2011. } else
  2012. r = clear_user(buf, cur_size);
  2013. if (r)
  2014. return -EFAULT;
  2015. result += cur_size;
  2016. buf += cur_size;
  2017. *pos += cur_size;
  2018. size -= cur_size;
  2019. }
  2020. return result;
  2021. }
  2022. static const struct file_operations amdgpu_ttm_gtt_fops = {
  2023. .owner = THIS_MODULE,
  2024. .read = amdgpu_ttm_gtt_read,
  2025. .llseek = default_llseek
  2026. };
  2027. #endif
  2028. /**
  2029. * amdgpu_iomem_read - Virtual read access to GPU mapped memory
  2030. *
  2031. * This function is used to read memory that has been mapped to the
  2032. * GPU and the known addresses are not physical addresses but instead
  2033. * bus addresses (e.g., what you'd put in an IB or ring buffer).
  2034. */
  2035. static ssize_t amdgpu_iomem_read(struct file *f, char __user *buf,
  2036. size_t size, loff_t *pos)
  2037. {
  2038. struct amdgpu_device *adev = file_inode(f)->i_private;
  2039. struct iommu_domain *dom;
  2040. ssize_t result = 0;
  2041. int r;
  2042. /* retrieve the IOMMU domain if any for this device */
  2043. dom = iommu_get_domain_for_dev(adev->dev);
  2044. while (size) {
  2045. phys_addr_t addr = *pos & PAGE_MASK;
  2046. loff_t off = *pos & ~PAGE_MASK;
  2047. size_t bytes = PAGE_SIZE - off;
  2048. unsigned long pfn;
  2049. struct page *p;
  2050. void *ptr;
  2051. bytes = bytes < size ? bytes : size;
  2052. /* Translate the bus address to a physical address. If
  2053. * the domain is NULL it means there is no IOMMU active
  2054. * and the address translation is the identity
  2055. */
  2056. addr = dom ? iommu_iova_to_phys(dom, addr) : addr;
  2057. pfn = addr >> PAGE_SHIFT;
  2058. if (!pfn_valid(pfn))
  2059. return -EPERM;
  2060. p = pfn_to_page(pfn);
  2061. if (p->mapping != adev->mman.bdev.dev_mapping)
  2062. return -EPERM;
  2063. ptr = kmap(p);
  2064. r = copy_to_user(buf, ptr + off, bytes);
  2065. kunmap(p);
  2066. if (r)
  2067. return -EFAULT;
  2068. size -= bytes;
  2069. *pos += bytes;
  2070. result += bytes;
  2071. }
  2072. return result;
  2073. }
  2074. /**
  2075. * amdgpu_iomem_write - Virtual write access to GPU mapped memory
  2076. *
  2077. * This function is used to write memory that has been mapped to the
  2078. * GPU and the known addresses are not physical addresses but instead
  2079. * bus addresses (e.g., what you'd put in an IB or ring buffer).
  2080. */
  2081. static ssize_t amdgpu_iomem_write(struct file *f, const char __user *buf,
  2082. size_t size, loff_t *pos)
  2083. {
  2084. struct amdgpu_device *adev = file_inode(f)->i_private;
  2085. struct iommu_domain *dom;
  2086. ssize_t result = 0;
  2087. int r;
  2088. dom = iommu_get_domain_for_dev(adev->dev);
  2089. while (size) {
  2090. phys_addr_t addr = *pos & PAGE_MASK;
  2091. loff_t off = *pos & ~PAGE_MASK;
  2092. size_t bytes = PAGE_SIZE - off;
  2093. unsigned long pfn;
  2094. struct page *p;
  2095. void *ptr;
  2096. bytes = bytes < size ? bytes : size;
  2097. addr = dom ? iommu_iova_to_phys(dom, addr) : addr;
  2098. pfn = addr >> PAGE_SHIFT;
  2099. if (!pfn_valid(pfn))
  2100. return -EPERM;
  2101. p = pfn_to_page(pfn);
  2102. if (p->mapping != adev->mman.bdev.dev_mapping)
  2103. return -EPERM;
  2104. ptr = kmap(p);
  2105. r = copy_from_user(ptr + off, buf, bytes);
  2106. kunmap(p);
  2107. if (r)
  2108. return -EFAULT;
  2109. size -= bytes;
  2110. *pos += bytes;
  2111. result += bytes;
  2112. }
  2113. return result;
  2114. }
  2115. static const struct file_operations amdgpu_ttm_iomem_fops = {
  2116. .owner = THIS_MODULE,
  2117. .read = amdgpu_iomem_read,
  2118. .write = amdgpu_iomem_write,
  2119. .llseek = default_llseek
  2120. };
  2121. static const struct {
  2122. char *name;
  2123. const struct file_operations *fops;
  2124. int domain;
  2125. } ttm_debugfs_entries[] = {
  2126. { "amdgpu_vram", &amdgpu_ttm_vram_fops, TTM_PL_VRAM },
  2127. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  2128. { "amdgpu_gtt", &amdgpu_ttm_gtt_fops, TTM_PL_TT },
  2129. #endif
  2130. { "amdgpu_iomem", &amdgpu_ttm_iomem_fops, TTM_PL_SYSTEM },
  2131. };
  2132. #endif
  2133. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
  2134. {
  2135. #if defined(CONFIG_DEBUG_FS)
  2136. unsigned count;
  2137. struct drm_minor *minor = adev->ddev->primary;
  2138. struct dentry *ent, *root = minor->debugfs_root;
  2139. for (count = 0; count < ARRAY_SIZE(ttm_debugfs_entries); count++) {
  2140. ent = debugfs_create_file(
  2141. ttm_debugfs_entries[count].name,
  2142. S_IFREG | S_IRUGO, root,
  2143. adev,
  2144. ttm_debugfs_entries[count].fops);
  2145. if (IS_ERR(ent))
  2146. return PTR_ERR(ent);
  2147. if (ttm_debugfs_entries[count].domain == TTM_PL_VRAM)
  2148. i_size_write(ent->d_inode, adev->gmc.mc_vram_size);
  2149. else if (ttm_debugfs_entries[count].domain == TTM_PL_TT)
  2150. i_size_write(ent->d_inode, adev->gmc.gart_size);
  2151. adev->mman.debugfs_entries[count] = ent;
  2152. }
  2153. count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
  2154. #ifdef CONFIG_SWIOTLB
  2155. if (!(adev->need_swiotlb && swiotlb_nr_tbl()))
  2156. --count;
  2157. #endif
  2158. return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
  2159. #else
  2160. return 0;
  2161. #endif
  2162. }
  2163. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
  2164. {
  2165. #if defined(CONFIG_DEBUG_FS)
  2166. unsigned i;
  2167. for (i = 0; i < ARRAY_SIZE(ttm_debugfs_entries); i++)
  2168. debugfs_remove(adev->mman.debugfs_entries[i]);
  2169. #endif
  2170. }