amdgpu_queue_mgr.c 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307
  1. /*
  2. * Copyright 2017 Valve Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Andres Rodriguez
  23. */
  24. #include "amdgpu.h"
  25. #include "amdgpu_ring.h"
  26. static int amdgpu_queue_mapper_init(struct amdgpu_queue_mapper *mapper,
  27. int hw_ip)
  28. {
  29. if (!mapper)
  30. return -EINVAL;
  31. if (hw_ip > AMDGPU_MAX_IP_NUM)
  32. return -EINVAL;
  33. mapper->hw_ip = hw_ip;
  34. mutex_init(&mapper->lock);
  35. memset(mapper->queue_map, 0, sizeof(mapper->queue_map));
  36. return 0;
  37. }
  38. static struct amdgpu_ring *amdgpu_get_cached_map(struct amdgpu_queue_mapper *mapper,
  39. int ring)
  40. {
  41. return mapper->queue_map[ring];
  42. }
  43. static int amdgpu_update_cached_map(struct amdgpu_queue_mapper *mapper,
  44. int ring, struct amdgpu_ring *pring)
  45. {
  46. if (WARN_ON(mapper->queue_map[ring])) {
  47. DRM_ERROR("Un-expected ring re-map\n");
  48. return -EINVAL;
  49. }
  50. mapper->queue_map[ring] = pring;
  51. return 0;
  52. }
  53. static int amdgpu_identity_map(struct amdgpu_device *adev,
  54. struct amdgpu_queue_mapper *mapper,
  55. u32 ring,
  56. struct amdgpu_ring **out_ring)
  57. {
  58. u32 instance;
  59. switch (mapper->hw_ip) {
  60. case AMDGPU_HW_IP_GFX:
  61. *out_ring = &adev->gfx.gfx_ring[ring];
  62. break;
  63. case AMDGPU_HW_IP_COMPUTE:
  64. *out_ring = &adev->gfx.compute_ring[ring];
  65. break;
  66. case AMDGPU_HW_IP_DMA:
  67. *out_ring = &adev->sdma.instance[ring].ring;
  68. break;
  69. case AMDGPU_HW_IP_UVD:
  70. instance = ring;
  71. *out_ring = &adev->uvd.inst[instance].ring;
  72. break;
  73. case AMDGPU_HW_IP_VCE:
  74. *out_ring = &adev->vce.ring[ring];
  75. break;
  76. case AMDGPU_HW_IP_UVD_ENC:
  77. instance = ring / adev->uvd.num_enc_rings;
  78. *out_ring =
  79. &adev->uvd.inst[instance].ring_enc[ring%adev->uvd.num_enc_rings];
  80. break;
  81. case AMDGPU_HW_IP_VCN_DEC:
  82. *out_ring = &adev->vcn.ring_dec;
  83. break;
  84. case AMDGPU_HW_IP_VCN_ENC:
  85. *out_ring = &adev->vcn.ring_enc[ring];
  86. break;
  87. default:
  88. *out_ring = NULL;
  89. DRM_ERROR("unknown HW IP type: %d\n", mapper->hw_ip);
  90. return -EINVAL;
  91. }
  92. return amdgpu_update_cached_map(mapper, ring, *out_ring);
  93. }
  94. static enum amdgpu_ring_type amdgpu_hw_ip_to_ring_type(int hw_ip)
  95. {
  96. switch (hw_ip) {
  97. case AMDGPU_HW_IP_GFX:
  98. return AMDGPU_RING_TYPE_GFX;
  99. case AMDGPU_HW_IP_COMPUTE:
  100. return AMDGPU_RING_TYPE_COMPUTE;
  101. case AMDGPU_HW_IP_DMA:
  102. return AMDGPU_RING_TYPE_SDMA;
  103. case AMDGPU_HW_IP_UVD:
  104. return AMDGPU_RING_TYPE_UVD;
  105. case AMDGPU_HW_IP_VCE:
  106. return AMDGPU_RING_TYPE_VCE;
  107. default:
  108. DRM_ERROR("Invalid HW IP specified %d\n", hw_ip);
  109. return -1;
  110. }
  111. }
  112. static int amdgpu_lru_map(struct amdgpu_device *adev,
  113. struct amdgpu_queue_mapper *mapper,
  114. u32 user_ring, bool lru_pipe_order,
  115. struct amdgpu_ring **out_ring)
  116. {
  117. int r, i, j;
  118. int ring_type = amdgpu_hw_ip_to_ring_type(mapper->hw_ip);
  119. int ring_blacklist[AMDGPU_MAX_RINGS];
  120. struct amdgpu_ring *ring;
  121. /* 0 is a valid ring index, so initialize to -1 */
  122. memset(ring_blacklist, 0xff, sizeof(ring_blacklist));
  123. for (i = 0, j = 0; i < AMDGPU_MAX_RINGS; i++) {
  124. ring = mapper->queue_map[i];
  125. if (ring)
  126. ring_blacklist[j++] = ring->idx;
  127. }
  128. r = amdgpu_ring_lru_get(adev, ring_type, ring_blacklist,
  129. j, lru_pipe_order, out_ring);
  130. if (r)
  131. return r;
  132. return amdgpu_update_cached_map(mapper, user_ring, *out_ring);
  133. }
  134. /**
  135. * amdgpu_queue_mgr_init - init an amdgpu_queue_mgr struct
  136. *
  137. * @adev: amdgpu_device pointer
  138. * @mgr: amdgpu_queue_mgr structure holding queue information
  139. *
  140. * Initialize the the selected @mgr (all asics).
  141. *
  142. * Returns 0 on success, error on failure.
  143. */
  144. int amdgpu_queue_mgr_init(struct amdgpu_device *adev,
  145. struct amdgpu_queue_mgr *mgr)
  146. {
  147. int i, r;
  148. if (!adev || !mgr)
  149. return -EINVAL;
  150. memset(mgr, 0, sizeof(*mgr));
  151. for (i = 0; i < AMDGPU_MAX_IP_NUM; ++i) {
  152. r = amdgpu_queue_mapper_init(&mgr->mapper[i], i);
  153. if (r)
  154. return r;
  155. }
  156. return 0;
  157. }
  158. /**
  159. * amdgpu_queue_mgr_fini - de-initialize an amdgpu_queue_mgr struct
  160. *
  161. * @adev: amdgpu_device pointer
  162. * @mgr: amdgpu_queue_mgr structure holding queue information
  163. *
  164. * De-initialize the the selected @mgr (all asics).
  165. *
  166. * Returns 0 on success, error on failure.
  167. */
  168. int amdgpu_queue_mgr_fini(struct amdgpu_device *adev,
  169. struct amdgpu_queue_mgr *mgr)
  170. {
  171. return 0;
  172. }
  173. /**
  174. * amdgpu_queue_mgr_map - Map a userspace ring id to an amdgpu_ring
  175. *
  176. * @adev: amdgpu_device pointer
  177. * @mgr: amdgpu_queue_mgr structure holding queue information
  178. * @hw_ip: HW IP enum
  179. * @instance: HW instance
  180. * @ring: user ring id
  181. * @our_ring: pointer to mapped amdgpu_ring
  182. *
  183. * Map a userspace ring id to an appropriate kernel ring. Different
  184. * policies are configurable at a HW IP level.
  185. *
  186. * Returns 0 on success, error on failure.
  187. */
  188. int amdgpu_queue_mgr_map(struct amdgpu_device *adev,
  189. struct amdgpu_queue_mgr *mgr,
  190. u32 hw_ip, u32 instance, u32 ring,
  191. struct amdgpu_ring **out_ring)
  192. {
  193. int r, ip_num_rings;
  194. struct amdgpu_queue_mapper *mapper = &mgr->mapper[hw_ip];
  195. if (!adev || !mgr || !out_ring)
  196. return -EINVAL;
  197. if (hw_ip >= AMDGPU_MAX_IP_NUM)
  198. return -EINVAL;
  199. if (ring >= AMDGPU_MAX_RINGS)
  200. return -EINVAL;
  201. /* Right now all IPs have only one instance - multiple rings. */
  202. if (instance != 0) {
  203. DRM_DEBUG("invalid ip instance: %d\n", instance);
  204. return -EINVAL;
  205. }
  206. switch (hw_ip) {
  207. case AMDGPU_HW_IP_GFX:
  208. ip_num_rings = adev->gfx.num_gfx_rings;
  209. break;
  210. case AMDGPU_HW_IP_COMPUTE:
  211. ip_num_rings = adev->gfx.num_compute_rings;
  212. break;
  213. case AMDGPU_HW_IP_DMA:
  214. ip_num_rings = adev->sdma.num_instances;
  215. break;
  216. case AMDGPU_HW_IP_UVD:
  217. ip_num_rings = adev->uvd.num_uvd_inst;
  218. break;
  219. case AMDGPU_HW_IP_VCE:
  220. ip_num_rings = adev->vce.num_rings;
  221. break;
  222. case AMDGPU_HW_IP_UVD_ENC:
  223. ip_num_rings =
  224. adev->uvd.num_enc_rings * adev->uvd.num_uvd_inst;
  225. break;
  226. case AMDGPU_HW_IP_VCN_DEC:
  227. ip_num_rings = 1;
  228. break;
  229. case AMDGPU_HW_IP_VCN_ENC:
  230. ip_num_rings = adev->vcn.num_enc_rings;
  231. break;
  232. default:
  233. DRM_DEBUG("unknown ip type: %d\n", hw_ip);
  234. return -EINVAL;
  235. }
  236. if (ring >= ip_num_rings) {
  237. DRM_DEBUG("Ring index:%d exceeds maximum:%d for ip:%d\n",
  238. ring, ip_num_rings, hw_ip);
  239. return -EINVAL;
  240. }
  241. mutex_lock(&mapper->lock);
  242. *out_ring = amdgpu_get_cached_map(mapper, ring);
  243. if (*out_ring) {
  244. /* cache hit */
  245. r = 0;
  246. goto out_unlock;
  247. }
  248. switch (mapper->hw_ip) {
  249. case AMDGPU_HW_IP_GFX:
  250. case AMDGPU_HW_IP_UVD:
  251. case AMDGPU_HW_IP_VCE:
  252. case AMDGPU_HW_IP_UVD_ENC:
  253. case AMDGPU_HW_IP_VCN_DEC:
  254. case AMDGPU_HW_IP_VCN_ENC:
  255. r = amdgpu_identity_map(adev, mapper, ring, out_ring);
  256. break;
  257. case AMDGPU_HW_IP_DMA:
  258. r = amdgpu_lru_map(adev, mapper, ring, false, out_ring);
  259. break;
  260. case AMDGPU_HW_IP_COMPUTE:
  261. r = amdgpu_lru_map(adev, mapper, ring, true, out_ring);
  262. break;
  263. default:
  264. *out_ring = NULL;
  265. r = -EINVAL;
  266. DRM_DEBUG("unknown HW IP type: %d\n", mapper->hw_ip);
  267. }
  268. out_unlock:
  269. mutex_unlock(&mapper->lock);
  270. return r;
  271. }