amdgpu_object.h 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __AMDGPU_OBJECT_H__
  29. #define __AMDGPU_OBJECT_H__
  30. #include <drm/amdgpu_drm.h>
  31. #include "amdgpu.h"
  32. #define AMDGPU_BO_INVALID_OFFSET LONG_MAX
  33. struct amdgpu_bo_param {
  34. unsigned long size;
  35. int byte_align;
  36. u32 domain;
  37. u32 preferred_domain;
  38. u64 flags;
  39. enum ttm_bo_type type;
  40. struct reservation_object *resv;
  41. };
  42. /* bo virtual addresses in a vm */
  43. struct amdgpu_bo_va_mapping {
  44. struct amdgpu_bo_va *bo_va;
  45. struct list_head list;
  46. struct rb_node rb;
  47. uint64_t start;
  48. uint64_t last;
  49. uint64_t __subtree_last;
  50. uint64_t offset;
  51. uint64_t flags;
  52. };
  53. /* User space allocated BO in a VM */
  54. struct amdgpu_bo_va {
  55. struct amdgpu_vm_bo_base base;
  56. /* protected by bo being reserved */
  57. unsigned ref_count;
  58. /* all other members protected by the VM PD being reserved */
  59. struct dma_fence *last_pt_update;
  60. /* mappings for this bo_va */
  61. struct list_head invalids;
  62. struct list_head valids;
  63. /* If the mappings are cleared or filled */
  64. bool cleared;
  65. };
  66. struct amdgpu_bo {
  67. /* Protected by tbo.reserved */
  68. u32 preferred_domains;
  69. u32 allowed_domains;
  70. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  71. struct ttm_placement placement;
  72. struct ttm_buffer_object tbo;
  73. struct ttm_bo_kmap_obj kmap;
  74. u64 flags;
  75. unsigned pin_count;
  76. u64 tiling_flags;
  77. u64 metadata_flags;
  78. void *metadata;
  79. u32 metadata_size;
  80. unsigned prime_shared_count;
  81. /* list of all virtual address to which this bo is associated to */
  82. struct list_head va;
  83. /* Constant after initialization */
  84. struct drm_gem_object gem_base;
  85. struct amdgpu_bo *parent;
  86. struct amdgpu_bo *shadow;
  87. struct ttm_bo_kmap_obj dma_buf_vmap;
  88. struct amdgpu_mn *mn;
  89. union {
  90. struct list_head mn_list;
  91. struct list_head shadow_list;
  92. };
  93. struct kgd_mem *kfd_bo;
  94. };
  95. static inline struct amdgpu_bo *ttm_to_amdgpu_bo(struct ttm_buffer_object *tbo)
  96. {
  97. return container_of(tbo, struct amdgpu_bo, tbo);
  98. }
  99. /**
  100. * amdgpu_mem_type_to_domain - return domain corresponding to mem_type
  101. * @mem_type: ttm memory type
  102. *
  103. * Returns corresponding domain of the ttm mem_type
  104. */
  105. static inline unsigned amdgpu_mem_type_to_domain(u32 mem_type)
  106. {
  107. switch (mem_type) {
  108. case TTM_PL_VRAM:
  109. return AMDGPU_GEM_DOMAIN_VRAM;
  110. case TTM_PL_TT:
  111. return AMDGPU_GEM_DOMAIN_GTT;
  112. case TTM_PL_SYSTEM:
  113. return AMDGPU_GEM_DOMAIN_CPU;
  114. case AMDGPU_PL_GDS:
  115. return AMDGPU_GEM_DOMAIN_GDS;
  116. case AMDGPU_PL_GWS:
  117. return AMDGPU_GEM_DOMAIN_GWS;
  118. case AMDGPU_PL_OA:
  119. return AMDGPU_GEM_DOMAIN_OA;
  120. default:
  121. break;
  122. }
  123. return 0;
  124. }
  125. /**
  126. * amdgpu_bo_reserve - reserve bo
  127. * @bo: bo structure
  128. * @no_intr: don't return -ERESTARTSYS on pending signal
  129. *
  130. * Returns:
  131. * -ERESTARTSYS: A wait for the buffer to become unreserved was interrupted by
  132. * a signal. Release all buffer reservations and return to user-space.
  133. */
  134. static inline int amdgpu_bo_reserve(struct amdgpu_bo *bo, bool no_intr)
  135. {
  136. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  137. int r;
  138. r = ttm_bo_reserve(&bo->tbo, !no_intr, false, NULL);
  139. if (unlikely(r != 0)) {
  140. if (r != -ERESTARTSYS)
  141. dev_err(adev->dev, "%p reserve failed\n", bo);
  142. return r;
  143. }
  144. return 0;
  145. }
  146. static inline void amdgpu_bo_unreserve(struct amdgpu_bo *bo)
  147. {
  148. ttm_bo_unreserve(&bo->tbo);
  149. }
  150. static inline unsigned long amdgpu_bo_size(struct amdgpu_bo *bo)
  151. {
  152. return bo->tbo.num_pages << PAGE_SHIFT;
  153. }
  154. static inline unsigned amdgpu_bo_ngpu_pages(struct amdgpu_bo *bo)
  155. {
  156. return (bo->tbo.num_pages << PAGE_SHIFT) / AMDGPU_GPU_PAGE_SIZE;
  157. }
  158. static inline unsigned amdgpu_bo_gpu_page_alignment(struct amdgpu_bo *bo)
  159. {
  160. return (bo->tbo.mem.page_alignment << PAGE_SHIFT) / AMDGPU_GPU_PAGE_SIZE;
  161. }
  162. /**
  163. * amdgpu_bo_mmap_offset - return mmap offset of bo
  164. * @bo: amdgpu object for which we query the offset
  165. *
  166. * Returns mmap offset of the object.
  167. */
  168. static inline u64 amdgpu_bo_mmap_offset(struct amdgpu_bo *bo)
  169. {
  170. return drm_vma_node_offset_addr(&bo->tbo.vma_node);
  171. }
  172. /**
  173. * amdgpu_bo_gpu_accessible - return whether the bo is currently in memory that
  174. * is accessible to the GPU.
  175. */
  176. static inline bool amdgpu_bo_gpu_accessible(struct amdgpu_bo *bo)
  177. {
  178. switch (bo->tbo.mem.mem_type) {
  179. case TTM_PL_TT: return amdgpu_gtt_mgr_has_gart_addr(&bo->tbo.mem);
  180. case TTM_PL_VRAM: return true;
  181. default: return false;
  182. }
  183. }
  184. /**
  185. * amdgpu_bo_in_cpu_visible_vram - check if BO is (partly) in visible VRAM
  186. */
  187. static inline bool amdgpu_bo_in_cpu_visible_vram(struct amdgpu_bo *bo)
  188. {
  189. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  190. unsigned fpfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
  191. struct drm_mm_node *node = bo->tbo.mem.mm_node;
  192. unsigned long pages_left;
  193. if (bo->tbo.mem.mem_type != TTM_PL_VRAM)
  194. return false;
  195. for (pages_left = bo->tbo.mem.num_pages; pages_left;
  196. pages_left -= node->size, node++)
  197. if (node->start < fpfn)
  198. return true;
  199. return false;
  200. }
  201. /**
  202. * amdgpu_bo_explicit_sync - return whether the bo is explicitly synced
  203. */
  204. static inline bool amdgpu_bo_explicit_sync(struct amdgpu_bo *bo)
  205. {
  206. return bo->flags & AMDGPU_GEM_CREATE_EXPLICIT_SYNC;
  207. }
  208. int amdgpu_bo_create(struct amdgpu_device *adev,
  209. struct amdgpu_bo_param *bp,
  210. struct amdgpu_bo **bo_ptr);
  211. int amdgpu_bo_create_reserved(struct amdgpu_device *adev,
  212. unsigned long size, int align,
  213. u32 domain, struct amdgpu_bo **bo_ptr,
  214. u64 *gpu_addr, void **cpu_addr);
  215. int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
  216. unsigned long size, int align,
  217. u32 domain, struct amdgpu_bo **bo_ptr,
  218. u64 *gpu_addr, void **cpu_addr);
  219. void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
  220. void **cpu_addr);
  221. int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr);
  222. void *amdgpu_bo_kptr(struct amdgpu_bo *bo);
  223. void amdgpu_bo_kunmap(struct amdgpu_bo *bo);
  224. struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo);
  225. void amdgpu_bo_unref(struct amdgpu_bo **bo);
  226. int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr);
  227. int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
  228. u64 min_offset, u64 max_offset,
  229. u64 *gpu_addr);
  230. int amdgpu_bo_unpin(struct amdgpu_bo *bo);
  231. int amdgpu_bo_evict_vram(struct amdgpu_device *adev);
  232. int amdgpu_bo_init(struct amdgpu_device *adev);
  233. int amdgpu_bo_late_init(struct amdgpu_device *adev);
  234. void amdgpu_bo_fini(struct amdgpu_device *adev);
  235. int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
  236. struct vm_area_struct *vma);
  237. int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags);
  238. void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags);
  239. int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
  240. uint32_t metadata_size, uint64_t flags);
  241. int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
  242. size_t buffer_size, uint32_t *metadata_size,
  243. uint64_t *flags);
  244. void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
  245. bool evict,
  246. struct ttm_mem_reg *new_mem);
  247. int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo);
  248. void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
  249. bool shared);
  250. u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo);
  251. int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev,
  252. struct amdgpu_ring *ring,
  253. struct amdgpu_bo *bo,
  254. struct reservation_object *resv,
  255. struct dma_fence **fence, bool direct);
  256. int amdgpu_bo_validate(struct amdgpu_bo *bo);
  257. int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev,
  258. struct amdgpu_ring *ring,
  259. struct amdgpu_bo *bo,
  260. struct reservation_object *resv,
  261. struct dma_fence **fence,
  262. bool direct);
  263. /*
  264. * sub allocation
  265. */
  266. static inline uint64_t amdgpu_sa_bo_gpu_addr(struct amdgpu_sa_bo *sa_bo)
  267. {
  268. return sa_bo->manager->gpu_addr + sa_bo->soffset;
  269. }
  270. static inline void * amdgpu_sa_bo_cpu_addr(struct amdgpu_sa_bo *sa_bo)
  271. {
  272. return sa_bo->manager->cpu_ptr + sa_bo->soffset;
  273. }
  274. int amdgpu_sa_bo_manager_init(struct amdgpu_device *adev,
  275. struct amdgpu_sa_manager *sa_manager,
  276. unsigned size, u32 align, u32 domain);
  277. void amdgpu_sa_bo_manager_fini(struct amdgpu_device *adev,
  278. struct amdgpu_sa_manager *sa_manager);
  279. int amdgpu_sa_bo_manager_start(struct amdgpu_device *adev,
  280. struct amdgpu_sa_manager *sa_manager);
  281. int amdgpu_sa_bo_new(struct amdgpu_sa_manager *sa_manager,
  282. struct amdgpu_sa_bo **sa_bo,
  283. unsigned size, unsigned align);
  284. void amdgpu_sa_bo_free(struct amdgpu_device *adev,
  285. struct amdgpu_sa_bo **sa_bo,
  286. struct dma_fence *fence);
  287. #if defined(CONFIG_DEBUG_FS)
  288. void amdgpu_sa_bo_dump_debug_info(struct amdgpu_sa_manager *sa_manager,
  289. struct seq_file *m);
  290. #endif
  291. #endif