amdgpu_kms.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include "amdgpu.h"
  30. #include <drm/amdgpu_drm.h>
  31. #include "amdgpu_sched.h"
  32. #include "amdgpu_uvd.h"
  33. #include "amdgpu_vce.h"
  34. #include "atom.h"
  35. #include <linux/vga_switcheroo.h>
  36. #include <linux/slab.h>
  37. #include <linux/pm_runtime.h>
  38. #include "amdgpu_amdkfd.h"
  39. /**
  40. * amdgpu_driver_unload_kms - Main unload function for KMS.
  41. *
  42. * @dev: drm dev pointer
  43. *
  44. * This is the main unload function for KMS (all asics).
  45. * Returns 0 on success.
  46. */
  47. void amdgpu_driver_unload_kms(struct drm_device *dev)
  48. {
  49. struct amdgpu_device *adev = dev->dev_private;
  50. if (adev == NULL)
  51. return;
  52. if (adev->rmmio == NULL)
  53. goto done_free;
  54. if (amdgpu_sriov_vf(adev))
  55. amdgpu_virt_request_full_gpu(adev, false);
  56. if (amdgpu_device_is_px(dev)) {
  57. pm_runtime_get_sync(dev->dev);
  58. pm_runtime_forbid(dev->dev);
  59. }
  60. amdgpu_acpi_fini(adev);
  61. amdgpu_device_fini(adev);
  62. done_free:
  63. kfree(adev);
  64. dev->dev_private = NULL;
  65. }
  66. /**
  67. * amdgpu_driver_load_kms - Main load function for KMS.
  68. *
  69. * @dev: drm dev pointer
  70. * @flags: device flags
  71. *
  72. * This is the main load function for KMS (all asics).
  73. * Returns 0 on success, error on failure.
  74. */
  75. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags)
  76. {
  77. struct amdgpu_device *adev;
  78. int r, acpi_status;
  79. #ifdef CONFIG_DRM_AMDGPU_SI
  80. if (!amdgpu_si_support) {
  81. switch (flags & AMD_ASIC_MASK) {
  82. case CHIP_TAHITI:
  83. case CHIP_PITCAIRN:
  84. case CHIP_VERDE:
  85. case CHIP_OLAND:
  86. case CHIP_HAINAN:
  87. dev_info(dev->dev,
  88. "SI support provided by radeon.\n");
  89. dev_info(dev->dev,
  90. "Use radeon.si_support=0 amdgpu.si_support=1 to override.\n"
  91. );
  92. return -ENODEV;
  93. }
  94. }
  95. #endif
  96. #ifdef CONFIG_DRM_AMDGPU_CIK
  97. if (!amdgpu_cik_support) {
  98. switch (flags & AMD_ASIC_MASK) {
  99. case CHIP_KAVERI:
  100. case CHIP_BONAIRE:
  101. case CHIP_HAWAII:
  102. case CHIP_KABINI:
  103. case CHIP_MULLINS:
  104. dev_info(dev->dev,
  105. "CIK support provided by radeon.\n");
  106. dev_info(dev->dev,
  107. "Use radeon.cik_support=0 amdgpu.cik_support=1 to override.\n"
  108. );
  109. return -ENODEV;
  110. }
  111. }
  112. #endif
  113. adev = kzalloc(sizeof(struct amdgpu_device), GFP_KERNEL);
  114. if (adev == NULL) {
  115. return -ENOMEM;
  116. }
  117. dev->dev_private = (void *)adev;
  118. if ((amdgpu_runtime_pm != 0) &&
  119. amdgpu_has_atpx() &&
  120. (amdgpu_is_atpx_hybrid() ||
  121. amdgpu_has_atpx_dgpu_power_cntl()) &&
  122. ((flags & AMD_IS_APU) == 0) &&
  123. !pci_is_thunderbolt_attached(dev->pdev))
  124. flags |= AMD_IS_PX;
  125. /* amdgpu_device_init should report only fatal error
  126. * like memory allocation failure or iomapping failure,
  127. * or memory manager initialization failure, it must
  128. * properly initialize the GPU MC controller and permit
  129. * VRAM allocation
  130. */
  131. r = amdgpu_device_init(adev, dev, dev->pdev, flags);
  132. if (r) {
  133. dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
  134. goto out;
  135. }
  136. /* Call ACPI methods: require modeset init
  137. * but failure is not fatal
  138. */
  139. if (!r) {
  140. acpi_status = amdgpu_acpi_init(adev);
  141. if (acpi_status)
  142. dev_dbg(&dev->pdev->dev,
  143. "Error during ACPI methods call\n");
  144. }
  145. if (amdgpu_device_is_px(dev)) {
  146. pm_runtime_use_autosuspend(dev->dev);
  147. pm_runtime_set_autosuspend_delay(dev->dev, 5000);
  148. pm_runtime_set_active(dev->dev);
  149. pm_runtime_allow(dev->dev);
  150. pm_runtime_mark_last_busy(dev->dev);
  151. pm_runtime_put_autosuspend(dev->dev);
  152. }
  153. out:
  154. if (r) {
  155. /* balance pm_runtime_get_sync in amdgpu_driver_unload_kms */
  156. if (adev->rmmio && amdgpu_device_is_px(dev))
  157. pm_runtime_put_noidle(dev->dev);
  158. amdgpu_driver_unload_kms(dev);
  159. }
  160. return r;
  161. }
  162. static int amdgpu_firmware_info(struct drm_amdgpu_info_firmware *fw_info,
  163. struct drm_amdgpu_query_fw *query_fw,
  164. struct amdgpu_device *adev)
  165. {
  166. switch (query_fw->fw_type) {
  167. case AMDGPU_INFO_FW_VCE:
  168. fw_info->ver = adev->vce.fw_version;
  169. fw_info->feature = adev->vce.fb_version;
  170. break;
  171. case AMDGPU_INFO_FW_UVD:
  172. fw_info->ver = adev->uvd.fw_version;
  173. fw_info->feature = 0;
  174. break;
  175. case AMDGPU_INFO_FW_VCN:
  176. fw_info->ver = adev->vcn.fw_version;
  177. fw_info->feature = 0;
  178. break;
  179. case AMDGPU_INFO_FW_GMC:
  180. fw_info->ver = adev->gmc.fw_version;
  181. fw_info->feature = 0;
  182. break;
  183. case AMDGPU_INFO_FW_GFX_ME:
  184. fw_info->ver = adev->gfx.me_fw_version;
  185. fw_info->feature = adev->gfx.me_feature_version;
  186. break;
  187. case AMDGPU_INFO_FW_GFX_PFP:
  188. fw_info->ver = adev->gfx.pfp_fw_version;
  189. fw_info->feature = adev->gfx.pfp_feature_version;
  190. break;
  191. case AMDGPU_INFO_FW_GFX_CE:
  192. fw_info->ver = adev->gfx.ce_fw_version;
  193. fw_info->feature = adev->gfx.ce_feature_version;
  194. break;
  195. case AMDGPU_INFO_FW_GFX_RLC:
  196. fw_info->ver = adev->gfx.rlc_fw_version;
  197. fw_info->feature = adev->gfx.rlc_feature_version;
  198. break;
  199. case AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_CNTL:
  200. fw_info->ver = adev->gfx.rlc_srlc_fw_version;
  201. fw_info->feature = adev->gfx.rlc_srlc_feature_version;
  202. break;
  203. case AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_GPM_MEM:
  204. fw_info->ver = adev->gfx.rlc_srlg_fw_version;
  205. fw_info->feature = adev->gfx.rlc_srlg_feature_version;
  206. break;
  207. case AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_SRM_MEM:
  208. fw_info->ver = adev->gfx.rlc_srls_fw_version;
  209. fw_info->feature = adev->gfx.rlc_srls_feature_version;
  210. break;
  211. case AMDGPU_INFO_FW_GFX_MEC:
  212. if (query_fw->index == 0) {
  213. fw_info->ver = adev->gfx.mec_fw_version;
  214. fw_info->feature = adev->gfx.mec_feature_version;
  215. } else if (query_fw->index == 1) {
  216. fw_info->ver = adev->gfx.mec2_fw_version;
  217. fw_info->feature = adev->gfx.mec2_feature_version;
  218. } else
  219. return -EINVAL;
  220. break;
  221. case AMDGPU_INFO_FW_SMC:
  222. fw_info->ver = adev->pm.fw_version;
  223. fw_info->feature = 0;
  224. break;
  225. case AMDGPU_INFO_FW_SDMA:
  226. if (query_fw->index >= adev->sdma.num_instances)
  227. return -EINVAL;
  228. fw_info->ver = adev->sdma.instance[query_fw->index].fw_version;
  229. fw_info->feature = adev->sdma.instance[query_fw->index].feature_version;
  230. break;
  231. case AMDGPU_INFO_FW_SOS:
  232. fw_info->ver = adev->psp.sos_fw_version;
  233. fw_info->feature = adev->psp.sos_feature_version;
  234. break;
  235. case AMDGPU_INFO_FW_ASD:
  236. fw_info->ver = adev->psp.asd_fw_version;
  237. fw_info->feature = adev->psp.asd_feature_version;
  238. break;
  239. default:
  240. return -EINVAL;
  241. }
  242. return 0;
  243. }
  244. /*
  245. * Userspace get information ioctl
  246. */
  247. /**
  248. * amdgpu_info_ioctl - answer a device specific request.
  249. *
  250. * @adev: amdgpu device pointer
  251. * @data: request object
  252. * @filp: drm filp
  253. *
  254. * This function is used to pass device specific parameters to the userspace
  255. * drivers. Examples include: pci device id, pipeline parms, tiling params,
  256. * etc. (all asics).
  257. * Returns 0 on success, -EINVAL on failure.
  258. */
  259. static int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  260. {
  261. struct amdgpu_device *adev = dev->dev_private;
  262. struct drm_amdgpu_info *info = data;
  263. struct amdgpu_mode_info *minfo = &adev->mode_info;
  264. void __user *out = (void __user *)(uintptr_t)info->return_pointer;
  265. uint32_t size = info->return_size;
  266. struct drm_crtc *crtc;
  267. uint32_t ui32 = 0;
  268. uint64_t ui64 = 0;
  269. int i, j, found;
  270. int ui32_size = sizeof(ui32);
  271. if (!info->return_size || !info->return_pointer)
  272. return -EINVAL;
  273. /* Ensure IB tests are run on ring */
  274. flush_delayed_work(&adev->late_init_work);
  275. switch (info->query) {
  276. case AMDGPU_INFO_ACCEL_WORKING:
  277. ui32 = adev->accel_working;
  278. return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
  279. case AMDGPU_INFO_CRTC_FROM_ID:
  280. for (i = 0, found = 0; i < adev->mode_info.num_crtc; i++) {
  281. crtc = (struct drm_crtc *)minfo->crtcs[i];
  282. if (crtc && crtc->base.id == info->mode_crtc.id) {
  283. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  284. ui32 = amdgpu_crtc->crtc_id;
  285. found = 1;
  286. break;
  287. }
  288. }
  289. if (!found) {
  290. DRM_DEBUG_KMS("unknown crtc id %d\n", info->mode_crtc.id);
  291. return -EINVAL;
  292. }
  293. return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
  294. case AMDGPU_INFO_HW_IP_INFO: {
  295. struct drm_amdgpu_info_hw_ip ip = {};
  296. enum amd_ip_block_type type;
  297. uint32_t ring_mask = 0;
  298. uint32_t ib_start_alignment = 0;
  299. uint32_t ib_size_alignment = 0;
  300. if (info->query_hw_ip.ip_instance >= AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
  301. return -EINVAL;
  302. switch (info->query_hw_ip.type) {
  303. case AMDGPU_HW_IP_GFX:
  304. type = AMD_IP_BLOCK_TYPE_GFX;
  305. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  306. ring_mask |= ((adev->gfx.gfx_ring[i].ready ? 1 : 0) << i);
  307. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  308. ib_size_alignment = 8;
  309. break;
  310. case AMDGPU_HW_IP_COMPUTE:
  311. type = AMD_IP_BLOCK_TYPE_GFX;
  312. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  313. ring_mask |= ((adev->gfx.compute_ring[i].ready ? 1 : 0) << i);
  314. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  315. ib_size_alignment = 8;
  316. break;
  317. case AMDGPU_HW_IP_DMA:
  318. type = AMD_IP_BLOCK_TYPE_SDMA;
  319. for (i = 0; i < adev->sdma.num_instances; i++)
  320. ring_mask |= ((adev->sdma.instance[i].ring.ready ? 1 : 0) << i);
  321. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  322. ib_size_alignment = 1;
  323. break;
  324. case AMDGPU_HW_IP_UVD:
  325. type = AMD_IP_BLOCK_TYPE_UVD;
  326. for (i = 0; i < adev->uvd.num_uvd_inst; i++)
  327. ring_mask |= ((adev->uvd.inst[i].ring.ready ? 1 : 0) << i);
  328. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  329. ib_size_alignment = 16;
  330. break;
  331. case AMDGPU_HW_IP_VCE:
  332. type = AMD_IP_BLOCK_TYPE_VCE;
  333. for (i = 0; i < adev->vce.num_rings; i++)
  334. ring_mask |= ((adev->vce.ring[i].ready ? 1 : 0) << i);
  335. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  336. ib_size_alignment = 1;
  337. break;
  338. case AMDGPU_HW_IP_UVD_ENC:
  339. type = AMD_IP_BLOCK_TYPE_UVD;
  340. for (i = 0; i < adev->uvd.num_uvd_inst; i++)
  341. for (j = 0; j < adev->uvd.num_enc_rings; j++)
  342. ring_mask |=
  343. ((adev->uvd.inst[i].ring_enc[j].ready ? 1 : 0) <<
  344. (j + i * adev->uvd.num_enc_rings));
  345. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  346. ib_size_alignment = 1;
  347. break;
  348. case AMDGPU_HW_IP_VCN_DEC:
  349. type = AMD_IP_BLOCK_TYPE_VCN;
  350. ring_mask = adev->vcn.ring_dec.ready ? 1 : 0;
  351. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  352. ib_size_alignment = 16;
  353. break;
  354. case AMDGPU_HW_IP_VCN_ENC:
  355. type = AMD_IP_BLOCK_TYPE_VCN;
  356. for (i = 0; i < adev->vcn.num_enc_rings; i++)
  357. ring_mask |= ((adev->vcn.ring_enc[i].ready ? 1 : 0) << i);
  358. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  359. ib_size_alignment = 1;
  360. break;
  361. default:
  362. return -EINVAL;
  363. }
  364. for (i = 0; i < adev->num_ip_blocks; i++) {
  365. if (adev->ip_blocks[i].version->type == type &&
  366. adev->ip_blocks[i].status.valid) {
  367. ip.hw_ip_version_major = adev->ip_blocks[i].version->major;
  368. ip.hw_ip_version_minor = adev->ip_blocks[i].version->minor;
  369. ip.capabilities_flags = 0;
  370. ip.available_rings = ring_mask;
  371. ip.ib_start_alignment = ib_start_alignment;
  372. ip.ib_size_alignment = ib_size_alignment;
  373. break;
  374. }
  375. }
  376. return copy_to_user(out, &ip,
  377. min((size_t)size, sizeof(ip))) ? -EFAULT : 0;
  378. }
  379. case AMDGPU_INFO_HW_IP_COUNT: {
  380. enum amd_ip_block_type type;
  381. uint32_t count = 0;
  382. switch (info->query_hw_ip.type) {
  383. case AMDGPU_HW_IP_GFX:
  384. type = AMD_IP_BLOCK_TYPE_GFX;
  385. break;
  386. case AMDGPU_HW_IP_COMPUTE:
  387. type = AMD_IP_BLOCK_TYPE_GFX;
  388. break;
  389. case AMDGPU_HW_IP_DMA:
  390. type = AMD_IP_BLOCK_TYPE_SDMA;
  391. break;
  392. case AMDGPU_HW_IP_UVD:
  393. type = AMD_IP_BLOCK_TYPE_UVD;
  394. break;
  395. case AMDGPU_HW_IP_VCE:
  396. type = AMD_IP_BLOCK_TYPE_VCE;
  397. break;
  398. case AMDGPU_HW_IP_UVD_ENC:
  399. type = AMD_IP_BLOCK_TYPE_UVD;
  400. break;
  401. case AMDGPU_HW_IP_VCN_DEC:
  402. case AMDGPU_HW_IP_VCN_ENC:
  403. type = AMD_IP_BLOCK_TYPE_VCN;
  404. break;
  405. default:
  406. return -EINVAL;
  407. }
  408. for (i = 0; i < adev->num_ip_blocks; i++)
  409. if (adev->ip_blocks[i].version->type == type &&
  410. adev->ip_blocks[i].status.valid &&
  411. count < AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
  412. count++;
  413. return copy_to_user(out, &count, min(size, 4u)) ? -EFAULT : 0;
  414. }
  415. case AMDGPU_INFO_TIMESTAMP:
  416. ui64 = amdgpu_gfx_get_gpu_clock_counter(adev);
  417. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  418. case AMDGPU_INFO_FW_VERSION: {
  419. struct drm_amdgpu_info_firmware fw_info;
  420. int ret;
  421. /* We only support one instance of each IP block right now. */
  422. if (info->query_fw.ip_instance != 0)
  423. return -EINVAL;
  424. ret = amdgpu_firmware_info(&fw_info, &info->query_fw, adev);
  425. if (ret)
  426. return ret;
  427. return copy_to_user(out, &fw_info,
  428. min((size_t)size, sizeof(fw_info))) ? -EFAULT : 0;
  429. }
  430. case AMDGPU_INFO_NUM_BYTES_MOVED:
  431. ui64 = atomic64_read(&adev->num_bytes_moved);
  432. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  433. case AMDGPU_INFO_NUM_EVICTIONS:
  434. ui64 = atomic64_read(&adev->num_evictions);
  435. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  436. case AMDGPU_INFO_NUM_VRAM_CPU_PAGE_FAULTS:
  437. ui64 = atomic64_read(&adev->num_vram_cpu_page_faults);
  438. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  439. case AMDGPU_INFO_VRAM_USAGE:
  440. ui64 = amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
  441. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  442. case AMDGPU_INFO_VIS_VRAM_USAGE:
  443. ui64 = amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
  444. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  445. case AMDGPU_INFO_GTT_USAGE:
  446. ui64 = amdgpu_gtt_mgr_usage(&adev->mman.bdev.man[TTM_PL_TT]);
  447. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  448. case AMDGPU_INFO_GDS_CONFIG: {
  449. struct drm_amdgpu_info_gds gds_info;
  450. memset(&gds_info, 0, sizeof(gds_info));
  451. gds_info.gds_gfx_partition_size = adev->gds.mem.gfx_partition_size >> AMDGPU_GDS_SHIFT;
  452. gds_info.compute_partition_size = adev->gds.mem.cs_partition_size >> AMDGPU_GDS_SHIFT;
  453. gds_info.gds_total_size = adev->gds.mem.total_size >> AMDGPU_GDS_SHIFT;
  454. gds_info.gws_per_gfx_partition = adev->gds.gws.gfx_partition_size >> AMDGPU_GWS_SHIFT;
  455. gds_info.gws_per_compute_partition = adev->gds.gws.cs_partition_size >> AMDGPU_GWS_SHIFT;
  456. gds_info.oa_per_gfx_partition = adev->gds.oa.gfx_partition_size >> AMDGPU_OA_SHIFT;
  457. gds_info.oa_per_compute_partition = adev->gds.oa.cs_partition_size >> AMDGPU_OA_SHIFT;
  458. return copy_to_user(out, &gds_info,
  459. min((size_t)size, sizeof(gds_info))) ? -EFAULT : 0;
  460. }
  461. case AMDGPU_INFO_VRAM_GTT: {
  462. struct drm_amdgpu_info_vram_gtt vram_gtt;
  463. vram_gtt.vram_size = adev->gmc.real_vram_size;
  464. vram_gtt.vram_size -= adev->vram_pin_size;
  465. vram_gtt.vram_cpu_accessible_size = adev->gmc.visible_vram_size;
  466. vram_gtt.vram_cpu_accessible_size -= (adev->vram_pin_size - adev->invisible_pin_size);
  467. vram_gtt.gtt_size = adev->mman.bdev.man[TTM_PL_TT].size;
  468. vram_gtt.gtt_size *= PAGE_SIZE;
  469. vram_gtt.gtt_size -= adev->gart_pin_size;
  470. return copy_to_user(out, &vram_gtt,
  471. min((size_t)size, sizeof(vram_gtt))) ? -EFAULT : 0;
  472. }
  473. case AMDGPU_INFO_MEMORY: {
  474. struct drm_amdgpu_memory_info mem;
  475. memset(&mem, 0, sizeof(mem));
  476. mem.vram.total_heap_size = adev->gmc.real_vram_size;
  477. mem.vram.usable_heap_size =
  478. adev->gmc.real_vram_size - adev->vram_pin_size;
  479. mem.vram.heap_usage =
  480. amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
  481. mem.vram.max_allocation = mem.vram.usable_heap_size * 3 / 4;
  482. mem.cpu_accessible_vram.total_heap_size =
  483. adev->gmc.visible_vram_size;
  484. mem.cpu_accessible_vram.usable_heap_size =
  485. adev->gmc.visible_vram_size -
  486. (adev->vram_pin_size - adev->invisible_pin_size);
  487. mem.cpu_accessible_vram.heap_usage =
  488. amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
  489. mem.cpu_accessible_vram.max_allocation =
  490. mem.cpu_accessible_vram.usable_heap_size * 3 / 4;
  491. mem.gtt.total_heap_size = adev->mman.bdev.man[TTM_PL_TT].size;
  492. mem.gtt.total_heap_size *= PAGE_SIZE;
  493. mem.gtt.usable_heap_size = mem.gtt.total_heap_size
  494. - adev->gart_pin_size;
  495. mem.gtt.heap_usage =
  496. amdgpu_gtt_mgr_usage(&adev->mman.bdev.man[TTM_PL_TT]);
  497. mem.gtt.max_allocation = mem.gtt.usable_heap_size * 3 / 4;
  498. return copy_to_user(out, &mem,
  499. min((size_t)size, sizeof(mem)))
  500. ? -EFAULT : 0;
  501. }
  502. case AMDGPU_INFO_READ_MMR_REG: {
  503. unsigned n, alloc_size;
  504. uint32_t *regs;
  505. unsigned se_num = (info->read_mmr_reg.instance >>
  506. AMDGPU_INFO_MMR_SE_INDEX_SHIFT) &
  507. AMDGPU_INFO_MMR_SE_INDEX_MASK;
  508. unsigned sh_num = (info->read_mmr_reg.instance >>
  509. AMDGPU_INFO_MMR_SH_INDEX_SHIFT) &
  510. AMDGPU_INFO_MMR_SH_INDEX_MASK;
  511. /* set full masks if the userspace set all bits
  512. * in the bitfields */
  513. if (se_num == AMDGPU_INFO_MMR_SE_INDEX_MASK)
  514. se_num = 0xffffffff;
  515. if (sh_num == AMDGPU_INFO_MMR_SH_INDEX_MASK)
  516. sh_num = 0xffffffff;
  517. regs = kmalloc_array(info->read_mmr_reg.count, sizeof(*regs), GFP_KERNEL);
  518. if (!regs)
  519. return -ENOMEM;
  520. alloc_size = info->read_mmr_reg.count * sizeof(*regs);
  521. for (i = 0; i < info->read_mmr_reg.count; i++)
  522. if (amdgpu_asic_read_register(adev, se_num, sh_num,
  523. info->read_mmr_reg.dword_offset + i,
  524. &regs[i])) {
  525. DRM_DEBUG_KMS("unallowed offset %#x\n",
  526. info->read_mmr_reg.dword_offset + i);
  527. kfree(regs);
  528. return -EFAULT;
  529. }
  530. n = copy_to_user(out, regs, min(size, alloc_size));
  531. kfree(regs);
  532. return n ? -EFAULT : 0;
  533. }
  534. case AMDGPU_INFO_DEV_INFO: {
  535. struct drm_amdgpu_info_device dev_info = {};
  536. uint64_t vm_size;
  537. dev_info.device_id = dev->pdev->device;
  538. dev_info.chip_rev = adev->rev_id;
  539. dev_info.external_rev = adev->external_rev_id;
  540. dev_info.pci_rev = dev->pdev->revision;
  541. dev_info.family = adev->family;
  542. dev_info.num_shader_engines = adev->gfx.config.max_shader_engines;
  543. dev_info.num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se;
  544. /* return all clocks in KHz */
  545. dev_info.gpu_counter_freq = amdgpu_asic_get_xclk(adev) * 10;
  546. if (adev->pm.dpm_enabled) {
  547. dev_info.max_engine_clock = amdgpu_dpm_get_sclk(adev, false) * 10;
  548. dev_info.max_memory_clock = amdgpu_dpm_get_mclk(adev, false) * 10;
  549. } else {
  550. dev_info.max_engine_clock = adev->clock.default_sclk * 10;
  551. dev_info.max_memory_clock = adev->clock.default_mclk * 10;
  552. }
  553. dev_info.enabled_rb_pipes_mask = adev->gfx.config.backend_enable_mask;
  554. dev_info.num_rb_pipes = adev->gfx.config.max_backends_per_se *
  555. adev->gfx.config.max_shader_engines;
  556. dev_info.num_hw_gfx_contexts = adev->gfx.config.max_hw_contexts;
  557. dev_info._pad = 0;
  558. dev_info.ids_flags = 0;
  559. if (adev->flags & AMD_IS_APU)
  560. dev_info.ids_flags |= AMDGPU_IDS_FLAGS_FUSION;
  561. if (amdgpu_sriov_vf(adev))
  562. dev_info.ids_flags |= AMDGPU_IDS_FLAGS_PREEMPTION;
  563. vm_size = adev->vm_manager.max_pfn * AMDGPU_GPU_PAGE_SIZE;
  564. vm_size -= AMDGPU_VA_RESERVED_SIZE;
  565. /* Older VCE FW versions are buggy and can handle only 40bits */
  566. if (adev->vce.fw_version < AMDGPU_VCE_FW_53_45)
  567. vm_size = min(vm_size, 1ULL << 40);
  568. dev_info.virtual_address_offset = AMDGPU_VA_RESERVED_SIZE;
  569. dev_info.virtual_address_max =
  570. min(vm_size, AMDGPU_VA_HOLE_START);
  571. if (vm_size > AMDGPU_VA_HOLE_START) {
  572. dev_info.high_va_offset = AMDGPU_VA_HOLE_END;
  573. dev_info.high_va_max = AMDGPU_VA_HOLE_END | vm_size;
  574. }
  575. dev_info.virtual_address_alignment = max((int)PAGE_SIZE, AMDGPU_GPU_PAGE_SIZE);
  576. dev_info.pte_fragment_size = (1 << adev->vm_manager.fragment_size) * AMDGPU_GPU_PAGE_SIZE;
  577. dev_info.gart_page_size = AMDGPU_GPU_PAGE_SIZE;
  578. dev_info.cu_active_number = adev->gfx.cu_info.number;
  579. dev_info.cu_ao_mask = adev->gfx.cu_info.ao_cu_mask;
  580. dev_info.ce_ram_size = adev->gfx.ce_ram_size;
  581. memcpy(&dev_info.cu_ao_bitmap[0], &adev->gfx.cu_info.ao_cu_bitmap[0],
  582. sizeof(adev->gfx.cu_info.ao_cu_bitmap));
  583. memcpy(&dev_info.cu_bitmap[0], &adev->gfx.cu_info.bitmap[0],
  584. sizeof(adev->gfx.cu_info.bitmap));
  585. dev_info.vram_type = adev->gmc.vram_type;
  586. dev_info.vram_bit_width = adev->gmc.vram_width;
  587. dev_info.vce_harvest_config = adev->vce.harvest_config;
  588. dev_info.gc_double_offchip_lds_buf =
  589. adev->gfx.config.double_offchip_lds_buf;
  590. if (amdgpu_ngg) {
  591. dev_info.prim_buf_gpu_addr = adev->gfx.ngg.buf[NGG_PRIM].gpu_addr;
  592. dev_info.prim_buf_size = adev->gfx.ngg.buf[NGG_PRIM].size;
  593. dev_info.pos_buf_gpu_addr = adev->gfx.ngg.buf[NGG_POS].gpu_addr;
  594. dev_info.pos_buf_size = adev->gfx.ngg.buf[NGG_POS].size;
  595. dev_info.cntl_sb_buf_gpu_addr = adev->gfx.ngg.buf[NGG_CNTL].gpu_addr;
  596. dev_info.cntl_sb_buf_size = adev->gfx.ngg.buf[NGG_CNTL].size;
  597. dev_info.param_buf_gpu_addr = adev->gfx.ngg.buf[NGG_PARAM].gpu_addr;
  598. dev_info.param_buf_size = adev->gfx.ngg.buf[NGG_PARAM].size;
  599. }
  600. dev_info.wave_front_size = adev->gfx.cu_info.wave_front_size;
  601. dev_info.num_shader_visible_vgprs = adev->gfx.config.max_gprs;
  602. dev_info.num_cu_per_sh = adev->gfx.config.max_cu_per_sh;
  603. dev_info.num_tcc_blocks = adev->gfx.config.max_texture_channel_caches;
  604. dev_info.gs_vgt_table_depth = adev->gfx.config.gs_vgt_table_depth;
  605. dev_info.gs_prim_buffer_depth = adev->gfx.config.gs_prim_buffer_depth;
  606. dev_info.max_gs_waves_per_vgt = adev->gfx.config.max_gs_threads;
  607. return copy_to_user(out, &dev_info,
  608. min((size_t)size, sizeof(dev_info))) ? -EFAULT : 0;
  609. }
  610. case AMDGPU_INFO_VCE_CLOCK_TABLE: {
  611. unsigned i;
  612. struct drm_amdgpu_info_vce_clock_table vce_clk_table = {};
  613. struct amd_vce_state *vce_state;
  614. for (i = 0; i < AMDGPU_VCE_CLOCK_TABLE_ENTRIES; i++) {
  615. vce_state = amdgpu_dpm_get_vce_clock_state(adev, i);
  616. if (vce_state) {
  617. vce_clk_table.entries[i].sclk = vce_state->sclk;
  618. vce_clk_table.entries[i].mclk = vce_state->mclk;
  619. vce_clk_table.entries[i].eclk = vce_state->evclk;
  620. vce_clk_table.num_valid_entries++;
  621. }
  622. }
  623. return copy_to_user(out, &vce_clk_table,
  624. min((size_t)size, sizeof(vce_clk_table))) ? -EFAULT : 0;
  625. }
  626. case AMDGPU_INFO_VBIOS: {
  627. uint32_t bios_size = adev->bios_size;
  628. switch (info->vbios_info.type) {
  629. case AMDGPU_INFO_VBIOS_SIZE:
  630. return copy_to_user(out, &bios_size,
  631. min((size_t)size, sizeof(bios_size)))
  632. ? -EFAULT : 0;
  633. case AMDGPU_INFO_VBIOS_IMAGE: {
  634. uint8_t *bios;
  635. uint32_t bios_offset = info->vbios_info.offset;
  636. if (bios_offset >= bios_size)
  637. return -EINVAL;
  638. bios = adev->bios + bios_offset;
  639. return copy_to_user(out, bios,
  640. min((size_t)size, (size_t)(bios_size - bios_offset)))
  641. ? -EFAULT : 0;
  642. }
  643. default:
  644. DRM_DEBUG_KMS("Invalid request %d\n",
  645. info->vbios_info.type);
  646. return -EINVAL;
  647. }
  648. }
  649. case AMDGPU_INFO_NUM_HANDLES: {
  650. struct drm_amdgpu_info_num_handles handle;
  651. switch (info->query_hw_ip.type) {
  652. case AMDGPU_HW_IP_UVD:
  653. /* Starting Polaris, we support unlimited UVD handles */
  654. if (adev->asic_type < CHIP_POLARIS10) {
  655. handle.uvd_max_handles = adev->uvd.max_handles;
  656. handle.uvd_used_handles = amdgpu_uvd_used_handles(adev);
  657. return copy_to_user(out, &handle,
  658. min((size_t)size, sizeof(handle))) ? -EFAULT : 0;
  659. } else {
  660. return -ENODATA;
  661. }
  662. break;
  663. default:
  664. return -EINVAL;
  665. }
  666. }
  667. case AMDGPU_INFO_SENSOR: {
  668. if (!adev->pm.dpm_enabled)
  669. return -ENOENT;
  670. switch (info->sensor_info.type) {
  671. case AMDGPU_INFO_SENSOR_GFX_SCLK:
  672. /* get sclk in Mhz */
  673. if (amdgpu_dpm_read_sensor(adev,
  674. AMDGPU_PP_SENSOR_GFX_SCLK,
  675. (void *)&ui32, &ui32_size)) {
  676. return -EINVAL;
  677. }
  678. ui32 /= 100;
  679. break;
  680. case AMDGPU_INFO_SENSOR_GFX_MCLK:
  681. /* get mclk in Mhz */
  682. if (amdgpu_dpm_read_sensor(adev,
  683. AMDGPU_PP_SENSOR_GFX_MCLK,
  684. (void *)&ui32, &ui32_size)) {
  685. return -EINVAL;
  686. }
  687. ui32 /= 100;
  688. break;
  689. case AMDGPU_INFO_SENSOR_GPU_TEMP:
  690. /* get temperature in millidegrees C */
  691. if (amdgpu_dpm_read_sensor(adev,
  692. AMDGPU_PP_SENSOR_GPU_TEMP,
  693. (void *)&ui32, &ui32_size)) {
  694. return -EINVAL;
  695. }
  696. break;
  697. case AMDGPU_INFO_SENSOR_GPU_LOAD:
  698. /* get GPU load */
  699. if (amdgpu_dpm_read_sensor(adev,
  700. AMDGPU_PP_SENSOR_GPU_LOAD,
  701. (void *)&ui32, &ui32_size)) {
  702. return -EINVAL;
  703. }
  704. break;
  705. case AMDGPU_INFO_SENSOR_GPU_AVG_POWER:
  706. /* get average GPU power */
  707. if (amdgpu_dpm_read_sensor(adev,
  708. AMDGPU_PP_SENSOR_GPU_POWER,
  709. (void *)&ui32, &ui32_size)) {
  710. return -EINVAL;
  711. }
  712. ui32 >>= 8;
  713. break;
  714. case AMDGPU_INFO_SENSOR_VDDNB:
  715. /* get VDDNB in millivolts */
  716. if (amdgpu_dpm_read_sensor(adev,
  717. AMDGPU_PP_SENSOR_VDDNB,
  718. (void *)&ui32, &ui32_size)) {
  719. return -EINVAL;
  720. }
  721. break;
  722. case AMDGPU_INFO_SENSOR_VDDGFX:
  723. /* get VDDGFX in millivolts */
  724. if (amdgpu_dpm_read_sensor(adev,
  725. AMDGPU_PP_SENSOR_VDDGFX,
  726. (void *)&ui32, &ui32_size)) {
  727. return -EINVAL;
  728. }
  729. break;
  730. case AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_SCLK:
  731. /* get stable pstate sclk in Mhz */
  732. if (amdgpu_dpm_read_sensor(adev,
  733. AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK,
  734. (void *)&ui32, &ui32_size)) {
  735. return -EINVAL;
  736. }
  737. ui32 /= 100;
  738. break;
  739. case AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_MCLK:
  740. /* get stable pstate mclk in Mhz */
  741. if (amdgpu_dpm_read_sensor(adev,
  742. AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK,
  743. (void *)&ui32, &ui32_size)) {
  744. return -EINVAL;
  745. }
  746. ui32 /= 100;
  747. break;
  748. default:
  749. DRM_DEBUG_KMS("Invalid request %d\n",
  750. info->sensor_info.type);
  751. return -EINVAL;
  752. }
  753. return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
  754. }
  755. case AMDGPU_INFO_VRAM_LOST_COUNTER:
  756. ui32 = atomic_read(&adev->vram_lost_counter);
  757. return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
  758. default:
  759. DRM_DEBUG_KMS("Invalid request %d\n", info->query);
  760. return -EINVAL;
  761. }
  762. return 0;
  763. }
  764. /*
  765. * Outdated mess for old drm with Xorg being in charge (void function now).
  766. */
  767. /**
  768. * amdgpu_driver_lastclose_kms - drm callback for last close
  769. *
  770. * @dev: drm dev pointer
  771. *
  772. * Switch vga_switcheroo state after last close (all asics).
  773. */
  774. void amdgpu_driver_lastclose_kms(struct drm_device *dev)
  775. {
  776. drm_fb_helper_lastclose(dev);
  777. vga_switcheroo_process_delayed_switch();
  778. }
  779. /**
  780. * amdgpu_driver_open_kms - drm callback for open
  781. *
  782. * @dev: drm dev pointer
  783. * @file_priv: drm file
  784. *
  785. * On device open, init vm on cayman+ (all asics).
  786. * Returns 0 on success, error on failure.
  787. */
  788. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
  789. {
  790. struct amdgpu_device *adev = dev->dev_private;
  791. struct amdgpu_fpriv *fpriv;
  792. int r, pasid;
  793. file_priv->driver_priv = NULL;
  794. r = pm_runtime_get_sync(dev->dev);
  795. if (r < 0)
  796. return r;
  797. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  798. if (unlikely(!fpriv)) {
  799. r = -ENOMEM;
  800. goto out_suspend;
  801. }
  802. pasid = amdgpu_pasid_alloc(16);
  803. if (pasid < 0) {
  804. dev_warn(adev->dev, "No more PASIDs available!");
  805. pasid = 0;
  806. }
  807. r = amdgpu_vm_init(adev, &fpriv->vm, AMDGPU_VM_CONTEXT_GFX, pasid);
  808. if (r)
  809. goto error_pasid;
  810. fpriv->prt_va = amdgpu_vm_bo_add(adev, &fpriv->vm, NULL);
  811. if (!fpriv->prt_va) {
  812. r = -ENOMEM;
  813. goto error_vm;
  814. }
  815. if (amdgpu_sriov_vf(adev)) {
  816. r = amdgpu_map_static_csa(adev, &fpriv->vm, &fpriv->csa_va);
  817. if (r)
  818. goto error_vm;
  819. }
  820. mutex_init(&fpriv->bo_list_lock);
  821. idr_init(&fpriv->bo_list_handles);
  822. amdgpu_ctx_mgr_init(&fpriv->ctx_mgr);
  823. file_priv->driver_priv = fpriv;
  824. goto out_suspend;
  825. error_vm:
  826. amdgpu_vm_fini(adev, &fpriv->vm);
  827. error_pasid:
  828. if (pasid)
  829. amdgpu_pasid_free(pasid);
  830. kfree(fpriv);
  831. out_suspend:
  832. pm_runtime_mark_last_busy(dev->dev);
  833. pm_runtime_put_autosuspend(dev->dev);
  834. return r;
  835. }
  836. /**
  837. * amdgpu_driver_postclose_kms - drm callback for post close
  838. *
  839. * @dev: drm dev pointer
  840. * @file_priv: drm file
  841. *
  842. * On device post close, tear down vm on cayman+ (all asics).
  843. */
  844. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  845. struct drm_file *file_priv)
  846. {
  847. struct amdgpu_device *adev = dev->dev_private;
  848. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  849. struct amdgpu_bo_list *list;
  850. struct amdgpu_bo *pd;
  851. unsigned int pasid;
  852. int handle;
  853. if (!fpriv)
  854. return;
  855. pm_runtime_get_sync(dev->dev);
  856. amdgpu_ctx_mgr_entity_fini(&fpriv->ctx_mgr);
  857. if (adev->asic_type != CHIP_RAVEN) {
  858. amdgpu_uvd_free_handles(adev, file_priv);
  859. amdgpu_vce_free_handles(adev, file_priv);
  860. }
  861. amdgpu_vm_bo_rmv(adev, fpriv->prt_va);
  862. if (amdgpu_sriov_vf(adev)) {
  863. /* TODO: how to handle reserve failure */
  864. BUG_ON(amdgpu_bo_reserve(adev->virt.csa_obj, true));
  865. amdgpu_vm_bo_rmv(adev, fpriv->csa_va);
  866. fpriv->csa_va = NULL;
  867. amdgpu_bo_unreserve(adev->virt.csa_obj);
  868. }
  869. pasid = fpriv->vm.pasid;
  870. pd = amdgpu_bo_ref(fpriv->vm.root.base.bo);
  871. amdgpu_vm_fini(adev, &fpriv->vm);
  872. amdgpu_ctx_mgr_fini(&fpriv->ctx_mgr);
  873. if (pasid)
  874. amdgpu_pasid_free_delayed(pd->tbo.resv, pasid);
  875. amdgpu_bo_unref(&pd);
  876. idr_for_each_entry(&fpriv->bo_list_handles, list, handle)
  877. amdgpu_bo_list_free(list);
  878. idr_destroy(&fpriv->bo_list_handles);
  879. mutex_destroy(&fpriv->bo_list_lock);
  880. kfree(fpriv);
  881. file_priv->driver_priv = NULL;
  882. pm_runtime_mark_last_busy(dev->dev);
  883. pm_runtime_put_autosuspend(dev->dev);
  884. }
  885. /*
  886. * VBlank related functions.
  887. */
  888. /**
  889. * amdgpu_get_vblank_counter_kms - get frame count
  890. *
  891. * @dev: drm dev pointer
  892. * @pipe: crtc to get the frame count from
  893. *
  894. * Gets the frame count on the requested crtc (all asics).
  895. * Returns frame count on success, -EINVAL on failure.
  896. */
  897. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe)
  898. {
  899. struct amdgpu_device *adev = dev->dev_private;
  900. int vpos, hpos, stat;
  901. u32 count;
  902. if (pipe >= adev->mode_info.num_crtc) {
  903. DRM_ERROR("Invalid crtc %u\n", pipe);
  904. return -EINVAL;
  905. }
  906. /* The hw increments its frame counter at start of vsync, not at start
  907. * of vblank, as is required by DRM core vblank counter handling.
  908. * Cook the hw count here to make it appear to the caller as if it
  909. * incremented at start of vblank. We measure distance to start of
  910. * vblank in vpos. vpos therefore will be >= 0 between start of vblank
  911. * and start of vsync, so vpos >= 0 means to bump the hw frame counter
  912. * result by 1 to give the proper appearance to caller.
  913. */
  914. if (adev->mode_info.crtcs[pipe]) {
  915. /* Repeat readout if needed to provide stable result if
  916. * we cross start of vsync during the queries.
  917. */
  918. do {
  919. count = amdgpu_display_vblank_get_counter(adev, pipe);
  920. /* Ask amdgpu_display_get_crtc_scanoutpos to return
  921. * vpos as distance to start of vblank, instead of
  922. * regular vertical scanout pos.
  923. */
  924. stat = amdgpu_display_get_crtc_scanoutpos(
  925. dev, pipe, GET_DISTANCE_TO_VBLANKSTART,
  926. &vpos, &hpos, NULL, NULL,
  927. &adev->mode_info.crtcs[pipe]->base.hwmode);
  928. } while (count != amdgpu_display_vblank_get_counter(adev, pipe));
  929. if (((stat & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE)) !=
  930. (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE))) {
  931. DRM_DEBUG_VBL("Query failed! stat %d\n", stat);
  932. } else {
  933. DRM_DEBUG_VBL("crtc %d: dist from vblank start %d\n",
  934. pipe, vpos);
  935. /* Bump counter if we are at >= leading edge of vblank,
  936. * but before vsync where vpos would turn negative and
  937. * the hw counter really increments.
  938. */
  939. if (vpos >= 0)
  940. count++;
  941. }
  942. } else {
  943. /* Fallback to use value as is. */
  944. count = amdgpu_display_vblank_get_counter(adev, pipe);
  945. DRM_DEBUG_VBL("NULL mode info! Returned count may be wrong.\n");
  946. }
  947. return count;
  948. }
  949. /**
  950. * amdgpu_enable_vblank_kms - enable vblank interrupt
  951. *
  952. * @dev: drm dev pointer
  953. * @pipe: crtc to enable vblank interrupt for
  954. *
  955. * Enable the interrupt on the requested crtc (all asics).
  956. * Returns 0 on success, -EINVAL on failure.
  957. */
  958. int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe)
  959. {
  960. struct amdgpu_device *adev = dev->dev_private;
  961. int idx = amdgpu_display_crtc_idx_to_irq_type(adev, pipe);
  962. return amdgpu_irq_get(adev, &adev->crtc_irq, idx);
  963. }
  964. /**
  965. * amdgpu_disable_vblank_kms - disable vblank interrupt
  966. *
  967. * @dev: drm dev pointer
  968. * @pipe: crtc to disable vblank interrupt for
  969. *
  970. * Disable the interrupt on the requested crtc (all asics).
  971. */
  972. void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe)
  973. {
  974. struct amdgpu_device *adev = dev->dev_private;
  975. int idx = amdgpu_display_crtc_idx_to_irq_type(adev, pipe);
  976. amdgpu_irq_put(adev, &adev->crtc_irq, idx);
  977. }
  978. const struct drm_ioctl_desc amdgpu_ioctls_kms[] = {
  979. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_CREATE, amdgpu_gem_create_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  980. DRM_IOCTL_DEF_DRV(AMDGPU_CTX, amdgpu_ctx_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  981. DRM_IOCTL_DEF_DRV(AMDGPU_VM, amdgpu_vm_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  982. DRM_IOCTL_DEF_DRV(AMDGPU_SCHED, amdgpu_sched_ioctl, DRM_MASTER),
  983. DRM_IOCTL_DEF_DRV(AMDGPU_BO_LIST, amdgpu_bo_list_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  984. DRM_IOCTL_DEF_DRV(AMDGPU_FENCE_TO_HANDLE, amdgpu_cs_fence_to_handle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  985. /* KMS */
  986. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_MMAP, amdgpu_gem_mmap_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  987. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_WAIT_IDLE, amdgpu_gem_wait_idle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  988. DRM_IOCTL_DEF_DRV(AMDGPU_CS, amdgpu_cs_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  989. DRM_IOCTL_DEF_DRV(AMDGPU_INFO, amdgpu_info_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  990. DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_CS, amdgpu_cs_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  991. DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_FENCES, amdgpu_cs_wait_fences_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  992. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_METADATA, amdgpu_gem_metadata_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  993. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_VA, amdgpu_gem_va_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  994. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_OP, amdgpu_gem_op_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  995. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_USERPTR, amdgpu_gem_userptr_ioctl, DRM_AUTH|DRM_RENDER_ALLOW)
  996. };
  997. const int amdgpu_max_kms_ioctl = ARRAY_SIZE(amdgpu_ioctls_kms);
  998. /*
  999. * Debugfs info
  1000. */
  1001. #if defined(CONFIG_DEBUG_FS)
  1002. static int amdgpu_debugfs_firmware_info(struct seq_file *m, void *data)
  1003. {
  1004. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1005. struct drm_device *dev = node->minor->dev;
  1006. struct amdgpu_device *adev = dev->dev_private;
  1007. struct drm_amdgpu_info_firmware fw_info;
  1008. struct drm_amdgpu_query_fw query_fw;
  1009. struct atom_context *ctx = adev->mode_info.atom_context;
  1010. int ret, i;
  1011. /* VCE */
  1012. query_fw.fw_type = AMDGPU_INFO_FW_VCE;
  1013. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1014. if (ret)
  1015. return ret;
  1016. seq_printf(m, "VCE feature version: %u, firmware version: 0x%08x\n",
  1017. fw_info.feature, fw_info.ver);
  1018. /* UVD */
  1019. query_fw.fw_type = AMDGPU_INFO_FW_UVD;
  1020. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1021. if (ret)
  1022. return ret;
  1023. seq_printf(m, "UVD feature version: %u, firmware version: 0x%08x\n",
  1024. fw_info.feature, fw_info.ver);
  1025. /* GMC */
  1026. query_fw.fw_type = AMDGPU_INFO_FW_GMC;
  1027. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1028. if (ret)
  1029. return ret;
  1030. seq_printf(m, "MC feature version: %u, firmware version: 0x%08x\n",
  1031. fw_info.feature, fw_info.ver);
  1032. /* ME */
  1033. query_fw.fw_type = AMDGPU_INFO_FW_GFX_ME;
  1034. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1035. if (ret)
  1036. return ret;
  1037. seq_printf(m, "ME feature version: %u, firmware version: 0x%08x\n",
  1038. fw_info.feature, fw_info.ver);
  1039. /* PFP */
  1040. query_fw.fw_type = AMDGPU_INFO_FW_GFX_PFP;
  1041. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1042. if (ret)
  1043. return ret;
  1044. seq_printf(m, "PFP feature version: %u, firmware version: 0x%08x\n",
  1045. fw_info.feature, fw_info.ver);
  1046. /* CE */
  1047. query_fw.fw_type = AMDGPU_INFO_FW_GFX_CE;
  1048. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1049. if (ret)
  1050. return ret;
  1051. seq_printf(m, "CE feature version: %u, firmware version: 0x%08x\n",
  1052. fw_info.feature, fw_info.ver);
  1053. /* RLC */
  1054. query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC;
  1055. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1056. if (ret)
  1057. return ret;
  1058. seq_printf(m, "RLC feature version: %u, firmware version: 0x%08x\n",
  1059. fw_info.feature, fw_info.ver);
  1060. /* RLC SAVE RESTORE LIST CNTL */
  1061. query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_CNTL;
  1062. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1063. if (ret)
  1064. return ret;
  1065. seq_printf(m, "RLC SRLC feature version: %u, firmware version: 0x%08x\n",
  1066. fw_info.feature, fw_info.ver);
  1067. /* RLC SAVE RESTORE LIST GPM MEM */
  1068. query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_GPM_MEM;
  1069. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1070. if (ret)
  1071. return ret;
  1072. seq_printf(m, "RLC SRLG feature version: %u, firmware version: 0x%08x\n",
  1073. fw_info.feature, fw_info.ver);
  1074. /* RLC SAVE RESTORE LIST SRM MEM */
  1075. query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_SRM_MEM;
  1076. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1077. if (ret)
  1078. return ret;
  1079. seq_printf(m, "RLC SRLS feature version: %u, firmware version: 0x%08x\n",
  1080. fw_info.feature, fw_info.ver);
  1081. /* MEC */
  1082. query_fw.fw_type = AMDGPU_INFO_FW_GFX_MEC;
  1083. query_fw.index = 0;
  1084. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1085. if (ret)
  1086. return ret;
  1087. seq_printf(m, "MEC feature version: %u, firmware version: 0x%08x\n",
  1088. fw_info.feature, fw_info.ver);
  1089. /* MEC2 */
  1090. if (adev->asic_type == CHIP_KAVERI ||
  1091. (adev->asic_type > CHIP_TOPAZ && adev->asic_type != CHIP_STONEY)) {
  1092. query_fw.index = 1;
  1093. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1094. if (ret)
  1095. return ret;
  1096. seq_printf(m, "MEC2 feature version: %u, firmware version: 0x%08x\n",
  1097. fw_info.feature, fw_info.ver);
  1098. }
  1099. /* PSP SOS */
  1100. query_fw.fw_type = AMDGPU_INFO_FW_SOS;
  1101. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1102. if (ret)
  1103. return ret;
  1104. seq_printf(m, "SOS feature version: %u, firmware version: 0x%08x\n",
  1105. fw_info.feature, fw_info.ver);
  1106. /* PSP ASD */
  1107. query_fw.fw_type = AMDGPU_INFO_FW_ASD;
  1108. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1109. if (ret)
  1110. return ret;
  1111. seq_printf(m, "ASD feature version: %u, firmware version: 0x%08x\n",
  1112. fw_info.feature, fw_info.ver);
  1113. /* SMC */
  1114. query_fw.fw_type = AMDGPU_INFO_FW_SMC;
  1115. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1116. if (ret)
  1117. return ret;
  1118. seq_printf(m, "SMC feature version: %u, firmware version: 0x%08x\n",
  1119. fw_info.feature, fw_info.ver);
  1120. /* SDMA */
  1121. query_fw.fw_type = AMDGPU_INFO_FW_SDMA;
  1122. for (i = 0; i < adev->sdma.num_instances; i++) {
  1123. query_fw.index = i;
  1124. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1125. if (ret)
  1126. return ret;
  1127. seq_printf(m, "SDMA%d feature version: %u, firmware version: 0x%08x\n",
  1128. i, fw_info.feature, fw_info.ver);
  1129. }
  1130. /* VCN */
  1131. query_fw.fw_type = AMDGPU_INFO_FW_VCN;
  1132. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1133. if (ret)
  1134. return ret;
  1135. seq_printf(m, "VCN feature version: %u, firmware version: 0x%08x\n",
  1136. fw_info.feature, fw_info.ver);
  1137. seq_printf(m, "VBIOS version: %s\n", ctx->vbios_version);
  1138. return 0;
  1139. }
  1140. static const struct drm_info_list amdgpu_firmware_info_list[] = {
  1141. {"amdgpu_firmware_info", amdgpu_debugfs_firmware_info, 0, NULL},
  1142. };
  1143. #endif
  1144. int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev)
  1145. {
  1146. #if defined(CONFIG_DEBUG_FS)
  1147. return amdgpu_debugfs_add_files(adev, amdgpu_firmware_info_list,
  1148. ARRAY_SIZE(amdgpu_firmware_info_list));
  1149. #else
  1150. return 0;
  1151. #endif
  1152. }