amdgpu_drv.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984
  1. /**
  2. * \file amdgpu_drv.c
  3. * AMD Amdgpu driver
  4. *
  5. * \author Gareth Hughes <gareth@valinux.com>
  6. */
  7. /*
  8. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  9. * All Rights Reserved.
  10. *
  11. * Permission is hereby granted, free of charge, to any person obtaining a
  12. * copy of this software and associated documentation files (the "Software"),
  13. * to deal in the Software without restriction, including without limitation
  14. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  15. * and/or sell copies of the Software, and to permit persons to whom the
  16. * Software is furnished to do so, subject to the following conditions:
  17. *
  18. * The above copyright notice and this permission notice (including the next
  19. * paragraph) shall be included in all copies or substantial portions of the
  20. * Software.
  21. *
  22. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  23. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  24. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  25. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  26. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  27. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  28. * OTHER DEALINGS IN THE SOFTWARE.
  29. */
  30. #include <drm/drmP.h>
  31. #include <drm/amdgpu_drm.h>
  32. #include <drm/drm_gem.h>
  33. #include "amdgpu_drv.h"
  34. #include <drm/drm_pciids.h>
  35. #include <linux/console.h>
  36. #include <linux/module.h>
  37. #include <linux/pm_runtime.h>
  38. #include <linux/vga_switcheroo.h>
  39. #include <drm/drm_crtc_helper.h>
  40. #include "amdgpu.h"
  41. #include "amdgpu_irq.h"
  42. #include "amdgpu_amdkfd.h"
  43. /*
  44. * KMS wrapper.
  45. * - 3.0.0 - initial driver
  46. * - 3.1.0 - allow reading more status registers (GRBM, SRBM, SDMA, CP)
  47. * - 3.2.0 - GFX8: Uses EOP_TC_WB_ACTION_EN, so UMDs don't have to do the same
  48. * at the end of IBs.
  49. * - 3.3.0 - Add VM support for UVD on supported hardware.
  50. * - 3.4.0 - Add AMDGPU_INFO_NUM_EVICTIONS.
  51. * - 3.5.0 - Add support for new UVD_NO_OP register.
  52. * - 3.6.0 - kmd involves use CONTEXT_CONTROL in ring buffer.
  53. * - 3.7.0 - Add support for VCE clock list packet
  54. * - 3.8.0 - Add support raster config init in the kernel
  55. * - 3.9.0 - Add support for memory query info about VRAM and GTT.
  56. * - 3.10.0 - Add support for new fences ioctl, new gem ioctl flags
  57. * - 3.11.0 - Add support for sensor query info (clocks, temp, etc).
  58. * - 3.12.0 - Add query for double offchip LDS buffers
  59. * - 3.13.0 - Add PRT support
  60. * - 3.14.0 - Fix race in amdgpu_ctx_get_fence() and note new functionality
  61. * - 3.15.0 - Export more gpu info for gfx9
  62. * - 3.16.0 - Add reserved vmid support
  63. * - 3.17.0 - Add AMDGPU_NUM_VRAM_CPU_PAGE_FAULTS.
  64. * - 3.18.0 - Export gpu always on cu bitmap
  65. * - 3.19.0 - Add support for UVD MJPEG decode
  66. * - 3.20.0 - Add support for local BOs
  67. * - 3.21.0 - Add DRM_AMDGPU_FENCE_TO_HANDLE ioctl
  68. * - 3.22.0 - Add DRM_AMDGPU_SCHED ioctl
  69. * - 3.23.0 - Add query for VRAM lost counter
  70. * - 3.24.0 - Add high priority compute support for gfx9
  71. * - 3.25.0 - Add support for sensor query info (stable pstate sclk/mclk).
  72. * - 3.26.0 - GFX9: Process AMDGPU_IB_FLAG_TC_WB_NOT_INVALIDATE.
  73. */
  74. #define KMS_DRIVER_MAJOR 3
  75. #define KMS_DRIVER_MINOR 26
  76. #define KMS_DRIVER_PATCHLEVEL 0
  77. int amdgpu_vram_limit = 0;
  78. int amdgpu_vis_vram_limit = 0;
  79. int amdgpu_gart_size = -1; /* auto */
  80. int amdgpu_gtt_size = -1; /* auto */
  81. int amdgpu_moverate = -1; /* auto */
  82. int amdgpu_benchmarking = 0;
  83. int amdgpu_testing = 0;
  84. int amdgpu_audio = -1;
  85. int amdgpu_disp_priority = 0;
  86. int amdgpu_hw_i2c = 0;
  87. int amdgpu_pcie_gen2 = -1;
  88. int amdgpu_msi = -1;
  89. int amdgpu_lockup_timeout = 10000;
  90. int amdgpu_dpm = -1;
  91. int amdgpu_fw_load_type = -1;
  92. int amdgpu_aspm = -1;
  93. int amdgpu_runtime_pm = -1;
  94. uint amdgpu_ip_block_mask = 0xffffffff;
  95. int amdgpu_bapm = -1;
  96. int amdgpu_deep_color = 0;
  97. int amdgpu_vm_size = -1;
  98. int amdgpu_vm_fragment_size = -1;
  99. int amdgpu_vm_block_size = -1;
  100. int amdgpu_vm_fault_stop = 0;
  101. int amdgpu_vm_debug = 0;
  102. int amdgpu_vram_page_split = 512;
  103. int amdgpu_vm_update_mode = -1;
  104. int amdgpu_exp_hw_support = 0;
  105. int amdgpu_dc = -1;
  106. int amdgpu_dc_log = 0;
  107. int amdgpu_sched_jobs = 32;
  108. int amdgpu_sched_hw_submission = 2;
  109. int amdgpu_no_evict = 0;
  110. int amdgpu_direct_gma_size = 0;
  111. uint amdgpu_pcie_gen_cap = 0;
  112. uint amdgpu_pcie_lane_cap = 0;
  113. uint amdgpu_cg_mask = 0xffffffff;
  114. uint amdgpu_pg_mask = 0xffffffff;
  115. uint amdgpu_sdma_phase_quantum = 32;
  116. char *amdgpu_disable_cu = NULL;
  117. char *amdgpu_virtual_display = NULL;
  118. uint amdgpu_pp_feature_mask = 0xffff3fff; /* gfxoff (bit 15) disabled by default */
  119. int amdgpu_ngg = 0;
  120. int amdgpu_prim_buf_per_se = 0;
  121. int amdgpu_pos_buf_per_se = 0;
  122. int amdgpu_cntl_sb_buf_per_se = 0;
  123. int amdgpu_param_buf_per_se = 0;
  124. int amdgpu_job_hang_limit = 0;
  125. int amdgpu_lbpw = -1;
  126. int amdgpu_compute_multipipe = -1;
  127. int amdgpu_gpu_recovery = -1; /* auto */
  128. int amdgpu_emu_mode = 0;
  129. uint amdgpu_smu_memory_pool_size = 0;
  130. MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");
  131. module_param_named(vramlimit, amdgpu_vram_limit, int, 0600);
  132. MODULE_PARM_DESC(vis_vramlimit, "Restrict visible VRAM for testing, in megabytes");
  133. module_param_named(vis_vramlimit, amdgpu_vis_vram_limit, int, 0444);
  134. MODULE_PARM_DESC(gartsize, "Size of GART to setup in megabytes (32, 64, etc., -1=auto)");
  135. module_param_named(gartsize, amdgpu_gart_size, uint, 0600);
  136. MODULE_PARM_DESC(gttsize, "Size of the GTT domain in megabytes (-1 = auto)");
  137. module_param_named(gttsize, amdgpu_gtt_size, int, 0600);
  138. MODULE_PARM_DESC(moverate, "Maximum buffer migration rate in MB/s. (32, 64, etc., -1=auto, 0=1=disabled)");
  139. module_param_named(moverate, amdgpu_moverate, int, 0600);
  140. MODULE_PARM_DESC(benchmark, "Run benchmark");
  141. module_param_named(benchmark, amdgpu_benchmarking, int, 0444);
  142. MODULE_PARM_DESC(test, "Run tests");
  143. module_param_named(test, amdgpu_testing, int, 0444);
  144. MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
  145. module_param_named(audio, amdgpu_audio, int, 0444);
  146. MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
  147. module_param_named(disp_priority, amdgpu_disp_priority, int, 0444);
  148. MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
  149. module_param_named(hw_i2c, amdgpu_hw_i2c, int, 0444);
  150. MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
  151. module_param_named(pcie_gen2, amdgpu_pcie_gen2, int, 0444);
  152. MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
  153. module_param_named(msi, amdgpu_msi, int, 0444);
  154. MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms > 0 (default 10000)");
  155. module_param_named(lockup_timeout, amdgpu_lockup_timeout, int, 0444);
  156. MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
  157. module_param_named(dpm, amdgpu_dpm, int, 0444);
  158. MODULE_PARM_DESC(fw_load_type, "firmware loading type (0 = direct, 1 = SMU, 2 = PSP, -1 = auto)");
  159. module_param_named(fw_load_type, amdgpu_fw_load_type, int, 0444);
  160. MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
  161. module_param_named(aspm, amdgpu_aspm, int, 0444);
  162. MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)");
  163. module_param_named(runpm, amdgpu_runtime_pm, int, 0444);
  164. MODULE_PARM_DESC(ip_block_mask, "IP Block Mask (all blocks enabled (default))");
  165. module_param_named(ip_block_mask, amdgpu_ip_block_mask, uint, 0444);
  166. MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)");
  167. module_param_named(bapm, amdgpu_bapm, int, 0444);
  168. MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))");
  169. module_param_named(deep_color, amdgpu_deep_color, int, 0444);
  170. MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 64GB)");
  171. module_param_named(vm_size, amdgpu_vm_size, int, 0444);
  172. MODULE_PARM_DESC(vm_fragment_size, "VM fragment size in bits (4, 5, etc. 4 = 64K (default), Max 9 = 2M)");
  173. module_param_named(vm_fragment_size, amdgpu_vm_fragment_size, int, 0444);
  174. MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)");
  175. module_param_named(vm_block_size, amdgpu_vm_block_size, int, 0444);
  176. MODULE_PARM_DESC(vm_fault_stop, "Stop on VM fault (0 = never (default), 1 = print first, 2 = always)");
  177. module_param_named(vm_fault_stop, amdgpu_vm_fault_stop, int, 0444);
  178. MODULE_PARM_DESC(vm_debug, "Debug VM handling (0 = disabled (default), 1 = enabled)");
  179. module_param_named(vm_debug, amdgpu_vm_debug, int, 0644);
  180. MODULE_PARM_DESC(vm_update_mode, "VM update using CPU (0 = never (default except for large BAR(LB)), 1 = Graphics only, 2 = Compute only (default for LB), 3 = Both");
  181. module_param_named(vm_update_mode, amdgpu_vm_update_mode, int, 0444);
  182. MODULE_PARM_DESC(vram_page_split, "Number of pages after we split VRAM allocations (default 512, -1 = disable)");
  183. module_param_named(vram_page_split, amdgpu_vram_page_split, int, 0444);
  184. MODULE_PARM_DESC(exp_hw_support, "experimental hw support (1 = enable, 0 = disable (default))");
  185. module_param_named(exp_hw_support, amdgpu_exp_hw_support, int, 0444);
  186. MODULE_PARM_DESC(dc, "Display Core driver (1 = enable, 0 = disable, -1 = auto (default))");
  187. module_param_named(dc, amdgpu_dc, int, 0444);
  188. MODULE_PARM_DESC(dc_log, "Display Core Log Level (0 = minimal (default), 1 = chatty");
  189. module_param_named(dc_log, amdgpu_dc_log, int, 0444);
  190. MODULE_PARM_DESC(sched_jobs, "the max number of jobs supported in the sw queue (default 32)");
  191. module_param_named(sched_jobs, amdgpu_sched_jobs, int, 0444);
  192. MODULE_PARM_DESC(sched_hw_submission, "the max number of HW submissions (default 2)");
  193. module_param_named(sched_hw_submission, amdgpu_sched_hw_submission, int, 0444);
  194. MODULE_PARM_DESC(ppfeaturemask, "all power features enabled (default))");
  195. module_param_named(ppfeaturemask, amdgpu_pp_feature_mask, uint, 0444);
  196. MODULE_PARM_DESC(no_evict, "Support pinning request from user space (1 = enable, 0 = disable (default))");
  197. module_param_named(no_evict, amdgpu_no_evict, int, 0444);
  198. MODULE_PARM_DESC(direct_gma_size, "Direct GMA size in megabytes (max 96MB)");
  199. module_param_named(direct_gma_size, amdgpu_direct_gma_size, int, 0444);
  200. MODULE_PARM_DESC(pcie_gen_cap, "PCIE Gen Caps (0: autodetect (default))");
  201. module_param_named(pcie_gen_cap, amdgpu_pcie_gen_cap, uint, 0444);
  202. MODULE_PARM_DESC(pcie_lane_cap, "PCIE Lane Caps (0: autodetect (default))");
  203. module_param_named(pcie_lane_cap, amdgpu_pcie_lane_cap, uint, 0444);
  204. MODULE_PARM_DESC(cg_mask, "Clockgating flags mask (0 = disable clock gating)");
  205. module_param_named(cg_mask, amdgpu_cg_mask, uint, 0444);
  206. MODULE_PARM_DESC(pg_mask, "Powergating flags mask (0 = disable power gating)");
  207. module_param_named(pg_mask, amdgpu_pg_mask, uint, 0444);
  208. MODULE_PARM_DESC(sdma_phase_quantum, "SDMA context switch phase quantum (x 1K GPU clock cycles, 0 = no change (default 32))");
  209. module_param_named(sdma_phase_quantum, amdgpu_sdma_phase_quantum, uint, 0444);
  210. MODULE_PARM_DESC(disable_cu, "Disable CUs (se.sh.cu,...)");
  211. module_param_named(disable_cu, amdgpu_disable_cu, charp, 0444);
  212. MODULE_PARM_DESC(virtual_display,
  213. "Enable virtual display feature (the virtual_display will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x)");
  214. module_param_named(virtual_display, amdgpu_virtual_display, charp, 0444);
  215. MODULE_PARM_DESC(ngg, "Next Generation Graphics (1 = enable, 0 = disable(default depending on gfx))");
  216. module_param_named(ngg, amdgpu_ngg, int, 0444);
  217. MODULE_PARM_DESC(prim_buf_per_se, "the size of Primitive Buffer per Shader Engine (default depending on gfx)");
  218. module_param_named(prim_buf_per_se, amdgpu_prim_buf_per_se, int, 0444);
  219. MODULE_PARM_DESC(pos_buf_per_se, "the size of Position Buffer per Shader Engine (default depending on gfx)");
  220. module_param_named(pos_buf_per_se, amdgpu_pos_buf_per_se, int, 0444);
  221. MODULE_PARM_DESC(cntl_sb_buf_per_se, "the size of Control Sideband per Shader Engine (default depending on gfx)");
  222. module_param_named(cntl_sb_buf_per_se, amdgpu_cntl_sb_buf_per_se, int, 0444);
  223. MODULE_PARM_DESC(param_buf_per_se, "the size of Off-Chip Pramater Cache per Shader Engine (default depending on gfx)");
  224. module_param_named(param_buf_per_se, amdgpu_param_buf_per_se, int, 0444);
  225. MODULE_PARM_DESC(job_hang_limit, "how much time allow a job hang and not drop it (default 0)");
  226. module_param_named(job_hang_limit, amdgpu_job_hang_limit, int ,0444);
  227. MODULE_PARM_DESC(lbpw, "Load Balancing Per Watt (LBPW) support (1 = enable, 0 = disable, -1 = auto)");
  228. module_param_named(lbpw, amdgpu_lbpw, int, 0444);
  229. MODULE_PARM_DESC(compute_multipipe, "Force compute queues to be spread across pipes (1 = enable, 0 = disable, -1 = auto)");
  230. module_param_named(compute_multipipe, amdgpu_compute_multipipe, int, 0444);
  231. MODULE_PARM_DESC(gpu_recovery, "Enable GPU recovery mechanism, (1 = enable, 0 = disable, -1 = auto)");
  232. module_param_named(gpu_recovery, amdgpu_gpu_recovery, int, 0444);
  233. MODULE_PARM_DESC(emu_mode, "Emulation mode, (1 = enable, 0 = disable)");
  234. module_param_named(emu_mode, amdgpu_emu_mode, int, 0444);
  235. #ifdef CONFIG_DRM_AMDGPU_SI
  236. #if defined(CONFIG_DRM_RADEON) || defined(CONFIG_DRM_RADEON_MODULE)
  237. int amdgpu_si_support = 0;
  238. MODULE_PARM_DESC(si_support, "SI support (1 = enabled, 0 = disabled (default))");
  239. #else
  240. int amdgpu_si_support = 1;
  241. MODULE_PARM_DESC(si_support, "SI support (1 = enabled (default), 0 = disabled)");
  242. #endif
  243. module_param_named(si_support, amdgpu_si_support, int, 0444);
  244. #endif
  245. #ifdef CONFIG_DRM_AMDGPU_CIK
  246. #if defined(CONFIG_DRM_RADEON) || defined(CONFIG_DRM_RADEON_MODULE)
  247. int amdgpu_cik_support = 0;
  248. MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled, 0 = disabled (default))");
  249. #else
  250. int amdgpu_cik_support = 1;
  251. MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled (default), 0 = disabled)");
  252. #endif
  253. module_param_named(cik_support, amdgpu_cik_support, int, 0444);
  254. #endif
  255. MODULE_PARM_DESC(smu_memory_pool_size,
  256. "reserve gtt for smu debug usage, 0 = disable,"
  257. "0x1 = 256Mbyte, 0x2 = 512Mbyte, 0x4 = 1 Gbyte, 0x8 = 2GByte");
  258. module_param_named(smu_memory_pool_size, amdgpu_smu_memory_pool_size, uint, 0444);
  259. static const struct pci_device_id pciidlist[] = {
  260. #ifdef CONFIG_DRM_AMDGPU_SI
  261. {0x1002, 0x6780, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  262. {0x1002, 0x6784, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  263. {0x1002, 0x6788, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  264. {0x1002, 0x678A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  265. {0x1002, 0x6790, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  266. {0x1002, 0x6791, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  267. {0x1002, 0x6792, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  268. {0x1002, 0x6798, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  269. {0x1002, 0x6799, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  270. {0x1002, 0x679A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  271. {0x1002, 0x679B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  272. {0x1002, 0x679E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  273. {0x1002, 0x679F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  274. {0x1002, 0x6800, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
  275. {0x1002, 0x6801, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
  276. {0x1002, 0x6802, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
  277. {0x1002, 0x6806, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  278. {0x1002, 0x6808, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  279. {0x1002, 0x6809, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  280. {0x1002, 0x6810, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  281. {0x1002, 0x6811, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  282. {0x1002, 0x6816, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  283. {0x1002, 0x6817, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  284. {0x1002, 0x6818, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  285. {0x1002, 0x6819, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  286. {0x1002, 0x6600, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  287. {0x1002, 0x6601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  288. {0x1002, 0x6602, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  289. {0x1002, 0x6603, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  290. {0x1002, 0x6604, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  291. {0x1002, 0x6605, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  292. {0x1002, 0x6606, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  293. {0x1002, 0x6607, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  294. {0x1002, 0x6608, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
  295. {0x1002, 0x6610, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
  296. {0x1002, 0x6611, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
  297. {0x1002, 0x6613, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
  298. {0x1002, 0x6617, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  299. {0x1002, 0x6620, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  300. {0x1002, 0x6621, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  301. {0x1002, 0x6623, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  302. {0x1002, 0x6631, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
  303. {0x1002, 0x6820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  304. {0x1002, 0x6821, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  305. {0x1002, 0x6822, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  306. {0x1002, 0x6823, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  307. {0x1002, 0x6824, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  308. {0x1002, 0x6825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  309. {0x1002, 0x6826, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  310. {0x1002, 0x6827, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  311. {0x1002, 0x6828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  312. {0x1002, 0x6829, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  313. {0x1002, 0x682A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  314. {0x1002, 0x682B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  315. {0x1002, 0x682C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  316. {0x1002, 0x682D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  317. {0x1002, 0x682F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  318. {0x1002, 0x6830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  319. {0x1002, 0x6831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  320. {0x1002, 0x6835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  321. {0x1002, 0x6837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  322. {0x1002, 0x6838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  323. {0x1002, 0x6839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  324. {0x1002, 0x683B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  325. {0x1002, 0x683D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  326. {0x1002, 0x683F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  327. {0x1002, 0x6660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  328. {0x1002, 0x6663, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  329. {0x1002, 0x6664, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  330. {0x1002, 0x6665, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  331. {0x1002, 0x6667, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  332. {0x1002, 0x666F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  333. #endif
  334. #ifdef CONFIG_DRM_AMDGPU_CIK
  335. /* Kaveri */
  336. {0x1002, 0x1304, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  337. {0x1002, 0x1305, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  338. {0x1002, 0x1306, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  339. {0x1002, 0x1307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  340. {0x1002, 0x1309, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  341. {0x1002, 0x130A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  342. {0x1002, 0x130B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  343. {0x1002, 0x130C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  344. {0x1002, 0x130D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  345. {0x1002, 0x130E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  346. {0x1002, 0x130F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  347. {0x1002, 0x1310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  348. {0x1002, 0x1311, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  349. {0x1002, 0x1312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  350. {0x1002, 0x1313, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  351. {0x1002, 0x1315, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  352. {0x1002, 0x1316, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  353. {0x1002, 0x1317, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  354. {0x1002, 0x1318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  355. {0x1002, 0x131B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  356. {0x1002, 0x131C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  357. {0x1002, 0x131D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  358. /* Bonaire */
  359. {0x1002, 0x6640, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  360. {0x1002, 0x6641, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  361. {0x1002, 0x6646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  362. {0x1002, 0x6647, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  363. {0x1002, 0x6649, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  364. {0x1002, 0x6650, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  365. {0x1002, 0x6651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  366. {0x1002, 0x6658, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  367. {0x1002, 0x665c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  368. {0x1002, 0x665d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  369. {0x1002, 0x665f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  370. /* Hawaii */
  371. {0x1002, 0x67A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  372. {0x1002, 0x67A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  373. {0x1002, 0x67A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  374. {0x1002, 0x67A8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  375. {0x1002, 0x67A9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  376. {0x1002, 0x67AA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  377. {0x1002, 0x67B0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  378. {0x1002, 0x67B1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  379. {0x1002, 0x67B8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  380. {0x1002, 0x67B9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  381. {0x1002, 0x67BA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  382. {0x1002, 0x67BE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  383. /* Kabini */
  384. {0x1002, 0x9830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  385. {0x1002, 0x9831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  386. {0x1002, 0x9832, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  387. {0x1002, 0x9833, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  388. {0x1002, 0x9834, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  389. {0x1002, 0x9835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  390. {0x1002, 0x9836, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  391. {0x1002, 0x9837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  392. {0x1002, 0x9838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  393. {0x1002, 0x9839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  394. {0x1002, 0x983a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  395. {0x1002, 0x983b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  396. {0x1002, 0x983c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  397. {0x1002, 0x983d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  398. {0x1002, 0x983e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  399. {0x1002, 0x983f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  400. /* mullins */
  401. {0x1002, 0x9850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  402. {0x1002, 0x9851, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  403. {0x1002, 0x9852, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  404. {0x1002, 0x9853, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  405. {0x1002, 0x9854, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  406. {0x1002, 0x9855, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  407. {0x1002, 0x9856, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  408. {0x1002, 0x9857, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  409. {0x1002, 0x9858, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  410. {0x1002, 0x9859, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  411. {0x1002, 0x985A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  412. {0x1002, 0x985B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  413. {0x1002, 0x985C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  414. {0x1002, 0x985D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  415. {0x1002, 0x985E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  416. {0x1002, 0x985F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  417. #endif
  418. /* topaz */
  419. {0x1002, 0x6900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  420. {0x1002, 0x6901, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  421. {0x1002, 0x6902, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  422. {0x1002, 0x6903, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  423. {0x1002, 0x6907, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  424. /* tonga */
  425. {0x1002, 0x6920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  426. {0x1002, 0x6921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  427. {0x1002, 0x6928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  428. {0x1002, 0x6929, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  429. {0x1002, 0x692B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  430. {0x1002, 0x692F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  431. {0x1002, 0x6930, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  432. {0x1002, 0x6938, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  433. {0x1002, 0x6939, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  434. /* fiji */
  435. {0x1002, 0x7300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
  436. {0x1002, 0x730F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
  437. /* carrizo */
  438. {0x1002, 0x9870, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  439. {0x1002, 0x9874, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  440. {0x1002, 0x9875, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  441. {0x1002, 0x9876, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  442. {0x1002, 0x9877, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  443. /* stoney */
  444. {0x1002, 0x98E4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_STONEY|AMD_IS_APU},
  445. /* Polaris11 */
  446. {0x1002, 0x67E0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  447. {0x1002, 0x67E3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  448. {0x1002, 0x67E8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  449. {0x1002, 0x67EB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  450. {0x1002, 0x67EF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  451. {0x1002, 0x67FF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  452. {0x1002, 0x67E1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  453. {0x1002, 0x67E7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  454. {0x1002, 0x67E9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  455. /* Polaris10 */
  456. {0x1002, 0x67C0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  457. {0x1002, 0x67C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  458. {0x1002, 0x67C2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  459. {0x1002, 0x67C4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  460. {0x1002, 0x67C7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  461. {0x1002, 0x67D0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  462. {0x1002, 0x67DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  463. {0x1002, 0x67C8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  464. {0x1002, 0x67C9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  465. {0x1002, 0x67CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  466. {0x1002, 0x67CC, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  467. {0x1002, 0x67CF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  468. /* Polaris12 */
  469. {0x1002, 0x6980, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  470. {0x1002, 0x6981, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  471. {0x1002, 0x6985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  472. {0x1002, 0x6986, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  473. {0x1002, 0x6987, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  474. {0x1002, 0x6995, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  475. {0x1002, 0x6997, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  476. {0x1002, 0x699F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  477. /* VEGAM */
  478. {0x1002, 0x694C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
  479. {0x1002, 0x694E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
  480. /* Vega 10 */
  481. {0x1002, 0x6860, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  482. {0x1002, 0x6861, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  483. {0x1002, 0x6862, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  484. {0x1002, 0x6863, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  485. {0x1002, 0x6864, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  486. {0x1002, 0x6867, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  487. {0x1002, 0x6868, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  488. {0x1002, 0x686c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  489. {0x1002, 0x687f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  490. /* Vega 12 */
  491. {0x1002, 0x69A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
  492. {0x1002, 0x69A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
  493. {0x1002, 0x69A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
  494. {0x1002, 0x69A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
  495. {0x1002, 0x69AF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
  496. /* Vega 20 */
  497. {0x1002, 0x66A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20|AMD_EXP_HW_SUPPORT},
  498. {0x1002, 0x66A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20|AMD_EXP_HW_SUPPORT},
  499. {0x1002, 0x66A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20|AMD_EXP_HW_SUPPORT},
  500. {0x1002, 0x66A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20|AMD_EXP_HW_SUPPORT},
  501. {0x1002, 0x66A7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20|AMD_EXP_HW_SUPPORT},
  502. {0x1002, 0x66AF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20|AMD_EXP_HW_SUPPORT},
  503. /* Raven */
  504. {0x1002, 0x15dd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RAVEN|AMD_IS_APU},
  505. {0, 0, 0}
  506. };
  507. MODULE_DEVICE_TABLE(pci, pciidlist);
  508. static struct drm_driver kms_driver;
  509. static int amdgpu_kick_out_firmware_fb(struct pci_dev *pdev)
  510. {
  511. struct apertures_struct *ap;
  512. bool primary = false;
  513. ap = alloc_apertures(1);
  514. if (!ap)
  515. return -ENOMEM;
  516. ap->ranges[0].base = pci_resource_start(pdev, 0);
  517. ap->ranges[0].size = pci_resource_len(pdev, 0);
  518. #ifdef CONFIG_X86
  519. primary = pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  520. #endif
  521. drm_fb_helper_remove_conflicting_framebuffers(ap, "amdgpudrmfb", primary);
  522. kfree(ap);
  523. return 0;
  524. }
  525. static int amdgpu_pci_probe(struct pci_dev *pdev,
  526. const struct pci_device_id *ent)
  527. {
  528. struct drm_device *dev;
  529. unsigned long flags = ent->driver_data;
  530. int ret, retry = 0;
  531. bool supports_atomic = false;
  532. if (!amdgpu_virtual_display &&
  533. amdgpu_device_asic_has_dc_support(flags & AMD_ASIC_MASK))
  534. supports_atomic = true;
  535. if ((flags & AMD_EXP_HW_SUPPORT) && !amdgpu_exp_hw_support) {
  536. DRM_INFO("This hardware requires experimental hardware support.\n"
  537. "See modparam exp_hw_support\n");
  538. return -ENODEV;
  539. }
  540. /*
  541. * Initialize amdkfd before starting radeon. If it was not loaded yet,
  542. * defer radeon probing
  543. */
  544. ret = amdgpu_amdkfd_init();
  545. if (ret == -EPROBE_DEFER)
  546. return ret;
  547. /* Get rid of things like offb */
  548. ret = amdgpu_kick_out_firmware_fb(pdev);
  549. if (ret)
  550. return ret;
  551. /* warn the user if they mix atomic and non-atomic capable GPUs */
  552. if ((kms_driver.driver_features & DRIVER_ATOMIC) && !supports_atomic)
  553. DRM_ERROR("Mixing atomic and non-atomic capable GPUs!\n");
  554. /* support atomic early so the atomic debugfs stuff gets created */
  555. if (supports_atomic)
  556. kms_driver.driver_features |= DRIVER_ATOMIC;
  557. dev = drm_dev_alloc(&kms_driver, &pdev->dev);
  558. if (IS_ERR(dev))
  559. return PTR_ERR(dev);
  560. ret = pci_enable_device(pdev);
  561. if (ret)
  562. goto err_free;
  563. dev->pdev = pdev;
  564. pci_set_drvdata(pdev, dev);
  565. retry_init:
  566. ret = drm_dev_register(dev, ent->driver_data);
  567. if (ret == -EAGAIN && ++retry <= 3) {
  568. DRM_INFO("retry init %d\n", retry);
  569. /* Don't request EX mode too frequently which is attacking */
  570. msleep(5000);
  571. goto retry_init;
  572. } else if (ret)
  573. goto err_pci;
  574. return 0;
  575. err_pci:
  576. pci_disable_device(pdev);
  577. err_free:
  578. drm_dev_unref(dev);
  579. return ret;
  580. }
  581. static void
  582. amdgpu_pci_remove(struct pci_dev *pdev)
  583. {
  584. struct drm_device *dev = pci_get_drvdata(pdev);
  585. drm_dev_unregister(dev);
  586. drm_dev_unref(dev);
  587. pci_disable_device(pdev);
  588. pci_set_drvdata(pdev, NULL);
  589. }
  590. static void
  591. amdgpu_pci_shutdown(struct pci_dev *pdev)
  592. {
  593. struct drm_device *dev = pci_get_drvdata(pdev);
  594. struct amdgpu_device *adev = dev->dev_private;
  595. /* if we are running in a VM, make sure the device
  596. * torn down properly on reboot/shutdown.
  597. * unfortunately we can't detect certain
  598. * hypervisors so just do this all the time.
  599. */
  600. amdgpu_device_ip_suspend(adev);
  601. }
  602. static int amdgpu_pmops_suspend(struct device *dev)
  603. {
  604. struct pci_dev *pdev = to_pci_dev(dev);
  605. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  606. return amdgpu_device_suspend(drm_dev, true, true);
  607. }
  608. static int amdgpu_pmops_resume(struct device *dev)
  609. {
  610. struct pci_dev *pdev = to_pci_dev(dev);
  611. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  612. /* GPU comes up enabled by the bios on resume */
  613. if (amdgpu_device_is_px(drm_dev)) {
  614. pm_runtime_disable(dev);
  615. pm_runtime_set_active(dev);
  616. pm_runtime_enable(dev);
  617. }
  618. return amdgpu_device_resume(drm_dev, true, true);
  619. }
  620. static int amdgpu_pmops_freeze(struct device *dev)
  621. {
  622. struct pci_dev *pdev = to_pci_dev(dev);
  623. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  624. return amdgpu_device_suspend(drm_dev, false, true);
  625. }
  626. static int amdgpu_pmops_thaw(struct device *dev)
  627. {
  628. struct pci_dev *pdev = to_pci_dev(dev);
  629. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  630. return amdgpu_device_resume(drm_dev, false, true);
  631. }
  632. static int amdgpu_pmops_poweroff(struct device *dev)
  633. {
  634. struct pci_dev *pdev = to_pci_dev(dev);
  635. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  636. return amdgpu_device_suspend(drm_dev, true, true);
  637. }
  638. static int amdgpu_pmops_restore(struct device *dev)
  639. {
  640. struct pci_dev *pdev = to_pci_dev(dev);
  641. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  642. return amdgpu_device_resume(drm_dev, false, true);
  643. }
  644. static int amdgpu_pmops_runtime_suspend(struct device *dev)
  645. {
  646. struct pci_dev *pdev = to_pci_dev(dev);
  647. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  648. int ret;
  649. if (!amdgpu_device_is_px(drm_dev)) {
  650. pm_runtime_forbid(dev);
  651. return -EBUSY;
  652. }
  653. drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  654. drm_kms_helper_poll_disable(drm_dev);
  655. ret = amdgpu_device_suspend(drm_dev, false, false);
  656. pci_save_state(pdev);
  657. pci_disable_device(pdev);
  658. pci_ignore_hotplug(pdev);
  659. if (amdgpu_is_atpx_hybrid())
  660. pci_set_power_state(pdev, PCI_D3cold);
  661. else if (!amdgpu_has_atpx_dgpu_power_cntl())
  662. pci_set_power_state(pdev, PCI_D3hot);
  663. drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
  664. return 0;
  665. }
  666. static int amdgpu_pmops_runtime_resume(struct device *dev)
  667. {
  668. struct pci_dev *pdev = to_pci_dev(dev);
  669. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  670. int ret;
  671. if (!amdgpu_device_is_px(drm_dev))
  672. return -EINVAL;
  673. drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  674. if (amdgpu_is_atpx_hybrid() ||
  675. !amdgpu_has_atpx_dgpu_power_cntl())
  676. pci_set_power_state(pdev, PCI_D0);
  677. pci_restore_state(pdev);
  678. ret = pci_enable_device(pdev);
  679. if (ret)
  680. return ret;
  681. pci_set_master(pdev);
  682. ret = amdgpu_device_resume(drm_dev, false, false);
  683. drm_kms_helper_poll_enable(drm_dev);
  684. drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
  685. return 0;
  686. }
  687. static int amdgpu_pmops_runtime_idle(struct device *dev)
  688. {
  689. struct pci_dev *pdev = to_pci_dev(dev);
  690. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  691. struct drm_crtc *crtc;
  692. if (!amdgpu_device_is_px(drm_dev)) {
  693. pm_runtime_forbid(dev);
  694. return -EBUSY;
  695. }
  696. list_for_each_entry(crtc, &drm_dev->mode_config.crtc_list, head) {
  697. if (crtc->enabled) {
  698. DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
  699. return -EBUSY;
  700. }
  701. }
  702. pm_runtime_mark_last_busy(dev);
  703. pm_runtime_autosuspend(dev);
  704. /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
  705. return 1;
  706. }
  707. long amdgpu_drm_ioctl(struct file *filp,
  708. unsigned int cmd, unsigned long arg)
  709. {
  710. struct drm_file *file_priv = filp->private_data;
  711. struct drm_device *dev;
  712. long ret;
  713. dev = file_priv->minor->dev;
  714. ret = pm_runtime_get_sync(dev->dev);
  715. if (ret < 0)
  716. return ret;
  717. ret = drm_ioctl(filp, cmd, arg);
  718. pm_runtime_mark_last_busy(dev->dev);
  719. pm_runtime_put_autosuspend(dev->dev);
  720. return ret;
  721. }
  722. static const struct dev_pm_ops amdgpu_pm_ops = {
  723. .suspend = amdgpu_pmops_suspend,
  724. .resume = amdgpu_pmops_resume,
  725. .freeze = amdgpu_pmops_freeze,
  726. .thaw = amdgpu_pmops_thaw,
  727. .poweroff = amdgpu_pmops_poweroff,
  728. .restore = amdgpu_pmops_restore,
  729. .runtime_suspend = amdgpu_pmops_runtime_suspend,
  730. .runtime_resume = amdgpu_pmops_runtime_resume,
  731. .runtime_idle = amdgpu_pmops_runtime_idle,
  732. };
  733. static const struct file_operations amdgpu_driver_kms_fops = {
  734. .owner = THIS_MODULE,
  735. .open = drm_open,
  736. .release = drm_release,
  737. .unlocked_ioctl = amdgpu_drm_ioctl,
  738. .mmap = amdgpu_mmap,
  739. .poll = drm_poll,
  740. .read = drm_read,
  741. #ifdef CONFIG_COMPAT
  742. .compat_ioctl = amdgpu_kms_compat_ioctl,
  743. #endif
  744. };
  745. static bool
  746. amdgpu_get_crtc_scanout_position(struct drm_device *dev, unsigned int pipe,
  747. bool in_vblank_irq, int *vpos, int *hpos,
  748. ktime_t *stime, ktime_t *etime,
  749. const struct drm_display_mode *mode)
  750. {
  751. return amdgpu_display_get_crtc_scanoutpos(dev, pipe, 0, vpos, hpos,
  752. stime, etime, mode);
  753. }
  754. static struct drm_driver kms_driver = {
  755. .driver_features =
  756. DRIVER_USE_AGP |
  757. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM |
  758. DRIVER_PRIME | DRIVER_RENDER | DRIVER_MODESET | DRIVER_SYNCOBJ,
  759. .load = amdgpu_driver_load_kms,
  760. .open = amdgpu_driver_open_kms,
  761. .postclose = amdgpu_driver_postclose_kms,
  762. .lastclose = amdgpu_driver_lastclose_kms,
  763. .unload = amdgpu_driver_unload_kms,
  764. .get_vblank_counter = amdgpu_get_vblank_counter_kms,
  765. .enable_vblank = amdgpu_enable_vblank_kms,
  766. .disable_vblank = amdgpu_disable_vblank_kms,
  767. .get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos,
  768. .get_scanout_position = amdgpu_get_crtc_scanout_position,
  769. .irq_handler = amdgpu_irq_handler,
  770. .ioctls = amdgpu_ioctls_kms,
  771. .gem_free_object_unlocked = amdgpu_gem_object_free,
  772. .gem_open_object = amdgpu_gem_object_open,
  773. .gem_close_object = amdgpu_gem_object_close,
  774. .dumb_create = amdgpu_mode_dumb_create,
  775. .dumb_map_offset = amdgpu_mode_dumb_mmap,
  776. .fops = &amdgpu_driver_kms_fops,
  777. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  778. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  779. .gem_prime_export = amdgpu_gem_prime_export,
  780. .gem_prime_import = amdgpu_gem_prime_import,
  781. .gem_prime_res_obj = amdgpu_gem_prime_res_obj,
  782. .gem_prime_get_sg_table = amdgpu_gem_prime_get_sg_table,
  783. .gem_prime_import_sg_table = amdgpu_gem_prime_import_sg_table,
  784. .gem_prime_vmap = amdgpu_gem_prime_vmap,
  785. .gem_prime_vunmap = amdgpu_gem_prime_vunmap,
  786. .gem_prime_mmap = amdgpu_gem_prime_mmap,
  787. .name = DRIVER_NAME,
  788. .desc = DRIVER_DESC,
  789. .date = DRIVER_DATE,
  790. .major = KMS_DRIVER_MAJOR,
  791. .minor = KMS_DRIVER_MINOR,
  792. .patchlevel = KMS_DRIVER_PATCHLEVEL,
  793. };
  794. static struct drm_driver *driver;
  795. static struct pci_driver *pdriver;
  796. static struct pci_driver amdgpu_kms_pci_driver = {
  797. .name = DRIVER_NAME,
  798. .id_table = pciidlist,
  799. .probe = amdgpu_pci_probe,
  800. .remove = amdgpu_pci_remove,
  801. .shutdown = amdgpu_pci_shutdown,
  802. .driver.pm = &amdgpu_pm_ops,
  803. };
  804. static int __init amdgpu_init(void)
  805. {
  806. int r;
  807. if (vgacon_text_force()) {
  808. DRM_ERROR("VGACON disables amdgpu kernel modesetting.\n");
  809. return -EINVAL;
  810. }
  811. r = amdgpu_sync_init();
  812. if (r)
  813. goto error_sync;
  814. r = amdgpu_fence_slab_init();
  815. if (r)
  816. goto error_fence;
  817. DRM_INFO("amdgpu kernel modesetting enabled.\n");
  818. driver = &kms_driver;
  819. pdriver = &amdgpu_kms_pci_driver;
  820. driver->num_ioctls = amdgpu_max_kms_ioctl;
  821. amdgpu_register_atpx_handler();
  822. /* let modprobe override vga console setting */
  823. return pci_register_driver(pdriver);
  824. error_fence:
  825. amdgpu_sync_fini();
  826. error_sync:
  827. return r;
  828. }
  829. static void __exit amdgpu_exit(void)
  830. {
  831. amdgpu_amdkfd_fini();
  832. pci_unregister_driver(pdriver);
  833. amdgpu_unregister_atpx_handler();
  834. amdgpu_sync_fini();
  835. amdgpu_fence_slab_fini();
  836. }
  837. module_init(amdgpu_init);
  838. module_exit(amdgpu_exit);
  839. MODULE_AUTHOR(DRIVER_AUTHOR);
  840. MODULE_DESCRIPTION(DRIVER_DESC);
  841. MODULE_LICENSE("GPL and additional rights");