amdgpu_connectors.c 63 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_edid.h>
  28. #include <drm/drm_crtc_helper.h>
  29. #include <drm/drm_fb_helper.h>
  30. #include <drm/amdgpu_drm.h>
  31. #include "amdgpu.h"
  32. #include "atom.h"
  33. #include "atombios_encoders.h"
  34. #include "atombios_dp.h"
  35. #include "amdgpu_connectors.h"
  36. #include "amdgpu_i2c.h"
  37. #include <linux/pm_runtime.h>
  38. void amdgpu_connector_hotplug(struct drm_connector *connector)
  39. {
  40. struct drm_device *dev = connector->dev;
  41. struct amdgpu_device *adev = dev->dev_private;
  42. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  43. /* bail if the connector does not have hpd pin, e.g.,
  44. * VGA, TV, etc.
  45. */
  46. if (amdgpu_connector->hpd.hpd == AMDGPU_HPD_NONE)
  47. return;
  48. amdgpu_display_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
  49. /* if the connector is already off, don't turn it back on */
  50. if (connector->dpms != DRM_MODE_DPMS_ON)
  51. return;
  52. /* just deal with DP (not eDP) here. */
  53. if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) {
  54. struct amdgpu_connector_atom_dig *dig_connector =
  55. amdgpu_connector->con_priv;
  56. /* if existing sink type was not DP no need to retrain */
  57. if (dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_DISPLAYPORT)
  58. return;
  59. /* first get sink type as it may be reset after (un)plug */
  60. dig_connector->dp_sink_type = amdgpu_atombios_dp_get_sinktype(amdgpu_connector);
  61. /* don't do anything if sink is not display port, i.e.,
  62. * passive dp->(dvi|hdmi) adaptor
  63. */
  64. if (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT &&
  65. amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd) &&
  66. amdgpu_atombios_dp_needs_link_train(amdgpu_connector)) {
  67. /* Don't start link training before we have the DPCD */
  68. if (amdgpu_atombios_dp_get_dpcd(amdgpu_connector))
  69. return;
  70. /* Turn the connector off and back on immediately, which
  71. * will trigger link training
  72. */
  73. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  74. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  75. }
  76. }
  77. }
  78. static void amdgpu_connector_property_change_mode(struct drm_encoder *encoder)
  79. {
  80. struct drm_crtc *crtc = encoder->crtc;
  81. if (crtc && crtc->enabled) {
  82. drm_crtc_helper_set_mode(crtc, &crtc->mode,
  83. crtc->x, crtc->y, crtc->primary->fb);
  84. }
  85. }
  86. int amdgpu_connector_get_monitor_bpc(struct drm_connector *connector)
  87. {
  88. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  89. struct amdgpu_connector_atom_dig *dig_connector;
  90. int bpc = 8;
  91. unsigned mode_clock, max_tmds_clock;
  92. switch (connector->connector_type) {
  93. case DRM_MODE_CONNECTOR_DVII:
  94. case DRM_MODE_CONNECTOR_HDMIB:
  95. if (amdgpu_connector->use_digital) {
  96. if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  97. if (connector->display_info.bpc)
  98. bpc = connector->display_info.bpc;
  99. }
  100. }
  101. break;
  102. case DRM_MODE_CONNECTOR_DVID:
  103. case DRM_MODE_CONNECTOR_HDMIA:
  104. if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  105. if (connector->display_info.bpc)
  106. bpc = connector->display_info.bpc;
  107. }
  108. break;
  109. case DRM_MODE_CONNECTOR_DisplayPort:
  110. dig_connector = amdgpu_connector->con_priv;
  111. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  112. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP) ||
  113. drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  114. if (connector->display_info.bpc)
  115. bpc = connector->display_info.bpc;
  116. }
  117. break;
  118. case DRM_MODE_CONNECTOR_eDP:
  119. case DRM_MODE_CONNECTOR_LVDS:
  120. if (connector->display_info.bpc)
  121. bpc = connector->display_info.bpc;
  122. else {
  123. const struct drm_connector_helper_funcs *connector_funcs =
  124. connector->helper_private;
  125. struct drm_encoder *encoder = connector_funcs->best_encoder(connector);
  126. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  127. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  128. if (dig->lcd_misc & ATOM_PANEL_MISC_V13_6BIT_PER_COLOR)
  129. bpc = 6;
  130. else if (dig->lcd_misc & ATOM_PANEL_MISC_V13_8BIT_PER_COLOR)
  131. bpc = 8;
  132. }
  133. break;
  134. }
  135. if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  136. /*
  137. * Pre DCE-8 hw can't handle > 12 bpc, and more than 12 bpc doesn't make
  138. * much sense without support for > 12 bpc framebuffers. RGB 4:4:4 at
  139. * 12 bpc is always supported on hdmi deep color sinks, as this is
  140. * required by the HDMI-1.3 spec. Clamp to a safe 12 bpc maximum.
  141. */
  142. if (bpc > 12) {
  143. DRM_DEBUG("%s: HDMI deep color %d bpc unsupported. Using 12 bpc.\n",
  144. connector->name, bpc);
  145. bpc = 12;
  146. }
  147. /* Any defined maximum tmds clock limit we must not exceed? */
  148. if (connector->display_info.max_tmds_clock > 0) {
  149. /* mode_clock is clock in kHz for mode to be modeset on this connector */
  150. mode_clock = amdgpu_connector->pixelclock_for_modeset;
  151. /* Maximum allowable input clock in kHz */
  152. max_tmds_clock = connector->display_info.max_tmds_clock;
  153. DRM_DEBUG("%s: hdmi mode dotclock %d kHz, max tmds input clock %d kHz.\n",
  154. connector->name, mode_clock, max_tmds_clock);
  155. /* Check if bpc is within clock limit. Try to degrade gracefully otherwise */
  156. if ((bpc == 12) && (mode_clock * 3/2 > max_tmds_clock)) {
  157. if ((connector->display_info.edid_hdmi_dc_modes & DRM_EDID_HDMI_DC_30) &&
  158. (mode_clock * 5/4 <= max_tmds_clock))
  159. bpc = 10;
  160. else
  161. bpc = 8;
  162. DRM_DEBUG("%s: HDMI deep color 12 bpc exceeds max tmds clock. Using %d bpc.\n",
  163. connector->name, bpc);
  164. }
  165. if ((bpc == 10) && (mode_clock * 5/4 > max_tmds_clock)) {
  166. bpc = 8;
  167. DRM_DEBUG("%s: HDMI deep color 10 bpc exceeds max tmds clock. Using %d bpc.\n",
  168. connector->name, bpc);
  169. }
  170. } else if (bpc > 8) {
  171. /* max_tmds_clock missing, but hdmi spec mandates it for deep color. */
  172. DRM_DEBUG("%s: Required max tmds clock for HDMI deep color missing. Using 8 bpc.\n",
  173. connector->name);
  174. bpc = 8;
  175. }
  176. }
  177. if ((amdgpu_deep_color == 0) && (bpc > 8)) {
  178. DRM_DEBUG("%s: Deep color disabled. Set amdgpu module param deep_color=1 to enable.\n",
  179. connector->name);
  180. bpc = 8;
  181. }
  182. DRM_DEBUG("%s: Display bpc=%d, returned bpc=%d\n",
  183. connector->name, connector->display_info.bpc, bpc);
  184. return bpc;
  185. }
  186. static void
  187. amdgpu_connector_update_scratch_regs(struct drm_connector *connector,
  188. enum drm_connector_status status)
  189. {
  190. struct drm_encoder *best_encoder = NULL;
  191. struct drm_encoder *encoder = NULL;
  192. const struct drm_connector_helper_funcs *connector_funcs = connector->helper_private;
  193. bool connected;
  194. int i;
  195. best_encoder = connector_funcs->best_encoder(connector);
  196. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  197. if (connector->encoder_ids[i] == 0)
  198. break;
  199. encoder = drm_encoder_find(connector->dev, NULL,
  200. connector->encoder_ids[i]);
  201. if (!encoder)
  202. continue;
  203. if ((encoder == best_encoder) && (status == connector_status_connected))
  204. connected = true;
  205. else
  206. connected = false;
  207. amdgpu_atombios_encoder_set_bios_scratch_regs(connector, encoder, connected);
  208. }
  209. }
  210. static struct drm_encoder *
  211. amdgpu_connector_find_encoder(struct drm_connector *connector,
  212. int encoder_type)
  213. {
  214. struct drm_encoder *encoder;
  215. int i;
  216. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  217. if (connector->encoder_ids[i] == 0)
  218. break;
  219. encoder = drm_encoder_find(connector->dev, NULL,
  220. connector->encoder_ids[i]);
  221. if (!encoder)
  222. continue;
  223. if (encoder->encoder_type == encoder_type)
  224. return encoder;
  225. }
  226. return NULL;
  227. }
  228. struct edid *amdgpu_connector_edid(struct drm_connector *connector)
  229. {
  230. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  231. struct drm_property_blob *edid_blob = connector->edid_blob_ptr;
  232. if (amdgpu_connector->edid) {
  233. return amdgpu_connector->edid;
  234. } else if (edid_blob) {
  235. struct edid *edid = kmemdup(edid_blob->data, edid_blob->length, GFP_KERNEL);
  236. if (edid)
  237. amdgpu_connector->edid = edid;
  238. }
  239. return amdgpu_connector->edid;
  240. }
  241. static struct edid *
  242. amdgpu_connector_get_hardcoded_edid(struct amdgpu_device *adev)
  243. {
  244. struct edid *edid;
  245. if (adev->mode_info.bios_hardcoded_edid) {
  246. edid = kmalloc(adev->mode_info.bios_hardcoded_edid_size, GFP_KERNEL);
  247. if (edid) {
  248. memcpy((unsigned char *)edid,
  249. (unsigned char *)adev->mode_info.bios_hardcoded_edid,
  250. adev->mode_info.bios_hardcoded_edid_size);
  251. return edid;
  252. }
  253. }
  254. return NULL;
  255. }
  256. static void amdgpu_connector_get_edid(struct drm_connector *connector)
  257. {
  258. struct drm_device *dev = connector->dev;
  259. struct amdgpu_device *adev = dev->dev_private;
  260. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  261. if (amdgpu_connector->edid)
  262. return;
  263. /* on hw with routers, select right port */
  264. if (amdgpu_connector->router.ddc_valid)
  265. amdgpu_i2c_router_select_ddc_port(amdgpu_connector);
  266. if ((amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
  267. ENCODER_OBJECT_ID_NONE) &&
  268. amdgpu_connector->ddc_bus->has_aux) {
  269. amdgpu_connector->edid = drm_get_edid(connector,
  270. &amdgpu_connector->ddc_bus->aux.ddc);
  271. } else if ((connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) ||
  272. (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
  273. struct amdgpu_connector_atom_dig *dig = amdgpu_connector->con_priv;
  274. if ((dig->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT ||
  275. dig->dp_sink_type == CONNECTOR_OBJECT_ID_eDP) &&
  276. amdgpu_connector->ddc_bus->has_aux)
  277. amdgpu_connector->edid = drm_get_edid(connector,
  278. &amdgpu_connector->ddc_bus->aux.ddc);
  279. else if (amdgpu_connector->ddc_bus)
  280. amdgpu_connector->edid = drm_get_edid(connector,
  281. &amdgpu_connector->ddc_bus->adapter);
  282. } else if (amdgpu_connector->ddc_bus) {
  283. amdgpu_connector->edid = drm_get_edid(connector,
  284. &amdgpu_connector->ddc_bus->adapter);
  285. }
  286. if (!amdgpu_connector->edid) {
  287. /* some laptops provide a hardcoded edid in rom for LCDs */
  288. if (((connector->connector_type == DRM_MODE_CONNECTOR_LVDS) ||
  289. (connector->connector_type == DRM_MODE_CONNECTOR_eDP)))
  290. amdgpu_connector->edid = amdgpu_connector_get_hardcoded_edid(adev);
  291. }
  292. }
  293. static void amdgpu_connector_free_edid(struct drm_connector *connector)
  294. {
  295. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  296. kfree(amdgpu_connector->edid);
  297. amdgpu_connector->edid = NULL;
  298. }
  299. static int amdgpu_connector_ddc_get_modes(struct drm_connector *connector)
  300. {
  301. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  302. int ret;
  303. if (amdgpu_connector->edid) {
  304. drm_mode_connector_update_edid_property(connector, amdgpu_connector->edid);
  305. ret = drm_add_edid_modes(connector, amdgpu_connector->edid);
  306. return ret;
  307. }
  308. drm_mode_connector_update_edid_property(connector, NULL);
  309. return 0;
  310. }
  311. static struct drm_encoder *
  312. amdgpu_connector_best_single_encoder(struct drm_connector *connector)
  313. {
  314. int enc_id = connector->encoder_ids[0];
  315. /* pick the encoder ids */
  316. if (enc_id)
  317. return drm_encoder_find(connector->dev, NULL, enc_id);
  318. return NULL;
  319. }
  320. static void amdgpu_get_native_mode(struct drm_connector *connector)
  321. {
  322. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  323. struct amdgpu_encoder *amdgpu_encoder;
  324. if (encoder == NULL)
  325. return;
  326. amdgpu_encoder = to_amdgpu_encoder(encoder);
  327. if (!list_empty(&connector->probed_modes)) {
  328. struct drm_display_mode *preferred_mode =
  329. list_first_entry(&connector->probed_modes,
  330. struct drm_display_mode, head);
  331. amdgpu_encoder->native_mode = *preferred_mode;
  332. } else {
  333. amdgpu_encoder->native_mode.clock = 0;
  334. }
  335. }
  336. static struct drm_display_mode *
  337. amdgpu_connector_lcd_native_mode(struct drm_encoder *encoder)
  338. {
  339. struct drm_device *dev = encoder->dev;
  340. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  341. struct drm_display_mode *mode = NULL;
  342. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  343. if (native_mode->hdisplay != 0 &&
  344. native_mode->vdisplay != 0 &&
  345. native_mode->clock != 0) {
  346. mode = drm_mode_duplicate(dev, native_mode);
  347. mode->type = DRM_MODE_TYPE_PREFERRED | DRM_MODE_TYPE_DRIVER;
  348. drm_mode_set_name(mode);
  349. DRM_DEBUG_KMS("Adding native panel mode %s\n", mode->name);
  350. } else if (native_mode->hdisplay != 0 &&
  351. native_mode->vdisplay != 0) {
  352. /* mac laptops without an edid */
  353. /* Note that this is not necessarily the exact panel mode,
  354. * but an approximation based on the cvt formula. For these
  355. * systems we should ideally read the mode info out of the
  356. * registers or add a mode table, but this works and is much
  357. * simpler.
  358. */
  359. mode = drm_cvt_mode(dev, native_mode->hdisplay, native_mode->vdisplay, 60, true, false, false);
  360. mode->type = DRM_MODE_TYPE_PREFERRED | DRM_MODE_TYPE_DRIVER;
  361. DRM_DEBUG_KMS("Adding cvt approximation of native panel mode %s\n", mode->name);
  362. }
  363. return mode;
  364. }
  365. static void amdgpu_connector_add_common_modes(struct drm_encoder *encoder,
  366. struct drm_connector *connector)
  367. {
  368. struct drm_device *dev = encoder->dev;
  369. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  370. struct drm_display_mode *mode = NULL;
  371. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  372. int i;
  373. static const struct mode_size {
  374. int w;
  375. int h;
  376. } common_modes[17] = {
  377. { 640, 480},
  378. { 720, 480},
  379. { 800, 600},
  380. { 848, 480},
  381. {1024, 768},
  382. {1152, 768},
  383. {1280, 720},
  384. {1280, 800},
  385. {1280, 854},
  386. {1280, 960},
  387. {1280, 1024},
  388. {1440, 900},
  389. {1400, 1050},
  390. {1680, 1050},
  391. {1600, 1200},
  392. {1920, 1080},
  393. {1920, 1200}
  394. };
  395. for (i = 0; i < 17; i++) {
  396. if (amdgpu_encoder->devices & (ATOM_DEVICE_TV_SUPPORT)) {
  397. if (common_modes[i].w > 1024 ||
  398. common_modes[i].h > 768)
  399. continue;
  400. }
  401. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  402. if (common_modes[i].w > native_mode->hdisplay ||
  403. common_modes[i].h > native_mode->vdisplay ||
  404. (common_modes[i].w == native_mode->hdisplay &&
  405. common_modes[i].h == native_mode->vdisplay))
  406. continue;
  407. }
  408. if (common_modes[i].w < 320 || common_modes[i].h < 200)
  409. continue;
  410. mode = drm_cvt_mode(dev, common_modes[i].w, common_modes[i].h, 60, false, false, false);
  411. drm_mode_probed_add(connector, mode);
  412. }
  413. }
  414. static int amdgpu_connector_set_property(struct drm_connector *connector,
  415. struct drm_property *property,
  416. uint64_t val)
  417. {
  418. struct drm_device *dev = connector->dev;
  419. struct amdgpu_device *adev = dev->dev_private;
  420. struct drm_encoder *encoder;
  421. struct amdgpu_encoder *amdgpu_encoder;
  422. if (property == adev->mode_info.coherent_mode_property) {
  423. struct amdgpu_encoder_atom_dig *dig;
  424. bool new_coherent_mode;
  425. /* need to find digital encoder on connector */
  426. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  427. if (!encoder)
  428. return 0;
  429. amdgpu_encoder = to_amdgpu_encoder(encoder);
  430. if (!amdgpu_encoder->enc_priv)
  431. return 0;
  432. dig = amdgpu_encoder->enc_priv;
  433. new_coherent_mode = val ? true : false;
  434. if (dig->coherent_mode != new_coherent_mode) {
  435. dig->coherent_mode = new_coherent_mode;
  436. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  437. }
  438. }
  439. if (property == adev->mode_info.audio_property) {
  440. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  441. /* need to find digital encoder on connector */
  442. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  443. if (!encoder)
  444. return 0;
  445. amdgpu_encoder = to_amdgpu_encoder(encoder);
  446. if (amdgpu_connector->audio != val) {
  447. amdgpu_connector->audio = val;
  448. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  449. }
  450. }
  451. if (property == adev->mode_info.dither_property) {
  452. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  453. /* need to find digital encoder on connector */
  454. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  455. if (!encoder)
  456. return 0;
  457. amdgpu_encoder = to_amdgpu_encoder(encoder);
  458. if (amdgpu_connector->dither != val) {
  459. amdgpu_connector->dither = val;
  460. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  461. }
  462. }
  463. if (property == adev->mode_info.underscan_property) {
  464. /* need to find digital encoder on connector */
  465. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  466. if (!encoder)
  467. return 0;
  468. amdgpu_encoder = to_amdgpu_encoder(encoder);
  469. if (amdgpu_encoder->underscan_type != val) {
  470. amdgpu_encoder->underscan_type = val;
  471. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  472. }
  473. }
  474. if (property == adev->mode_info.underscan_hborder_property) {
  475. /* need to find digital encoder on connector */
  476. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  477. if (!encoder)
  478. return 0;
  479. amdgpu_encoder = to_amdgpu_encoder(encoder);
  480. if (amdgpu_encoder->underscan_hborder != val) {
  481. amdgpu_encoder->underscan_hborder = val;
  482. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  483. }
  484. }
  485. if (property == adev->mode_info.underscan_vborder_property) {
  486. /* need to find digital encoder on connector */
  487. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  488. if (!encoder)
  489. return 0;
  490. amdgpu_encoder = to_amdgpu_encoder(encoder);
  491. if (amdgpu_encoder->underscan_vborder != val) {
  492. amdgpu_encoder->underscan_vborder = val;
  493. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  494. }
  495. }
  496. if (property == adev->mode_info.load_detect_property) {
  497. struct amdgpu_connector *amdgpu_connector =
  498. to_amdgpu_connector(connector);
  499. if (val == 0)
  500. amdgpu_connector->dac_load_detect = false;
  501. else
  502. amdgpu_connector->dac_load_detect = true;
  503. }
  504. if (property == dev->mode_config.scaling_mode_property) {
  505. enum amdgpu_rmx_type rmx_type;
  506. if (connector->encoder) {
  507. amdgpu_encoder = to_amdgpu_encoder(connector->encoder);
  508. } else {
  509. const struct drm_connector_helper_funcs *connector_funcs = connector->helper_private;
  510. amdgpu_encoder = to_amdgpu_encoder(connector_funcs->best_encoder(connector));
  511. }
  512. switch (val) {
  513. default:
  514. case DRM_MODE_SCALE_NONE: rmx_type = RMX_OFF; break;
  515. case DRM_MODE_SCALE_CENTER: rmx_type = RMX_CENTER; break;
  516. case DRM_MODE_SCALE_ASPECT: rmx_type = RMX_ASPECT; break;
  517. case DRM_MODE_SCALE_FULLSCREEN: rmx_type = RMX_FULL; break;
  518. }
  519. if (amdgpu_encoder->rmx_type == rmx_type)
  520. return 0;
  521. if ((rmx_type != DRM_MODE_SCALE_NONE) &&
  522. (amdgpu_encoder->native_mode.clock == 0))
  523. return 0;
  524. amdgpu_encoder->rmx_type = rmx_type;
  525. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  526. }
  527. return 0;
  528. }
  529. static void
  530. amdgpu_connector_fixup_lcd_native_mode(struct drm_encoder *encoder,
  531. struct drm_connector *connector)
  532. {
  533. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  534. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  535. struct drm_display_mode *t, *mode;
  536. /* If the EDID preferred mode doesn't match the native mode, use it */
  537. list_for_each_entry_safe(mode, t, &connector->probed_modes, head) {
  538. if (mode->type & DRM_MODE_TYPE_PREFERRED) {
  539. if (mode->hdisplay != native_mode->hdisplay ||
  540. mode->vdisplay != native_mode->vdisplay)
  541. memcpy(native_mode, mode, sizeof(*mode));
  542. }
  543. }
  544. /* Try to get native mode details from EDID if necessary */
  545. if (!native_mode->clock) {
  546. list_for_each_entry_safe(mode, t, &connector->probed_modes, head) {
  547. if (mode->hdisplay == native_mode->hdisplay &&
  548. mode->vdisplay == native_mode->vdisplay) {
  549. *native_mode = *mode;
  550. drm_mode_set_crtcinfo(native_mode, CRTC_INTERLACE_HALVE_V);
  551. DRM_DEBUG_KMS("Determined LVDS native mode details from EDID\n");
  552. break;
  553. }
  554. }
  555. }
  556. if (!native_mode->clock) {
  557. DRM_DEBUG_KMS("No LVDS native mode details, disabling RMX\n");
  558. amdgpu_encoder->rmx_type = RMX_OFF;
  559. }
  560. }
  561. static int amdgpu_connector_lvds_get_modes(struct drm_connector *connector)
  562. {
  563. struct drm_encoder *encoder;
  564. int ret = 0;
  565. struct drm_display_mode *mode;
  566. amdgpu_connector_get_edid(connector);
  567. ret = amdgpu_connector_ddc_get_modes(connector);
  568. if (ret > 0) {
  569. encoder = amdgpu_connector_best_single_encoder(connector);
  570. if (encoder) {
  571. amdgpu_connector_fixup_lcd_native_mode(encoder, connector);
  572. /* add scaled modes */
  573. amdgpu_connector_add_common_modes(encoder, connector);
  574. }
  575. return ret;
  576. }
  577. encoder = amdgpu_connector_best_single_encoder(connector);
  578. if (!encoder)
  579. return 0;
  580. /* we have no EDID modes */
  581. mode = amdgpu_connector_lcd_native_mode(encoder);
  582. if (mode) {
  583. ret = 1;
  584. drm_mode_probed_add(connector, mode);
  585. /* add the width/height from vbios tables if available */
  586. connector->display_info.width_mm = mode->width_mm;
  587. connector->display_info.height_mm = mode->height_mm;
  588. /* add scaled modes */
  589. amdgpu_connector_add_common_modes(encoder, connector);
  590. }
  591. return ret;
  592. }
  593. static enum drm_mode_status amdgpu_connector_lvds_mode_valid(struct drm_connector *connector,
  594. struct drm_display_mode *mode)
  595. {
  596. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  597. if ((mode->hdisplay < 320) || (mode->vdisplay < 240))
  598. return MODE_PANEL;
  599. if (encoder) {
  600. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  601. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  602. /* AVIVO hardware supports downscaling modes larger than the panel
  603. * to the panel size, but I'm not sure this is desirable.
  604. */
  605. if ((mode->hdisplay > native_mode->hdisplay) ||
  606. (mode->vdisplay > native_mode->vdisplay))
  607. return MODE_PANEL;
  608. /* if scaling is disabled, block non-native modes */
  609. if (amdgpu_encoder->rmx_type == RMX_OFF) {
  610. if ((mode->hdisplay != native_mode->hdisplay) ||
  611. (mode->vdisplay != native_mode->vdisplay))
  612. return MODE_PANEL;
  613. }
  614. }
  615. return MODE_OK;
  616. }
  617. static enum drm_connector_status
  618. amdgpu_connector_lvds_detect(struct drm_connector *connector, bool force)
  619. {
  620. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  621. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  622. enum drm_connector_status ret = connector_status_disconnected;
  623. int r;
  624. if (!drm_kms_helper_is_poll_worker()) {
  625. r = pm_runtime_get_sync(connector->dev->dev);
  626. if (r < 0)
  627. return connector_status_disconnected;
  628. }
  629. if (encoder) {
  630. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  631. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  632. /* check if panel is valid */
  633. if (native_mode->hdisplay >= 320 && native_mode->vdisplay >= 240)
  634. ret = connector_status_connected;
  635. }
  636. /* check for edid as well */
  637. amdgpu_connector_get_edid(connector);
  638. if (amdgpu_connector->edid)
  639. ret = connector_status_connected;
  640. /* check acpi lid status ??? */
  641. amdgpu_connector_update_scratch_regs(connector, ret);
  642. if (!drm_kms_helper_is_poll_worker()) {
  643. pm_runtime_mark_last_busy(connector->dev->dev);
  644. pm_runtime_put_autosuspend(connector->dev->dev);
  645. }
  646. return ret;
  647. }
  648. static void amdgpu_connector_unregister(struct drm_connector *connector)
  649. {
  650. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  651. if (amdgpu_connector->ddc_bus && amdgpu_connector->ddc_bus->has_aux) {
  652. drm_dp_aux_unregister(&amdgpu_connector->ddc_bus->aux);
  653. amdgpu_connector->ddc_bus->has_aux = false;
  654. }
  655. }
  656. static void amdgpu_connector_destroy(struct drm_connector *connector)
  657. {
  658. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  659. amdgpu_connector_free_edid(connector);
  660. kfree(amdgpu_connector->con_priv);
  661. drm_connector_unregister(connector);
  662. drm_connector_cleanup(connector);
  663. kfree(connector);
  664. }
  665. static int amdgpu_connector_set_lcd_property(struct drm_connector *connector,
  666. struct drm_property *property,
  667. uint64_t value)
  668. {
  669. struct drm_device *dev = connector->dev;
  670. struct amdgpu_encoder *amdgpu_encoder;
  671. enum amdgpu_rmx_type rmx_type;
  672. DRM_DEBUG_KMS("\n");
  673. if (property != dev->mode_config.scaling_mode_property)
  674. return 0;
  675. if (connector->encoder)
  676. amdgpu_encoder = to_amdgpu_encoder(connector->encoder);
  677. else {
  678. const struct drm_connector_helper_funcs *connector_funcs = connector->helper_private;
  679. amdgpu_encoder = to_amdgpu_encoder(connector_funcs->best_encoder(connector));
  680. }
  681. switch (value) {
  682. case DRM_MODE_SCALE_NONE: rmx_type = RMX_OFF; break;
  683. case DRM_MODE_SCALE_CENTER: rmx_type = RMX_CENTER; break;
  684. case DRM_MODE_SCALE_ASPECT: rmx_type = RMX_ASPECT; break;
  685. default:
  686. case DRM_MODE_SCALE_FULLSCREEN: rmx_type = RMX_FULL; break;
  687. }
  688. if (amdgpu_encoder->rmx_type == rmx_type)
  689. return 0;
  690. amdgpu_encoder->rmx_type = rmx_type;
  691. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  692. return 0;
  693. }
  694. static const struct drm_connector_helper_funcs amdgpu_connector_lvds_helper_funcs = {
  695. .get_modes = amdgpu_connector_lvds_get_modes,
  696. .mode_valid = amdgpu_connector_lvds_mode_valid,
  697. .best_encoder = amdgpu_connector_best_single_encoder,
  698. };
  699. static const struct drm_connector_funcs amdgpu_connector_lvds_funcs = {
  700. .dpms = drm_helper_connector_dpms,
  701. .detect = amdgpu_connector_lvds_detect,
  702. .fill_modes = drm_helper_probe_single_connector_modes,
  703. .early_unregister = amdgpu_connector_unregister,
  704. .destroy = amdgpu_connector_destroy,
  705. .set_property = amdgpu_connector_set_lcd_property,
  706. };
  707. static int amdgpu_connector_vga_get_modes(struct drm_connector *connector)
  708. {
  709. int ret;
  710. amdgpu_connector_get_edid(connector);
  711. ret = amdgpu_connector_ddc_get_modes(connector);
  712. return ret;
  713. }
  714. static enum drm_mode_status amdgpu_connector_vga_mode_valid(struct drm_connector *connector,
  715. struct drm_display_mode *mode)
  716. {
  717. struct drm_device *dev = connector->dev;
  718. struct amdgpu_device *adev = dev->dev_private;
  719. /* XXX check mode bandwidth */
  720. if ((mode->clock / 10) > adev->clock.max_pixel_clock)
  721. return MODE_CLOCK_HIGH;
  722. return MODE_OK;
  723. }
  724. static enum drm_connector_status
  725. amdgpu_connector_vga_detect(struct drm_connector *connector, bool force)
  726. {
  727. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  728. struct drm_encoder *encoder;
  729. const struct drm_encoder_helper_funcs *encoder_funcs;
  730. bool dret = false;
  731. enum drm_connector_status ret = connector_status_disconnected;
  732. int r;
  733. if (!drm_kms_helper_is_poll_worker()) {
  734. r = pm_runtime_get_sync(connector->dev->dev);
  735. if (r < 0)
  736. return connector_status_disconnected;
  737. }
  738. encoder = amdgpu_connector_best_single_encoder(connector);
  739. if (!encoder)
  740. ret = connector_status_disconnected;
  741. if (amdgpu_connector->ddc_bus)
  742. dret = amdgpu_display_ddc_probe(amdgpu_connector, false);
  743. if (dret) {
  744. amdgpu_connector->detected_by_load = false;
  745. amdgpu_connector_free_edid(connector);
  746. amdgpu_connector_get_edid(connector);
  747. if (!amdgpu_connector->edid) {
  748. DRM_ERROR("%s: probed a monitor but no|invalid EDID\n",
  749. connector->name);
  750. ret = connector_status_connected;
  751. } else {
  752. amdgpu_connector->use_digital =
  753. !!(amdgpu_connector->edid->input & DRM_EDID_INPUT_DIGITAL);
  754. /* some oems have boards with separate digital and analog connectors
  755. * with a shared ddc line (often vga + hdmi)
  756. */
  757. if (amdgpu_connector->use_digital && amdgpu_connector->shared_ddc) {
  758. amdgpu_connector_free_edid(connector);
  759. ret = connector_status_disconnected;
  760. } else {
  761. ret = connector_status_connected;
  762. }
  763. }
  764. } else {
  765. /* if we aren't forcing don't do destructive polling */
  766. if (!force) {
  767. /* only return the previous status if we last
  768. * detected a monitor via load.
  769. */
  770. if (amdgpu_connector->detected_by_load)
  771. ret = connector->status;
  772. goto out;
  773. }
  774. if (amdgpu_connector->dac_load_detect && encoder) {
  775. encoder_funcs = encoder->helper_private;
  776. ret = encoder_funcs->detect(encoder, connector);
  777. if (ret != connector_status_disconnected)
  778. amdgpu_connector->detected_by_load = true;
  779. }
  780. }
  781. amdgpu_connector_update_scratch_regs(connector, ret);
  782. out:
  783. if (!drm_kms_helper_is_poll_worker()) {
  784. pm_runtime_mark_last_busy(connector->dev->dev);
  785. pm_runtime_put_autosuspend(connector->dev->dev);
  786. }
  787. return ret;
  788. }
  789. static const struct drm_connector_helper_funcs amdgpu_connector_vga_helper_funcs = {
  790. .get_modes = amdgpu_connector_vga_get_modes,
  791. .mode_valid = amdgpu_connector_vga_mode_valid,
  792. .best_encoder = amdgpu_connector_best_single_encoder,
  793. };
  794. static const struct drm_connector_funcs amdgpu_connector_vga_funcs = {
  795. .dpms = drm_helper_connector_dpms,
  796. .detect = amdgpu_connector_vga_detect,
  797. .fill_modes = drm_helper_probe_single_connector_modes,
  798. .early_unregister = amdgpu_connector_unregister,
  799. .destroy = amdgpu_connector_destroy,
  800. .set_property = amdgpu_connector_set_property,
  801. };
  802. static bool
  803. amdgpu_connector_check_hpd_status_unchanged(struct drm_connector *connector)
  804. {
  805. struct drm_device *dev = connector->dev;
  806. struct amdgpu_device *adev = dev->dev_private;
  807. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  808. enum drm_connector_status status;
  809. if (amdgpu_connector->hpd.hpd != AMDGPU_HPD_NONE) {
  810. if (amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd))
  811. status = connector_status_connected;
  812. else
  813. status = connector_status_disconnected;
  814. if (connector->status == status)
  815. return true;
  816. }
  817. return false;
  818. }
  819. /*
  820. * DVI is complicated
  821. * Do a DDC probe, if DDC probe passes, get the full EDID so
  822. * we can do analog/digital monitor detection at this point.
  823. * If the monitor is an analog monitor or we got no DDC,
  824. * we need to find the DAC encoder object for this connector.
  825. * If we got no DDC, we do load detection on the DAC encoder object.
  826. * If we got analog DDC or load detection passes on the DAC encoder
  827. * we have to check if this analog encoder is shared with anyone else (TV)
  828. * if its shared we have to set the other connector to disconnected.
  829. */
  830. static enum drm_connector_status
  831. amdgpu_connector_dvi_detect(struct drm_connector *connector, bool force)
  832. {
  833. struct drm_device *dev = connector->dev;
  834. struct amdgpu_device *adev = dev->dev_private;
  835. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  836. struct drm_encoder *encoder = NULL;
  837. const struct drm_encoder_helper_funcs *encoder_funcs;
  838. int i, r;
  839. enum drm_connector_status ret = connector_status_disconnected;
  840. bool dret = false, broken_edid = false;
  841. if (!drm_kms_helper_is_poll_worker()) {
  842. r = pm_runtime_get_sync(connector->dev->dev);
  843. if (r < 0)
  844. return connector_status_disconnected;
  845. }
  846. if (!force && amdgpu_connector_check_hpd_status_unchanged(connector)) {
  847. ret = connector->status;
  848. goto exit;
  849. }
  850. if (amdgpu_connector->ddc_bus)
  851. dret = amdgpu_display_ddc_probe(amdgpu_connector, false);
  852. if (dret) {
  853. amdgpu_connector->detected_by_load = false;
  854. amdgpu_connector_free_edid(connector);
  855. amdgpu_connector_get_edid(connector);
  856. if (!amdgpu_connector->edid) {
  857. DRM_ERROR("%s: probed a monitor but no|invalid EDID\n",
  858. connector->name);
  859. ret = connector_status_connected;
  860. broken_edid = true; /* defer use_digital to later */
  861. } else {
  862. amdgpu_connector->use_digital =
  863. !!(amdgpu_connector->edid->input & DRM_EDID_INPUT_DIGITAL);
  864. /* some oems have boards with separate digital and analog connectors
  865. * with a shared ddc line (often vga + hdmi)
  866. */
  867. if ((!amdgpu_connector->use_digital) && amdgpu_connector->shared_ddc) {
  868. amdgpu_connector_free_edid(connector);
  869. ret = connector_status_disconnected;
  870. } else {
  871. ret = connector_status_connected;
  872. }
  873. /* This gets complicated. We have boards with VGA + HDMI with a
  874. * shared DDC line and we have boards with DVI-D + HDMI with a shared
  875. * DDC line. The latter is more complex because with DVI<->HDMI adapters
  876. * you don't really know what's connected to which port as both are digital.
  877. */
  878. if (amdgpu_connector->shared_ddc && (ret == connector_status_connected)) {
  879. struct drm_connector *list_connector;
  880. struct amdgpu_connector *list_amdgpu_connector;
  881. list_for_each_entry(list_connector, &dev->mode_config.connector_list, head) {
  882. if (connector == list_connector)
  883. continue;
  884. list_amdgpu_connector = to_amdgpu_connector(list_connector);
  885. if (list_amdgpu_connector->shared_ddc &&
  886. (list_amdgpu_connector->ddc_bus->rec.i2c_id ==
  887. amdgpu_connector->ddc_bus->rec.i2c_id)) {
  888. /* cases where both connectors are digital */
  889. if (list_connector->connector_type != DRM_MODE_CONNECTOR_VGA) {
  890. /* hpd is our only option in this case */
  891. if (!amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd)) {
  892. amdgpu_connector_free_edid(connector);
  893. ret = connector_status_disconnected;
  894. }
  895. }
  896. }
  897. }
  898. }
  899. }
  900. }
  901. if ((ret == connector_status_connected) && (amdgpu_connector->use_digital == true))
  902. goto out;
  903. /* DVI-D and HDMI-A are digital only */
  904. if ((connector->connector_type == DRM_MODE_CONNECTOR_DVID) ||
  905. (connector->connector_type == DRM_MODE_CONNECTOR_HDMIA))
  906. goto out;
  907. /* if we aren't forcing don't do destructive polling */
  908. if (!force) {
  909. /* only return the previous status if we last
  910. * detected a monitor via load.
  911. */
  912. if (amdgpu_connector->detected_by_load)
  913. ret = connector->status;
  914. goto out;
  915. }
  916. /* find analog encoder */
  917. if (amdgpu_connector->dac_load_detect) {
  918. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  919. if (connector->encoder_ids[i] == 0)
  920. break;
  921. encoder = drm_encoder_find(connector->dev, NULL, connector->encoder_ids[i]);
  922. if (!encoder)
  923. continue;
  924. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC &&
  925. encoder->encoder_type != DRM_MODE_ENCODER_TVDAC)
  926. continue;
  927. encoder_funcs = encoder->helper_private;
  928. if (encoder_funcs->detect) {
  929. if (!broken_edid) {
  930. if (ret != connector_status_connected) {
  931. /* deal with analog monitors without DDC */
  932. ret = encoder_funcs->detect(encoder, connector);
  933. if (ret == connector_status_connected) {
  934. amdgpu_connector->use_digital = false;
  935. }
  936. if (ret != connector_status_disconnected)
  937. amdgpu_connector->detected_by_load = true;
  938. }
  939. } else {
  940. enum drm_connector_status lret;
  941. /* assume digital unless load detected otherwise */
  942. amdgpu_connector->use_digital = true;
  943. lret = encoder_funcs->detect(encoder, connector);
  944. DRM_DEBUG_KMS("load_detect %x returned: %x\n",encoder->encoder_type,lret);
  945. if (lret == connector_status_connected)
  946. amdgpu_connector->use_digital = false;
  947. }
  948. break;
  949. }
  950. }
  951. }
  952. out:
  953. /* updated in get modes as well since we need to know if it's analog or digital */
  954. amdgpu_connector_update_scratch_regs(connector, ret);
  955. exit:
  956. if (!drm_kms_helper_is_poll_worker()) {
  957. pm_runtime_mark_last_busy(connector->dev->dev);
  958. pm_runtime_put_autosuspend(connector->dev->dev);
  959. }
  960. return ret;
  961. }
  962. /* okay need to be smart in here about which encoder to pick */
  963. static struct drm_encoder *
  964. amdgpu_connector_dvi_encoder(struct drm_connector *connector)
  965. {
  966. int enc_id = connector->encoder_ids[0];
  967. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  968. struct drm_encoder *encoder;
  969. int i;
  970. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  971. if (connector->encoder_ids[i] == 0)
  972. break;
  973. encoder = drm_encoder_find(connector->dev, NULL, connector->encoder_ids[i]);
  974. if (!encoder)
  975. continue;
  976. if (amdgpu_connector->use_digital == true) {
  977. if (encoder->encoder_type == DRM_MODE_ENCODER_TMDS)
  978. return encoder;
  979. } else {
  980. if (encoder->encoder_type == DRM_MODE_ENCODER_DAC ||
  981. encoder->encoder_type == DRM_MODE_ENCODER_TVDAC)
  982. return encoder;
  983. }
  984. }
  985. /* see if we have a default encoder TODO */
  986. /* then check use digitial */
  987. /* pick the first one */
  988. if (enc_id)
  989. return drm_encoder_find(connector->dev, NULL, enc_id);
  990. return NULL;
  991. }
  992. static void amdgpu_connector_dvi_force(struct drm_connector *connector)
  993. {
  994. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  995. if (connector->force == DRM_FORCE_ON)
  996. amdgpu_connector->use_digital = false;
  997. if (connector->force == DRM_FORCE_ON_DIGITAL)
  998. amdgpu_connector->use_digital = true;
  999. }
  1000. static enum drm_mode_status amdgpu_connector_dvi_mode_valid(struct drm_connector *connector,
  1001. struct drm_display_mode *mode)
  1002. {
  1003. struct drm_device *dev = connector->dev;
  1004. struct amdgpu_device *adev = dev->dev_private;
  1005. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  1006. /* XXX check mode bandwidth */
  1007. if (amdgpu_connector->use_digital && (mode->clock > 165000)) {
  1008. if ((amdgpu_connector->connector_object_id == CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I) ||
  1009. (amdgpu_connector->connector_object_id == CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D) ||
  1010. (amdgpu_connector->connector_object_id == CONNECTOR_OBJECT_ID_HDMI_TYPE_B)) {
  1011. return MODE_OK;
  1012. } else if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  1013. /* HDMI 1.3+ supports max clock of 340 Mhz */
  1014. if (mode->clock > 340000)
  1015. return MODE_CLOCK_HIGH;
  1016. else
  1017. return MODE_OK;
  1018. } else {
  1019. return MODE_CLOCK_HIGH;
  1020. }
  1021. }
  1022. /* check against the max pixel clock */
  1023. if ((mode->clock / 10) > adev->clock.max_pixel_clock)
  1024. return MODE_CLOCK_HIGH;
  1025. return MODE_OK;
  1026. }
  1027. static const struct drm_connector_helper_funcs amdgpu_connector_dvi_helper_funcs = {
  1028. .get_modes = amdgpu_connector_vga_get_modes,
  1029. .mode_valid = amdgpu_connector_dvi_mode_valid,
  1030. .best_encoder = amdgpu_connector_dvi_encoder,
  1031. };
  1032. static const struct drm_connector_funcs amdgpu_connector_dvi_funcs = {
  1033. .dpms = drm_helper_connector_dpms,
  1034. .detect = amdgpu_connector_dvi_detect,
  1035. .fill_modes = drm_helper_probe_single_connector_modes,
  1036. .set_property = amdgpu_connector_set_property,
  1037. .early_unregister = amdgpu_connector_unregister,
  1038. .destroy = amdgpu_connector_destroy,
  1039. .force = amdgpu_connector_dvi_force,
  1040. };
  1041. static int amdgpu_connector_dp_get_modes(struct drm_connector *connector)
  1042. {
  1043. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  1044. struct amdgpu_connector_atom_dig *amdgpu_dig_connector = amdgpu_connector->con_priv;
  1045. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  1046. int ret;
  1047. if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
  1048. (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
  1049. struct drm_display_mode *mode;
  1050. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1051. if (!amdgpu_dig_connector->edp_on)
  1052. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  1053. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1054. amdgpu_connector_get_edid(connector);
  1055. ret = amdgpu_connector_ddc_get_modes(connector);
  1056. if (!amdgpu_dig_connector->edp_on)
  1057. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  1058. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1059. } else {
  1060. /* need to setup ddc on the bridge */
  1061. if (amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
  1062. ENCODER_OBJECT_ID_NONE) {
  1063. if (encoder)
  1064. amdgpu_atombios_encoder_setup_ext_encoder_ddc(encoder);
  1065. }
  1066. amdgpu_connector_get_edid(connector);
  1067. ret = amdgpu_connector_ddc_get_modes(connector);
  1068. }
  1069. if (ret > 0) {
  1070. if (encoder) {
  1071. amdgpu_connector_fixup_lcd_native_mode(encoder, connector);
  1072. /* add scaled modes */
  1073. amdgpu_connector_add_common_modes(encoder, connector);
  1074. }
  1075. return ret;
  1076. }
  1077. if (!encoder)
  1078. return 0;
  1079. /* we have no EDID modes */
  1080. mode = amdgpu_connector_lcd_native_mode(encoder);
  1081. if (mode) {
  1082. ret = 1;
  1083. drm_mode_probed_add(connector, mode);
  1084. /* add the width/height from vbios tables if available */
  1085. connector->display_info.width_mm = mode->width_mm;
  1086. connector->display_info.height_mm = mode->height_mm;
  1087. /* add scaled modes */
  1088. amdgpu_connector_add_common_modes(encoder, connector);
  1089. }
  1090. } else {
  1091. /* need to setup ddc on the bridge */
  1092. if (amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
  1093. ENCODER_OBJECT_ID_NONE) {
  1094. if (encoder)
  1095. amdgpu_atombios_encoder_setup_ext_encoder_ddc(encoder);
  1096. }
  1097. amdgpu_connector_get_edid(connector);
  1098. ret = amdgpu_connector_ddc_get_modes(connector);
  1099. amdgpu_get_native_mode(connector);
  1100. }
  1101. return ret;
  1102. }
  1103. u16 amdgpu_connector_encoder_get_dp_bridge_encoder_id(struct drm_connector *connector)
  1104. {
  1105. struct drm_encoder *encoder;
  1106. struct amdgpu_encoder *amdgpu_encoder;
  1107. int i;
  1108. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  1109. if (connector->encoder_ids[i] == 0)
  1110. break;
  1111. encoder = drm_encoder_find(connector->dev, NULL,
  1112. connector->encoder_ids[i]);
  1113. if (!encoder)
  1114. continue;
  1115. amdgpu_encoder = to_amdgpu_encoder(encoder);
  1116. switch (amdgpu_encoder->encoder_id) {
  1117. case ENCODER_OBJECT_ID_TRAVIS:
  1118. case ENCODER_OBJECT_ID_NUTMEG:
  1119. return amdgpu_encoder->encoder_id;
  1120. default:
  1121. break;
  1122. }
  1123. }
  1124. return ENCODER_OBJECT_ID_NONE;
  1125. }
  1126. static bool amdgpu_connector_encoder_is_hbr2(struct drm_connector *connector)
  1127. {
  1128. struct drm_encoder *encoder;
  1129. struct amdgpu_encoder *amdgpu_encoder;
  1130. int i;
  1131. bool found = false;
  1132. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  1133. if (connector->encoder_ids[i] == 0)
  1134. break;
  1135. encoder = drm_encoder_find(connector->dev, NULL,
  1136. connector->encoder_ids[i]);
  1137. if (!encoder)
  1138. continue;
  1139. amdgpu_encoder = to_amdgpu_encoder(encoder);
  1140. if (amdgpu_encoder->caps & ATOM_ENCODER_CAP_RECORD_HBR2)
  1141. found = true;
  1142. }
  1143. return found;
  1144. }
  1145. bool amdgpu_connector_is_dp12_capable(struct drm_connector *connector)
  1146. {
  1147. struct drm_device *dev = connector->dev;
  1148. struct amdgpu_device *adev = dev->dev_private;
  1149. if ((adev->clock.default_dispclk >= 53900) &&
  1150. amdgpu_connector_encoder_is_hbr2(connector)) {
  1151. return true;
  1152. }
  1153. return false;
  1154. }
  1155. static enum drm_connector_status
  1156. amdgpu_connector_dp_detect(struct drm_connector *connector, bool force)
  1157. {
  1158. struct drm_device *dev = connector->dev;
  1159. struct amdgpu_device *adev = dev->dev_private;
  1160. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  1161. enum drm_connector_status ret = connector_status_disconnected;
  1162. struct amdgpu_connector_atom_dig *amdgpu_dig_connector = amdgpu_connector->con_priv;
  1163. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  1164. int r;
  1165. if (!drm_kms_helper_is_poll_worker()) {
  1166. r = pm_runtime_get_sync(connector->dev->dev);
  1167. if (r < 0)
  1168. return connector_status_disconnected;
  1169. }
  1170. if (!force && amdgpu_connector_check_hpd_status_unchanged(connector)) {
  1171. ret = connector->status;
  1172. goto out;
  1173. }
  1174. amdgpu_connector_free_edid(connector);
  1175. if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
  1176. (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
  1177. if (encoder) {
  1178. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1179. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  1180. /* check if panel is valid */
  1181. if (native_mode->hdisplay >= 320 && native_mode->vdisplay >= 240)
  1182. ret = connector_status_connected;
  1183. }
  1184. /* eDP is always DP */
  1185. amdgpu_dig_connector->dp_sink_type = CONNECTOR_OBJECT_ID_DISPLAYPORT;
  1186. if (!amdgpu_dig_connector->edp_on)
  1187. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  1188. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1189. if (!amdgpu_atombios_dp_get_dpcd(amdgpu_connector))
  1190. ret = connector_status_connected;
  1191. if (!amdgpu_dig_connector->edp_on)
  1192. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  1193. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1194. } else if (amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
  1195. ENCODER_OBJECT_ID_NONE) {
  1196. /* DP bridges are always DP */
  1197. amdgpu_dig_connector->dp_sink_type = CONNECTOR_OBJECT_ID_DISPLAYPORT;
  1198. /* get the DPCD from the bridge */
  1199. amdgpu_atombios_dp_get_dpcd(amdgpu_connector);
  1200. if (encoder) {
  1201. /* setup ddc on the bridge */
  1202. amdgpu_atombios_encoder_setup_ext_encoder_ddc(encoder);
  1203. /* bridge chips are always aux */
  1204. /* try DDC */
  1205. if (amdgpu_display_ddc_probe(amdgpu_connector, true))
  1206. ret = connector_status_connected;
  1207. else if (amdgpu_connector->dac_load_detect) { /* try load detection */
  1208. const struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
  1209. ret = encoder_funcs->detect(encoder, connector);
  1210. }
  1211. }
  1212. } else {
  1213. amdgpu_dig_connector->dp_sink_type =
  1214. amdgpu_atombios_dp_get_sinktype(amdgpu_connector);
  1215. if (amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd)) {
  1216. ret = connector_status_connected;
  1217. if (amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT)
  1218. amdgpu_atombios_dp_get_dpcd(amdgpu_connector);
  1219. } else {
  1220. if (amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) {
  1221. if (!amdgpu_atombios_dp_get_dpcd(amdgpu_connector))
  1222. ret = connector_status_connected;
  1223. } else {
  1224. /* try non-aux ddc (DP to DVI/HDMI/etc. adapter) */
  1225. if (amdgpu_display_ddc_probe(amdgpu_connector,
  1226. false))
  1227. ret = connector_status_connected;
  1228. }
  1229. }
  1230. }
  1231. amdgpu_connector_update_scratch_regs(connector, ret);
  1232. out:
  1233. if (!drm_kms_helper_is_poll_worker()) {
  1234. pm_runtime_mark_last_busy(connector->dev->dev);
  1235. pm_runtime_put_autosuspend(connector->dev->dev);
  1236. }
  1237. return ret;
  1238. }
  1239. static enum drm_mode_status amdgpu_connector_dp_mode_valid(struct drm_connector *connector,
  1240. struct drm_display_mode *mode)
  1241. {
  1242. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  1243. struct amdgpu_connector_atom_dig *amdgpu_dig_connector = amdgpu_connector->con_priv;
  1244. /* XXX check mode bandwidth */
  1245. if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
  1246. (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
  1247. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  1248. if ((mode->hdisplay < 320) || (mode->vdisplay < 240))
  1249. return MODE_PANEL;
  1250. if (encoder) {
  1251. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1252. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  1253. /* AVIVO hardware supports downscaling modes larger than the panel
  1254. * to the panel size, but I'm not sure this is desirable.
  1255. */
  1256. if ((mode->hdisplay > native_mode->hdisplay) ||
  1257. (mode->vdisplay > native_mode->vdisplay))
  1258. return MODE_PANEL;
  1259. /* if scaling is disabled, block non-native modes */
  1260. if (amdgpu_encoder->rmx_type == RMX_OFF) {
  1261. if ((mode->hdisplay != native_mode->hdisplay) ||
  1262. (mode->vdisplay != native_mode->vdisplay))
  1263. return MODE_PANEL;
  1264. }
  1265. }
  1266. return MODE_OK;
  1267. } else {
  1268. if ((amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  1269. (amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
  1270. return amdgpu_atombios_dp_mode_valid_helper(connector, mode);
  1271. } else {
  1272. if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  1273. /* HDMI 1.3+ supports max clock of 340 Mhz */
  1274. if (mode->clock > 340000)
  1275. return MODE_CLOCK_HIGH;
  1276. } else {
  1277. if (mode->clock > 165000)
  1278. return MODE_CLOCK_HIGH;
  1279. }
  1280. }
  1281. }
  1282. return MODE_OK;
  1283. }
  1284. static const struct drm_connector_helper_funcs amdgpu_connector_dp_helper_funcs = {
  1285. .get_modes = amdgpu_connector_dp_get_modes,
  1286. .mode_valid = amdgpu_connector_dp_mode_valid,
  1287. .best_encoder = amdgpu_connector_dvi_encoder,
  1288. };
  1289. static const struct drm_connector_funcs amdgpu_connector_dp_funcs = {
  1290. .dpms = drm_helper_connector_dpms,
  1291. .detect = amdgpu_connector_dp_detect,
  1292. .fill_modes = drm_helper_probe_single_connector_modes,
  1293. .set_property = amdgpu_connector_set_property,
  1294. .early_unregister = amdgpu_connector_unregister,
  1295. .destroy = amdgpu_connector_destroy,
  1296. .force = amdgpu_connector_dvi_force,
  1297. };
  1298. static const struct drm_connector_funcs amdgpu_connector_edp_funcs = {
  1299. .dpms = drm_helper_connector_dpms,
  1300. .detect = amdgpu_connector_dp_detect,
  1301. .fill_modes = drm_helper_probe_single_connector_modes,
  1302. .set_property = amdgpu_connector_set_lcd_property,
  1303. .early_unregister = amdgpu_connector_unregister,
  1304. .destroy = amdgpu_connector_destroy,
  1305. .force = amdgpu_connector_dvi_force,
  1306. };
  1307. void
  1308. amdgpu_connector_add(struct amdgpu_device *adev,
  1309. uint32_t connector_id,
  1310. uint32_t supported_device,
  1311. int connector_type,
  1312. struct amdgpu_i2c_bus_rec *i2c_bus,
  1313. uint16_t connector_object_id,
  1314. struct amdgpu_hpd *hpd,
  1315. struct amdgpu_router *router)
  1316. {
  1317. struct drm_device *dev = adev->ddev;
  1318. struct drm_connector *connector;
  1319. struct amdgpu_connector *amdgpu_connector;
  1320. struct amdgpu_connector_atom_dig *amdgpu_dig_connector;
  1321. struct drm_encoder *encoder;
  1322. struct amdgpu_encoder *amdgpu_encoder;
  1323. uint32_t subpixel_order = SubPixelNone;
  1324. bool shared_ddc = false;
  1325. bool is_dp_bridge = false;
  1326. bool has_aux = false;
  1327. if (connector_type == DRM_MODE_CONNECTOR_Unknown)
  1328. return;
  1329. /* see if we already added it */
  1330. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1331. amdgpu_connector = to_amdgpu_connector(connector);
  1332. if (amdgpu_connector->connector_id == connector_id) {
  1333. amdgpu_connector->devices |= supported_device;
  1334. return;
  1335. }
  1336. if (amdgpu_connector->ddc_bus && i2c_bus->valid) {
  1337. if (amdgpu_connector->ddc_bus->rec.i2c_id == i2c_bus->i2c_id) {
  1338. amdgpu_connector->shared_ddc = true;
  1339. shared_ddc = true;
  1340. }
  1341. if (amdgpu_connector->router_bus && router->ddc_valid &&
  1342. (amdgpu_connector->router.router_id == router->router_id)) {
  1343. amdgpu_connector->shared_ddc = false;
  1344. shared_ddc = false;
  1345. }
  1346. }
  1347. }
  1348. /* check if it's a dp bridge */
  1349. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1350. amdgpu_encoder = to_amdgpu_encoder(encoder);
  1351. if (amdgpu_encoder->devices & supported_device) {
  1352. switch (amdgpu_encoder->encoder_id) {
  1353. case ENCODER_OBJECT_ID_TRAVIS:
  1354. case ENCODER_OBJECT_ID_NUTMEG:
  1355. is_dp_bridge = true;
  1356. break;
  1357. default:
  1358. break;
  1359. }
  1360. }
  1361. }
  1362. amdgpu_connector = kzalloc(sizeof(struct amdgpu_connector), GFP_KERNEL);
  1363. if (!amdgpu_connector)
  1364. return;
  1365. connector = &amdgpu_connector->base;
  1366. amdgpu_connector->connector_id = connector_id;
  1367. amdgpu_connector->devices = supported_device;
  1368. amdgpu_connector->shared_ddc = shared_ddc;
  1369. amdgpu_connector->connector_object_id = connector_object_id;
  1370. amdgpu_connector->hpd = *hpd;
  1371. amdgpu_connector->router = *router;
  1372. if (router->ddc_valid || router->cd_valid) {
  1373. amdgpu_connector->router_bus = amdgpu_i2c_lookup(adev, &router->i2c_info);
  1374. if (!amdgpu_connector->router_bus)
  1375. DRM_ERROR("Failed to assign router i2c bus! Check dmesg for i2c errors.\n");
  1376. }
  1377. if (is_dp_bridge) {
  1378. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1379. if (!amdgpu_dig_connector)
  1380. goto failed;
  1381. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1382. if (i2c_bus->valid) {
  1383. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1384. if (amdgpu_connector->ddc_bus)
  1385. has_aux = true;
  1386. else
  1387. DRM_ERROR("DP: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1388. }
  1389. switch (connector_type) {
  1390. case DRM_MODE_CONNECTOR_VGA:
  1391. case DRM_MODE_CONNECTOR_DVIA:
  1392. default:
  1393. drm_connector_init(dev, &amdgpu_connector->base,
  1394. &amdgpu_connector_dp_funcs, connector_type);
  1395. drm_connector_helper_add(&amdgpu_connector->base,
  1396. &amdgpu_connector_dp_helper_funcs);
  1397. connector->interlace_allowed = true;
  1398. connector->doublescan_allowed = true;
  1399. amdgpu_connector->dac_load_detect = true;
  1400. drm_object_attach_property(&amdgpu_connector->base.base,
  1401. adev->mode_info.load_detect_property,
  1402. 1);
  1403. drm_object_attach_property(&amdgpu_connector->base.base,
  1404. dev->mode_config.scaling_mode_property,
  1405. DRM_MODE_SCALE_NONE);
  1406. break;
  1407. case DRM_MODE_CONNECTOR_DVII:
  1408. case DRM_MODE_CONNECTOR_DVID:
  1409. case DRM_MODE_CONNECTOR_HDMIA:
  1410. case DRM_MODE_CONNECTOR_HDMIB:
  1411. case DRM_MODE_CONNECTOR_DisplayPort:
  1412. drm_connector_init(dev, &amdgpu_connector->base,
  1413. &amdgpu_connector_dp_funcs, connector_type);
  1414. drm_connector_helper_add(&amdgpu_connector->base,
  1415. &amdgpu_connector_dp_helper_funcs);
  1416. drm_object_attach_property(&amdgpu_connector->base.base,
  1417. adev->mode_info.underscan_property,
  1418. UNDERSCAN_OFF);
  1419. drm_object_attach_property(&amdgpu_connector->base.base,
  1420. adev->mode_info.underscan_hborder_property,
  1421. 0);
  1422. drm_object_attach_property(&amdgpu_connector->base.base,
  1423. adev->mode_info.underscan_vborder_property,
  1424. 0);
  1425. drm_object_attach_property(&amdgpu_connector->base.base,
  1426. dev->mode_config.scaling_mode_property,
  1427. DRM_MODE_SCALE_NONE);
  1428. drm_object_attach_property(&amdgpu_connector->base.base,
  1429. adev->mode_info.dither_property,
  1430. AMDGPU_FMT_DITHER_DISABLE);
  1431. if (amdgpu_audio != 0)
  1432. drm_object_attach_property(&amdgpu_connector->base.base,
  1433. adev->mode_info.audio_property,
  1434. AMDGPU_AUDIO_AUTO);
  1435. subpixel_order = SubPixelHorizontalRGB;
  1436. connector->interlace_allowed = true;
  1437. if (connector_type == DRM_MODE_CONNECTOR_HDMIB)
  1438. connector->doublescan_allowed = true;
  1439. else
  1440. connector->doublescan_allowed = false;
  1441. if (connector_type == DRM_MODE_CONNECTOR_DVII) {
  1442. amdgpu_connector->dac_load_detect = true;
  1443. drm_object_attach_property(&amdgpu_connector->base.base,
  1444. adev->mode_info.load_detect_property,
  1445. 1);
  1446. }
  1447. break;
  1448. case DRM_MODE_CONNECTOR_LVDS:
  1449. case DRM_MODE_CONNECTOR_eDP:
  1450. drm_connector_init(dev, &amdgpu_connector->base,
  1451. &amdgpu_connector_edp_funcs, connector_type);
  1452. drm_connector_helper_add(&amdgpu_connector->base,
  1453. &amdgpu_connector_dp_helper_funcs);
  1454. drm_object_attach_property(&amdgpu_connector->base.base,
  1455. dev->mode_config.scaling_mode_property,
  1456. DRM_MODE_SCALE_FULLSCREEN);
  1457. subpixel_order = SubPixelHorizontalRGB;
  1458. connector->interlace_allowed = false;
  1459. connector->doublescan_allowed = false;
  1460. break;
  1461. }
  1462. } else {
  1463. switch (connector_type) {
  1464. case DRM_MODE_CONNECTOR_VGA:
  1465. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_vga_funcs, connector_type);
  1466. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_vga_helper_funcs);
  1467. if (i2c_bus->valid) {
  1468. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1469. if (!amdgpu_connector->ddc_bus)
  1470. DRM_ERROR("VGA: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1471. }
  1472. amdgpu_connector->dac_load_detect = true;
  1473. drm_object_attach_property(&amdgpu_connector->base.base,
  1474. adev->mode_info.load_detect_property,
  1475. 1);
  1476. drm_object_attach_property(&amdgpu_connector->base.base,
  1477. dev->mode_config.scaling_mode_property,
  1478. DRM_MODE_SCALE_NONE);
  1479. /* no HPD on analog connectors */
  1480. amdgpu_connector->hpd.hpd = AMDGPU_HPD_NONE;
  1481. connector->interlace_allowed = true;
  1482. connector->doublescan_allowed = true;
  1483. break;
  1484. case DRM_MODE_CONNECTOR_DVIA:
  1485. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_vga_funcs, connector_type);
  1486. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_vga_helper_funcs);
  1487. if (i2c_bus->valid) {
  1488. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1489. if (!amdgpu_connector->ddc_bus)
  1490. DRM_ERROR("DVIA: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1491. }
  1492. amdgpu_connector->dac_load_detect = true;
  1493. drm_object_attach_property(&amdgpu_connector->base.base,
  1494. adev->mode_info.load_detect_property,
  1495. 1);
  1496. drm_object_attach_property(&amdgpu_connector->base.base,
  1497. dev->mode_config.scaling_mode_property,
  1498. DRM_MODE_SCALE_NONE);
  1499. /* no HPD on analog connectors */
  1500. amdgpu_connector->hpd.hpd = AMDGPU_HPD_NONE;
  1501. connector->interlace_allowed = true;
  1502. connector->doublescan_allowed = true;
  1503. break;
  1504. case DRM_MODE_CONNECTOR_DVII:
  1505. case DRM_MODE_CONNECTOR_DVID:
  1506. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1507. if (!amdgpu_dig_connector)
  1508. goto failed;
  1509. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1510. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_dvi_funcs, connector_type);
  1511. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dvi_helper_funcs);
  1512. if (i2c_bus->valid) {
  1513. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1514. if (!amdgpu_connector->ddc_bus)
  1515. DRM_ERROR("DVI: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1516. }
  1517. subpixel_order = SubPixelHorizontalRGB;
  1518. drm_object_attach_property(&amdgpu_connector->base.base,
  1519. adev->mode_info.coherent_mode_property,
  1520. 1);
  1521. drm_object_attach_property(&amdgpu_connector->base.base,
  1522. adev->mode_info.underscan_property,
  1523. UNDERSCAN_OFF);
  1524. drm_object_attach_property(&amdgpu_connector->base.base,
  1525. adev->mode_info.underscan_hborder_property,
  1526. 0);
  1527. drm_object_attach_property(&amdgpu_connector->base.base,
  1528. adev->mode_info.underscan_vborder_property,
  1529. 0);
  1530. drm_object_attach_property(&amdgpu_connector->base.base,
  1531. dev->mode_config.scaling_mode_property,
  1532. DRM_MODE_SCALE_NONE);
  1533. if (amdgpu_audio != 0) {
  1534. drm_object_attach_property(&amdgpu_connector->base.base,
  1535. adev->mode_info.audio_property,
  1536. AMDGPU_AUDIO_AUTO);
  1537. }
  1538. drm_object_attach_property(&amdgpu_connector->base.base,
  1539. adev->mode_info.dither_property,
  1540. AMDGPU_FMT_DITHER_DISABLE);
  1541. if (connector_type == DRM_MODE_CONNECTOR_DVII) {
  1542. amdgpu_connector->dac_load_detect = true;
  1543. drm_object_attach_property(&amdgpu_connector->base.base,
  1544. adev->mode_info.load_detect_property,
  1545. 1);
  1546. }
  1547. connector->interlace_allowed = true;
  1548. if (connector_type == DRM_MODE_CONNECTOR_DVII)
  1549. connector->doublescan_allowed = true;
  1550. else
  1551. connector->doublescan_allowed = false;
  1552. break;
  1553. case DRM_MODE_CONNECTOR_HDMIA:
  1554. case DRM_MODE_CONNECTOR_HDMIB:
  1555. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1556. if (!amdgpu_dig_connector)
  1557. goto failed;
  1558. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1559. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_dvi_funcs, connector_type);
  1560. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dvi_helper_funcs);
  1561. if (i2c_bus->valid) {
  1562. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1563. if (!amdgpu_connector->ddc_bus)
  1564. DRM_ERROR("HDMI: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1565. }
  1566. drm_object_attach_property(&amdgpu_connector->base.base,
  1567. adev->mode_info.coherent_mode_property,
  1568. 1);
  1569. drm_object_attach_property(&amdgpu_connector->base.base,
  1570. adev->mode_info.underscan_property,
  1571. UNDERSCAN_OFF);
  1572. drm_object_attach_property(&amdgpu_connector->base.base,
  1573. adev->mode_info.underscan_hborder_property,
  1574. 0);
  1575. drm_object_attach_property(&amdgpu_connector->base.base,
  1576. adev->mode_info.underscan_vborder_property,
  1577. 0);
  1578. drm_object_attach_property(&amdgpu_connector->base.base,
  1579. dev->mode_config.scaling_mode_property,
  1580. DRM_MODE_SCALE_NONE);
  1581. if (amdgpu_audio != 0) {
  1582. drm_object_attach_property(&amdgpu_connector->base.base,
  1583. adev->mode_info.audio_property,
  1584. AMDGPU_AUDIO_AUTO);
  1585. }
  1586. drm_object_attach_property(&amdgpu_connector->base.base,
  1587. adev->mode_info.dither_property,
  1588. AMDGPU_FMT_DITHER_DISABLE);
  1589. subpixel_order = SubPixelHorizontalRGB;
  1590. connector->interlace_allowed = true;
  1591. if (connector_type == DRM_MODE_CONNECTOR_HDMIB)
  1592. connector->doublescan_allowed = true;
  1593. else
  1594. connector->doublescan_allowed = false;
  1595. break;
  1596. case DRM_MODE_CONNECTOR_DisplayPort:
  1597. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1598. if (!amdgpu_dig_connector)
  1599. goto failed;
  1600. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1601. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_dp_funcs, connector_type);
  1602. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dp_helper_funcs);
  1603. if (i2c_bus->valid) {
  1604. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1605. if (amdgpu_connector->ddc_bus)
  1606. has_aux = true;
  1607. else
  1608. DRM_ERROR("DP: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1609. }
  1610. subpixel_order = SubPixelHorizontalRGB;
  1611. drm_object_attach_property(&amdgpu_connector->base.base,
  1612. adev->mode_info.coherent_mode_property,
  1613. 1);
  1614. drm_object_attach_property(&amdgpu_connector->base.base,
  1615. adev->mode_info.underscan_property,
  1616. UNDERSCAN_OFF);
  1617. drm_object_attach_property(&amdgpu_connector->base.base,
  1618. adev->mode_info.underscan_hborder_property,
  1619. 0);
  1620. drm_object_attach_property(&amdgpu_connector->base.base,
  1621. adev->mode_info.underscan_vborder_property,
  1622. 0);
  1623. drm_object_attach_property(&amdgpu_connector->base.base,
  1624. dev->mode_config.scaling_mode_property,
  1625. DRM_MODE_SCALE_NONE);
  1626. if (amdgpu_audio != 0) {
  1627. drm_object_attach_property(&amdgpu_connector->base.base,
  1628. adev->mode_info.audio_property,
  1629. AMDGPU_AUDIO_AUTO);
  1630. }
  1631. drm_object_attach_property(&amdgpu_connector->base.base,
  1632. adev->mode_info.dither_property,
  1633. AMDGPU_FMT_DITHER_DISABLE);
  1634. connector->interlace_allowed = true;
  1635. /* in theory with a DP to VGA converter... */
  1636. connector->doublescan_allowed = false;
  1637. break;
  1638. case DRM_MODE_CONNECTOR_eDP:
  1639. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1640. if (!amdgpu_dig_connector)
  1641. goto failed;
  1642. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1643. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_edp_funcs, connector_type);
  1644. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dp_helper_funcs);
  1645. if (i2c_bus->valid) {
  1646. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1647. if (amdgpu_connector->ddc_bus)
  1648. has_aux = true;
  1649. else
  1650. DRM_ERROR("DP: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1651. }
  1652. drm_object_attach_property(&amdgpu_connector->base.base,
  1653. dev->mode_config.scaling_mode_property,
  1654. DRM_MODE_SCALE_FULLSCREEN);
  1655. subpixel_order = SubPixelHorizontalRGB;
  1656. connector->interlace_allowed = false;
  1657. connector->doublescan_allowed = false;
  1658. break;
  1659. case DRM_MODE_CONNECTOR_LVDS:
  1660. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1661. if (!amdgpu_dig_connector)
  1662. goto failed;
  1663. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1664. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_lvds_funcs, connector_type);
  1665. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_lvds_helper_funcs);
  1666. if (i2c_bus->valid) {
  1667. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1668. if (!amdgpu_connector->ddc_bus)
  1669. DRM_ERROR("LVDS: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1670. }
  1671. drm_object_attach_property(&amdgpu_connector->base.base,
  1672. dev->mode_config.scaling_mode_property,
  1673. DRM_MODE_SCALE_FULLSCREEN);
  1674. subpixel_order = SubPixelHorizontalRGB;
  1675. connector->interlace_allowed = false;
  1676. connector->doublescan_allowed = false;
  1677. break;
  1678. }
  1679. }
  1680. if (amdgpu_connector->hpd.hpd == AMDGPU_HPD_NONE) {
  1681. if (i2c_bus->valid) {
  1682. connector->polled = DRM_CONNECTOR_POLL_CONNECT |
  1683. DRM_CONNECTOR_POLL_DISCONNECT;
  1684. }
  1685. } else
  1686. connector->polled = DRM_CONNECTOR_POLL_HPD;
  1687. connector->display_info.subpixel_order = subpixel_order;
  1688. drm_connector_register(connector);
  1689. if (has_aux)
  1690. amdgpu_atombios_dp_aux_init(amdgpu_connector);
  1691. return;
  1692. failed:
  1693. drm_connector_cleanup(connector);
  1694. kfree(connector);
  1695. }