amdgpu_acp.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: AMD
  23. *
  24. */
  25. #include <linux/irqdomain.h>
  26. #include <linux/pm_domain.h>
  27. #include <linux/platform_device.h>
  28. #include <sound/designware_i2s.h>
  29. #include <sound/pcm.h>
  30. #include "amdgpu.h"
  31. #include "atom.h"
  32. #include "amdgpu_acp.h"
  33. #include "acp_gfx_if.h"
  34. #define ACP_TILE_ON_MASK 0x03
  35. #define ACP_TILE_OFF_MASK 0x02
  36. #define ACP_TILE_ON_RETAIN_REG_MASK 0x1f
  37. #define ACP_TILE_OFF_RETAIN_REG_MASK 0x20
  38. #define ACP_TILE_P1_MASK 0x3e
  39. #define ACP_TILE_P2_MASK 0x3d
  40. #define ACP_TILE_DSP0_MASK 0x3b
  41. #define ACP_TILE_DSP1_MASK 0x37
  42. #define ACP_TILE_DSP2_MASK 0x2f
  43. #define ACP_DMA_REGS_END 0x146c0
  44. #define ACP_I2S_PLAY_REGS_START 0x14840
  45. #define ACP_I2S_PLAY_REGS_END 0x148b4
  46. #define ACP_I2S_CAP_REGS_START 0x148b8
  47. #define ACP_I2S_CAP_REGS_END 0x1496c
  48. #define ACP_I2S_COMP1_CAP_REG_OFFSET 0xac
  49. #define ACP_I2S_COMP2_CAP_REG_OFFSET 0xa8
  50. #define ACP_I2S_COMP1_PLAY_REG_OFFSET 0x6c
  51. #define ACP_I2S_COMP2_PLAY_REG_OFFSET 0x68
  52. #define mmACP_PGFSM_RETAIN_REG 0x51c9
  53. #define mmACP_PGFSM_CONFIG_REG 0x51ca
  54. #define mmACP_PGFSM_READ_REG_0 0x51cc
  55. #define mmACP_MEM_SHUT_DOWN_REQ_LO 0x51f8
  56. #define mmACP_MEM_SHUT_DOWN_REQ_HI 0x51f9
  57. #define mmACP_MEM_SHUT_DOWN_STS_LO 0x51fa
  58. #define mmACP_MEM_SHUT_DOWN_STS_HI 0x51fb
  59. #define mmACP_CONTROL 0x5131
  60. #define mmACP_STATUS 0x5133
  61. #define mmACP_SOFT_RESET 0x5134
  62. #define ACP_CONTROL__ClkEn_MASK 0x1
  63. #define ACP_SOFT_RESET__SoftResetAud_MASK 0x100
  64. #define ACP_SOFT_RESET__SoftResetAudDone_MASK 0x1000000
  65. #define ACP_CLOCK_EN_TIME_OUT_VALUE 0x000000FF
  66. #define ACP_SOFT_RESET_DONE_TIME_OUT_VALUE 0x000000FF
  67. #define ACP_TIMEOUT_LOOP 0x000000FF
  68. #define ACP_DEVS 3
  69. #define ACP_SRC_ID 162
  70. enum {
  71. ACP_TILE_P1 = 0,
  72. ACP_TILE_P2,
  73. ACP_TILE_DSP0,
  74. ACP_TILE_DSP1,
  75. ACP_TILE_DSP2,
  76. };
  77. static int acp_sw_init(void *handle)
  78. {
  79. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  80. adev->acp.parent = adev->dev;
  81. adev->acp.cgs_device =
  82. amdgpu_cgs_create_device(adev);
  83. if (!adev->acp.cgs_device)
  84. return -EINVAL;
  85. return 0;
  86. }
  87. static int acp_sw_fini(void *handle)
  88. {
  89. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  90. if (adev->acp.cgs_device)
  91. amdgpu_cgs_destroy_device(adev->acp.cgs_device);
  92. return 0;
  93. }
  94. /* power off a tile/block within ACP */
  95. static int acp_suspend_tile(void *cgs_dev, int tile)
  96. {
  97. u32 val = 0;
  98. u32 count = 0;
  99. if ((tile < ACP_TILE_P1) || (tile > ACP_TILE_DSP2)) {
  100. pr_err("Invalid ACP tile : %d to suspend\n", tile);
  101. return -1;
  102. }
  103. val = cgs_read_register(cgs_dev, mmACP_PGFSM_READ_REG_0 + tile);
  104. val &= ACP_TILE_ON_MASK;
  105. if (val == 0x0) {
  106. val = cgs_read_register(cgs_dev, mmACP_PGFSM_RETAIN_REG);
  107. val = val | (1 << tile);
  108. cgs_write_register(cgs_dev, mmACP_PGFSM_RETAIN_REG, val);
  109. cgs_write_register(cgs_dev, mmACP_PGFSM_CONFIG_REG,
  110. 0x500 + tile);
  111. count = ACP_TIMEOUT_LOOP;
  112. while (true) {
  113. val = cgs_read_register(cgs_dev, mmACP_PGFSM_READ_REG_0
  114. + tile);
  115. val = val & ACP_TILE_ON_MASK;
  116. if (val == ACP_TILE_OFF_MASK)
  117. break;
  118. if (--count == 0) {
  119. pr_err("Timeout reading ACP PGFSM status\n");
  120. return -ETIMEDOUT;
  121. }
  122. udelay(100);
  123. }
  124. val = cgs_read_register(cgs_dev, mmACP_PGFSM_RETAIN_REG);
  125. val |= ACP_TILE_OFF_RETAIN_REG_MASK;
  126. cgs_write_register(cgs_dev, mmACP_PGFSM_RETAIN_REG, val);
  127. }
  128. return 0;
  129. }
  130. /* power on a tile/block within ACP */
  131. static int acp_resume_tile(void *cgs_dev, int tile)
  132. {
  133. u32 val = 0;
  134. u32 count = 0;
  135. if ((tile < ACP_TILE_P1) || (tile > ACP_TILE_DSP2)) {
  136. pr_err("Invalid ACP tile to resume\n");
  137. return -1;
  138. }
  139. val = cgs_read_register(cgs_dev, mmACP_PGFSM_READ_REG_0 + tile);
  140. val = val & ACP_TILE_ON_MASK;
  141. if (val != 0x0) {
  142. cgs_write_register(cgs_dev, mmACP_PGFSM_CONFIG_REG,
  143. 0x600 + tile);
  144. count = ACP_TIMEOUT_LOOP;
  145. while (true) {
  146. val = cgs_read_register(cgs_dev, mmACP_PGFSM_READ_REG_0
  147. + tile);
  148. val = val & ACP_TILE_ON_MASK;
  149. if (val == 0x0)
  150. break;
  151. if (--count == 0) {
  152. pr_err("Timeout reading ACP PGFSM status\n");
  153. return -ETIMEDOUT;
  154. }
  155. udelay(100);
  156. }
  157. val = cgs_read_register(cgs_dev, mmACP_PGFSM_RETAIN_REG);
  158. if (tile == ACP_TILE_P1)
  159. val = val & (ACP_TILE_P1_MASK);
  160. else if (tile == ACP_TILE_P2)
  161. val = val & (ACP_TILE_P2_MASK);
  162. cgs_write_register(cgs_dev, mmACP_PGFSM_RETAIN_REG, val);
  163. }
  164. return 0;
  165. }
  166. struct acp_pm_domain {
  167. void *cgs_dev;
  168. struct generic_pm_domain gpd;
  169. };
  170. static int acp_poweroff(struct generic_pm_domain *genpd)
  171. {
  172. int i, ret;
  173. struct acp_pm_domain *apd;
  174. apd = container_of(genpd, struct acp_pm_domain, gpd);
  175. if (apd != NULL) {
  176. /* Donot return abruptly if any of power tile fails to suspend.
  177. * Log it and continue powering off other tile
  178. */
  179. for (i = 4; i >= 0 ; i--) {
  180. ret = acp_suspend_tile(apd->cgs_dev, ACP_TILE_P1 + i);
  181. if (ret)
  182. pr_err("ACP tile %d tile suspend failed\n", i);
  183. }
  184. }
  185. return 0;
  186. }
  187. static int acp_poweron(struct generic_pm_domain *genpd)
  188. {
  189. int i, ret;
  190. struct acp_pm_domain *apd;
  191. apd = container_of(genpd, struct acp_pm_domain, gpd);
  192. if (apd != NULL) {
  193. for (i = 0; i < 2; i++) {
  194. ret = acp_resume_tile(apd->cgs_dev, ACP_TILE_P1 + i);
  195. if (ret) {
  196. pr_err("ACP tile %d resume failed\n", i);
  197. break;
  198. }
  199. }
  200. /* Disable DSPs which are not going to be used */
  201. for (i = 0; i < 3; i++) {
  202. ret = acp_suspend_tile(apd->cgs_dev, ACP_TILE_DSP0 + i);
  203. /* Continue suspending other DSP, even if one fails */
  204. if (ret)
  205. pr_err("ACP DSP %d suspend failed\n", i);
  206. }
  207. }
  208. return 0;
  209. }
  210. static struct device *get_mfd_cell_dev(const char *device_name, int r)
  211. {
  212. char auto_dev_name[25];
  213. struct device *dev;
  214. snprintf(auto_dev_name, sizeof(auto_dev_name),
  215. "%s.%d.auto", device_name, r);
  216. dev = bus_find_device_by_name(&platform_bus_type, NULL, auto_dev_name);
  217. dev_info(dev, "device %s added to pm domain\n", auto_dev_name);
  218. return dev;
  219. }
  220. /**
  221. * acp_hw_init - start and test ACP block
  222. *
  223. * @adev: amdgpu_device pointer
  224. *
  225. */
  226. static int acp_hw_init(void *handle)
  227. {
  228. int r, i;
  229. uint64_t acp_base;
  230. u32 val = 0;
  231. u32 count = 0;
  232. struct device *dev;
  233. struct i2s_platform_data *i2s_pdata;
  234. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  235. const struct amdgpu_ip_block *ip_block =
  236. amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_ACP);
  237. if (!ip_block)
  238. return -EINVAL;
  239. r = amd_acp_hw_init(adev->acp.cgs_device,
  240. ip_block->version->major, ip_block->version->minor);
  241. /* -ENODEV means board uses AZ rather than ACP */
  242. if (r == -ENODEV)
  243. return 0;
  244. else if (r)
  245. return r;
  246. if (adev->rmmio_size == 0 || adev->rmmio_size < 0x5289)
  247. return -EINVAL;
  248. acp_base = adev->rmmio_base;
  249. if (adev->asic_type != CHIP_STONEY) {
  250. adev->acp.acp_genpd = kzalloc(sizeof(struct acp_pm_domain), GFP_KERNEL);
  251. if (adev->acp.acp_genpd == NULL)
  252. return -ENOMEM;
  253. adev->acp.acp_genpd->gpd.name = "ACP_AUDIO";
  254. adev->acp.acp_genpd->gpd.power_off = acp_poweroff;
  255. adev->acp.acp_genpd->gpd.power_on = acp_poweron;
  256. adev->acp.acp_genpd->cgs_dev = adev->acp.cgs_device;
  257. pm_genpd_init(&adev->acp.acp_genpd->gpd, NULL, false);
  258. }
  259. adev->acp.acp_cell = kzalloc(sizeof(struct mfd_cell) * ACP_DEVS,
  260. GFP_KERNEL);
  261. if (adev->acp.acp_cell == NULL)
  262. return -ENOMEM;
  263. adev->acp.acp_res = kzalloc(sizeof(struct resource) * 4, GFP_KERNEL);
  264. if (adev->acp.acp_res == NULL) {
  265. kfree(adev->acp.acp_cell);
  266. return -ENOMEM;
  267. }
  268. i2s_pdata = kzalloc(sizeof(struct i2s_platform_data) * 2, GFP_KERNEL);
  269. if (i2s_pdata == NULL) {
  270. kfree(adev->acp.acp_res);
  271. kfree(adev->acp.acp_cell);
  272. return -ENOMEM;
  273. }
  274. switch (adev->asic_type) {
  275. case CHIP_STONEY:
  276. i2s_pdata[0].quirks = DW_I2S_QUIRK_COMP_REG_OFFSET |
  277. DW_I2S_QUIRK_16BIT_IDX_OVERRIDE;
  278. break;
  279. default:
  280. i2s_pdata[0].quirks = DW_I2S_QUIRK_COMP_REG_OFFSET;
  281. }
  282. i2s_pdata[0].cap = DWC_I2S_PLAY;
  283. i2s_pdata[0].snd_rates = SNDRV_PCM_RATE_8000_96000;
  284. i2s_pdata[0].i2s_reg_comp1 = ACP_I2S_COMP1_PLAY_REG_OFFSET;
  285. i2s_pdata[0].i2s_reg_comp2 = ACP_I2S_COMP2_PLAY_REG_OFFSET;
  286. switch (adev->asic_type) {
  287. case CHIP_STONEY:
  288. i2s_pdata[1].quirks = DW_I2S_QUIRK_COMP_REG_OFFSET |
  289. DW_I2S_QUIRK_COMP_PARAM1 |
  290. DW_I2S_QUIRK_16BIT_IDX_OVERRIDE;
  291. break;
  292. default:
  293. i2s_pdata[1].quirks = DW_I2S_QUIRK_COMP_REG_OFFSET |
  294. DW_I2S_QUIRK_COMP_PARAM1;
  295. }
  296. i2s_pdata[1].cap = DWC_I2S_RECORD;
  297. i2s_pdata[1].snd_rates = SNDRV_PCM_RATE_8000_96000;
  298. i2s_pdata[1].i2s_reg_comp1 = ACP_I2S_COMP1_CAP_REG_OFFSET;
  299. i2s_pdata[1].i2s_reg_comp2 = ACP_I2S_COMP2_CAP_REG_OFFSET;
  300. adev->acp.acp_res[0].name = "acp2x_dma";
  301. adev->acp.acp_res[0].flags = IORESOURCE_MEM;
  302. adev->acp.acp_res[0].start = acp_base;
  303. adev->acp.acp_res[0].end = acp_base + ACP_DMA_REGS_END;
  304. adev->acp.acp_res[1].name = "acp2x_dw_i2s_play";
  305. adev->acp.acp_res[1].flags = IORESOURCE_MEM;
  306. adev->acp.acp_res[1].start = acp_base + ACP_I2S_PLAY_REGS_START;
  307. adev->acp.acp_res[1].end = acp_base + ACP_I2S_PLAY_REGS_END;
  308. adev->acp.acp_res[2].name = "acp2x_dw_i2s_cap";
  309. adev->acp.acp_res[2].flags = IORESOURCE_MEM;
  310. adev->acp.acp_res[2].start = acp_base + ACP_I2S_CAP_REGS_START;
  311. adev->acp.acp_res[2].end = acp_base + ACP_I2S_CAP_REGS_END;
  312. adev->acp.acp_res[3].name = "acp2x_dma_irq";
  313. adev->acp.acp_res[3].flags = IORESOURCE_IRQ;
  314. adev->acp.acp_res[3].start = amdgpu_irq_create_mapping(adev, 162);
  315. adev->acp.acp_res[3].end = adev->acp.acp_res[3].start;
  316. adev->acp.acp_cell[0].name = "acp_audio_dma";
  317. adev->acp.acp_cell[0].num_resources = 4;
  318. adev->acp.acp_cell[0].resources = &adev->acp.acp_res[0];
  319. adev->acp.acp_cell[0].platform_data = &adev->asic_type;
  320. adev->acp.acp_cell[0].pdata_size = sizeof(adev->asic_type);
  321. adev->acp.acp_cell[1].name = "designware-i2s";
  322. adev->acp.acp_cell[1].num_resources = 1;
  323. adev->acp.acp_cell[1].resources = &adev->acp.acp_res[1];
  324. adev->acp.acp_cell[1].platform_data = &i2s_pdata[0];
  325. adev->acp.acp_cell[1].pdata_size = sizeof(struct i2s_platform_data);
  326. adev->acp.acp_cell[2].name = "designware-i2s";
  327. adev->acp.acp_cell[2].num_resources = 1;
  328. adev->acp.acp_cell[2].resources = &adev->acp.acp_res[2];
  329. adev->acp.acp_cell[2].platform_data = &i2s_pdata[1];
  330. adev->acp.acp_cell[2].pdata_size = sizeof(struct i2s_platform_data);
  331. r = mfd_add_hotplug_devices(adev->acp.parent, adev->acp.acp_cell,
  332. ACP_DEVS);
  333. if (r)
  334. return r;
  335. if (adev->asic_type != CHIP_STONEY) {
  336. for (i = 0; i < ACP_DEVS ; i++) {
  337. dev = get_mfd_cell_dev(adev->acp.acp_cell[i].name, i);
  338. r = pm_genpd_add_device(&adev->acp.acp_genpd->gpd, dev);
  339. if (r) {
  340. dev_err(dev, "Failed to add dev to genpd\n");
  341. return r;
  342. }
  343. }
  344. }
  345. /* Assert Soft reset of ACP */
  346. val = cgs_read_register(adev->acp.cgs_device, mmACP_SOFT_RESET);
  347. val |= ACP_SOFT_RESET__SoftResetAud_MASK;
  348. cgs_write_register(adev->acp.cgs_device, mmACP_SOFT_RESET, val);
  349. count = ACP_SOFT_RESET_DONE_TIME_OUT_VALUE;
  350. while (true) {
  351. val = cgs_read_register(adev->acp.cgs_device, mmACP_SOFT_RESET);
  352. if (ACP_SOFT_RESET__SoftResetAudDone_MASK ==
  353. (val & ACP_SOFT_RESET__SoftResetAudDone_MASK))
  354. break;
  355. if (--count == 0) {
  356. dev_err(&adev->pdev->dev, "Failed to reset ACP\n");
  357. return -ETIMEDOUT;
  358. }
  359. udelay(100);
  360. }
  361. /* Enable clock to ACP and wait until the clock is enabled */
  362. val = cgs_read_register(adev->acp.cgs_device, mmACP_CONTROL);
  363. val = val | ACP_CONTROL__ClkEn_MASK;
  364. cgs_write_register(adev->acp.cgs_device, mmACP_CONTROL, val);
  365. count = ACP_CLOCK_EN_TIME_OUT_VALUE;
  366. while (true) {
  367. val = cgs_read_register(adev->acp.cgs_device, mmACP_STATUS);
  368. if (val & (u32) 0x1)
  369. break;
  370. if (--count == 0) {
  371. dev_err(&adev->pdev->dev, "Failed to reset ACP\n");
  372. return -ETIMEDOUT;
  373. }
  374. udelay(100);
  375. }
  376. /* Deassert the SOFT RESET flags */
  377. val = cgs_read_register(adev->acp.cgs_device, mmACP_SOFT_RESET);
  378. val &= ~ACP_SOFT_RESET__SoftResetAud_MASK;
  379. cgs_write_register(adev->acp.cgs_device, mmACP_SOFT_RESET, val);
  380. return 0;
  381. }
  382. /**
  383. * acp_hw_fini - stop the hardware block
  384. *
  385. * @adev: amdgpu_device pointer
  386. *
  387. */
  388. static int acp_hw_fini(void *handle)
  389. {
  390. int i, ret;
  391. u32 val = 0;
  392. u32 count = 0;
  393. struct device *dev;
  394. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  395. /* return early if no ACP */
  396. if (!adev->acp.acp_cell)
  397. return 0;
  398. /* Assert Soft reset of ACP */
  399. val = cgs_read_register(adev->acp.cgs_device, mmACP_SOFT_RESET);
  400. val |= ACP_SOFT_RESET__SoftResetAud_MASK;
  401. cgs_write_register(adev->acp.cgs_device, mmACP_SOFT_RESET, val);
  402. count = ACP_SOFT_RESET_DONE_TIME_OUT_VALUE;
  403. while (true) {
  404. val = cgs_read_register(adev->acp.cgs_device, mmACP_SOFT_RESET);
  405. if (ACP_SOFT_RESET__SoftResetAudDone_MASK ==
  406. (val & ACP_SOFT_RESET__SoftResetAudDone_MASK))
  407. break;
  408. if (--count == 0) {
  409. dev_err(&adev->pdev->dev, "Failed to reset ACP\n");
  410. return -ETIMEDOUT;
  411. }
  412. udelay(100);
  413. }
  414. /* Disable ACP clock */
  415. val = cgs_read_register(adev->acp.cgs_device, mmACP_CONTROL);
  416. val &= ~ACP_CONTROL__ClkEn_MASK;
  417. cgs_write_register(adev->acp.cgs_device, mmACP_CONTROL, val);
  418. count = ACP_CLOCK_EN_TIME_OUT_VALUE;
  419. while (true) {
  420. val = cgs_read_register(adev->acp.cgs_device, mmACP_STATUS);
  421. if (val & (u32) 0x1)
  422. break;
  423. if (--count == 0) {
  424. dev_err(&adev->pdev->dev, "Failed to reset ACP\n");
  425. return -ETIMEDOUT;
  426. }
  427. udelay(100);
  428. }
  429. if (adev->acp.acp_genpd) {
  430. for (i = 0; i < ACP_DEVS ; i++) {
  431. dev = get_mfd_cell_dev(adev->acp.acp_cell[i].name, i);
  432. ret = pm_genpd_remove_device(dev);
  433. /* If removal fails, dont giveup and try rest */
  434. if (ret)
  435. dev_err(dev, "remove dev from genpd failed\n");
  436. }
  437. kfree(adev->acp.acp_genpd);
  438. }
  439. mfd_remove_devices(adev->acp.parent);
  440. kfree(adev->acp.acp_res);
  441. kfree(adev->acp.acp_cell);
  442. return 0;
  443. }
  444. static int acp_suspend(void *handle)
  445. {
  446. return 0;
  447. }
  448. static int acp_resume(void *handle)
  449. {
  450. return 0;
  451. }
  452. static int acp_early_init(void *handle)
  453. {
  454. return 0;
  455. }
  456. static bool acp_is_idle(void *handle)
  457. {
  458. return true;
  459. }
  460. static int acp_wait_for_idle(void *handle)
  461. {
  462. return 0;
  463. }
  464. static int acp_soft_reset(void *handle)
  465. {
  466. return 0;
  467. }
  468. static int acp_set_clockgating_state(void *handle,
  469. enum amd_clockgating_state state)
  470. {
  471. return 0;
  472. }
  473. static int acp_set_powergating_state(void *handle,
  474. enum amd_powergating_state state)
  475. {
  476. return 0;
  477. }
  478. static const struct amd_ip_funcs acp_ip_funcs = {
  479. .name = "acp_ip",
  480. .early_init = acp_early_init,
  481. .late_init = NULL,
  482. .sw_init = acp_sw_init,
  483. .sw_fini = acp_sw_fini,
  484. .hw_init = acp_hw_init,
  485. .hw_fini = acp_hw_fini,
  486. .suspend = acp_suspend,
  487. .resume = acp_resume,
  488. .is_idle = acp_is_idle,
  489. .wait_for_idle = acp_wait_for_idle,
  490. .soft_reset = acp_soft_reset,
  491. .set_clockgating_state = acp_set_clockgating_state,
  492. .set_powergating_state = acp_set_powergating_state,
  493. };
  494. const struct amdgpu_ip_block_version acp_ip_block =
  495. {
  496. .type = AMD_IP_BLOCK_TYPE_ACP,
  497. .major = 2,
  498. .minor = 2,
  499. .rev = 0,
  500. .funcs = &acp_ip_funcs,
  501. };