mmhub_v1_0.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "amdgpu.h"
  24. #include "mmhub_v1_0.h"
  25. #include "vega10/soc15ip.h"
  26. #include "vega10/MMHUB/mmhub_1_0_offset.h"
  27. #include "vega10/MMHUB/mmhub_1_0_sh_mask.h"
  28. #include "vega10/MMHUB/mmhub_1_0_default.h"
  29. #include "vega10/ATHUB/athub_1_0_offset.h"
  30. #include "vega10/ATHUB/athub_1_0_sh_mask.h"
  31. #include "vega10/ATHUB/athub_1_0_default.h"
  32. #include "vega10/vega10_enum.h"
  33. #include "soc15_common.h"
  34. #define mmDAGB0_CNTL_MISC2_RV 0x008f
  35. #define mmDAGB0_CNTL_MISC2_RV_BASE_IDX 0
  36. u64 mmhub_v1_0_get_fb_location(struct amdgpu_device *adev)
  37. {
  38. u64 base = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_FB_LOCATION_BASE));
  39. base &= MC_VM_FB_LOCATION_BASE__FB_BASE_MASK;
  40. base <<= 24;
  41. return base;
  42. }
  43. static void mmhub_v1_0_init_gart_pt_regs(struct amdgpu_device *adev)
  44. {
  45. uint64_t value;
  46. BUG_ON(adev->gart.table_addr & (~0x0000FFFFFFFFF000ULL));
  47. value = adev->gart.table_addr - adev->mc.vram_start +
  48. adev->vm_manager.vram_base_offset;
  49. value &= 0x0000FFFFFFFFF000ULL;
  50. value |= 0x1; /* valid bit */
  51. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  52. mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32),
  53. lower_32_bits(value));
  54. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  55. mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32),
  56. upper_32_bits(value));
  57. }
  58. static void mmhub_v1_0_init_gart_aperture_regs(struct amdgpu_device *adev)
  59. {
  60. mmhub_v1_0_init_gart_pt_regs(adev);
  61. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  62. mmVM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32),
  63. (u32)(adev->mc.gtt_start >> 12));
  64. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  65. mmVM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32),
  66. (u32)(adev->mc.gtt_start >> 44));
  67. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  68. mmVM_CONTEXT0_PAGE_TABLE_END_ADDR_LO32),
  69. (u32)(adev->mc.gtt_end >> 12));
  70. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  71. mmVM_CONTEXT0_PAGE_TABLE_END_ADDR_HI32),
  72. (u32)(adev->mc.gtt_end >> 44));
  73. }
  74. static void mmhub_v1_0_init_system_aperture_regs(struct amdgpu_device *adev)
  75. {
  76. uint64_t value;
  77. uint32_t tmp;
  78. /* Disable AGP. */
  79. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_AGP_BASE), 0);
  80. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_AGP_TOP), 0);
  81. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_AGP_BOT), 0x00FFFFFF);
  82. /* Program the system aperture low logical page number. */
  83. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_SYSTEM_APERTURE_LOW_ADDR),
  84. adev->mc.vram_start >> 18);
  85. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR),
  86. adev->mc.vram_end >> 18);
  87. /* Set default page address. */
  88. value = adev->vram_scratch.gpu_addr - adev->mc.vram_start +
  89. adev->vm_manager.vram_base_offset;
  90. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  91. mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB),
  92. (u32)(value >> 12));
  93. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  94. mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB),
  95. (u32)(value >> 44));
  96. /* Program "protection fault". */
  97. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  98. mmVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32),
  99. (u32)(adev->dummy_page.addr >> 12));
  100. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  101. mmVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32),
  102. (u32)((u64)adev->dummy_page.addr >> 44));
  103. tmp = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL2));
  104. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL2,
  105. ACTIVE_PAGE_MIGRATION_PTE_READ_RETRY, 1);
  106. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL2), tmp);
  107. }
  108. static void mmhub_v1_0_init_tlb_regs(struct amdgpu_device *adev)
  109. {
  110. uint32_t tmp;
  111. /* Setup TLB control */
  112. tmp = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_MX_L1_TLB_CNTL));
  113. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  114. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
  115. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL,
  116. ENABLE_ADVANCED_DRIVER_MODEL, 1);
  117. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL,
  118. SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
  119. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ECO_BITS, 0);
  120. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL,
  121. MTYPE, MTYPE_UC);/* XXX for emulation. */
  122. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ATC_EN, 1);
  123. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_MX_L1_TLB_CNTL), tmp);
  124. }
  125. static void mmhub_v1_0_init_cache_regs(struct amdgpu_device *adev)
  126. {
  127. uint32_t tmp;
  128. /* Setup L2 cache */
  129. tmp = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_CNTL));
  130. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  131. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 0);
  132. /* XXX for emulation, Refer to closed source code.*/
  133. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, L2_PDE0_CACHE_TAG_GENERATION_MODE,
  134. 0);
  135. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, PDE_FAULT_CLASSIFICATION, 1);
  136. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
  137. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, IDENTITY_MODE_FRAGMENT_SIZE, 0);
  138. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_CNTL), tmp);
  139. tmp = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_CNTL2));
  140. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  141. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  142. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_CNTL2), tmp);
  143. tmp = mmVM_L2_CNTL3_DEFAULT;
  144. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_CNTL3), tmp);
  145. tmp = mmVM_L2_CNTL4_DEFAULT;
  146. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_PDE_REQUEST_PHYSICAL, 0);
  147. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_PTE_REQUEST_PHYSICAL, 0);
  148. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_CNTL4), tmp);
  149. }
  150. static void mmhub_v1_0_enable_system_domain(struct amdgpu_device *adev)
  151. {
  152. uint32_t tmp;
  153. tmp = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT0_CNTL));
  154. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  155. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  156. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT0_CNTL), tmp);
  157. }
  158. static void mmhub_v1_0_disable_identity_aperture(struct amdgpu_device *adev)
  159. {
  160. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  161. mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_LO32),
  162. 0XFFFFFFFF);
  163. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  164. mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_HI32), 0x0000000F);
  165. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  166. mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_LO32), 0);
  167. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  168. mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_HI32), 0);
  169. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  170. mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_LO32), 0);
  171. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  172. mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_HI32), 0);
  173. }
  174. static void mmhub_v1_0_setup_vmid_config(struct amdgpu_device *adev)
  175. {
  176. int i;
  177. uint32_t tmp;
  178. for (i = 0; i <= 14; i++) {
  179. tmp = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT1_CNTL)
  180. + i);
  181. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  182. ENABLE_CONTEXT, 1);
  183. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  184. PAGE_TABLE_DEPTH, adev->vm_manager.num_level);
  185. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  186. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  187. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  188. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  189. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  190. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  191. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  192. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  193. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  194. READ_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  195. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  196. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  197. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  198. EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  199. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  200. PAGE_TABLE_BLOCK_SIZE,
  201. adev->vm_manager.block_size - 9);
  202. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT1_CNTL) + i, tmp);
  203. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT1_PAGE_TABLE_START_ADDR_LO32) + i*2, 0);
  204. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT1_PAGE_TABLE_START_ADDR_HI32) + i*2, 0);
  205. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT1_PAGE_TABLE_END_ADDR_LO32) + i*2,
  206. lower_32_bits(adev->vm_manager.max_pfn - 1));
  207. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT1_PAGE_TABLE_END_ADDR_HI32) + i*2,
  208. upper_32_bits(adev->vm_manager.max_pfn - 1));
  209. }
  210. }
  211. static void mmhub_v1_0_program_invalidation(struct amdgpu_device *adev)
  212. {
  213. unsigned i;
  214. for (i = 0; i < 18; ++i) {
  215. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  216. mmVM_INVALIDATE_ENG0_ADDR_RANGE_LO32) +
  217. 2 * i, 0xffffffff);
  218. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  219. mmVM_INVALIDATE_ENG0_ADDR_RANGE_HI32) +
  220. 2 * i, 0x1f);
  221. }
  222. }
  223. int mmhub_v1_0_gart_enable(struct amdgpu_device *adev)
  224. {
  225. if (amdgpu_sriov_vf(adev)) {
  226. /*
  227. * MC_VM_FB_LOCATION_BASE/TOP is NULL for VF, becuase they are
  228. * VF copy registers so vbios post doesn't program them, for
  229. * SRIOV driver need to program them
  230. */
  231. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_FB_LOCATION_BASE),
  232. adev->mc.vram_start >> 24);
  233. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_FB_LOCATION_TOP),
  234. adev->mc.vram_end >> 24);
  235. }
  236. /* GART Enable. */
  237. mmhub_v1_0_init_gart_aperture_regs(adev);
  238. mmhub_v1_0_init_system_aperture_regs(adev);
  239. mmhub_v1_0_init_tlb_regs(adev);
  240. mmhub_v1_0_init_cache_regs(adev);
  241. mmhub_v1_0_enable_system_domain(adev);
  242. mmhub_v1_0_disable_identity_aperture(adev);
  243. mmhub_v1_0_setup_vmid_config(adev);
  244. mmhub_v1_0_program_invalidation(adev);
  245. return 0;
  246. }
  247. void mmhub_v1_0_gart_disable(struct amdgpu_device *adev)
  248. {
  249. u32 tmp;
  250. u32 i;
  251. /* Disable all tables */
  252. for (i = 0; i < 16; i++)
  253. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT0_CNTL) + i, 0);
  254. /* Setup TLB control */
  255. tmp = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_MX_L1_TLB_CNTL));
  256. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  257. tmp = REG_SET_FIELD(tmp,
  258. MC_VM_MX_L1_TLB_CNTL,
  259. ENABLE_ADVANCED_DRIVER_MODEL,
  260. 0);
  261. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_MX_L1_TLB_CNTL), tmp);
  262. /* Setup L2 cache */
  263. tmp = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_CNTL));
  264. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  265. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_CNTL), tmp);
  266. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_CNTL3), 0);
  267. }
  268. /**
  269. * mmhub_v1_0_set_fault_enable_default - update GART/VM fault handling
  270. *
  271. * @adev: amdgpu_device pointer
  272. * @value: true redirects VM faults to the default page
  273. */
  274. void mmhub_v1_0_set_fault_enable_default(struct amdgpu_device *adev, bool value)
  275. {
  276. u32 tmp;
  277. tmp = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL));
  278. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  279. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  280. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  281. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  282. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  283. PDE1_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  284. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  285. PDE2_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  286. tmp = REG_SET_FIELD(tmp,
  287. VM_L2_PROTECTION_FAULT_CNTL,
  288. TRANSLATE_FURTHER_PROTECTION_FAULT_ENABLE_DEFAULT,
  289. value);
  290. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  291. NACK_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  292. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  293. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  294. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  295. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  296. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  297. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  298. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  299. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  300. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  301. EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  302. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL), tmp);
  303. }
  304. void mmhub_v1_0_init(struct amdgpu_device *adev)
  305. {
  306. struct amdgpu_vmhub *hub = &adev->vmhub[AMDGPU_MMHUB];
  307. hub->ctx0_ptb_addr_lo32 =
  308. SOC15_REG_OFFSET(MMHUB, 0,
  309. mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32);
  310. hub->ctx0_ptb_addr_hi32 =
  311. SOC15_REG_OFFSET(MMHUB, 0,
  312. mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32);
  313. hub->vm_inv_eng0_req =
  314. SOC15_REG_OFFSET(MMHUB, 0, mmVM_INVALIDATE_ENG0_REQ);
  315. hub->vm_inv_eng0_ack =
  316. SOC15_REG_OFFSET(MMHUB, 0, mmVM_INVALIDATE_ENG0_ACK);
  317. hub->vm_context0_cntl =
  318. SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT0_CNTL);
  319. hub->vm_l2_pro_fault_status =
  320. SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_STATUS);
  321. hub->vm_l2_pro_fault_cntl =
  322. SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL);
  323. }
  324. static int mmhub_v1_0_early_init(void *handle)
  325. {
  326. return 0;
  327. }
  328. static int mmhub_v1_0_late_init(void *handle)
  329. {
  330. return 0;
  331. }
  332. static int mmhub_v1_0_sw_init(void *handle)
  333. {
  334. return 0;
  335. }
  336. static int mmhub_v1_0_sw_fini(void *handle)
  337. {
  338. return 0;
  339. }
  340. static int mmhub_v1_0_hw_init(void *handle)
  341. {
  342. return 0;
  343. }
  344. static int mmhub_v1_0_hw_fini(void *handle)
  345. {
  346. return 0;
  347. }
  348. static int mmhub_v1_0_suspend(void *handle)
  349. {
  350. return 0;
  351. }
  352. static int mmhub_v1_0_resume(void *handle)
  353. {
  354. return 0;
  355. }
  356. static bool mmhub_v1_0_is_idle(void *handle)
  357. {
  358. return true;
  359. }
  360. static int mmhub_v1_0_wait_for_idle(void *handle)
  361. {
  362. return 0;
  363. }
  364. static int mmhub_v1_0_soft_reset(void *handle)
  365. {
  366. return 0;
  367. }
  368. static void mmhub_v1_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  369. bool enable)
  370. {
  371. uint32_t def, data, def1, data1, def2 = 0, data2 = 0;
  372. def = data = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmATC_L2_MISC_CG));
  373. if (adev->asic_type != CHIP_RAVEN) {
  374. def1 = data1 = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmDAGB0_CNTL_MISC2));
  375. def2 = data2 = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmDAGB1_CNTL_MISC2));
  376. } else
  377. def1 = data1 = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmDAGB0_CNTL_MISC2_RV));
  378. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG)) {
  379. data |= ATC_L2_MISC_CG__ENABLE_MASK;
  380. data1 &= ~(DAGB0_CNTL_MISC2__DISABLE_WRREQ_CG_MASK |
  381. DAGB0_CNTL_MISC2__DISABLE_WRRET_CG_MASK |
  382. DAGB0_CNTL_MISC2__DISABLE_RDREQ_CG_MASK |
  383. DAGB0_CNTL_MISC2__DISABLE_RDRET_CG_MASK |
  384. DAGB0_CNTL_MISC2__DISABLE_TLBWR_CG_MASK |
  385. DAGB0_CNTL_MISC2__DISABLE_TLBRD_CG_MASK);
  386. if (adev->asic_type != CHIP_RAVEN)
  387. data2 &= ~(DAGB1_CNTL_MISC2__DISABLE_WRREQ_CG_MASK |
  388. DAGB1_CNTL_MISC2__DISABLE_WRRET_CG_MASK |
  389. DAGB1_CNTL_MISC2__DISABLE_RDREQ_CG_MASK |
  390. DAGB1_CNTL_MISC2__DISABLE_RDRET_CG_MASK |
  391. DAGB1_CNTL_MISC2__DISABLE_TLBWR_CG_MASK |
  392. DAGB1_CNTL_MISC2__DISABLE_TLBRD_CG_MASK);
  393. } else {
  394. data &= ~ATC_L2_MISC_CG__ENABLE_MASK;
  395. data1 |= (DAGB0_CNTL_MISC2__DISABLE_WRREQ_CG_MASK |
  396. DAGB0_CNTL_MISC2__DISABLE_WRRET_CG_MASK |
  397. DAGB0_CNTL_MISC2__DISABLE_RDREQ_CG_MASK |
  398. DAGB0_CNTL_MISC2__DISABLE_RDRET_CG_MASK |
  399. DAGB0_CNTL_MISC2__DISABLE_TLBWR_CG_MASK |
  400. DAGB0_CNTL_MISC2__DISABLE_TLBRD_CG_MASK);
  401. if (adev->asic_type != CHIP_RAVEN)
  402. data2 |= (DAGB1_CNTL_MISC2__DISABLE_WRREQ_CG_MASK |
  403. DAGB1_CNTL_MISC2__DISABLE_WRRET_CG_MASK |
  404. DAGB1_CNTL_MISC2__DISABLE_RDREQ_CG_MASK |
  405. DAGB1_CNTL_MISC2__DISABLE_RDRET_CG_MASK |
  406. DAGB1_CNTL_MISC2__DISABLE_TLBWR_CG_MASK |
  407. DAGB1_CNTL_MISC2__DISABLE_TLBRD_CG_MASK);
  408. }
  409. if (def != data)
  410. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmATC_L2_MISC_CG), data);
  411. if (def1 != data1) {
  412. if (adev->asic_type != CHIP_RAVEN)
  413. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmDAGB0_CNTL_MISC2), data1);
  414. else
  415. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmDAGB0_CNTL_MISC2_RV), data1);
  416. }
  417. if (adev->asic_type != CHIP_RAVEN && def2 != data2)
  418. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmDAGB1_CNTL_MISC2), data2);
  419. }
  420. static void athub_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  421. bool enable)
  422. {
  423. uint32_t def, data;
  424. def = data = RREG32(SOC15_REG_OFFSET(ATHUB, 0, mmATHUB_MISC_CNTL));
  425. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG))
  426. data |= ATHUB_MISC_CNTL__CG_ENABLE_MASK;
  427. else
  428. data &= ~ATHUB_MISC_CNTL__CG_ENABLE_MASK;
  429. if (def != data)
  430. WREG32(SOC15_REG_OFFSET(ATHUB, 0, mmATHUB_MISC_CNTL), data);
  431. }
  432. static void mmhub_v1_0_update_medium_grain_light_sleep(struct amdgpu_device *adev,
  433. bool enable)
  434. {
  435. uint32_t def, data;
  436. def = data = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmATC_L2_MISC_CG));
  437. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS))
  438. data |= ATC_L2_MISC_CG__MEM_LS_ENABLE_MASK;
  439. else
  440. data &= ~ATC_L2_MISC_CG__MEM_LS_ENABLE_MASK;
  441. if (def != data)
  442. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmATC_L2_MISC_CG), data);
  443. }
  444. static void athub_update_medium_grain_light_sleep(struct amdgpu_device *adev,
  445. bool enable)
  446. {
  447. uint32_t def, data;
  448. def = data = RREG32(SOC15_REG_OFFSET(ATHUB, 0, mmATHUB_MISC_CNTL));
  449. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS) &&
  450. (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  451. data |= ATHUB_MISC_CNTL__CG_MEM_LS_ENABLE_MASK;
  452. else
  453. data &= ~ATHUB_MISC_CNTL__CG_MEM_LS_ENABLE_MASK;
  454. if(def != data)
  455. WREG32(SOC15_REG_OFFSET(ATHUB, 0, mmATHUB_MISC_CNTL), data);
  456. }
  457. int mmhub_v1_0_set_clockgating(struct amdgpu_device *adev,
  458. enum amd_clockgating_state state)
  459. {
  460. if (amdgpu_sriov_vf(adev))
  461. return 0;
  462. switch (adev->asic_type) {
  463. case CHIP_VEGA10:
  464. case CHIP_RAVEN:
  465. mmhub_v1_0_update_medium_grain_clock_gating(adev,
  466. state == AMD_CG_STATE_GATE ? true : false);
  467. athub_update_medium_grain_clock_gating(adev,
  468. state == AMD_CG_STATE_GATE ? true : false);
  469. mmhub_v1_0_update_medium_grain_light_sleep(adev,
  470. state == AMD_CG_STATE_GATE ? true : false);
  471. athub_update_medium_grain_light_sleep(adev,
  472. state == AMD_CG_STATE_GATE ? true : false);
  473. break;
  474. default:
  475. break;
  476. }
  477. return 0;
  478. }
  479. static int mmhub_v1_0_set_clockgating_state(void *handle,
  480. enum amd_clockgating_state state)
  481. {
  482. return 0;
  483. }
  484. void mmhub_v1_0_get_clockgating(struct amdgpu_device *adev, u32 *flags)
  485. {
  486. int data;
  487. if (amdgpu_sriov_vf(adev))
  488. *flags = 0;
  489. /* AMD_CG_SUPPORT_MC_MGCG */
  490. data = RREG32(SOC15_REG_OFFSET(ATHUB, 0, mmATHUB_MISC_CNTL));
  491. if (data & ATHUB_MISC_CNTL__CG_ENABLE_MASK)
  492. *flags |= AMD_CG_SUPPORT_MC_MGCG;
  493. /* AMD_CG_SUPPORT_MC_LS */
  494. data = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmATC_L2_MISC_CG));
  495. if (data & ATC_L2_MISC_CG__MEM_LS_ENABLE_MASK)
  496. *flags |= AMD_CG_SUPPORT_MC_LS;
  497. }
  498. static int mmhub_v1_0_set_powergating_state(void *handle,
  499. enum amd_powergating_state state)
  500. {
  501. return 0;
  502. }
  503. const struct amd_ip_funcs mmhub_v1_0_ip_funcs = {
  504. .name = "mmhub_v1_0",
  505. .early_init = mmhub_v1_0_early_init,
  506. .late_init = mmhub_v1_0_late_init,
  507. .sw_init = mmhub_v1_0_sw_init,
  508. .sw_fini = mmhub_v1_0_sw_fini,
  509. .hw_init = mmhub_v1_0_hw_init,
  510. .hw_fini = mmhub_v1_0_hw_fini,
  511. .suspend = mmhub_v1_0_suspend,
  512. .resume = mmhub_v1_0_resume,
  513. .is_idle = mmhub_v1_0_is_idle,
  514. .wait_for_idle = mmhub_v1_0_wait_for_idle,
  515. .soft_reset = mmhub_v1_0_soft_reset,
  516. .set_clockgating_state = mmhub_v1_0_set_clockgating_state,
  517. .set_powergating_state = mmhub_v1_0_set_powergating_state,
  518. };
  519. const struct amdgpu_ip_block_version mmhub_v1_0_ip_block =
  520. {
  521. .type = AMD_IP_BLOCK_TYPE_MMHUB,
  522. .major = 1,
  523. .minor = 0,
  524. .rev = 0,
  525. .funcs = &mmhub_v1_0_ip_funcs,
  526. };