msm_drv.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905
  1. /*
  2. * Copyright (C) 2013 Red Hat
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #include "msm_drv.h"
  18. #include "msm_debugfs.h"
  19. #include "msm_fence.h"
  20. #include "msm_gpu.h"
  21. #include "msm_kms.h"
  22. static void msm_fb_output_poll_changed(struct drm_device *dev)
  23. {
  24. struct msm_drm_private *priv = dev->dev_private;
  25. if (priv->fbdev)
  26. drm_fb_helper_hotplug_event(priv->fbdev);
  27. }
  28. static const struct drm_mode_config_funcs mode_config_funcs = {
  29. .fb_create = msm_framebuffer_create,
  30. .output_poll_changed = msm_fb_output_poll_changed,
  31. .atomic_check = msm_atomic_check,
  32. .atomic_commit = msm_atomic_commit,
  33. };
  34. int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu)
  35. {
  36. struct msm_drm_private *priv = dev->dev_private;
  37. int idx = priv->num_mmus++;
  38. if (WARN_ON(idx >= ARRAY_SIZE(priv->mmus)))
  39. return -EINVAL;
  40. priv->mmus[idx] = mmu;
  41. return idx;
  42. }
  43. #ifdef CONFIG_DRM_MSM_REGISTER_LOGGING
  44. static bool reglog = false;
  45. MODULE_PARM_DESC(reglog, "Enable register read/write logging");
  46. module_param(reglog, bool, 0600);
  47. #else
  48. #define reglog 0
  49. #endif
  50. #ifdef CONFIG_DRM_FBDEV_EMULATION
  51. static bool fbdev = true;
  52. MODULE_PARM_DESC(fbdev, "Enable fbdev compat layer");
  53. module_param(fbdev, bool, 0600);
  54. #endif
  55. static char *vram = "16m";
  56. MODULE_PARM_DESC(vram, "Configure VRAM size (for devices without IOMMU/GPUMMU)");
  57. module_param(vram, charp, 0);
  58. /*
  59. * Util/helpers:
  60. */
  61. void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
  62. const char *dbgname)
  63. {
  64. struct resource *res;
  65. unsigned long size;
  66. void __iomem *ptr;
  67. if (name)
  68. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
  69. else
  70. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  71. if (!res) {
  72. dev_err(&pdev->dev, "failed to get memory resource: %s\n", name);
  73. return ERR_PTR(-EINVAL);
  74. }
  75. size = resource_size(res);
  76. ptr = devm_ioremap_nocache(&pdev->dev, res->start, size);
  77. if (!ptr) {
  78. dev_err(&pdev->dev, "failed to ioremap: %s\n", name);
  79. return ERR_PTR(-ENOMEM);
  80. }
  81. if (reglog)
  82. printk(KERN_DEBUG "IO:region %s %p %08lx\n", dbgname, ptr, size);
  83. return ptr;
  84. }
  85. void msm_writel(u32 data, void __iomem *addr)
  86. {
  87. if (reglog)
  88. printk(KERN_DEBUG "IO:W %p %08x\n", addr, data);
  89. writel(data, addr);
  90. }
  91. u32 msm_readl(const void __iomem *addr)
  92. {
  93. u32 val = readl(addr);
  94. if (reglog)
  95. printk(KERN_ERR "IO:R %p %08x\n", addr, val);
  96. return val;
  97. }
  98. struct vblank_event {
  99. struct list_head node;
  100. int crtc_id;
  101. bool enable;
  102. };
  103. static void vblank_ctrl_worker(struct work_struct *work)
  104. {
  105. struct msm_vblank_ctrl *vbl_ctrl = container_of(work,
  106. struct msm_vblank_ctrl, work);
  107. struct msm_drm_private *priv = container_of(vbl_ctrl,
  108. struct msm_drm_private, vblank_ctrl);
  109. struct msm_kms *kms = priv->kms;
  110. struct vblank_event *vbl_ev, *tmp;
  111. unsigned long flags;
  112. spin_lock_irqsave(&vbl_ctrl->lock, flags);
  113. list_for_each_entry_safe(vbl_ev, tmp, &vbl_ctrl->event_list, node) {
  114. list_del(&vbl_ev->node);
  115. spin_unlock_irqrestore(&vbl_ctrl->lock, flags);
  116. if (vbl_ev->enable)
  117. kms->funcs->enable_vblank(kms,
  118. priv->crtcs[vbl_ev->crtc_id]);
  119. else
  120. kms->funcs->disable_vblank(kms,
  121. priv->crtcs[vbl_ev->crtc_id]);
  122. kfree(vbl_ev);
  123. spin_lock_irqsave(&vbl_ctrl->lock, flags);
  124. }
  125. spin_unlock_irqrestore(&vbl_ctrl->lock, flags);
  126. }
  127. static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
  128. int crtc_id, bool enable)
  129. {
  130. struct msm_vblank_ctrl *vbl_ctrl = &priv->vblank_ctrl;
  131. struct vblank_event *vbl_ev;
  132. unsigned long flags;
  133. vbl_ev = kzalloc(sizeof(*vbl_ev), GFP_ATOMIC);
  134. if (!vbl_ev)
  135. return -ENOMEM;
  136. vbl_ev->crtc_id = crtc_id;
  137. vbl_ev->enable = enable;
  138. spin_lock_irqsave(&vbl_ctrl->lock, flags);
  139. list_add_tail(&vbl_ev->node, &vbl_ctrl->event_list);
  140. spin_unlock_irqrestore(&vbl_ctrl->lock, flags);
  141. queue_work(priv->wq, &vbl_ctrl->work);
  142. return 0;
  143. }
  144. static int msm_drm_uninit(struct device *dev)
  145. {
  146. struct platform_device *pdev = to_platform_device(dev);
  147. struct drm_device *ddev = platform_get_drvdata(pdev);
  148. struct msm_drm_private *priv = ddev->dev_private;
  149. struct msm_kms *kms = priv->kms;
  150. struct msm_gpu *gpu = priv->gpu;
  151. struct msm_vblank_ctrl *vbl_ctrl = &priv->vblank_ctrl;
  152. struct vblank_event *vbl_ev, *tmp;
  153. /* We must cancel and cleanup any pending vblank enable/disable
  154. * work before drm_irq_uninstall() to avoid work re-enabling an
  155. * irq after uninstall has disabled it.
  156. */
  157. cancel_work_sync(&vbl_ctrl->work);
  158. list_for_each_entry_safe(vbl_ev, tmp, &vbl_ctrl->event_list, node) {
  159. list_del(&vbl_ev->node);
  160. kfree(vbl_ev);
  161. }
  162. drm_kms_helper_poll_fini(ddev);
  163. drm_dev_unregister(ddev);
  164. #ifdef CONFIG_DRM_FBDEV_EMULATION
  165. if (fbdev && priv->fbdev)
  166. msm_fbdev_free(ddev);
  167. #endif
  168. drm_mode_config_cleanup(ddev);
  169. pm_runtime_get_sync(dev);
  170. drm_irq_uninstall(ddev);
  171. pm_runtime_put_sync(dev);
  172. flush_workqueue(priv->wq);
  173. destroy_workqueue(priv->wq);
  174. flush_workqueue(priv->atomic_wq);
  175. destroy_workqueue(priv->atomic_wq);
  176. if (kms) {
  177. pm_runtime_disable(dev);
  178. kms->funcs->destroy(kms);
  179. }
  180. if (gpu) {
  181. mutex_lock(&ddev->struct_mutex);
  182. gpu->funcs->pm_suspend(gpu);
  183. mutex_unlock(&ddev->struct_mutex);
  184. gpu->funcs->destroy(gpu);
  185. }
  186. if (priv->vram.paddr) {
  187. DEFINE_DMA_ATTRS(attrs);
  188. dma_set_attr(DMA_ATTR_NO_KERNEL_MAPPING, &attrs);
  189. drm_mm_takedown(&priv->vram.mm);
  190. dma_free_attrs(dev, priv->vram.size, NULL,
  191. priv->vram.paddr, &attrs);
  192. }
  193. component_unbind_all(dev, ddev);
  194. ddev->dev_private = NULL;
  195. drm_dev_unref(ddev);
  196. kfree(priv);
  197. return 0;
  198. }
  199. static int get_mdp_ver(struct platform_device *pdev)
  200. {
  201. struct device *dev = &pdev->dev;
  202. return (int) (unsigned long) of_device_get_match_data(dev);
  203. }
  204. #include <linux/of_address.h>
  205. static int msm_init_vram(struct drm_device *dev)
  206. {
  207. struct msm_drm_private *priv = dev->dev_private;
  208. struct device_node *node;
  209. unsigned long size = 0;
  210. int ret = 0;
  211. /* In the device-tree world, we could have a 'memory-region'
  212. * phandle, which gives us a link to our "vram". Allocating
  213. * is all nicely abstracted behind the dma api, but we need
  214. * to know the entire size to allocate it all in one go. There
  215. * are two cases:
  216. * 1) device with no IOMMU, in which case we need exclusive
  217. * access to a VRAM carveout big enough for all gpu
  218. * buffers
  219. * 2) device with IOMMU, but where the bootloader puts up
  220. * a splash screen. In this case, the VRAM carveout
  221. * need only be large enough for fbdev fb. But we need
  222. * exclusive access to the buffer to avoid the kernel
  223. * using those pages for other purposes (which appears
  224. * as corruption on screen before we have a chance to
  225. * load and do initial modeset)
  226. */
  227. node = of_parse_phandle(dev->dev->of_node, "memory-region", 0);
  228. if (node) {
  229. struct resource r;
  230. ret = of_address_to_resource(node, 0, &r);
  231. if (ret)
  232. return ret;
  233. size = r.end - r.start;
  234. DRM_INFO("using VRAM carveout: %lx@%pa\n", size, &r.start);
  235. /* if we have no IOMMU, then we need to use carveout allocator.
  236. * Grab the entire CMA chunk carved out in early startup in
  237. * mach-msm:
  238. */
  239. } else if (!iommu_present(&platform_bus_type)) {
  240. DRM_INFO("using %s VRAM carveout\n", vram);
  241. size = memparse(vram, NULL);
  242. }
  243. if (size) {
  244. DEFINE_DMA_ATTRS(attrs);
  245. void *p;
  246. priv->vram.size = size;
  247. drm_mm_init(&priv->vram.mm, 0, (size >> PAGE_SHIFT) - 1);
  248. dma_set_attr(DMA_ATTR_NO_KERNEL_MAPPING, &attrs);
  249. dma_set_attr(DMA_ATTR_WRITE_COMBINE, &attrs);
  250. /* note that for no-kernel-mapping, the vaddr returned
  251. * is bogus, but non-null if allocation succeeded:
  252. */
  253. p = dma_alloc_attrs(dev->dev, size,
  254. &priv->vram.paddr, GFP_KERNEL, &attrs);
  255. if (!p) {
  256. dev_err(dev->dev, "failed to allocate VRAM\n");
  257. priv->vram.paddr = 0;
  258. return -ENOMEM;
  259. }
  260. dev_info(dev->dev, "VRAM: %08x->%08x\n",
  261. (uint32_t)priv->vram.paddr,
  262. (uint32_t)(priv->vram.paddr + size));
  263. }
  264. return ret;
  265. }
  266. static int msm_drm_init(struct device *dev, struct drm_driver *drv)
  267. {
  268. struct platform_device *pdev = to_platform_device(dev);
  269. struct drm_device *ddev;
  270. struct msm_drm_private *priv;
  271. struct msm_kms *kms;
  272. int ret;
  273. ddev = drm_dev_alloc(drv, dev);
  274. if (!ddev) {
  275. dev_err(dev, "failed to allocate drm_device\n");
  276. return -ENOMEM;
  277. }
  278. platform_set_drvdata(pdev, ddev);
  279. ddev->platformdev = pdev;
  280. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  281. if (!priv) {
  282. drm_dev_unref(ddev);
  283. return -ENOMEM;
  284. }
  285. ddev->dev_private = priv;
  286. priv->wq = alloc_ordered_workqueue("msm", 0);
  287. priv->atomic_wq = alloc_ordered_workqueue("msm:atomic", 0);
  288. init_waitqueue_head(&priv->pending_crtcs_event);
  289. INIT_LIST_HEAD(&priv->inactive_list);
  290. INIT_LIST_HEAD(&priv->vblank_ctrl.event_list);
  291. INIT_WORK(&priv->vblank_ctrl.work, vblank_ctrl_worker);
  292. spin_lock_init(&priv->vblank_ctrl.lock);
  293. drm_mode_config_init(ddev);
  294. /* Bind all our sub-components: */
  295. ret = component_bind_all(dev, ddev);
  296. if (ret) {
  297. kfree(priv);
  298. drm_dev_unref(ddev);
  299. return ret;
  300. }
  301. ret = msm_init_vram(ddev);
  302. if (ret)
  303. goto fail;
  304. switch (get_mdp_ver(pdev)) {
  305. case 4:
  306. kms = mdp4_kms_init(ddev);
  307. break;
  308. case 5:
  309. kms = mdp5_kms_init(ddev);
  310. break;
  311. default:
  312. kms = ERR_PTR(-ENODEV);
  313. break;
  314. }
  315. if (IS_ERR(kms)) {
  316. /*
  317. * NOTE: once we have GPU support, having no kms should not
  318. * be considered fatal.. ideally we would still support gpu
  319. * and (for example) use dmabuf/prime to share buffers with
  320. * imx drm driver on iMX5
  321. */
  322. dev_err(dev, "failed to load kms\n");
  323. ret = PTR_ERR(kms);
  324. goto fail;
  325. }
  326. priv->kms = kms;
  327. if (kms) {
  328. pm_runtime_enable(dev);
  329. ret = kms->funcs->hw_init(kms);
  330. if (ret) {
  331. dev_err(dev, "kms hw init failed: %d\n", ret);
  332. goto fail;
  333. }
  334. }
  335. ddev->mode_config.funcs = &mode_config_funcs;
  336. ret = drm_vblank_init(ddev, priv->num_crtcs);
  337. if (ret < 0) {
  338. dev_err(dev, "failed to initialize vblank\n");
  339. goto fail;
  340. }
  341. pm_runtime_get_sync(dev);
  342. ret = drm_irq_install(ddev, platform_get_irq(pdev, 0));
  343. pm_runtime_put_sync(dev);
  344. if (ret < 0) {
  345. dev_err(dev, "failed to install IRQ handler\n");
  346. goto fail;
  347. }
  348. ret = drm_dev_register(ddev, 0);
  349. if (ret)
  350. goto fail;
  351. drm_mode_config_reset(ddev);
  352. #ifdef CONFIG_DRM_FBDEV_EMULATION
  353. if (fbdev)
  354. priv->fbdev = msm_fbdev_init(ddev);
  355. #endif
  356. ret = msm_debugfs_late_init(ddev);
  357. if (ret)
  358. goto fail;
  359. drm_kms_helper_poll_init(ddev);
  360. return 0;
  361. fail:
  362. msm_drm_uninit(dev);
  363. return ret;
  364. }
  365. /*
  366. * DRM operations:
  367. */
  368. static void load_gpu(struct drm_device *dev)
  369. {
  370. static DEFINE_MUTEX(init_lock);
  371. struct msm_drm_private *priv = dev->dev_private;
  372. mutex_lock(&init_lock);
  373. if (!priv->gpu)
  374. priv->gpu = adreno_load_gpu(dev);
  375. mutex_unlock(&init_lock);
  376. }
  377. static int msm_open(struct drm_device *dev, struct drm_file *file)
  378. {
  379. struct msm_file_private *ctx;
  380. /* For now, load gpu on open.. to avoid the requirement of having
  381. * firmware in the initrd.
  382. */
  383. load_gpu(dev);
  384. ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
  385. if (!ctx)
  386. return -ENOMEM;
  387. file->driver_priv = ctx;
  388. return 0;
  389. }
  390. static void msm_preclose(struct drm_device *dev, struct drm_file *file)
  391. {
  392. struct msm_drm_private *priv = dev->dev_private;
  393. struct msm_file_private *ctx = file->driver_priv;
  394. mutex_lock(&dev->struct_mutex);
  395. if (ctx == priv->lastctx)
  396. priv->lastctx = NULL;
  397. mutex_unlock(&dev->struct_mutex);
  398. kfree(ctx);
  399. }
  400. static void msm_lastclose(struct drm_device *dev)
  401. {
  402. struct msm_drm_private *priv = dev->dev_private;
  403. if (priv->fbdev)
  404. drm_fb_helper_restore_fbdev_mode_unlocked(priv->fbdev);
  405. }
  406. static irqreturn_t msm_irq(int irq, void *arg)
  407. {
  408. struct drm_device *dev = arg;
  409. struct msm_drm_private *priv = dev->dev_private;
  410. struct msm_kms *kms = priv->kms;
  411. BUG_ON(!kms);
  412. return kms->funcs->irq(kms);
  413. }
  414. static void msm_irq_preinstall(struct drm_device *dev)
  415. {
  416. struct msm_drm_private *priv = dev->dev_private;
  417. struct msm_kms *kms = priv->kms;
  418. BUG_ON(!kms);
  419. kms->funcs->irq_preinstall(kms);
  420. }
  421. static int msm_irq_postinstall(struct drm_device *dev)
  422. {
  423. struct msm_drm_private *priv = dev->dev_private;
  424. struct msm_kms *kms = priv->kms;
  425. BUG_ON(!kms);
  426. return kms->funcs->irq_postinstall(kms);
  427. }
  428. static void msm_irq_uninstall(struct drm_device *dev)
  429. {
  430. struct msm_drm_private *priv = dev->dev_private;
  431. struct msm_kms *kms = priv->kms;
  432. BUG_ON(!kms);
  433. kms->funcs->irq_uninstall(kms);
  434. }
  435. static int msm_enable_vblank(struct drm_device *dev, unsigned int pipe)
  436. {
  437. struct msm_drm_private *priv = dev->dev_private;
  438. struct msm_kms *kms = priv->kms;
  439. if (!kms)
  440. return -ENXIO;
  441. DBG("dev=%p, crtc=%u", dev, pipe);
  442. return vblank_ctrl_queue_work(priv, pipe, true);
  443. }
  444. static void msm_disable_vblank(struct drm_device *dev, unsigned int pipe)
  445. {
  446. struct msm_drm_private *priv = dev->dev_private;
  447. struct msm_kms *kms = priv->kms;
  448. if (!kms)
  449. return;
  450. DBG("dev=%p, crtc=%u", dev, pipe);
  451. vblank_ctrl_queue_work(priv, pipe, false);
  452. }
  453. /*
  454. * DRM ioctls:
  455. */
  456. static int msm_ioctl_get_param(struct drm_device *dev, void *data,
  457. struct drm_file *file)
  458. {
  459. struct msm_drm_private *priv = dev->dev_private;
  460. struct drm_msm_param *args = data;
  461. struct msm_gpu *gpu;
  462. /* for now, we just have 3d pipe.. eventually this would need to
  463. * be more clever to dispatch to appropriate gpu module:
  464. */
  465. if (args->pipe != MSM_PIPE_3D0)
  466. return -EINVAL;
  467. gpu = priv->gpu;
  468. if (!gpu)
  469. return -ENXIO;
  470. return gpu->funcs->get_param(gpu, args->param, &args->value);
  471. }
  472. static int msm_ioctl_gem_new(struct drm_device *dev, void *data,
  473. struct drm_file *file)
  474. {
  475. struct drm_msm_gem_new *args = data;
  476. if (args->flags & ~MSM_BO_FLAGS) {
  477. DRM_ERROR("invalid flags: %08x\n", args->flags);
  478. return -EINVAL;
  479. }
  480. return msm_gem_new_handle(dev, file, args->size,
  481. args->flags, &args->handle);
  482. }
  483. static inline ktime_t to_ktime(struct drm_msm_timespec timeout)
  484. {
  485. return ktime_set(timeout.tv_sec, timeout.tv_nsec);
  486. }
  487. static int msm_ioctl_gem_cpu_prep(struct drm_device *dev, void *data,
  488. struct drm_file *file)
  489. {
  490. struct drm_msm_gem_cpu_prep *args = data;
  491. struct drm_gem_object *obj;
  492. ktime_t timeout = to_ktime(args->timeout);
  493. int ret;
  494. if (args->op & ~MSM_PREP_FLAGS) {
  495. DRM_ERROR("invalid op: %08x\n", args->op);
  496. return -EINVAL;
  497. }
  498. obj = drm_gem_object_lookup(file, args->handle);
  499. if (!obj)
  500. return -ENOENT;
  501. ret = msm_gem_cpu_prep(obj, args->op, &timeout);
  502. drm_gem_object_unreference_unlocked(obj);
  503. return ret;
  504. }
  505. static int msm_ioctl_gem_cpu_fini(struct drm_device *dev, void *data,
  506. struct drm_file *file)
  507. {
  508. struct drm_msm_gem_cpu_fini *args = data;
  509. struct drm_gem_object *obj;
  510. int ret;
  511. obj = drm_gem_object_lookup(file, args->handle);
  512. if (!obj)
  513. return -ENOENT;
  514. ret = msm_gem_cpu_fini(obj);
  515. drm_gem_object_unreference_unlocked(obj);
  516. return ret;
  517. }
  518. static int msm_ioctl_gem_info(struct drm_device *dev, void *data,
  519. struct drm_file *file)
  520. {
  521. struct drm_msm_gem_info *args = data;
  522. struct drm_gem_object *obj;
  523. int ret = 0;
  524. if (args->pad)
  525. return -EINVAL;
  526. obj = drm_gem_object_lookup(file, args->handle);
  527. if (!obj)
  528. return -ENOENT;
  529. args->offset = msm_gem_mmap_offset(obj);
  530. drm_gem_object_unreference_unlocked(obj);
  531. return ret;
  532. }
  533. static int msm_ioctl_wait_fence(struct drm_device *dev, void *data,
  534. struct drm_file *file)
  535. {
  536. struct msm_drm_private *priv = dev->dev_private;
  537. struct drm_msm_wait_fence *args = data;
  538. ktime_t timeout = to_ktime(args->timeout);
  539. if (args->pad) {
  540. DRM_ERROR("invalid pad: %08x\n", args->pad);
  541. return -EINVAL;
  542. }
  543. if (!priv->gpu)
  544. return 0;
  545. return msm_wait_fence(priv->gpu->fctx, args->fence, &timeout, true);
  546. }
  547. static const struct drm_ioctl_desc msm_ioctls[] = {
  548. DRM_IOCTL_DEF_DRV(MSM_GET_PARAM, msm_ioctl_get_param, DRM_AUTH|DRM_RENDER_ALLOW),
  549. DRM_IOCTL_DEF_DRV(MSM_GEM_NEW, msm_ioctl_gem_new, DRM_AUTH|DRM_RENDER_ALLOW),
  550. DRM_IOCTL_DEF_DRV(MSM_GEM_INFO, msm_ioctl_gem_info, DRM_AUTH|DRM_RENDER_ALLOW),
  551. DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_PREP, msm_ioctl_gem_cpu_prep, DRM_AUTH|DRM_RENDER_ALLOW),
  552. DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_FINI, msm_ioctl_gem_cpu_fini, DRM_AUTH|DRM_RENDER_ALLOW),
  553. DRM_IOCTL_DEF_DRV(MSM_GEM_SUBMIT, msm_ioctl_gem_submit, DRM_AUTH|DRM_RENDER_ALLOW),
  554. DRM_IOCTL_DEF_DRV(MSM_WAIT_FENCE, msm_ioctl_wait_fence, DRM_AUTH|DRM_RENDER_ALLOW),
  555. };
  556. static const struct vm_operations_struct vm_ops = {
  557. .fault = msm_gem_fault,
  558. .open = drm_gem_vm_open,
  559. .close = drm_gem_vm_close,
  560. };
  561. static const struct file_operations fops = {
  562. .owner = THIS_MODULE,
  563. .open = drm_open,
  564. .release = drm_release,
  565. .unlocked_ioctl = drm_ioctl,
  566. #ifdef CONFIG_COMPAT
  567. .compat_ioctl = drm_compat_ioctl,
  568. #endif
  569. .poll = drm_poll,
  570. .read = drm_read,
  571. .llseek = no_llseek,
  572. .mmap = msm_gem_mmap,
  573. };
  574. static struct drm_driver msm_driver = {
  575. .driver_features = DRIVER_HAVE_IRQ |
  576. DRIVER_GEM |
  577. DRIVER_PRIME |
  578. DRIVER_RENDER |
  579. DRIVER_ATOMIC |
  580. DRIVER_MODESET,
  581. .open = msm_open,
  582. .preclose = msm_preclose,
  583. .lastclose = msm_lastclose,
  584. .irq_handler = msm_irq,
  585. .irq_preinstall = msm_irq_preinstall,
  586. .irq_postinstall = msm_irq_postinstall,
  587. .irq_uninstall = msm_irq_uninstall,
  588. .get_vblank_counter = drm_vblank_no_hw_counter,
  589. .enable_vblank = msm_enable_vblank,
  590. .disable_vblank = msm_disable_vblank,
  591. .gem_free_object = msm_gem_free_object,
  592. .gem_vm_ops = &vm_ops,
  593. .dumb_create = msm_gem_dumb_create,
  594. .dumb_map_offset = msm_gem_dumb_map_offset,
  595. .dumb_destroy = drm_gem_dumb_destroy,
  596. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  597. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  598. .gem_prime_export = drm_gem_prime_export,
  599. .gem_prime_import = drm_gem_prime_import,
  600. .gem_prime_pin = msm_gem_prime_pin,
  601. .gem_prime_unpin = msm_gem_prime_unpin,
  602. .gem_prime_get_sg_table = msm_gem_prime_get_sg_table,
  603. .gem_prime_import_sg_table = msm_gem_prime_import_sg_table,
  604. .gem_prime_vmap = msm_gem_prime_vmap,
  605. .gem_prime_vunmap = msm_gem_prime_vunmap,
  606. .gem_prime_mmap = msm_gem_prime_mmap,
  607. #ifdef CONFIG_DEBUG_FS
  608. .debugfs_init = msm_debugfs_init,
  609. .debugfs_cleanup = msm_debugfs_cleanup,
  610. #endif
  611. .ioctls = msm_ioctls,
  612. .num_ioctls = DRM_MSM_NUM_IOCTLS,
  613. .fops = &fops,
  614. .name = "msm",
  615. .desc = "MSM Snapdragon DRM",
  616. .date = "20130625",
  617. .major = 1,
  618. .minor = 0,
  619. };
  620. #ifdef CONFIG_PM_SLEEP
  621. static int msm_pm_suspend(struct device *dev)
  622. {
  623. struct drm_device *ddev = dev_get_drvdata(dev);
  624. drm_kms_helper_poll_disable(ddev);
  625. return 0;
  626. }
  627. static int msm_pm_resume(struct device *dev)
  628. {
  629. struct drm_device *ddev = dev_get_drvdata(dev);
  630. drm_kms_helper_poll_enable(ddev);
  631. return 0;
  632. }
  633. #endif
  634. static const struct dev_pm_ops msm_pm_ops = {
  635. SET_SYSTEM_SLEEP_PM_OPS(msm_pm_suspend, msm_pm_resume)
  636. };
  637. /*
  638. * Componentized driver support:
  639. */
  640. /*
  641. * NOTE: duplication of the same code as exynos or imx (or probably any other).
  642. * so probably some room for some helpers
  643. */
  644. static int compare_of(struct device *dev, void *data)
  645. {
  646. return dev->of_node == data;
  647. }
  648. static int add_components(struct device *dev, struct component_match **matchptr,
  649. const char *name)
  650. {
  651. struct device_node *np = dev->of_node;
  652. unsigned i;
  653. for (i = 0; ; i++) {
  654. struct device_node *node;
  655. node = of_parse_phandle(np, name, i);
  656. if (!node)
  657. break;
  658. component_match_add(dev, matchptr, compare_of, node);
  659. }
  660. return 0;
  661. }
  662. static int msm_drm_bind(struct device *dev)
  663. {
  664. return msm_drm_init(dev, &msm_driver);
  665. }
  666. static void msm_drm_unbind(struct device *dev)
  667. {
  668. msm_drm_uninit(dev);
  669. }
  670. static const struct component_master_ops msm_drm_ops = {
  671. .bind = msm_drm_bind,
  672. .unbind = msm_drm_unbind,
  673. };
  674. /*
  675. * Platform driver:
  676. */
  677. static int msm_pdev_probe(struct platform_device *pdev)
  678. {
  679. struct component_match *match = NULL;
  680. add_components(&pdev->dev, &match, "connectors");
  681. add_components(&pdev->dev, &match, "gpus");
  682. pdev->dev.coherent_dma_mask = DMA_BIT_MASK(32);
  683. return component_master_add_with_match(&pdev->dev, &msm_drm_ops, match);
  684. }
  685. static int msm_pdev_remove(struct platform_device *pdev)
  686. {
  687. component_master_del(&pdev->dev, &msm_drm_ops);
  688. return 0;
  689. }
  690. static const struct platform_device_id msm_id[] = {
  691. { "mdp", 0 },
  692. { }
  693. };
  694. static const struct of_device_id dt_match[] = {
  695. { .compatible = "qcom,mdp4", .data = (void *) 4 }, /* mdp4 */
  696. { .compatible = "qcom,mdp5", .data = (void *) 5 }, /* mdp5 */
  697. /* to support downstream DT files */
  698. { .compatible = "qcom,mdss_mdp", .data = (void *) 5 }, /* mdp5 */
  699. {}
  700. };
  701. MODULE_DEVICE_TABLE(of, dt_match);
  702. static struct platform_driver msm_platform_driver = {
  703. .probe = msm_pdev_probe,
  704. .remove = msm_pdev_remove,
  705. .driver = {
  706. .name = "msm",
  707. .of_match_table = dt_match,
  708. .pm = &msm_pm_ops,
  709. },
  710. .id_table = msm_id,
  711. };
  712. static int __init msm_drm_register(void)
  713. {
  714. DBG("init");
  715. msm_dsi_register();
  716. msm_edp_register();
  717. msm_hdmi_register();
  718. adreno_register();
  719. return platform_driver_register(&msm_platform_driver);
  720. }
  721. static void __exit msm_drm_unregister(void)
  722. {
  723. DBG("fini");
  724. platform_driver_unregister(&msm_platform_driver);
  725. msm_hdmi_unregister();
  726. adreno_unregister();
  727. msm_edp_unregister();
  728. msm_dsi_unregister();
  729. }
  730. module_init(msm_drm_register);
  731. module_exit(msm_drm_unregister);
  732. MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
  733. MODULE_DESCRIPTION("MSM DRM Driver");
  734. MODULE_LICENSE("GPL");