malidp_drv.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512
  1. /*
  2. * (C) COPYRIGHT 2016 ARM Limited. All rights reserved.
  3. * Author: Liviu Dudau <Liviu.Dudau@arm.com>
  4. *
  5. * This program is free software and is provided to you under the terms of the
  6. * GNU General Public License version 2 as published by the Free Software
  7. * Foundation, and any use by you of this program is subject to the terms
  8. * of such GNU licence.
  9. *
  10. * ARM Mali DP500/DP550/DP650 KMS/DRM driver
  11. */
  12. #include <linux/module.h>
  13. #include <linux/clk.h>
  14. #include <linux/component.h>
  15. #include <linux/of_device.h>
  16. #include <linux/of_graph.h>
  17. #include <linux/of_reserved_mem.h>
  18. #include <drm/drmP.h>
  19. #include <drm/drm_atomic.h>
  20. #include <drm/drm_atomic_helper.h>
  21. #include <drm/drm_crtc.h>
  22. #include <drm/drm_crtc_helper.h>
  23. #include <drm/drm_fb_helper.h>
  24. #include <drm/drm_fb_cma_helper.h>
  25. #include <drm/drm_gem_cma_helper.h>
  26. #include <drm/drm_of.h>
  27. #include "malidp_drv.h"
  28. #include "malidp_regs.h"
  29. #include "malidp_hw.h"
  30. #define MALIDP_CONF_VALID_TIMEOUT 250
  31. /*
  32. * set the "config valid" bit and wait until the hardware acts on it
  33. */
  34. static int malidp_set_and_wait_config_valid(struct drm_device *drm)
  35. {
  36. struct malidp_drm *malidp = drm->dev_private;
  37. struct malidp_hw_device *hwdev = malidp->dev;
  38. int ret;
  39. hwdev->set_config_valid(hwdev);
  40. /* don't wait for config_valid flag if we are in config mode */
  41. if (hwdev->in_config_mode(hwdev))
  42. return 0;
  43. ret = wait_event_interruptible_timeout(malidp->wq,
  44. atomic_read(&malidp->config_valid) == 1,
  45. msecs_to_jiffies(MALIDP_CONF_VALID_TIMEOUT));
  46. return (ret > 0) ? 0 : -ETIMEDOUT;
  47. }
  48. static void malidp_output_poll_changed(struct drm_device *drm)
  49. {
  50. struct malidp_drm *malidp = drm->dev_private;
  51. drm_fbdev_cma_hotplug_event(malidp->fbdev);
  52. }
  53. static void malidp_atomic_commit_hw_done(struct drm_atomic_state *state)
  54. {
  55. struct drm_pending_vblank_event *event;
  56. struct drm_device *drm = state->dev;
  57. struct malidp_drm *malidp = drm->dev_private;
  58. int ret = malidp_set_and_wait_config_valid(drm);
  59. if (ret)
  60. DRM_DEBUG_DRIVER("timed out waiting for updated configuration\n");
  61. event = malidp->crtc.state->event;
  62. if (event) {
  63. malidp->crtc.state->event = NULL;
  64. spin_lock_irq(&drm->event_lock);
  65. if (drm_crtc_vblank_get(&malidp->crtc) == 0)
  66. drm_crtc_arm_vblank_event(&malidp->crtc, event);
  67. else
  68. drm_crtc_send_vblank_event(&malidp->crtc, event);
  69. spin_unlock_irq(&drm->event_lock);
  70. }
  71. drm_atomic_helper_commit_hw_done(state);
  72. }
  73. static void malidp_atomic_commit_tail(struct drm_atomic_state *state)
  74. {
  75. struct drm_device *drm = state->dev;
  76. drm_atomic_helper_commit_modeset_disables(drm, state);
  77. drm_atomic_helper_commit_modeset_enables(drm, state);
  78. drm_atomic_helper_commit_planes(drm, state, true);
  79. malidp_atomic_commit_hw_done(state);
  80. drm_atomic_helper_wait_for_vblanks(drm, state);
  81. drm_atomic_helper_cleanup_planes(drm, state);
  82. }
  83. static struct drm_mode_config_helper_funcs malidp_mode_config_helpers = {
  84. .atomic_commit_tail = malidp_atomic_commit_tail,
  85. };
  86. static const struct drm_mode_config_funcs malidp_mode_config_funcs = {
  87. .fb_create = drm_fb_cma_create,
  88. .output_poll_changed = malidp_output_poll_changed,
  89. .atomic_check = drm_atomic_helper_check,
  90. .atomic_commit = drm_atomic_helper_commit,
  91. };
  92. static int malidp_enable_vblank(struct drm_device *drm, unsigned int crtc)
  93. {
  94. struct malidp_drm *malidp = drm->dev_private;
  95. struct malidp_hw_device *hwdev = malidp->dev;
  96. malidp_hw_enable_irq(hwdev, MALIDP_DE_BLOCK,
  97. hwdev->map.de_irq_map.vsync_irq);
  98. return 0;
  99. }
  100. static void malidp_disable_vblank(struct drm_device *drm, unsigned int pipe)
  101. {
  102. struct malidp_drm *malidp = drm->dev_private;
  103. struct malidp_hw_device *hwdev = malidp->dev;
  104. malidp_hw_disable_irq(hwdev, MALIDP_DE_BLOCK,
  105. hwdev->map.de_irq_map.vsync_irq);
  106. }
  107. static int malidp_init(struct drm_device *drm)
  108. {
  109. int ret;
  110. struct malidp_drm *malidp = drm->dev_private;
  111. struct malidp_hw_device *hwdev = malidp->dev;
  112. drm_mode_config_init(drm);
  113. drm->mode_config.min_width = hwdev->min_line_size;
  114. drm->mode_config.min_height = hwdev->min_line_size;
  115. drm->mode_config.max_width = hwdev->max_line_size;
  116. drm->mode_config.max_height = hwdev->max_line_size;
  117. drm->mode_config.funcs = &malidp_mode_config_funcs;
  118. drm->mode_config.helper_private = &malidp_mode_config_helpers;
  119. ret = malidp_crtc_init(drm);
  120. if (ret) {
  121. drm_mode_config_cleanup(drm);
  122. return ret;
  123. }
  124. return 0;
  125. }
  126. static int malidp_irq_init(struct platform_device *pdev)
  127. {
  128. int irq_de, irq_se, ret = 0;
  129. struct drm_device *drm = dev_get_drvdata(&pdev->dev);
  130. /* fetch the interrupts from DT */
  131. irq_de = platform_get_irq_byname(pdev, "DE");
  132. if (irq_de < 0) {
  133. DRM_ERROR("no 'DE' IRQ specified!\n");
  134. return irq_de;
  135. }
  136. irq_se = platform_get_irq_byname(pdev, "SE");
  137. if (irq_se < 0) {
  138. DRM_ERROR("no 'SE' IRQ specified!\n");
  139. return irq_se;
  140. }
  141. ret = malidp_de_irq_init(drm, irq_de);
  142. if (ret)
  143. return ret;
  144. ret = malidp_se_irq_init(drm, irq_se);
  145. if (ret) {
  146. malidp_de_irq_fini(drm);
  147. return ret;
  148. }
  149. return 0;
  150. }
  151. static void malidp_lastclose(struct drm_device *drm)
  152. {
  153. struct malidp_drm *malidp = drm->dev_private;
  154. drm_fbdev_cma_restore_mode(malidp->fbdev);
  155. }
  156. static const struct file_operations fops = {
  157. .owner = THIS_MODULE,
  158. .open = drm_open,
  159. .release = drm_release,
  160. .unlocked_ioctl = drm_ioctl,
  161. #ifdef CONFIG_COMPAT
  162. .compat_ioctl = drm_compat_ioctl,
  163. #endif
  164. .poll = drm_poll,
  165. .read = drm_read,
  166. .llseek = noop_llseek,
  167. .mmap = drm_gem_cma_mmap,
  168. };
  169. static struct drm_driver malidp_driver = {
  170. .driver_features = DRIVER_GEM | DRIVER_MODESET | DRIVER_ATOMIC |
  171. DRIVER_PRIME,
  172. .lastclose = malidp_lastclose,
  173. .get_vblank_counter = drm_vblank_no_hw_counter,
  174. .enable_vblank = malidp_enable_vblank,
  175. .disable_vblank = malidp_disable_vblank,
  176. .gem_free_object_unlocked = drm_gem_cma_free_object,
  177. .gem_vm_ops = &drm_gem_cma_vm_ops,
  178. .dumb_create = drm_gem_cma_dumb_create,
  179. .dumb_map_offset = drm_gem_cma_dumb_map_offset,
  180. .dumb_destroy = drm_gem_dumb_destroy,
  181. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  182. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  183. .gem_prime_export = drm_gem_prime_export,
  184. .gem_prime_import = drm_gem_prime_import,
  185. .gem_prime_get_sg_table = drm_gem_cma_prime_get_sg_table,
  186. .gem_prime_import_sg_table = drm_gem_cma_prime_import_sg_table,
  187. .gem_prime_vmap = drm_gem_cma_prime_vmap,
  188. .gem_prime_vunmap = drm_gem_cma_prime_vunmap,
  189. .gem_prime_mmap = drm_gem_cma_prime_mmap,
  190. .fops = &fops,
  191. .name = "mali-dp",
  192. .desc = "ARM Mali Display Processor driver",
  193. .date = "20160106",
  194. .major = 1,
  195. .minor = 0,
  196. };
  197. static const struct of_device_id malidp_drm_of_match[] = {
  198. {
  199. .compatible = "arm,mali-dp500",
  200. .data = &malidp_device[MALIDP_500]
  201. },
  202. {
  203. .compatible = "arm,mali-dp550",
  204. .data = &malidp_device[MALIDP_550]
  205. },
  206. {
  207. .compatible = "arm,mali-dp650",
  208. .data = &malidp_device[MALIDP_650]
  209. },
  210. {},
  211. };
  212. MODULE_DEVICE_TABLE(of, malidp_drm_of_match);
  213. #define MAX_OUTPUT_CHANNELS 3
  214. static int malidp_bind(struct device *dev)
  215. {
  216. struct resource *res;
  217. struct drm_device *drm;
  218. struct malidp_drm *malidp;
  219. struct malidp_hw_device *hwdev;
  220. struct platform_device *pdev = to_platform_device(dev);
  221. /* number of lines for the R, G and B output */
  222. u8 output_width[MAX_OUTPUT_CHANNELS];
  223. int ret = 0, i;
  224. u32 version, out_depth = 0;
  225. malidp = devm_kzalloc(dev, sizeof(*malidp), GFP_KERNEL);
  226. if (!malidp)
  227. return -ENOMEM;
  228. hwdev = devm_kzalloc(dev, sizeof(*hwdev), GFP_KERNEL);
  229. if (!hwdev)
  230. return -ENOMEM;
  231. /*
  232. * copy the associated data from malidp_drm_of_match to avoid
  233. * having to keep a reference to the OF node after binding
  234. */
  235. memcpy(hwdev, of_device_get_match_data(dev), sizeof(*hwdev));
  236. malidp->dev = hwdev;
  237. INIT_LIST_HEAD(&malidp->event_list);
  238. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  239. hwdev->regs = devm_ioremap_resource(dev, res);
  240. if (IS_ERR(hwdev->regs)) {
  241. DRM_ERROR("Failed to map control registers area\n");
  242. return PTR_ERR(hwdev->regs);
  243. }
  244. hwdev->pclk = devm_clk_get(dev, "pclk");
  245. if (IS_ERR(hwdev->pclk))
  246. return PTR_ERR(hwdev->pclk);
  247. hwdev->aclk = devm_clk_get(dev, "aclk");
  248. if (IS_ERR(hwdev->aclk))
  249. return PTR_ERR(hwdev->aclk);
  250. hwdev->mclk = devm_clk_get(dev, "mclk");
  251. if (IS_ERR(hwdev->mclk))
  252. return PTR_ERR(hwdev->mclk);
  253. hwdev->pxlclk = devm_clk_get(dev, "pxlclk");
  254. if (IS_ERR(hwdev->pxlclk))
  255. return PTR_ERR(hwdev->pxlclk);
  256. /* Get the optional framebuffer memory resource */
  257. ret = of_reserved_mem_device_init(dev);
  258. if (ret && ret != -ENODEV)
  259. return ret;
  260. drm = drm_dev_alloc(&malidp_driver, dev);
  261. if (!drm) {
  262. ret = -ENOMEM;
  263. goto alloc_fail;
  264. }
  265. /* Enable APB clock in order to get access to the registers */
  266. clk_prepare_enable(hwdev->pclk);
  267. /*
  268. * Enable AXI clock and main clock so that prefetch can start once
  269. * the registers are set
  270. */
  271. clk_prepare_enable(hwdev->aclk);
  272. clk_prepare_enable(hwdev->mclk);
  273. ret = hwdev->query_hw(hwdev);
  274. if (ret) {
  275. DRM_ERROR("Invalid HW configuration\n");
  276. goto query_hw_fail;
  277. }
  278. version = malidp_hw_read(hwdev, hwdev->map.dc_base + MALIDP_DE_CORE_ID);
  279. DRM_INFO("found ARM Mali-DP%3x version r%dp%d\n", version >> 16,
  280. (version >> 12) & 0xf, (version >> 8) & 0xf);
  281. /* set the number of lines used for output of RGB data */
  282. ret = of_property_read_u8_array(dev->of_node,
  283. "arm,malidp-output-port-lines",
  284. output_width, MAX_OUTPUT_CHANNELS);
  285. if (ret)
  286. goto query_hw_fail;
  287. for (i = 0; i < MAX_OUTPUT_CHANNELS; i++)
  288. out_depth = (out_depth << 8) | (output_width[i] & 0xf);
  289. malidp_hw_write(hwdev, out_depth, hwdev->map.out_depth_base);
  290. drm->dev_private = malidp;
  291. dev_set_drvdata(dev, drm);
  292. atomic_set(&malidp->config_valid, 0);
  293. init_waitqueue_head(&malidp->wq);
  294. ret = malidp_init(drm);
  295. if (ret < 0)
  296. goto init_fail;
  297. ret = drm_dev_register(drm, 0);
  298. if (ret)
  299. goto register_fail;
  300. /* Set the CRTC's port so that the encoder component can find it */
  301. malidp->crtc.port = of_graph_get_next_endpoint(dev->of_node, NULL);
  302. ret = component_bind_all(dev, drm);
  303. of_node_put(malidp->crtc.port);
  304. if (ret) {
  305. DRM_ERROR("Failed to bind all components\n");
  306. goto bind_fail;
  307. }
  308. ret = malidp_irq_init(pdev);
  309. if (ret < 0)
  310. goto irq_init_fail;
  311. ret = drm_vblank_init(drm, drm->mode_config.num_crtc);
  312. if (ret < 0) {
  313. DRM_ERROR("failed to initialise vblank\n");
  314. goto vblank_fail;
  315. }
  316. drm_mode_config_reset(drm);
  317. malidp->fbdev = drm_fbdev_cma_init(drm, 32, drm->mode_config.num_crtc,
  318. drm->mode_config.num_connector);
  319. if (IS_ERR(malidp->fbdev)) {
  320. ret = PTR_ERR(malidp->fbdev);
  321. malidp->fbdev = NULL;
  322. goto fbdev_fail;
  323. }
  324. drm_kms_helper_poll_init(drm);
  325. return 0;
  326. fbdev_fail:
  327. drm_vblank_cleanup(drm);
  328. vblank_fail:
  329. malidp_se_irq_fini(drm);
  330. malidp_de_irq_fini(drm);
  331. irq_init_fail:
  332. component_unbind_all(dev, drm);
  333. bind_fail:
  334. drm_dev_unregister(drm);
  335. register_fail:
  336. malidp_de_planes_destroy(drm);
  337. drm_mode_config_cleanup(drm);
  338. init_fail:
  339. drm->dev_private = NULL;
  340. dev_set_drvdata(dev, NULL);
  341. query_hw_fail:
  342. clk_disable_unprepare(hwdev->mclk);
  343. clk_disable_unprepare(hwdev->aclk);
  344. clk_disable_unprepare(hwdev->pclk);
  345. drm_dev_unref(drm);
  346. alloc_fail:
  347. of_reserved_mem_device_release(dev);
  348. return ret;
  349. }
  350. static void malidp_unbind(struct device *dev)
  351. {
  352. struct drm_device *drm = dev_get_drvdata(dev);
  353. struct malidp_drm *malidp = drm->dev_private;
  354. struct malidp_hw_device *hwdev = malidp->dev;
  355. if (malidp->fbdev) {
  356. drm_fbdev_cma_fini(malidp->fbdev);
  357. malidp->fbdev = NULL;
  358. }
  359. drm_kms_helper_poll_fini(drm);
  360. malidp_se_irq_fini(drm);
  361. malidp_de_irq_fini(drm);
  362. drm_vblank_cleanup(drm);
  363. component_unbind_all(dev, drm);
  364. drm_dev_unregister(drm);
  365. malidp_de_planes_destroy(drm);
  366. drm_mode_config_cleanup(drm);
  367. drm->dev_private = NULL;
  368. dev_set_drvdata(dev, NULL);
  369. clk_disable_unprepare(hwdev->mclk);
  370. clk_disable_unprepare(hwdev->aclk);
  371. clk_disable_unprepare(hwdev->pclk);
  372. drm_dev_unref(drm);
  373. of_reserved_mem_device_release(dev);
  374. }
  375. static const struct component_master_ops malidp_master_ops = {
  376. .bind = malidp_bind,
  377. .unbind = malidp_unbind,
  378. };
  379. static int malidp_compare_dev(struct device *dev, void *data)
  380. {
  381. struct device_node *np = data;
  382. return dev->of_node == np;
  383. }
  384. static int malidp_platform_probe(struct platform_device *pdev)
  385. {
  386. struct device_node *port, *ep;
  387. struct component_match *match = NULL;
  388. if (!pdev->dev.of_node)
  389. return -ENODEV;
  390. /* there is only one output port inside each device, find it */
  391. ep = of_graph_get_next_endpoint(pdev->dev.of_node, NULL);
  392. if (!ep)
  393. return -ENODEV;
  394. if (!of_device_is_available(ep)) {
  395. of_node_put(ep);
  396. return -ENODEV;
  397. }
  398. /* add the remote encoder port as component */
  399. port = of_graph_get_remote_port_parent(ep);
  400. of_node_put(ep);
  401. if (!port || !of_device_is_available(port)) {
  402. of_node_put(port);
  403. return -EAGAIN;
  404. }
  405. component_match_add(&pdev->dev, &match, malidp_compare_dev, port);
  406. return component_master_add_with_match(&pdev->dev, &malidp_master_ops,
  407. match);
  408. }
  409. static int malidp_platform_remove(struct platform_device *pdev)
  410. {
  411. component_master_del(&pdev->dev, &malidp_master_ops);
  412. return 0;
  413. }
  414. static struct platform_driver malidp_platform_driver = {
  415. .probe = malidp_platform_probe,
  416. .remove = malidp_platform_remove,
  417. .driver = {
  418. .name = "mali-dp",
  419. .of_match_table = malidp_drm_of_match,
  420. },
  421. };
  422. module_platform_driver(malidp_platform_driver);
  423. MODULE_AUTHOR("Liviu Dudau <Liviu.Dudau@arm.com>");
  424. MODULE_DESCRIPTION("ARM Mali DP DRM driver");
  425. MODULE_LICENSE("GPL v2");