hdlcd_drv.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525
  1. /*
  2. * Copyright (C) 2013-2015 ARM Limited
  3. * Author: Liviu Dudau <Liviu.Dudau@arm.com>
  4. *
  5. * This file is subject to the terms and conditions of the GNU General Public
  6. * License. See the file COPYING in the main directory of this archive
  7. * for more details.
  8. *
  9. * ARM HDLCD Driver
  10. */
  11. #include <linux/module.h>
  12. #include <linux/spinlock.h>
  13. #include <linux/clk.h>
  14. #include <linux/component.h>
  15. #include <linux/list.h>
  16. #include <linux/of_graph.h>
  17. #include <linux/of_reserved_mem.h>
  18. #include <linux/pm_runtime.h>
  19. #include <drm/drmP.h>
  20. #include <drm/drm_atomic_helper.h>
  21. #include <drm/drm_crtc.h>
  22. #include <drm/drm_crtc_helper.h>
  23. #include <drm/drm_fb_helper.h>
  24. #include <drm/drm_fb_cma_helper.h>
  25. #include <drm/drm_gem_cma_helper.h>
  26. #include <drm/drm_of.h>
  27. #include "hdlcd_drv.h"
  28. #include "hdlcd_regs.h"
  29. static int hdlcd_load(struct drm_device *drm, unsigned long flags)
  30. {
  31. struct hdlcd_drm_private *hdlcd = drm->dev_private;
  32. struct platform_device *pdev = to_platform_device(drm->dev);
  33. struct resource *res;
  34. u32 version;
  35. int ret;
  36. hdlcd->clk = devm_clk_get(drm->dev, "pxlclk");
  37. if (IS_ERR(hdlcd->clk))
  38. return PTR_ERR(hdlcd->clk);
  39. #ifdef CONFIG_DEBUG_FS
  40. atomic_set(&hdlcd->buffer_underrun_count, 0);
  41. atomic_set(&hdlcd->bus_error_count, 0);
  42. atomic_set(&hdlcd->vsync_count, 0);
  43. atomic_set(&hdlcd->dma_end_count, 0);
  44. #endif
  45. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  46. hdlcd->mmio = devm_ioremap_resource(drm->dev, res);
  47. if (IS_ERR(hdlcd->mmio)) {
  48. DRM_ERROR("failed to map control registers area\n");
  49. ret = PTR_ERR(hdlcd->mmio);
  50. hdlcd->mmio = NULL;
  51. return ret;
  52. }
  53. version = hdlcd_read(hdlcd, HDLCD_REG_VERSION);
  54. if ((version & HDLCD_PRODUCT_MASK) != HDLCD_PRODUCT_ID) {
  55. DRM_ERROR("unknown product id: 0x%x\n", version);
  56. return -EINVAL;
  57. }
  58. DRM_INFO("found ARM HDLCD version r%dp%d\n",
  59. (version & HDLCD_VERSION_MAJOR_MASK) >> 8,
  60. version & HDLCD_VERSION_MINOR_MASK);
  61. /* Get the optional framebuffer memory resource */
  62. ret = of_reserved_mem_device_init(drm->dev);
  63. if (ret && ret != -ENODEV)
  64. return ret;
  65. ret = dma_set_mask_and_coherent(drm->dev, DMA_BIT_MASK(32));
  66. if (ret)
  67. goto setup_fail;
  68. ret = hdlcd_setup_crtc(drm);
  69. if (ret < 0) {
  70. DRM_ERROR("failed to create crtc\n");
  71. goto setup_fail;
  72. }
  73. ret = drm_irq_install(drm, platform_get_irq(pdev, 0));
  74. if (ret < 0) {
  75. DRM_ERROR("failed to install IRQ handler\n");
  76. goto irq_fail;
  77. }
  78. return 0;
  79. irq_fail:
  80. drm_crtc_cleanup(&hdlcd->crtc);
  81. setup_fail:
  82. of_reserved_mem_device_release(drm->dev);
  83. return ret;
  84. }
  85. static void hdlcd_fb_output_poll_changed(struct drm_device *drm)
  86. {
  87. struct hdlcd_drm_private *hdlcd = drm->dev_private;
  88. if (hdlcd->fbdev)
  89. drm_fbdev_cma_hotplug_event(hdlcd->fbdev);
  90. }
  91. static const struct drm_mode_config_funcs hdlcd_mode_config_funcs = {
  92. .fb_create = drm_fb_cma_create,
  93. .output_poll_changed = hdlcd_fb_output_poll_changed,
  94. .atomic_check = drm_atomic_helper_check,
  95. .atomic_commit = drm_atomic_helper_commit,
  96. };
  97. static void hdlcd_setup_mode_config(struct drm_device *drm)
  98. {
  99. drm_mode_config_init(drm);
  100. drm->mode_config.min_width = 0;
  101. drm->mode_config.min_height = 0;
  102. drm->mode_config.max_width = HDLCD_MAX_XRES;
  103. drm->mode_config.max_height = HDLCD_MAX_YRES;
  104. drm->mode_config.funcs = &hdlcd_mode_config_funcs;
  105. }
  106. static void hdlcd_lastclose(struct drm_device *drm)
  107. {
  108. struct hdlcd_drm_private *hdlcd = drm->dev_private;
  109. drm_fbdev_cma_restore_mode(hdlcd->fbdev);
  110. }
  111. static irqreturn_t hdlcd_irq(int irq, void *arg)
  112. {
  113. struct drm_device *drm = arg;
  114. struct hdlcd_drm_private *hdlcd = drm->dev_private;
  115. unsigned long irq_status;
  116. irq_status = hdlcd_read(hdlcd, HDLCD_REG_INT_STATUS);
  117. #ifdef CONFIG_DEBUG_FS
  118. if (irq_status & HDLCD_INTERRUPT_UNDERRUN)
  119. atomic_inc(&hdlcd->buffer_underrun_count);
  120. if (irq_status & HDLCD_INTERRUPT_DMA_END)
  121. atomic_inc(&hdlcd->dma_end_count);
  122. if (irq_status & HDLCD_INTERRUPT_BUS_ERROR)
  123. atomic_inc(&hdlcd->bus_error_count);
  124. if (irq_status & HDLCD_INTERRUPT_VSYNC)
  125. atomic_inc(&hdlcd->vsync_count);
  126. #endif
  127. if (irq_status & HDLCD_INTERRUPT_VSYNC)
  128. drm_crtc_handle_vblank(&hdlcd->crtc);
  129. /* acknowledge interrupt(s) */
  130. hdlcd_write(hdlcd, HDLCD_REG_INT_CLEAR, irq_status);
  131. return IRQ_HANDLED;
  132. }
  133. static void hdlcd_irq_preinstall(struct drm_device *drm)
  134. {
  135. struct hdlcd_drm_private *hdlcd = drm->dev_private;
  136. /* Ensure interrupts are disabled */
  137. hdlcd_write(hdlcd, HDLCD_REG_INT_MASK, 0);
  138. hdlcd_write(hdlcd, HDLCD_REG_INT_CLEAR, ~0);
  139. }
  140. static int hdlcd_irq_postinstall(struct drm_device *drm)
  141. {
  142. #ifdef CONFIG_DEBUG_FS
  143. struct hdlcd_drm_private *hdlcd = drm->dev_private;
  144. unsigned long irq_mask = hdlcd_read(hdlcd, HDLCD_REG_INT_MASK);
  145. /* enable debug interrupts */
  146. irq_mask |= HDLCD_DEBUG_INT_MASK;
  147. hdlcd_write(hdlcd, HDLCD_REG_INT_MASK, irq_mask);
  148. #endif
  149. return 0;
  150. }
  151. static void hdlcd_irq_uninstall(struct drm_device *drm)
  152. {
  153. struct hdlcd_drm_private *hdlcd = drm->dev_private;
  154. /* disable all the interrupts that we might have enabled */
  155. unsigned long irq_mask = hdlcd_read(hdlcd, HDLCD_REG_INT_MASK);
  156. #ifdef CONFIG_DEBUG_FS
  157. /* disable debug interrupts */
  158. irq_mask &= ~HDLCD_DEBUG_INT_MASK;
  159. #endif
  160. /* disable vsync interrupts */
  161. irq_mask &= ~HDLCD_INTERRUPT_VSYNC;
  162. hdlcd_write(hdlcd, HDLCD_REG_INT_MASK, irq_mask);
  163. }
  164. static int hdlcd_enable_vblank(struct drm_device *drm, unsigned int crtc)
  165. {
  166. struct hdlcd_drm_private *hdlcd = drm->dev_private;
  167. unsigned int mask = hdlcd_read(hdlcd, HDLCD_REG_INT_MASK);
  168. hdlcd_write(hdlcd, HDLCD_REG_INT_MASK, mask | HDLCD_INTERRUPT_VSYNC);
  169. return 0;
  170. }
  171. static void hdlcd_disable_vblank(struct drm_device *drm, unsigned int crtc)
  172. {
  173. struct hdlcd_drm_private *hdlcd = drm->dev_private;
  174. unsigned int mask = hdlcd_read(hdlcd, HDLCD_REG_INT_MASK);
  175. hdlcd_write(hdlcd, HDLCD_REG_INT_MASK, mask & ~HDLCD_INTERRUPT_VSYNC);
  176. }
  177. #ifdef CONFIG_DEBUG_FS
  178. static int hdlcd_show_underrun_count(struct seq_file *m, void *arg)
  179. {
  180. struct drm_info_node *node = (struct drm_info_node *)m->private;
  181. struct drm_device *drm = node->minor->dev;
  182. struct hdlcd_drm_private *hdlcd = drm->dev_private;
  183. seq_printf(m, "underrun : %d\n", atomic_read(&hdlcd->buffer_underrun_count));
  184. seq_printf(m, "dma_end : %d\n", atomic_read(&hdlcd->dma_end_count));
  185. seq_printf(m, "bus_error: %d\n", atomic_read(&hdlcd->bus_error_count));
  186. seq_printf(m, "vsync : %d\n", atomic_read(&hdlcd->vsync_count));
  187. return 0;
  188. }
  189. static int hdlcd_show_pxlclock(struct seq_file *m, void *arg)
  190. {
  191. struct drm_info_node *node = (struct drm_info_node *)m->private;
  192. struct drm_device *drm = node->minor->dev;
  193. struct hdlcd_drm_private *hdlcd = drm->dev_private;
  194. unsigned long clkrate = clk_get_rate(hdlcd->clk);
  195. unsigned long mode_clock = hdlcd->crtc.mode.crtc_clock * 1000;
  196. seq_printf(m, "hw : %lu\n", clkrate);
  197. seq_printf(m, "mode: %lu\n", mode_clock);
  198. return 0;
  199. }
  200. static struct drm_info_list hdlcd_debugfs_list[] = {
  201. { "interrupt_count", hdlcd_show_underrun_count, 0 },
  202. { "clocks", hdlcd_show_pxlclock, 0 },
  203. { "fb", drm_fb_cma_debugfs_show, 0 },
  204. };
  205. static int hdlcd_debugfs_init(struct drm_minor *minor)
  206. {
  207. return drm_debugfs_create_files(hdlcd_debugfs_list,
  208. ARRAY_SIZE(hdlcd_debugfs_list), minor->debugfs_root, minor);
  209. }
  210. static void hdlcd_debugfs_cleanup(struct drm_minor *minor)
  211. {
  212. drm_debugfs_remove_files(hdlcd_debugfs_list,
  213. ARRAY_SIZE(hdlcd_debugfs_list), minor);
  214. }
  215. #endif
  216. static const struct file_operations fops = {
  217. .owner = THIS_MODULE,
  218. .open = drm_open,
  219. .release = drm_release,
  220. .unlocked_ioctl = drm_ioctl,
  221. #ifdef CONFIG_COMPAT
  222. .compat_ioctl = drm_compat_ioctl,
  223. #endif
  224. .poll = drm_poll,
  225. .read = drm_read,
  226. .llseek = noop_llseek,
  227. .mmap = drm_gem_cma_mmap,
  228. };
  229. static struct drm_driver hdlcd_driver = {
  230. .driver_features = DRIVER_HAVE_IRQ | DRIVER_GEM |
  231. DRIVER_MODESET | DRIVER_PRIME |
  232. DRIVER_ATOMIC,
  233. .lastclose = hdlcd_lastclose,
  234. .irq_handler = hdlcd_irq,
  235. .irq_preinstall = hdlcd_irq_preinstall,
  236. .irq_postinstall = hdlcd_irq_postinstall,
  237. .irq_uninstall = hdlcd_irq_uninstall,
  238. .get_vblank_counter = drm_vblank_no_hw_counter,
  239. .enable_vblank = hdlcd_enable_vblank,
  240. .disable_vblank = hdlcd_disable_vblank,
  241. .gem_free_object_unlocked = drm_gem_cma_free_object,
  242. .gem_vm_ops = &drm_gem_cma_vm_ops,
  243. .dumb_create = drm_gem_cma_dumb_create,
  244. .dumb_map_offset = drm_gem_cma_dumb_map_offset,
  245. .dumb_destroy = drm_gem_dumb_destroy,
  246. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  247. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  248. .gem_prime_export = drm_gem_prime_export,
  249. .gem_prime_import = drm_gem_prime_import,
  250. .gem_prime_get_sg_table = drm_gem_cma_prime_get_sg_table,
  251. .gem_prime_import_sg_table = drm_gem_cma_prime_import_sg_table,
  252. .gem_prime_vmap = drm_gem_cma_prime_vmap,
  253. .gem_prime_vunmap = drm_gem_cma_prime_vunmap,
  254. .gem_prime_mmap = drm_gem_cma_prime_mmap,
  255. #ifdef CONFIG_DEBUG_FS
  256. .debugfs_init = hdlcd_debugfs_init,
  257. .debugfs_cleanup = hdlcd_debugfs_cleanup,
  258. #endif
  259. .fops = &fops,
  260. .name = "hdlcd",
  261. .desc = "ARM HDLCD Controller DRM",
  262. .date = "20151021",
  263. .major = 1,
  264. .minor = 0,
  265. };
  266. static int hdlcd_drm_bind(struct device *dev)
  267. {
  268. struct drm_device *drm;
  269. struct hdlcd_drm_private *hdlcd;
  270. int ret;
  271. hdlcd = devm_kzalloc(dev, sizeof(*hdlcd), GFP_KERNEL);
  272. if (!hdlcd)
  273. return -ENOMEM;
  274. drm = drm_dev_alloc(&hdlcd_driver, dev);
  275. if (!drm)
  276. return -ENOMEM;
  277. drm->dev_private = hdlcd;
  278. dev_set_drvdata(dev, drm);
  279. hdlcd_setup_mode_config(drm);
  280. ret = hdlcd_load(drm, 0);
  281. if (ret)
  282. goto err_free;
  283. ret = drm_dev_register(drm, 0);
  284. if (ret)
  285. goto err_unload;
  286. ret = component_bind_all(dev, drm);
  287. if (ret) {
  288. DRM_ERROR("Failed to bind all components\n");
  289. goto err_unregister;
  290. }
  291. ret = pm_runtime_set_active(dev);
  292. if (ret)
  293. goto err_pm_active;
  294. pm_runtime_enable(dev);
  295. ret = drm_vblank_init(drm, drm->mode_config.num_crtc);
  296. if (ret < 0) {
  297. DRM_ERROR("failed to initialise vblank\n");
  298. goto err_vblank;
  299. }
  300. drm_mode_config_reset(drm);
  301. drm_kms_helper_poll_init(drm);
  302. hdlcd->fbdev = drm_fbdev_cma_init(drm, 32, drm->mode_config.num_crtc,
  303. drm->mode_config.num_connector);
  304. if (IS_ERR(hdlcd->fbdev)) {
  305. ret = PTR_ERR(hdlcd->fbdev);
  306. hdlcd->fbdev = NULL;
  307. goto err_fbdev;
  308. }
  309. return 0;
  310. err_fbdev:
  311. drm_kms_helper_poll_fini(drm);
  312. drm_mode_config_cleanup(drm);
  313. drm_vblank_cleanup(drm);
  314. err_vblank:
  315. pm_runtime_disable(drm->dev);
  316. err_pm_active:
  317. component_unbind_all(dev, drm);
  318. err_unregister:
  319. drm_dev_unregister(drm);
  320. err_unload:
  321. drm_irq_uninstall(drm);
  322. of_reserved_mem_device_release(drm->dev);
  323. err_free:
  324. dev_set_drvdata(dev, NULL);
  325. drm_dev_unref(drm);
  326. return ret;
  327. }
  328. static void hdlcd_drm_unbind(struct device *dev)
  329. {
  330. struct drm_device *drm = dev_get_drvdata(dev);
  331. struct hdlcd_drm_private *hdlcd = drm->dev_private;
  332. if (hdlcd->fbdev) {
  333. drm_fbdev_cma_fini(hdlcd->fbdev);
  334. hdlcd->fbdev = NULL;
  335. }
  336. drm_kms_helper_poll_fini(drm);
  337. component_unbind_all(dev, drm);
  338. drm_vblank_cleanup(drm);
  339. pm_runtime_get_sync(drm->dev);
  340. drm_irq_uninstall(drm);
  341. pm_runtime_put_sync(drm->dev);
  342. pm_runtime_disable(drm->dev);
  343. of_reserved_mem_device_release(drm->dev);
  344. drm_mode_config_cleanup(drm);
  345. drm_dev_unregister(drm);
  346. drm_dev_unref(drm);
  347. drm->dev_private = NULL;
  348. dev_set_drvdata(dev, NULL);
  349. }
  350. static const struct component_master_ops hdlcd_master_ops = {
  351. .bind = hdlcd_drm_bind,
  352. .unbind = hdlcd_drm_unbind,
  353. };
  354. static int compare_dev(struct device *dev, void *data)
  355. {
  356. return dev->of_node == data;
  357. }
  358. static int hdlcd_probe(struct platform_device *pdev)
  359. {
  360. struct device_node *port, *ep;
  361. struct component_match *match = NULL;
  362. if (!pdev->dev.of_node)
  363. return -ENODEV;
  364. /* there is only one output port inside each device, find it */
  365. ep = of_graph_get_next_endpoint(pdev->dev.of_node, NULL);
  366. if (!ep)
  367. return -ENODEV;
  368. if (!of_device_is_available(ep)) {
  369. of_node_put(ep);
  370. return -ENODEV;
  371. }
  372. /* add the remote encoder port as component */
  373. port = of_graph_get_remote_port_parent(ep);
  374. of_node_put(ep);
  375. if (!port || !of_device_is_available(port)) {
  376. of_node_put(port);
  377. return -EAGAIN;
  378. }
  379. component_match_add(&pdev->dev, &match, compare_dev, port);
  380. return component_master_add_with_match(&pdev->dev, &hdlcd_master_ops,
  381. match);
  382. }
  383. static int hdlcd_remove(struct platform_device *pdev)
  384. {
  385. component_master_del(&pdev->dev, &hdlcd_master_ops);
  386. return 0;
  387. }
  388. static const struct of_device_id hdlcd_of_match[] = {
  389. { .compatible = "arm,hdlcd" },
  390. {},
  391. };
  392. MODULE_DEVICE_TABLE(of, hdlcd_of_match);
  393. static int __maybe_unused hdlcd_pm_suspend(struct device *dev)
  394. {
  395. struct drm_device *drm = dev_get_drvdata(dev);
  396. struct hdlcd_drm_private *hdlcd = drm ? drm->dev_private : NULL;
  397. if (!hdlcd)
  398. return 0;
  399. drm_kms_helper_poll_disable(drm);
  400. hdlcd->state = drm_atomic_helper_suspend(drm);
  401. if (IS_ERR(hdlcd->state)) {
  402. drm_kms_helper_poll_enable(drm);
  403. return PTR_ERR(hdlcd->state);
  404. }
  405. return 0;
  406. }
  407. static int __maybe_unused hdlcd_pm_resume(struct device *dev)
  408. {
  409. struct drm_device *drm = dev_get_drvdata(dev);
  410. struct hdlcd_drm_private *hdlcd = drm ? drm->dev_private : NULL;
  411. if (!hdlcd)
  412. return 0;
  413. drm_atomic_helper_resume(drm, hdlcd->state);
  414. drm_kms_helper_poll_enable(drm);
  415. pm_runtime_set_active(dev);
  416. return 0;
  417. }
  418. static SIMPLE_DEV_PM_OPS(hdlcd_pm_ops, hdlcd_pm_suspend, hdlcd_pm_resume);
  419. static struct platform_driver hdlcd_platform_driver = {
  420. .probe = hdlcd_probe,
  421. .remove = hdlcd_remove,
  422. .driver = {
  423. .name = "hdlcd",
  424. .pm = &hdlcd_pm_ops,
  425. .of_match_table = hdlcd_of_match,
  426. },
  427. };
  428. module_platform_driver(hdlcd_platform_driver);
  429. MODULE_AUTHOR("Liviu Dudau");
  430. MODULE_DESCRIPTION("ARM HDLCD DRM driver");
  431. MODULE_LICENSE("GPL v2");