pci.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef DRIVERS_PCI_H
  3. #define DRIVERS_PCI_H
  4. #define PCI_FIND_CAP_TTL 48
  5. #define PCI_VSEC_ID_INTEL_TBT 0x1234 /* Thunderbolt */
  6. extern const unsigned char pcie_link_speed[];
  7. extern bool pci_early_dump;
  8. bool pcie_cap_has_lnkctl(const struct pci_dev *dev);
  9. /* Functions internal to the PCI core code */
  10. int pci_create_sysfs_dev_files(struct pci_dev *pdev);
  11. void pci_remove_sysfs_dev_files(struct pci_dev *pdev);
  12. #if !defined(CONFIG_DMI) && !defined(CONFIG_ACPI)
  13. static inline void pci_create_firmware_label_files(struct pci_dev *pdev)
  14. { return; }
  15. static inline void pci_remove_firmware_label_files(struct pci_dev *pdev)
  16. { return; }
  17. #else
  18. void pci_create_firmware_label_files(struct pci_dev *pdev);
  19. void pci_remove_firmware_label_files(struct pci_dev *pdev);
  20. #endif
  21. void pci_cleanup_rom(struct pci_dev *dev);
  22. enum pci_mmap_api {
  23. PCI_MMAP_SYSFS, /* mmap on /sys/bus/pci/devices/<BDF>/resource<N> */
  24. PCI_MMAP_PROCFS /* mmap on /proc/bus/pci/<BDF> */
  25. };
  26. int pci_mmap_fits(struct pci_dev *pdev, int resno, struct vm_area_struct *vmai,
  27. enum pci_mmap_api mmap_api);
  28. int pci_probe_reset_function(struct pci_dev *dev);
  29. /**
  30. * struct pci_platform_pm_ops - Firmware PM callbacks
  31. *
  32. * @is_manageable: returns 'true' if given device is power manageable by the
  33. * platform firmware
  34. *
  35. * @set_state: invokes the platform firmware to set the device's power state
  36. *
  37. * @get_state: queries the platform firmware for a device's current power state
  38. *
  39. * @choose_state: returns PCI power state of given device preferred by the
  40. * platform; to be used during system-wide transitions from a
  41. * sleeping state to the working state and vice versa
  42. *
  43. * @set_wakeup: enables/disables wakeup capability for the device
  44. *
  45. * @need_resume: returns 'true' if the given device (which is currently
  46. * suspended) needs to be resumed to be configured for system
  47. * wakeup.
  48. *
  49. * If given platform is generally capable of power managing PCI devices, all of
  50. * these callbacks are mandatory.
  51. */
  52. struct pci_platform_pm_ops {
  53. bool (*is_manageable)(struct pci_dev *dev);
  54. int (*set_state)(struct pci_dev *dev, pci_power_t state);
  55. pci_power_t (*get_state)(struct pci_dev *dev);
  56. pci_power_t (*choose_state)(struct pci_dev *dev);
  57. int (*set_wakeup)(struct pci_dev *dev, bool enable);
  58. bool (*need_resume)(struct pci_dev *dev);
  59. };
  60. int pci_set_platform_pm(const struct pci_platform_pm_ops *ops);
  61. void pci_update_current_state(struct pci_dev *dev, pci_power_t state);
  62. void pci_power_up(struct pci_dev *dev);
  63. void pci_disable_enabled_device(struct pci_dev *dev);
  64. int pci_finish_runtime_suspend(struct pci_dev *dev);
  65. void pcie_clear_root_pme_status(struct pci_dev *dev);
  66. int __pci_pme_wakeup(struct pci_dev *dev, void *ign);
  67. void pci_pme_restore(struct pci_dev *dev);
  68. bool pci_dev_keep_suspended(struct pci_dev *dev);
  69. void pci_dev_complete_resume(struct pci_dev *pci_dev);
  70. void pci_config_pm_runtime_get(struct pci_dev *dev);
  71. void pci_config_pm_runtime_put(struct pci_dev *dev);
  72. void pci_pm_init(struct pci_dev *dev);
  73. void pci_ea_init(struct pci_dev *dev);
  74. void pci_allocate_cap_save_buffers(struct pci_dev *dev);
  75. void pci_free_cap_save_buffers(struct pci_dev *dev);
  76. bool pci_bridge_d3_possible(struct pci_dev *dev);
  77. void pci_bridge_d3_update(struct pci_dev *dev);
  78. static inline void pci_wakeup_event(struct pci_dev *dev)
  79. {
  80. /* Wait 100 ms before the system can be put into a sleep state. */
  81. pm_wakeup_event(&dev->dev, 100);
  82. }
  83. static inline bool pci_has_subordinate(struct pci_dev *pci_dev)
  84. {
  85. return !!(pci_dev->subordinate);
  86. }
  87. static inline bool pci_power_manageable(struct pci_dev *pci_dev)
  88. {
  89. /*
  90. * Currently we allow normal PCI devices and PCI bridges transition
  91. * into D3 if their bridge_d3 is set.
  92. */
  93. return !pci_has_subordinate(pci_dev) || pci_dev->bridge_d3;
  94. }
  95. int pci_vpd_init(struct pci_dev *dev);
  96. void pci_vpd_release(struct pci_dev *dev);
  97. void pcie_vpd_create_sysfs_dev_files(struct pci_dev *dev);
  98. void pcie_vpd_remove_sysfs_dev_files(struct pci_dev *dev);
  99. /* PCI /proc functions */
  100. #ifdef CONFIG_PROC_FS
  101. int pci_proc_attach_device(struct pci_dev *dev);
  102. int pci_proc_detach_device(struct pci_dev *dev);
  103. int pci_proc_detach_bus(struct pci_bus *bus);
  104. #else
  105. static inline int pci_proc_attach_device(struct pci_dev *dev) { return 0; }
  106. static inline int pci_proc_detach_device(struct pci_dev *dev) { return 0; }
  107. static inline int pci_proc_detach_bus(struct pci_bus *bus) { return 0; }
  108. #endif
  109. /* Functions for PCI Hotplug drivers to use */
  110. int pci_hp_add_bridge(struct pci_dev *dev);
  111. #ifdef HAVE_PCI_LEGACY
  112. void pci_create_legacy_files(struct pci_bus *bus);
  113. void pci_remove_legacy_files(struct pci_bus *bus);
  114. #else
  115. static inline void pci_create_legacy_files(struct pci_bus *bus) { return; }
  116. static inline void pci_remove_legacy_files(struct pci_bus *bus) { return; }
  117. #endif
  118. /* Lock for read/write access to pci device and bus lists */
  119. extern struct rw_semaphore pci_bus_sem;
  120. extern raw_spinlock_t pci_lock;
  121. extern unsigned int pci_pm_d3_delay;
  122. #ifdef CONFIG_PCI_MSI
  123. void pci_no_msi(void);
  124. #else
  125. static inline void pci_no_msi(void) { }
  126. #endif
  127. static inline void pci_msi_set_enable(struct pci_dev *dev, int enable)
  128. {
  129. u16 control;
  130. pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
  131. control &= ~PCI_MSI_FLAGS_ENABLE;
  132. if (enable)
  133. control |= PCI_MSI_FLAGS_ENABLE;
  134. pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
  135. }
  136. static inline void pci_msix_clear_and_set_ctrl(struct pci_dev *dev, u16 clear, u16 set)
  137. {
  138. u16 ctrl;
  139. pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
  140. ctrl &= ~clear;
  141. ctrl |= set;
  142. pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, ctrl);
  143. }
  144. void pci_realloc_get_opt(char *);
  145. static inline int pci_no_d1d2(struct pci_dev *dev)
  146. {
  147. unsigned int parent_dstates = 0;
  148. if (dev->bus->self)
  149. parent_dstates = dev->bus->self->no_d1d2;
  150. return (dev->no_d1d2 || parent_dstates);
  151. }
  152. extern const struct attribute_group *pci_dev_groups[];
  153. extern const struct attribute_group *pcibus_groups[];
  154. extern const struct device_type pci_dev_type;
  155. extern const struct attribute_group *pci_bus_groups[];
  156. /**
  157. * pci_match_one_device - Tell if a PCI device structure has a matching
  158. * PCI device id structure
  159. * @id: single PCI device id structure to match
  160. * @dev: the PCI device structure to match against
  161. *
  162. * Returns the matching pci_device_id structure or %NULL if there is no match.
  163. */
  164. static inline const struct pci_device_id *
  165. pci_match_one_device(const struct pci_device_id *id, const struct pci_dev *dev)
  166. {
  167. if ((id->vendor == PCI_ANY_ID || id->vendor == dev->vendor) &&
  168. (id->device == PCI_ANY_ID || id->device == dev->device) &&
  169. (id->subvendor == PCI_ANY_ID || id->subvendor == dev->subsystem_vendor) &&
  170. (id->subdevice == PCI_ANY_ID || id->subdevice == dev->subsystem_device) &&
  171. !((id->class ^ dev->class) & id->class_mask))
  172. return id;
  173. return NULL;
  174. }
  175. /* PCI slot sysfs helper code */
  176. #define to_pci_slot(s) container_of(s, struct pci_slot, kobj)
  177. extern struct kset *pci_slots_kset;
  178. struct pci_slot_attribute {
  179. struct attribute attr;
  180. ssize_t (*show)(struct pci_slot *, char *);
  181. ssize_t (*store)(struct pci_slot *, const char *, size_t);
  182. };
  183. #define to_pci_slot_attr(s) container_of(s, struct pci_slot_attribute, attr)
  184. enum pci_bar_type {
  185. pci_bar_unknown, /* Standard PCI BAR probe */
  186. pci_bar_io, /* An I/O port BAR */
  187. pci_bar_mem32, /* A 32-bit memory BAR */
  188. pci_bar_mem64, /* A 64-bit memory BAR */
  189. };
  190. int pci_configure_extended_tags(struct pci_dev *dev, void *ign);
  191. bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *pl,
  192. int crs_timeout);
  193. int pci_setup_device(struct pci_dev *dev);
  194. int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
  195. struct resource *res, unsigned int reg);
  196. void pci_configure_ari(struct pci_dev *dev);
  197. void __pci_bus_size_bridges(struct pci_bus *bus,
  198. struct list_head *realloc_head);
  199. void __pci_bus_assign_resources(const struct pci_bus *bus,
  200. struct list_head *realloc_head,
  201. struct list_head *fail_head);
  202. bool pci_bus_clip_resource(struct pci_dev *dev, int idx);
  203. void pci_reassigndev_resource_alignment(struct pci_dev *dev);
  204. void pci_disable_bridge_window(struct pci_dev *dev);
  205. /* PCIe link information */
  206. #define PCIE_SPEED2STR(speed) \
  207. ((speed) == PCIE_SPEED_16_0GT ? "16 GT/s" : \
  208. (speed) == PCIE_SPEED_8_0GT ? "8 GT/s" : \
  209. (speed) == PCIE_SPEED_5_0GT ? "5 GT/s" : \
  210. (speed) == PCIE_SPEED_2_5GT ? "2.5 GT/s" : \
  211. "Unknown speed")
  212. /* PCIe speed to Mb/s reduced by encoding overhead */
  213. #define PCIE_SPEED2MBS_ENC(speed) \
  214. ((speed) == PCIE_SPEED_16_0GT ? 16000*128/130 : \
  215. (speed) == PCIE_SPEED_8_0GT ? 8000*128/130 : \
  216. (speed) == PCIE_SPEED_5_0GT ? 5000*8/10 : \
  217. (speed) == PCIE_SPEED_2_5GT ? 2500*8/10 : \
  218. 0)
  219. enum pci_bus_speed pcie_get_speed_cap(struct pci_dev *dev);
  220. enum pcie_link_width pcie_get_width_cap(struct pci_dev *dev);
  221. u32 pcie_bandwidth_capable(struct pci_dev *dev, enum pci_bus_speed *speed,
  222. enum pcie_link_width *width);
  223. /* Single Root I/O Virtualization */
  224. struct pci_sriov {
  225. int pos; /* Capability position */
  226. int nres; /* Number of resources */
  227. u32 cap; /* SR-IOV Capabilities */
  228. u16 ctrl; /* SR-IOV Control */
  229. u16 total_VFs; /* Total VFs associated with the PF */
  230. u16 initial_VFs; /* Initial VFs associated with the PF */
  231. u16 num_VFs; /* Number of VFs available */
  232. u16 offset; /* First VF Routing ID offset */
  233. u16 stride; /* Following VF stride */
  234. u16 vf_device; /* VF device ID */
  235. u32 pgsz; /* Page size for BAR alignment */
  236. u8 link; /* Function Dependency Link */
  237. u8 max_VF_buses; /* Max buses consumed by VFs */
  238. u16 driver_max_VFs; /* Max num VFs driver supports */
  239. struct pci_dev *dev; /* Lowest numbered PF */
  240. struct pci_dev *self; /* This PF */
  241. u32 class; /* VF device */
  242. u8 hdr_type; /* VF header type */
  243. u16 subsystem_vendor; /* VF subsystem vendor */
  244. u16 subsystem_device; /* VF subsystem device */
  245. resource_size_t barsz[PCI_SRIOV_NUM_BARS]; /* VF BAR size */
  246. bool drivers_autoprobe; /* Auto probing of VFs by driver */
  247. };
  248. /* pci_dev priv_flags */
  249. #define PCI_DEV_DISCONNECTED 0
  250. static inline int pci_dev_set_disconnected(struct pci_dev *dev, void *unused)
  251. {
  252. set_bit(PCI_DEV_DISCONNECTED, &dev->priv_flags);
  253. return 0;
  254. }
  255. static inline bool pci_dev_is_disconnected(const struct pci_dev *dev)
  256. {
  257. return test_bit(PCI_DEV_DISCONNECTED, &dev->priv_flags);
  258. }
  259. #ifdef CONFIG_PCI_ATS
  260. void pci_restore_ats_state(struct pci_dev *dev);
  261. #else
  262. static inline void pci_restore_ats_state(struct pci_dev *dev)
  263. {
  264. }
  265. #endif /* CONFIG_PCI_ATS */
  266. #ifdef CONFIG_PCI_IOV
  267. int pci_iov_init(struct pci_dev *dev);
  268. void pci_iov_release(struct pci_dev *dev);
  269. void pci_iov_update_resource(struct pci_dev *dev, int resno);
  270. resource_size_t pci_sriov_resource_alignment(struct pci_dev *dev, int resno);
  271. void pci_restore_iov_state(struct pci_dev *dev);
  272. int pci_iov_bus_range(struct pci_bus *bus);
  273. #else
  274. static inline int pci_iov_init(struct pci_dev *dev)
  275. {
  276. return -ENODEV;
  277. }
  278. static inline void pci_iov_release(struct pci_dev *dev)
  279. {
  280. }
  281. static inline void pci_restore_iov_state(struct pci_dev *dev)
  282. {
  283. }
  284. static inline int pci_iov_bus_range(struct pci_bus *bus)
  285. {
  286. return 0;
  287. }
  288. #endif /* CONFIG_PCI_IOV */
  289. unsigned long pci_cardbus_resource_alignment(struct resource *);
  290. static inline resource_size_t pci_resource_alignment(struct pci_dev *dev,
  291. struct resource *res)
  292. {
  293. #ifdef CONFIG_PCI_IOV
  294. int resno = res - dev->resource;
  295. if (resno >= PCI_IOV_RESOURCES && resno <= PCI_IOV_RESOURCE_END)
  296. return pci_sriov_resource_alignment(dev, resno);
  297. #endif
  298. if (dev->class >> 8 == PCI_CLASS_BRIDGE_CARDBUS)
  299. return pci_cardbus_resource_alignment(res);
  300. return resource_alignment(res);
  301. }
  302. void pci_enable_acs(struct pci_dev *dev);
  303. /* PCI error reporting and recovery */
  304. void pcie_do_fatal_recovery(struct pci_dev *dev, u32 service);
  305. void pcie_do_nonfatal_recovery(struct pci_dev *dev);
  306. bool pcie_wait_for_link(struct pci_dev *pdev, bool active);
  307. #ifdef CONFIG_PCIEASPM
  308. void pcie_aspm_init_link_state(struct pci_dev *pdev);
  309. void pcie_aspm_exit_link_state(struct pci_dev *pdev);
  310. void pcie_aspm_pm_state_change(struct pci_dev *pdev);
  311. void pcie_aspm_powersave_config_link(struct pci_dev *pdev);
  312. #else
  313. static inline void pcie_aspm_init_link_state(struct pci_dev *pdev) { }
  314. static inline void pcie_aspm_exit_link_state(struct pci_dev *pdev) { }
  315. static inline void pcie_aspm_pm_state_change(struct pci_dev *pdev) { }
  316. static inline void pcie_aspm_powersave_config_link(struct pci_dev *pdev) { }
  317. #endif
  318. #ifdef CONFIG_PCIEASPM_DEBUG
  319. void pcie_aspm_create_sysfs_dev_files(struct pci_dev *pdev);
  320. void pcie_aspm_remove_sysfs_dev_files(struct pci_dev *pdev);
  321. #else
  322. static inline void pcie_aspm_create_sysfs_dev_files(struct pci_dev *pdev) { }
  323. static inline void pcie_aspm_remove_sysfs_dev_files(struct pci_dev *pdev) { }
  324. #endif
  325. #ifdef CONFIG_PCIE_PTM
  326. void pci_ptm_init(struct pci_dev *dev);
  327. #else
  328. static inline void pci_ptm_init(struct pci_dev *dev) { }
  329. #endif
  330. struct pci_dev_reset_methods {
  331. u16 vendor;
  332. u16 device;
  333. int (*reset)(struct pci_dev *dev, int probe);
  334. };
  335. #ifdef CONFIG_PCI_QUIRKS
  336. int pci_dev_specific_reset(struct pci_dev *dev, int probe);
  337. #else
  338. static inline int pci_dev_specific_reset(struct pci_dev *dev, int probe)
  339. {
  340. return -ENOTTY;
  341. }
  342. #endif
  343. #if defined(CONFIG_PCI_QUIRKS) && defined(CONFIG_ARM64)
  344. int acpi_get_rc_resources(struct device *dev, const char *hid, u16 segment,
  345. struct resource *res);
  346. #endif
  347. u32 pci_rebar_get_possible_sizes(struct pci_dev *pdev, int bar);
  348. int pci_rebar_get_current_size(struct pci_dev *pdev, int bar);
  349. int pci_rebar_set_size(struct pci_dev *pdev, int bar, int size);
  350. static inline u64 pci_rebar_size_to_bytes(int size)
  351. {
  352. return 1ULL << (size + 20);
  353. }
  354. struct device_node;
  355. #ifdef CONFIG_OF
  356. int of_pci_parse_bus_range(struct device_node *node, struct resource *res);
  357. int of_get_pci_domain_nr(struct device_node *node);
  358. int of_pci_get_max_link_speed(struct device_node *node);
  359. #else
  360. static inline int
  361. of_pci_parse_bus_range(struct device_node *node, struct resource *res)
  362. {
  363. return -EINVAL;
  364. }
  365. static inline int
  366. of_get_pci_domain_nr(struct device_node *node)
  367. {
  368. return -1;
  369. }
  370. static inline int
  371. of_pci_get_max_link_speed(struct device_node *node)
  372. {
  373. return -EINVAL;
  374. }
  375. #endif /* CONFIG_OF */
  376. #if defined(CONFIG_OF_ADDRESS)
  377. int devm_of_pci_get_host_bridge_resources(struct device *dev,
  378. unsigned char busno, unsigned char bus_max,
  379. struct list_head *resources, resource_size_t *io_base);
  380. #else
  381. static inline int devm_of_pci_get_host_bridge_resources(struct device *dev,
  382. unsigned char busno, unsigned char bus_max,
  383. struct list_head *resources, resource_size_t *io_base)
  384. {
  385. return -EINVAL;
  386. }
  387. #endif
  388. #endif /* DRIVERS_PCI_H */