gfx_v9_0.c 139 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_gfx.h"
  28. #include "soc15.h"
  29. #include "soc15d.h"
  30. #include "vega10/soc15ip.h"
  31. #include "vega10/GC/gc_9_0_offset.h"
  32. #include "vega10/GC/gc_9_0_sh_mask.h"
  33. #include "vega10/vega10_enum.h"
  34. #include "vega10/HDP/hdp_4_0_offset.h"
  35. #include "soc15_common.h"
  36. #include "clearstate_gfx9.h"
  37. #include "v9_structs.h"
  38. #define GFX9_NUM_GFX_RINGS 1
  39. #define GFX9_MEC_HPD_SIZE 2048
  40. #define RLCG_UCODE_LOADING_START_ADDRESS 0x00002000L
  41. #define RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET 0x00000000L
  42. #define GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH 34
  43. #define mmPWR_MISC_CNTL_STATUS 0x0183
  44. #define mmPWR_MISC_CNTL_STATUS_BASE_IDX 0
  45. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN__SHIFT 0x0
  46. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT 0x1
  47. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK 0x00000001L
  48. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK 0x00000006L
  49. MODULE_FIRMWARE("amdgpu/vega10_ce.bin");
  50. MODULE_FIRMWARE("amdgpu/vega10_pfp.bin");
  51. MODULE_FIRMWARE("amdgpu/vega10_me.bin");
  52. MODULE_FIRMWARE("amdgpu/vega10_mec.bin");
  53. MODULE_FIRMWARE("amdgpu/vega10_mec2.bin");
  54. MODULE_FIRMWARE("amdgpu/vega10_rlc.bin");
  55. MODULE_FIRMWARE("amdgpu/raven_ce.bin");
  56. MODULE_FIRMWARE("amdgpu/raven_pfp.bin");
  57. MODULE_FIRMWARE("amdgpu/raven_me.bin");
  58. MODULE_FIRMWARE("amdgpu/raven_mec.bin");
  59. MODULE_FIRMWARE("amdgpu/raven_mec2.bin");
  60. MODULE_FIRMWARE("amdgpu/raven_rlc.bin");
  61. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  62. {
  63. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_BASE),
  64. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE),
  65. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID0),
  66. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID0) },
  67. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_BASE),
  68. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_SIZE),
  69. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID1),
  70. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID1) },
  71. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_BASE),
  72. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_SIZE),
  73. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID2),
  74. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID2) },
  75. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_BASE),
  76. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_SIZE),
  77. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID3),
  78. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID3) },
  79. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_BASE),
  80. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_SIZE),
  81. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID4),
  82. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID4) },
  83. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_BASE),
  84. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_SIZE),
  85. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID5),
  86. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID5) },
  87. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_BASE),
  88. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_SIZE),
  89. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID6),
  90. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID6) },
  91. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_BASE),
  92. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_SIZE),
  93. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID7),
  94. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID7) },
  95. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_BASE),
  96. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_SIZE),
  97. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID8),
  98. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID8) },
  99. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_BASE),
  100. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_SIZE),
  101. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID9),
  102. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID9) },
  103. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_BASE),
  104. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_SIZE),
  105. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID10),
  106. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID10) },
  107. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_BASE),
  108. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_SIZE),
  109. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID11),
  110. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID11) },
  111. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_BASE),
  112. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_SIZE),
  113. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID12),
  114. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID12)},
  115. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_BASE),
  116. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_SIZE),
  117. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID13),
  118. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID13) },
  119. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_BASE),
  120. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_SIZE),
  121. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID14),
  122. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID14) },
  123. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_BASE),
  124. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_SIZE),
  125. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID15),
  126. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID15) }
  127. };
  128. static const u32 golden_settings_gc_9_0[] =
  129. {
  130. SOC15_REG_OFFSET(GC, 0, mmCPC_UTCL1_CNTL), 0x08000000, 0x08000080,
  131. SOC15_REG_OFFSET(GC, 0, mmCPF_UTCL1_CNTL), 0x08000000, 0x08000080,
  132. SOC15_REG_OFFSET(GC, 0, mmCPG_UTCL1_CNTL), 0x08000000, 0x08000080,
  133. SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2), 0xf00fffff, 0x00000420,
  134. SOC15_REG_OFFSET(GC, 0, mmGB_GPU_ID), 0x0000000f, 0x00000000,
  135. SOC15_REG_OFFSET(GC, 0, mmIA_UTCL1_CNTL), 0x08000000, 0x08000080,
  136. SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3), 0x00000003, 0x82400024,
  137. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE), 0x3fffffff, 0x00000001,
  138. SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE), 0x0000ff0f, 0x00000000,
  139. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_0), 0x08000000, 0x08000080,
  140. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_1), 0x08000000, 0x08000080,
  141. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_2), 0x08000000, 0x08000080,
  142. SOC15_REG_OFFSET(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL), 0x08000000, 0x08000080,
  143. SOC15_REG_OFFSET(GC, 0, mmRLC_SPM_UTCL1_CNTL), 0x08000000, 0x08000080,
  144. SOC15_REG_OFFSET(GC, 0, mmSH_MEM_CONFIG), 0x00001000, 0x00001000,
  145. SOC15_REG_OFFSET(GC, 0, mmSPI_CONFIG_CNTL_1), 0x0000000f, 0x01000107,
  146. SOC15_REG_OFFSET(GC, 0, mmSQC_CONFIG), 0x03000000, 0x020a2000,
  147. SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX), 0xfffffeef, 0x010b0000,
  148. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_HI), 0xffffffff, 0x4a2c0e68,
  149. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_LO), 0xffffffff, 0xb5d3f197,
  150. SOC15_REG_OFFSET(GC, 0, mmVGT_CACHE_INVALIDATION), 0x3fff3af3, 0x19200000,
  151. SOC15_REG_OFFSET(GC, 0, mmVGT_GS_MAX_WAVE_ID), 0x00000fff, 0x000003ff,
  152. SOC15_REG_OFFSET(GC, 0, mmWD_UTCL1_CNTL), 0x08000000, 0x08000080
  153. };
  154. static const u32 golden_settings_gc_9_0_vg10[] =
  155. {
  156. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL), 0x0000f000, 0x00012107,
  157. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL_3), 0x30000000, 0x10000000,
  158. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG), 0xffff77ff, 0x2a114042,
  159. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG_READ), 0xffff77ff, 0x2a114042,
  160. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1), 0x00008000, 0x00048000,
  161. SOC15_REG_OFFSET(GC, 0, mmRMI_UTCL1_CNTL2), 0x00030000, 0x00020000,
  162. SOC15_REG_OFFSET(GC, 0, mmTD_CNTL), 0x00001800, 0x00000800
  163. };
  164. static const u32 golden_settings_gc_9_1[] =
  165. {
  166. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL), 0xfffdf3cf, 0x00014104,
  167. SOC15_REG_OFFSET(GC, 0, mmCPC_UTCL1_CNTL), 0x08000000, 0x08000080,
  168. SOC15_REG_OFFSET(GC, 0, mmCPF_UTCL1_CNTL), 0x08000000, 0x08000080,
  169. SOC15_REG_OFFSET(GC, 0, mmCPG_UTCL1_CNTL), 0x08000000, 0x08000080,
  170. SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2), 0xf00fffff, 0x00000420,
  171. SOC15_REG_OFFSET(GC, 0, mmGB_GPU_ID), 0x0000000f, 0x00000000,
  172. SOC15_REG_OFFSET(GC, 0, mmIA_UTCL1_CNTL), 0x08000000, 0x08000080,
  173. SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3), 0x00000003, 0x82400024,
  174. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE), 0x3fffffff, 0x00000001,
  175. SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE), 0x0000ff0f, 0x00000000,
  176. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_0), 0x08000000, 0x08000080,
  177. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_1), 0x08000000, 0x08000080,
  178. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_2), 0x08000000, 0x08000080,
  179. SOC15_REG_OFFSET(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL), 0x08000000, 0x08000080,
  180. SOC15_REG_OFFSET(GC, 0, mmRLC_SPM_UTCL1_CNTL), 0x08000000, 0x08000080,
  181. SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX), 0xfffffeef, 0x010b0000,
  182. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_HI), 0xffffffff, 0x00000000,
  183. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_LO), 0xffffffff, 0x00003120,
  184. SOC15_REG_OFFSET(GC, 0, mmVGT_CACHE_INVALIDATION), 0x3fff3af3, 0x19200000,
  185. SOC15_REG_OFFSET(GC, 0, mmVGT_GS_MAX_WAVE_ID), 0x00000fff, 0x000000ff,
  186. SOC15_REG_OFFSET(GC, 0, mmWD_UTCL1_CNTL), 0x08000000, 0x08000080
  187. };
  188. static const u32 golden_settings_gc_9_1_rv1[] =
  189. {
  190. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL_3), 0x30000000, 0x10000000,
  191. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG), 0xffff77ff, 0x24000042,
  192. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG_READ), 0xffff77ff, 0x24000042,
  193. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1), 0xffffffff, 0x04048000,
  194. SOC15_REG_OFFSET(GC, 0, mmPA_SC_MODE_CNTL_1), 0x06000000, 0x06000000,
  195. SOC15_REG_OFFSET(GC, 0, mmRMI_UTCL1_CNTL2), 0x00030000, 0x00020000,
  196. SOC15_REG_OFFSET(GC, 0, mmTD_CNTL), 0x01bd9f33, 0x00000800
  197. };
  198. static const u32 golden_settings_gc_9_x_common[] =
  199. {
  200. SOC15_REG_OFFSET(GC, 0, mmGRBM_CAM_INDEX), 0xffffffff, 0x00000000,
  201. SOC15_REG_OFFSET(GC, 0, mmGRBM_CAM_DATA), 0xffffffff, 0x2544c382
  202. };
  203. #define VEGA10_GB_ADDR_CONFIG_GOLDEN 0x2a114042
  204. #define RAVEN_GB_ADDR_CONFIG_GOLDEN 0x24000042
  205. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev);
  206. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev);
  207. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev);
  208. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev);
  209. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  210. struct amdgpu_cu_info *cu_info);
  211. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev);
  212. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  213. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  214. static void gfx_v9_0_init_golden_registers(struct amdgpu_device *adev)
  215. {
  216. switch (adev->asic_type) {
  217. case CHIP_VEGA10:
  218. amdgpu_program_register_sequence(adev,
  219. golden_settings_gc_9_0,
  220. ARRAY_SIZE(golden_settings_gc_9_0));
  221. amdgpu_program_register_sequence(adev,
  222. golden_settings_gc_9_0_vg10,
  223. ARRAY_SIZE(golden_settings_gc_9_0_vg10));
  224. break;
  225. case CHIP_RAVEN:
  226. amdgpu_program_register_sequence(adev,
  227. golden_settings_gc_9_1,
  228. ARRAY_SIZE(golden_settings_gc_9_1));
  229. amdgpu_program_register_sequence(adev,
  230. golden_settings_gc_9_1_rv1,
  231. ARRAY_SIZE(golden_settings_gc_9_1_rv1));
  232. break;
  233. default:
  234. break;
  235. }
  236. amdgpu_program_register_sequence(adev, golden_settings_gc_9_x_common,
  237. (const u32)ARRAY_SIZE(golden_settings_gc_9_x_common));
  238. }
  239. static void gfx_v9_0_scratch_init(struct amdgpu_device *adev)
  240. {
  241. adev->gfx.scratch.num_reg = 8;
  242. adev->gfx.scratch.reg_base = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG0);
  243. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  244. }
  245. static void gfx_v9_0_write_data_to_reg(struct amdgpu_ring *ring, int eng_sel,
  246. bool wc, uint32_t reg, uint32_t val)
  247. {
  248. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  249. amdgpu_ring_write(ring, WRITE_DATA_ENGINE_SEL(eng_sel) |
  250. WRITE_DATA_DST_SEL(0) |
  251. (wc ? WR_CONFIRM : 0));
  252. amdgpu_ring_write(ring, reg);
  253. amdgpu_ring_write(ring, 0);
  254. amdgpu_ring_write(ring, val);
  255. }
  256. static void gfx_v9_0_wait_reg_mem(struct amdgpu_ring *ring, int eng_sel,
  257. int mem_space, int opt, uint32_t addr0,
  258. uint32_t addr1, uint32_t ref, uint32_t mask,
  259. uint32_t inv)
  260. {
  261. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  262. amdgpu_ring_write(ring,
  263. /* memory (1) or register (0) */
  264. (WAIT_REG_MEM_MEM_SPACE(mem_space) |
  265. WAIT_REG_MEM_OPERATION(opt) | /* wait */
  266. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  267. WAIT_REG_MEM_ENGINE(eng_sel)));
  268. if (mem_space)
  269. BUG_ON(addr0 & 0x3); /* Dword align */
  270. amdgpu_ring_write(ring, addr0);
  271. amdgpu_ring_write(ring, addr1);
  272. amdgpu_ring_write(ring, ref);
  273. amdgpu_ring_write(ring, mask);
  274. amdgpu_ring_write(ring, inv); /* poll interval */
  275. }
  276. static int gfx_v9_0_ring_test_ring(struct amdgpu_ring *ring)
  277. {
  278. struct amdgpu_device *adev = ring->adev;
  279. uint32_t scratch;
  280. uint32_t tmp = 0;
  281. unsigned i;
  282. int r;
  283. r = amdgpu_gfx_scratch_get(adev, &scratch);
  284. if (r) {
  285. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  286. return r;
  287. }
  288. WREG32(scratch, 0xCAFEDEAD);
  289. r = amdgpu_ring_alloc(ring, 3);
  290. if (r) {
  291. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  292. ring->idx, r);
  293. amdgpu_gfx_scratch_free(adev, scratch);
  294. return r;
  295. }
  296. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  297. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  298. amdgpu_ring_write(ring, 0xDEADBEEF);
  299. amdgpu_ring_commit(ring);
  300. for (i = 0; i < adev->usec_timeout; i++) {
  301. tmp = RREG32(scratch);
  302. if (tmp == 0xDEADBEEF)
  303. break;
  304. DRM_UDELAY(1);
  305. }
  306. if (i < adev->usec_timeout) {
  307. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  308. ring->idx, i);
  309. } else {
  310. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  311. ring->idx, scratch, tmp);
  312. r = -EINVAL;
  313. }
  314. amdgpu_gfx_scratch_free(adev, scratch);
  315. return r;
  316. }
  317. static int gfx_v9_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  318. {
  319. struct amdgpu_device *adev = ring->adev;
  320. struct amdgpu_ib ib;
  321. struct dma_fence *f = NULL;
  322. uint32_t scratch;
  323. uint32_t tmp = 0;
  324. long r;
  325. r = amdgpu_gfx_scratch_get(adev, &scratch);
  326. if (r) {
  327. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  328. return r;
  329. }
  330. WREG32(scratch, 0xCAFEDEAD);
  331. memset(&ib, 0, sizeof(ib));
  332. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  333. if (r) {
  334. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  335. goto err1;
  336. }
  337. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  338. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  339. ib.ptr[2] = 0xDEADBEEF;
  340. ib.length_dw = 3;
  341. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  342. if (r)
  343. goto err2;
  344. r = dma_fence_wait_timeout(f, false, timeout);
  345. if (r == 0) {
  346. DRM_ERROR("amdgpu: IB test timed out.\n");
  347. r = -ETIMEDOUT;
  348. goto err2;
  349. } else if (r < 0) {
  350. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  351. goto err2;
  352. }
  353. tmp = RREG32(scratch);
  354. if (tmp == 0xDEADBEEF) {
  355. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  356. r = 0;
  357. } else {
  358. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  359. scratch, tmp);
  360. r = -EINVAL;
  361. }
  362. err2:
  363. amdgpu_ib_free(adev, &ib, NULL);
  364. dma_fence_put(f);
  365. err1:
  366. amdgpu_gfx_scratch_free(adev, scratch);
  367. return r;
  368. }
  369. static void gfx_v9_0_free_microcode(struct amdgpu_device *adev)
  370. {
  371. release_firmware(adev->gfx.pfp_fw);
  372. adev->gfx.pfp_fw = NULL;
  373. release_firmware(adev->gfx.me_fw);
  374. adev->gfx.me_fw = NULL;
  375. release_firmware(adev->gfx.ce_fw);
  376. adev->gfx.ce_fw = NULL;
  377. release_firmware(adev->gfx.rlc_fw);
  378. adev->gfx.rlc_fw = NULL;
  379. release_firmware(adev->gfx.mec_fw);
  380. adev->gfx.mec_fw = NULL;
  381. release_firmware(adev->gfx.mec2_fw);
  382. adev->gfx.mec2_fw = NULL;
  383. kfree(adev->gfx.rlc.register_list_format);
  384. }
  385. static int gfx_v9_0_init_microcode(struct amdgpu_device *adev)
  386. {
  387. const char *chip_name;
  388. char fw_name[30];
  389. int err;
  390. struct amdgpu_firmware_info *info = NULL;
  391. const struct common_firmware_header *header = NULL;
  392. const struct gfx_firmware_header_v1_0 *cp_hdr;
  393. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  394. unsigned int *tmp = NULL;
  395. unsigned int i = 0;
  396. DRM_DEBUG("\n");
  397. switch (adev->asic_type) {
  398. case CHIP_VEGA10:
  399. chip_name = "vega10";
  400. break;
  401. case CHIP_RAVEN:
  402. chip_name = "raven";
  403. break;
  404. default:
  405. BUG();
  406. }
  407. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  408. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  409. if (err)
  410. goto out;
  411. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  412. if (err)
  413. goto out;
  414. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  415. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  416. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  417. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  418. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  419. if (err)
  420. goto out;
  421. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  422. if (err)
  423. goto out;
  424. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  425. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  426. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  427. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  428. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  429. if (err)
  430. goto out;
  431. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  432. if (err)
  433. goto out;
  434. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  435. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  436. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  437. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  438. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  439. if (err)
  440. goto out;
  441. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  442. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  443. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  444. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  445. adev->gfx.rlc.save_and_restore_offset =
  446. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  447. adev->gfx.rlc.clear_state_descriptor_offset =
  448. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  449. adev->gfx.rlc.avail_scratch_ram_locations =
  450. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  451. adev->gfx.rlc.reg_restore_list_size =
  452. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  453. adev->gfx.rlc.reg_list_format_start =
  454. le32_to_cpu(rlc_hdr->reg_list_format_start);
  455. adev->gfx.rlc.reg_list_format_separate_start =
  456. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  457. adev->gfx.rlc.starting_offsets_start =
  458. le32_to_cpu(rlc_hdr->starting_offsets_start);
  459. adev->gfx.rlc.reg_list_format_size_bytes =
  460. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  461. adev->gfx.rlc.reg_list_size_bytes =
  462. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  463. adev->gfx.rlc.register_list_format =
  464. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  465. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  466. if (!adev->gfx.rlc.register_list_format) {
  467. err = -ENOMEM;
  468. goto out;
  469. }
  470. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  471. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  472. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  473. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  474. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  475. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  476. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  477. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  478. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  479. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  480. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  481. if (err)
  482. goto out;
  483. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  484. if (err)
  485. goto out;
  486. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  487. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  488. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  489. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  490. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  491. if (!err) {
  492. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  493. if (err)
  494. goto out;
  495. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  496. adev->gfx.mec2_fw->data;
  497. adev->gfx.mec2_fw_version =
  498. le32_to_cpu(cp_hdr->header.ucode_version);
  499. adev->gfx.mec2_feature_version =
  500. le32_to_cpu(cp_hdr->ucode_feature_version);
  501. } else {
  502. err = 0;
  503. adev->gfx.mec2_fw = NULL;
  504. }
  505. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  506. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  507. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  508. info->fw = adev->gfx.pfp_fw;
  509. header = (const struct common_firmware_header *)info->fw->data;
  510. adev->firmware.fw_size +=
  511. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  512. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  513. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  514. info->fw = adev->gfx.me_fw;
  515. header = (const struct common_firmware_header *)info->fw->data;
  516. adev->firmware.fw_size +=
  517. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  518. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  519. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  520. info->fw = adev->gfx.ce_fw;
  521. header = (const struct common_firmware_header *)info->fw->data;
  522. adev->firmware.fw_size +=
  523. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  524. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  525. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  526. info->fw = adev->gfx.rlc_fw;
  527. header = (const struct common_firmware_header *)info->fw->data;
  528. adev->firmware.fw_size +=
  529. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  530. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  531. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  532. info->fw = adev->gfx.mec_fw;
  533. header = (const struct common_firmware_header *)info->fw->data;
  534. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  535. adev->firmware.fw_size +=
  536. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  537. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1_JT];
  538. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1_JT;
  539. info->fw = adev->gfx.mec_fw;
  540. adev->firmware.fw_size +=
  541. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  542. if (adev->gfx.mec2_fw) {
  543. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  544. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  545. info->fw = adev->gfx.mec2_fw;
  546. header = (const struct common_firmware_header *)info->fw->data;
  547. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  548. adev->firmware.fw_size +=
  549. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  550. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2_JT];
  551. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2_JT;
  552. info->fw = adev->gfx.mec2_fw;
  553. adev->firmware.fw_size +=
  554. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  555. }
  556. }
  557. out:
  558. if (err) {
  559. dev_err(adev->dev,
  560. "gfx9: Failed to load firmware \"%s\"\n",
  561. fw_name);
  562. release_firmware(adev->gfx.pfp_fw);
  563. adev->gfx.pfp_fw = NULL;
  564. release_firmware(adev->gfx.me_fw);
  565. adev->gfx.me_fw = NULL;
  566. release_firmware(adev->gfx.ce_fw);
  567. adev->gfx.ce_fw = NULL;
  568. release_firmware(adev->gfx.rlc_fw);
  569. adev->gfx.rlc_fw = NULL;
  570. release_firmware(adev->gfx.mec_fw);
  571. adev->gfx.mec_fw = NULL;
  572. release_firmware(adev->gfx.mec2_fw);
  573. adev->gfx.mec2_fw = NULL;
  574. }
  575. return err;
  576. }
  577. static u32 gfx_v9_0_get_csb_size(struct amdgpu_device *adev)
  578. {
  579. u32 count = 0;
  580. const struct cs_section_def *sect = NULL;
  581. const struct cs_extent_def *ext = NULL;
  582. /* begin clear state */
  583. count += 2;
  584. /* context control state */
  585. count += 3;
  586. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  587. for (ext = sect->section; ext->extent != NULL; ++ext) {
  588. if (sect->id == SECT_CONTEXT)
  589. count += 2 + ext->reg_count;
  590. else
  591. return 0;
  592. }
  593. }
  594. /* end clear state */
  595. count += 2;
  596. /* clear state */
  597. count += 2;
  598. return count;
  599. }
  600. static void gfx_v9_0_get_csb_buffer(struct amdgpu_device *adev,
  601. volatile u32 *buffer)
  602. {
  603. u32 count = 0, i;
  604. const struct cs_section_def *sect = NULL;
  605. const struct cs_extent_def *ext = NULL;
  606. if (adev->gfx.rlc.cs_data == NULL)
  607. return;
  608. if (buffer == NULL)
  609. return;
  610. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  611. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  612. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  613. buffer[count++] = cpu_to_le32(0x80000000);
  614. buffer[count++] = cpu_to_le32(0x80000000);
  615. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  616. for (ext = sect->section; ext->extent != NULL; ++ext) {
  617. if (sect->id == SECT_CONTEXT) {
  618. buffer[count++] =
  619. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  620. buffer[count++] = cpu_to_le32(ext->reg_index -
  621. PACKET3_SET_CONTEXT_REG_START);
  622. for (i = 0; i < ext->reg_count; i++)
  623. buffer[count++] = cpu_to_le32(ext->extent[i]);
  624. } else {
  625. return;
  626. }
  627. }
  628. }
  629. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  630. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  631. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  632. buffer[count++] = cpu_to_le32(0);
  633. }
  634. static void gfx_v9_0_init_lbpw(struct amdgpu_device *adev)
  635. {
  636. uint32_t data;
  637. /* set mmRLC_LB_THR_CONFIG_1/2/3/4 */
  638. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_1, 0x0000007F);
  639. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_2, 0x0333A5A7);
  640. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_3, 0x00000077);
  641. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_4, (0x30 | 0x40 << 8 | 0x02FA << 16));
  642. /* set mmRLC_LB_CNTR_INIT = 0x0000_0000 */
  643. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_INIT, 0x00000000);
  644. /* set mmRLC_LB_CNTR_MAX = 0x0000_0500 */
  645. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_MAX, 0x00000500);
  646. mutex_lock(&adev->grbm_idx_mutex);
  647. /* set mmRLC_LB_INIT_CU_MASK thru broadcast mode to enable all SE/SH*/
  648. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  649. WREG32_SOC15(GC, 0, mmRLC_LB_INIT_CU_MASK, 0xffffffff);
  650. /* set mmRLC_LB_PARAMS = 0x003F_1006 */
  651. data = REG_SET_FIELD(0, RLC_LB_PARAMS, FIFO_SAMPLES, 0x0003);
  652. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLES, 0x0010);
  653. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLE_INTERVAL, 0x033F);
  654. WREG32_SOC15(GC, 0, mmRLC_LB_PARAMS, data);
  655. /* set mmRLC_GPM_GENERAL_7[31-16] = 0x00C0 */
  656. data = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7);
  657. data &= 0x0000FFFF;
  658. data |= 0x00C00000;
  659. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7, data);
  660. /* set RLC_LB_ALWAYS_ACTIVE_CU_MASK = 0xFFF */
  661. WREG32_SOC15(GC, 0, mmRLC_LB_ALWAYS_ACTIVE_CU_MASK, 0xFFF);
  662. /* set RLC_LB_CNTL = 0x8000_0095, 31 bit is reserved,
  663. * but used for RLC_LB_CNTL configuration */
  664. data = RLC_LB_CNTL__LB_CNT_SPIM_ACTIVE_MASK;
  665. data |= REG_SET_FIELD(data, RLC_LB_CNTL, CU_MASK_USED_OFF_HYST, 0x09);
  666. data |= REG_SET_FIELD(data, RLC_LB_CNTL, RESERVED, 0x80000);
  667. WREG32_SOC15(GC, 0, mmRLC_LB_CNTL, data);
  668. mutex_unlock(&adev->grbm_idx_mutex);
  669. }
  670. static void gfx_v9_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  671. {
  672. WREG32_FIELD15(GC, 0, RLC_LB_CNTL, LOAD_BALANCE_ENABLE, enable ? 1 : 0);
  673. }
  674. static void rv_init_cp_jump_table(struct amdgpu_device *adev)
  675. {
  676. const __le32 *fw_data;
  677. volatile u32 *dst_ptr;
  678. int me, i, max_me = 5;
  679. u32 bo_offset = 0;
  680. u32 table_offset, table_size;
  681. /* write the cp table buffer */
  682. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  683. for (me = 0; me < max_me; me++) {
  684. if (me == 0) {
  685. const struct gfx_firmware_header_v1_0 *hdr =
  686. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  687. fw_data = (const __le32 *)
  688. (adev->gfx.ce_fw->data +
  689. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  690. table_offset = le32_to_cpu(hdr->jt_offset);
  691. table_size = le32_to_cpu(hdr->jt_size);
  692. } else if (me == 1) {
  693. const struct gfx_firmware_header_v1_0 *hdr =
  694. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  695. fw_data = (const __le32 *)
  696. (adev->gfx.pfp_fw->data +
  697. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  698. table_offset = le32_to_cpu(hdr->jt_offset);
  699. table_size = le32_to_cpu(hdr->jt_size);
  700. } else if (me == 2) {
  701. const struct gfx_firmware_header_v1_0 *hdr =
  702. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  703. fw_data = (const __le32 *)
  704. (adev->gfx.me_fw->data +
  705. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  706. table_offset = le32_to_cpu(hdr->jt_offset);
  707. table_size = le32_to_cpu(hdr->jt_size);
  708. } else if (me == 3) {
  709. const struct gfx_firmware_header_v1_0 *hdr =
  710. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  711. fw_data = (const __le32 *)
  712. (adev->gfx.mec_fw->data +
  713. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  714. table_offset = le32_to_cpu(hdr->jt_offset);
  715. table_size = le32_to_cpu(hdr->jt_size);
  716. } else if (me == 4) {
  717. const struct gfx_firmware_header_v1_0 *hdr =
  718. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  719. fw_data = (const __le32 *)
  720. (adev->gfx.mec2_fw->data +
  721. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  722. table_offset = le32_to_cpu(hdr->jt_offset);
  723. table_size = le32_to_cpu(hdr->jt_size);
  724. }
  725. for (i = 0; i < table_size; i ++) {
  726. dst_ptr[bo_offset + i] =
  727. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  728. }
  729. bo_offset += table_size;
  730. }
  731. }
  732. static void gfx_v9_0_rlc_fini(struct amdgpu_device *adev)
  733. {
  734. /* clear state block */
  735. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  736. &adev->gfx.rlc.clear_state_gpu_addr,
  737. (void **)&adev->gfx.rlc.cs_ptr);
  738. /* jump table block */
  739. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  740. &adev->gfx.rlc.cp_table_gpu_addr,
  741. (void **)&adev->gfx.rlc.cp_table_ptr);
  742. }
  743. static int gfx_v9_0_rlc_init(struct amdgpu_device *adev)
  744. {
  745. volatile u32 *dst_ptr;
  746. u32 dws;
  747. const struct cs_section_def *cs_data;
  748. int r;
  749. adev->gfx.rlc.cs_data = gfx9_cs_data;
  750. cs_data = adev->gfx.rlc.cs_data;
  751. if (cs_data) {
  752. /* clear state block */
  753. adev->gfx.rlc.clear_state_size = dws = gfx_v9_0_get_csb_size(adev);
  754. r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
  755. AMDGPU_GEM_DOMAIN_VRAM,
  756. &adev->gfx.rlc.clear_state_obj,
  757. &adev->gfx.rlc.clear_state_gpu_addr,
  758. (void **)&adev->gfx.rlc.cs_ptr);
  759. if (r) {
  760. dev_err(adev->dev, "(%d) failed to create rlc csb bo\n",
  761. r);
  762. gfx_v9_0_rlc_fini(adev);
  763. return r;
  764. }
  765. /* set up the cs buffer */
  766. dst_ptr = adev->gfx.rlc.cs_ptr;
  767. gfx_v9_0_get_csb_buffer(adev, dst_ptr);
  768. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  769. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  770. }
  771. if (adev->asic_type == CHIP_RAVEN) {
  772. /* TODO: double check the cp_table_size for RV */
  773. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  774. r = amdgpu_bo_create_reserved(adev, adev->gfx.rlc.cp_table_size,
  775. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  776. &adev->gfx.rlc.cp_table_obj,
  777. &adev->gfx.rlc.cp_table_gpu_addr,
  778. (void **)&adev->gfx.rlc.cp_table_ptr);
  779. if (r) {
  780. dev_err(adev->dev,
  781. "(%d) failed to create cp table bo\n", r);
  782. gfx_v9_0_rlc_fini(adev);
  783. return r;
  784. }
  785. rv_init_cp_jump_table(adev);
  786. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  787. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  788. gfx_v9_0_init_lbpw(adev);
  789. }
  790. return 0;
  791. }
  792. static void gfx_v9_0_mec_fini(struct amdgpu_device *adev)
  793. {
  794. amdgpu_bo_free_kernel(&adev->gfx.mec.hpd_eop_obj, NULL, NULL);
  795. amdgpu_bo_free_kernel(&adev->gfx.mec.mec_fw_obj, NULL, NULL);
  796. }
  797. static int gfx_v9_0_mec_init(struct amdgpu_device *adev)
  798. {
  799. int r;
  800. u32 *hpd;
  801. const __le32 *fw_data;
  802. unsigned fw_size;
  803. u32 *fw;
  804. size_t mec_hpd_size;
  805. const struct gfx_firmware_header_v1_0 *mec_hdr;
  806. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  807. /* take ownership of the relevant compute queues */
  808. amdgpu_gfx_compute_queue_acquire(adev);
  809. mec_hpd_size = adev->gfx.num_compute_rings * GFX9_MEC_HPD_SIZE;
  810. r = amdgpu_bo_create_reserved(adev, mec_hpd_size, PAGE_SIZE,
  811. AMDGPU_GEM_DOMAIN_GTT,
  812. &adev->gfx.mec.hpd_eop_obj,
  813. &adev->gfx.mec.hpd_eop_gpu_addr,
  814. (void **)&hpd);
  815. if (r) {
  816. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  817. gfx_v9_0_mec_fini(adev);
  818. return r;
  819. }
  820. memset(hpd, 0, adev->gfx.mec.hpd_eop_obj->tbo.mem.size);
  821. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  822. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  823. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  824. fw_data = (const __le32 *)
  825. (adev->gfx.mec_fw->data +
  826. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  827. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  828. r = amdgpu_bo_create_reserved(adev, mec_hdr->header.ucode_size_bytes,
  829. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  830. &adev->gfx.mec.mec_fw_obj,
  831. &adev->gfx.mec.mec_fw_gpu_addr,
  832. (void **)&fw);
  833. if (r) {
  834. dev_warn(adev->dev, "(%d) create mec firmware bo failed\n", r);
  835. gfx_v9_0_mec_fini(adev);
  836. return r;
  837. }
  838. memcpy(fw, fw_data, fw_size);
  839. amdgpu_bo_kunmap(adev->gfx.mec.mec_fw_obj);
  840. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  841. return 0;
  842. }
  843. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  844. {
  845. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  846. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  847. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  848. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  849. (SQ_IND_INDEX__FORCE_READ_MASK));
  850. return RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  851. }
  852. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  853. uint32_t wave, uint32_t thread,
  854. uint32_t regno, uint32_t num, uint32_t *out)
  855. {
  856. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  857. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  858. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  859. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  860. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  861. (SQ_IND_INDEX__FORCE_READ_MASK) |
  862. (SQ_IND_INDEX__AUTO_INCR_MASK));
  863. while (num--)
  864. *(out++) = RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  865. }
  866. static void gfx_v9_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  867. {
  868. /* type 1 wave data */
  869. dst[(*no_fields)++] = 1;
  870. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  871. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  872. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  873. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  874. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  875. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  876. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  877. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  878. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  879. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  880. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  881. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  882. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  883. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  884. }
  885. static void gfx_v9_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  886. uint32_t wave, uint32_t start,
  887. uint32_t size, uint32_t *dst)
  888. {
  889. wave_read_regs(
  890. adev, simd, wave, 0,
  891. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  892. }
  893. static void gfx_v9_0_read_wave_vgprs(struct amdgpu_device *adev, uint32_t simd,
  894. uint32_t wave, uint32_t thread,
  895. uint32_t start, uint32_t size,
  896. uint32_t *dst)
  897. {
  898. wave_read_regs(
  899. adev, simd, wave, thread,
  900. start + SQIND_WAVE_VGPRS_OFFSET, size, dst);
  901. }
  902. static const struct amdgpu_gfx_funcs gfx_v9_0_gfx_funcs = {
  903. .get_gpu_clock_counter = &gfx_v9_0_get_gpu_clock_counter,
  904. .select_se_sh = &gfx_v9_0_select_se_sh,
  905. .read_wave_data = &gfx_v9_0_read_wave_data,
  906. .read_wave_sgprs = &gfx_v9_0_read_wave_sgprs,
  907. .read_wave_vgprs = &gfx_v9_0_read_wave_vgprs,
  908. };
  909. static void gfx_v9_0_gpu_early_init(struct amdgpu_device *adev)
  910. {
  911. u32 gb_addr_config;
  912. adev->gfx.funcs = &gfx_v9_0_gfx_funcs;
  913. switch (adev->asic_type) {
  914. case CHIP_VEGA10:
  915. adev->gfx.config.max_hw_contexts = 8;
  916. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  917. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  918. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  919. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  920. gb_addr_config = VEGA10_GB_ADDR_CONFIG_GOLDEN;
  921. break;
  922. case CHIP_RAVEN:
  923. adev->gfx.config.max_hw_contexts = 8;
  924. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  925. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  926. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  927. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  928. gb_addr_config = RAVEN_GB_ADDR_CONFIG_GOLDEN;
  929. break;
  930. default:
  931. BUG();
  932. break;
  933. }
  934. adev->gfx.config.gb_addr_config = gb_addr_config;
  935. adev->gfx.config.gb_addr_config_fields.num_pipes = 1 <<
  936. REG_GET_FIELD(
  937. adev->gfx.config.gb_addr_config,
  938. GB_ADDR_CONFIG,
  939. NUM_PIPES);
  940. adev->gfx.config.max_tile_pipes =
  941. adev->gfx.config.gb_addr_config_fields.num_pipes;
  942. adev->gfx.config.gb_addr_config_fields.num_banks = 1 <<
  943. REG_GET_FIELD(
  944. adev->gfx.config.gb_addr_config,
  945. GB_ADDR_CONFIG,
  946. NUM_BANKS);
  947. adev->gfx.config.gb_addr_config_fields.max_compress_frags = 1 <<
  948. REG_GET_FIELD(
  949. adev->gfx.config.gb_addr_config,
  950. GB_ADDR_CONFIG,
  951. MAX_COMPRESSED_FRAGS);
  952. adev->gfx.config.gb_addr_config_fields.num_rb_per_se = 1 <<
  953. REG_GET_FIELD(
  954. adev->gfx.config.gb_addr_config,
  955. GB_ADDR_CONFIG,
  956. NUM_RB_PER_SE);
  957. adev->gfx.config.gb_addr_config_fields.num_se = 1 <<
  958. REG_GET_FIELD(
  959. adev->gfx.config.gb_addr_config,
  960. GB_ADDR_CONFIG,
  961. NUM_SHADER_ENGINES);
  962. adev->gfx.config.gb_addr_config_fields.pipe_interleave_size = 1 << (8 +
  963. REG_GET_FIELD(
  964. adev->gfx.config.gb_addr_config,
  965. GB_ADDR_CONFIG,
  966. PIPE_INTERLEAVE_SIZE));
  967. }
  968. static int gfx_v9_0_ngg_create_buf(struct amdgpu_device *adev,
  969. struct amdgpu_ngg_buf *ngg_buf,
  970. int size_se,
  971. int default_size_se)
  972. {
  973. int r;
  974. if (size_se < 0) {
  975. dev_err(adev->dev, "Buffer size is invalid: %d\n", size_se);
  976. return -EINVAL;
  977. }
  978. size_se = size_se ? size_se : default_size_se;
  979. ngg_buf->size = size_se * adev->gfx.config.max_shader_engines;
  980. r = amdgpu_bo_create_kernel(adev, ngg_buf->size,
  981. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  982. &ngg_buf->bo,
  983. &ngg_buf->gpu_addr,
  984. NULL);
  985. if (r) {
  986. dev_err(adev->dev, "(%d) failed to create NGG buffer\n", r);
  987. return r;
  988. }
  989. ngg_buf->bo_size = amdgpu_bo_size(ngg_buf->bo);
  990. return r;
  991. }
  992. static int gfx_v9_0_ngg_fini(struct amdgpu_device *adev)
  993. {
  994. int i;
  995. for (i = 0; i < NGG_BUF_MAX; i++)
  996. amdgpu_bo_free_kernel(&adev->gfx.ngg.buf[i].bo,
  997. &adev->gfx.ngg.buf[i].gpu_addr,
  998. NULL);
  999. memset(&adev->gfx.ngg.buf[0], 0,
  1000. sizeof(struct amdgpu_ngg_buf) * NGG_BUF_MAX);
  1001. adev->gfx.ngg.init = false;
  1002. return 0;
  1003. }
  1004. static int gfx_v9_0_ngg_init(struct amdgpu_device *adev)
  1005. {
  1006. int r;
  1007. if (!amdgpu_ngg || adev->gfx.ngg.init == true)
  1008. return 0;
  1009. /* GDS reserve memory: 64 bytes alignment */
  1010. adev->gfx.ngg.gds_reserve_size = ALIGN(5 * 4, 0x40);
  1011. adev->gds.mem.total_size -= adev->gfx.ngg.gds_reserve_size;
  1012. adev->gds.mem.gfx_partition_size -= adev->gfx.ngg.gds_reserve_size;
  1013. adev->gfx.ngg.gds_reserve_addr = amdgpu_gds_reg_offset[0].mem_base;
  1014. adev->gfx.ngg.gds_reserve_addr += adev->gds.mem.gfx_partition_size;
  1015. /* Primitive Buffer */
  1016. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PRIM],
  1017. amdgpu_prim_buf_per_se,
  1018. 64 * 1024);
  1019. if (r) {
  1020. dev_err(adev->dev, "Failed to create Primitive Buffer\n");
  1021. goto err;
  1022. }
  1023. /* Position Buffer */
  1024. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_POS],
  1025. amdgpu_pos_buf_per_se,
  1026. 256 * 1024);
  1027. if (r) {
  1028. dev_err(adev->dev, "Failed to create Position Buffer\n");
  1029. goto err;
  1030. }
  1031. /* Control Sideband */
  1032. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_CNTL],
  1033. amdgpu_cntl_sb_buf_per_se,
  1034. 256);
  1035. if (r) {
  1036. dev_err(adev->dev, "Failed to create Control Sideband Buffer\n");
  1037. goto err;
  1038. }
  1039. /* Parameter Cache, not created by default */
  1040. if (amdgpu_param_buf_per_se <= 0)
  1041. goto out;
  1042. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PARAM],
  1043. amdgpu_param_buf_per_se,
  1044. 512 * 1024);
  1045. if (r) {
  1046. dev_err(adev->dev, "Failed to create Parameter Cache\n");
  1047. goto err;
  1048. }
  1049. out:
  1050. adev->gfx.ngg.init = true;
  1051. return 0;
  1052. err:
  1053. gfx_v9_0_ngg_fini(adev);
  1054. return r;
  1055. }
  1056. static int gfx_v9_0_ngg_en(struct amdgpu_device *adev)
  1057. {
  1058. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1059. int r;
  1060. u32 data, base;
  1061. if (!amdgpu_ngg)
  1062. return 0;
  1063. /* Program buffer size */
  1064. data = REG_SET_FIELD(0, WD_BUF_RESOURCE_1, INDEX_BUF_SIZE,
  1065. adev->gfx.ngg.buf[NGG_PRIM].size >> 8);
  1066. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, POS_BUF_SIZE,
  1067. adev->gfx.ngg.buf[NGG_POS].size >> 8);
  1068. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_1, data);
  1069. data = REG_SET_FIELD(0, WD_BUF_RESOURCE_2, CNTL_SB_BUF_SIZE,
  1070. adev->gfx.ngg.buf[NGG_CNTL].size >> 8);
  1071. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, PARAM_BUF_SIZE,
  1072. adev->gfx.ngg.buf[NGG_PARAM].size >> 10);
  1073. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_2, data);
  1074. /* Program buffer base address */
  1075. base = lower_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1076. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE, BASE, base);
  1077. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE, data);
  1078. base = upper_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1079. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE_HI, BASE_HI, base);
  1080. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE_HI, data);
  1081. base = lower_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1082. data = REG_SET_FIELD(0, WD_POS_BUF_BASE, BASE, base);
  1083. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE, data);
  1084. base = upper_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1085. data = REG_SET_FIELD(0, WD_POS_BUF_BASE_HI, BASE_HI, base);
  1086. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE_HI, data);
  1087. base = lower_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1088. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE, BASE, base);
  1089. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE, data);
  1090. base = upper_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1091. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE_HI, BASE_HI, base);
  1092. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE_HI, data);
  1093. /* Clear GDS reserved memory */
  1094. r = amdgpu_ring_alloc(ring, 17);
  1095. if (r) {
  1096. DRM_ERROR("amdgpu: NGG failed to lock ring %d (%d).\n",
  1097. ring->idx, r);
  1098. return r;
  1099. }
  1100. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1101. amdgpu_gds_reg_offset[0].mem_size,
  1102. (adev->gds.mem.total_size +
  1103. adev->gfx.ngg.gds_reserve_size) >>
  1104. AMDGPU_GDS_SHIFT);
  1105. amdgpu_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  1106. amdgpu_ring_write(ring, (PACKET3_DMA_DATA_CP_SYNC |
  1107. PACKET3_DMA_DATA_SRC_SEL(2)));
  1108. amdgpu_ring_write(ring, 0);
  1109. amdgpu_ring_write(ring, 0);
  1110. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_addr);
  1111. amdgpu_ring_write(ring, 0);
  1112. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_size);
  1113. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1114. amdgpu_gds_reg_offset[0].mem_size, 0);
  1115. amdgpu_ring_commit(ring);
  1116. return 0;
  1117. }
  1118. static int gfx_v9_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  1119. int mec, int pipe, int queue)
  1120. {
  1121. int r;
  1122. unsigned irq_type;
  1123. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  1124. ring = &adev->gfx.compute_ring[ring_id];
  1125. /* mec0 is me1 */
  1126. ring->me = mec + 1;
  1127. ring->pipe = pipe;
  1128. ring->queue = queue;
  1129. ring->ring_obj = NULL;
  1130. ring->use_doorbell = true;
  1131. ring->doorbell_index = (AMDGPU_DOORBELL_MEC_RING0 + ring_id) << 1;
  1132. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
  1133. + (ring_id * GFX9_MEC_HPD_SIZE);
  1134. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1135. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1136. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1137. + ring->pipe;
  1138. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1139. r = amdgpu_ring_init(adev, ring, 1024,
  1140. &adev->gfx.eop_irq, irq_type);
  1141. if (r)
  1142. return r;
  1143. return 0;
  1144. }
  1145. static int gfx_v9_0_sw_init(void *handle)
  1146. {
  1147. int i, j, k, r, ring_id;
  1148. struct amdgpu_ring *ring;
  1149. struct amdgpu_kiq *kiq;
  1150. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1151. switch (adev->asic_type) {
  1152. case CHIP_VEGA10:
  1153. case CHIP_RAVEN:
  1154. adev->gfx.mec.num_mec = 2;
  1155. break;
  1156. default:
  1157. adev->gfx.mec.num_mec = 1;
  1158. break;
  1159. }
  1160. adev->gfx.mec.num_pipe_per_mec = 4;
  1161. adev->gfx.mec.num_queue_per_pipe = 8;
  1162. /* KIQ event */
  1163. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 178, &adev->gfx.kiq.irq);
  1164. if (r)
  1165. return r;
  1166. /* EOP Event */
  1167. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 181, &adev->gfx.eop_irq);
  1168. if (r)
  1169. return r;
  1170. /* Privileged reg */
  1171. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 184,
  1172. &adev->gfx.priv_reg_irq);
  1173. if (r)
  1174. return r;
  1175. /* Privileged inst */
  1176. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 185,
  1177. &adev->gfx.priv_inst_irq);
  1178. if (r)
  1179. return r;
  1180. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1181. gfx_v9_0_scratch_init(adev);
  1182. r = gfx_v9_0_init_microcode(adev);
  1183. if (r) {
  1184. DRM_ERROR("Failed to load gfx firmware!\n");
  1185. return r;
  1186. }
  1187. r = gfx_v9_0_rlc_init(adev);
  1188. if (r) {
  1189. DRM_ERROR("Failed to init rlc BOs!\n");
  1190. return r;
  1191. }
  1192. r = gfx_v9_0_mec_init(adev);
  1193. if (r) {
  1194. DRM_ERROR("Failed to init MEC BOs!\n");
  1195. return r;
  1196. }
  1197. /* set up the gfx ring */
  1198. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1199. ring = &adev->gfx.gfx_ring[i];
  1200. ring->ring_obj = NULL;
  1201. if (!i)
  1202. sprintf(ring->name, "gfx");
  1203. else
  1204. sprintf(ring->name, "gfx_%d", i);
  1205. ring->use_doorbell = true;
  1206. ring->doorbell_index = AMDGPU_DOORBELL64_GFX_RING0 << 1;
  1207. r = amdgpu_ring_init(adev, ring, 1024,
  1208. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  1209. if (r)
  1210. return r;
  1211. }
  1212. /* set up the compute queues - allocate horizontally across pipes */
  1213. ring_id = 0;
  1214. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  1215. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  1216. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  1217. if (!amdgpu_gfx_is_mec_queue_enabled(adev, i, k, j))
  1218. continue;
  1219. r = gfx_v9_0_compute_ring_init(adev,
  1220. ring_id,
  1221. i, k, j);
  1222. if (r)
  1223. return r;
  1224. ring_id++;
  1225. }
  1226. }
  1227. }
  1228. r = amdgpu_gfx_kiq_init(adev, GFX9_MEC_HPD_SIZE);
  1229. if (r) {
  1230. DRM_ERROR("Failed to init KIQ BOs!\n");
  1231. return r;
  1232. }
  1233. kiq = &adev->gfx.kiq;
  1234. r = amdgpu_gfx_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1235. if (r)
  1236. return r;
  1237. /* create MQD for all compute queues as wel as KIQ for SRIOV case */
  1238. r = amdgpu_gfx_compute_mqd_sw_init(adev, sizeof(struct v9_mqd_allocation));
  1239. if (r)
  1240. return r;
  1241. /* reserve GDS, GWS and OA resource for gfx */
  1242. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1243. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1244. &adev->gds.gds_gfx_bo, NULL, NULL);
  1245. if (r)
  1246. return r;
  1247. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1248. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1249. &adev->gds.gws_gfx_bo, NULL, NULL);
  1250. if (r)
  1251. return r;
  1252. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1253. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1254. &adev->gds.oa_gfx_bo, NULL, NULL);
  1255. if (r)
  1256. return r;
  1257. adev->gfx.ce_ram_size = 0x8000;
  1258. gfx_v9_0_gpu_early_init(adev);
  1259. r = gfx_v9_0_ngg_init(adev);
  1260. if (r)
  1261. return r;
  1262. return 0;
  1263. }
  1264. static int gfx_v9_0_sw_fini(void *handle)
  1265. {
  1266. int i;
  1267. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1268. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1269. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1270. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1271. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1272. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1273. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1274. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1275. amdgpu_gfx_compute_mqd_sw_fini(adev);
  1276. amdgpu_gfx_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1277. amdgpu_gfx_kiq_fini(adev);
  1278. amdgpu_bo_free_kernel(&adev->virt.csa_obj, &adev->virt.csa_vmid0_addr, NULL);
  1279. gfx_v9_0_mec_fini(adev);
  1280. gfx_v9_0_ngg_fini(adev);
  1281. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  1282. &adev->gfx.rlc.clear_state_gpu_addr,
  1283. (void **)&adev->gfx.rlc.cs_ptr);
  1284. if (adev->asic_type == CHIP_RAVEN) {
  1285. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  1286. &adev->gfx.rlc.cp_table_gpu_addr,
  1287. (void **)&adev->gfx.rlc.cp_table_ptr);
  1288. }
  1289. gfx_v9_0_free_microcode(adev);
  1290. return 0;
  1291. }
  1292. static void gfx_v9_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1293. {
  1294. /* TODO */
  1295. }
  1296. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance)
  1297. {
  1298. u32 data;
  1299. if (instance == 0xffffffff)
  1300. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1301. else
  1302. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  1303. if (se_num == 0xffffffff)
  1304. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1305. else
  1306. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1307. if (sh_num == 0xffffffff)
  1308. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1309. else
  1310. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1311. WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data);
  1312. }
  1313. static u32 gfx_v9_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1314. {
  1315. u32 data, mask;
  1316. data = RREG32_SOC15(GC, 0, mmCC_RB_BACKEND_DISABLE);
  1317. data |= RREG32_SOC15(GC, 0, mmGC_USER_RB_BACKEND_DISABLE);
  1318. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1319. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1320. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  1321. adev->gfx.config.max_sh_per_se);
  1322. return (~data) & mask;
  1323. }
  1324. static void gfx_v9_0_setup_rb(struct amdgpu_device *adev)
  1325. {
  1326. int i, j;
  1327. u32 data;
  1328. u32 active_rbs = 0;
  1329. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1330. adev->gfx.config.max_sh_per_se;
  1331. mutex_lock(&adev->grbm_idx_mutex);
  1332. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1333. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1334. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1335. data = gfx_v9_0_get_rb_active_bitmap(adev);
  1336. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  1337. rb_bitmap_width_per_sh);
  1338. }
  1339. }
  1340. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1341. mutex_unlock(&adev->grbm_idx_mutex);
  1342. adev->gfx.config.backend_enable_mask = active_rbs;
  1343. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1344. }
  1345. #define DEFAULT_SH_MEM_BASES (0x6000)
  1346. #define FIRST_COMPUTE_VMID (8)
  1347. #define LAST_COMPUTE_VMID (16)
  1348. static void gfx_v9_0_init_compute_vmid(struct amdgpu_device *adev)
  1349. {
  1350. int i;
  1351. uint32_t sh_mem_config;
  1352. uint32_t sh_mem_bases;
  1353. /*
  1354. * Configure apertures:
  1355. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1356. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1357. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1358. */
  1359. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1360. sh_mem_config = SH_MEM_ADDRESS_MODE_64 |
  1361. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1362. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
  1363. mutex_lock(&adev->srbm_mutex);
  1364. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1365. soc15_grbm_select(adev, 0, 0, 0, i);
  1366. /* CP and shaders */
  1367. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, sh_mem_config);
  1368. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, sh_mem_bases);
  1369. }
  1370. soc15_grbm_select(adev, 0, 0, 0, 0);
  1371. mutex_unlock(&adev->srbm_mutex);
  1372. }
  1373. static void gfx_v9_0_gpu_init(struct amdgpu_device *adev)
  1374. {
  1375. u32 tmp;
  1376. int i;
  1377. WREG32_FIELD15(GC, 0, GRBM_CNTL, READ_TIMEOUT, 0xff);
  1378. gfx_v9_0_tiling_mode_table_init(adev);
  1379. gfx_v9_0_setup_rb(adev);
  1380. gfx_v9_0_get_cu_info(adev, &adev->gfx.cu_info);
  1381. /* XXX SH_MEM regs */
  1382. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1383. mutex_lock(&adev->srbm_mutex);
  1384. for (i = 0; i < 16; i++) {
  1385. soc15_grbm_select(adev, 0, 0, 0, i);
  1386. /* CP and shaders */
  1387. tmp = 0;
  1388. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1389. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1390. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, tmp);
  1391. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, 0);
  1392. }
  1393. soc15_grbm_select(adev, 0, 0, 0, 0);
  1394. mutex_unlock(&adev->srbm_mutex);
  1395. gfx_v9_0_init_compute_vmid(adev);
  1396. mutex_lock(&adev->grbm_idx_mutex);
  1397. /*
  1398. * making sure that the following register writes will be broadcasted
  1399. * to all the shaders
  1400. */
  1401. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1402. WREG32_SOC15(GC, 0, mmPA_SC_FIFO_SIZE,
  1403. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  1404. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1405. (adev->gfx.config.sc_prim_fifo_size_backend <<
  1406. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1407. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  1408. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1409. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  1410. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  1411. mutex_unlock(&adev->grbm_idx_mutex);
  1412. }
  1413. static void gfx_v9_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  1414. {
  1415. u32 i, j, k;
  1416. u32 mask;
  1417. mutex_lock(&adev->grbm_idx_mutex);
  1418. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1419. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1420. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1421. for (k = 0; k < adev->usec_timeout; k++) {
  1422. if (RREG32_SOC15(GC, 0, mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  1423. break;
  1424. udelay(1);
  1425. }
  1426. if (k == adev->usec_timeout) {
  1427. gfx_v9_0_select_se_sh(adev, 0xffffffff,
  1428. 0xffffffff, 0xffffffff);
  1429. mutex_unlock(&adev->grbm_idx_mutex);
  1430. DRM_INFO("Timeout wait for RLC serdes %u,%u\n",
  1431. i, j);
  1432. return;
  1433. }
  1434. }
  1435. }
  1436. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1437. mutex_unlock(&adev->grbm_idx_mutex);
  1438. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  1439. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  1440. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  1441. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  1442. for (k = 0; k < adev->usec_timeout; k++) {
  1443. if ((RREG32_SOC15(GC, 0, mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  1444. break;
  1445. udelay(1);
  1446. }
  1447. }
  1448. static void gfx_v9_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  1449. bool enable)
  1450. {
  1451. u32 tmp = RREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0);
  1452. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  1453. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  1454. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  1455. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  1456. WREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0, tmp);
  1457. }
  1458. static void gfx_v9_0_init_csb(struct amdgpu_device *adev)
  1459. {
  1460. /* csib */
  1461. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_HI),
  1462. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  1463. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_LO),
  1464. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  1465. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_LENGTH),
  1466. adev->gfx.rlc.clear_state_size);
  1467. }
  1468. static void gfx_v9_0_parse_ind_reg_list(int *register_list_format,
  1469. int indirect_offset,
  1470. int list_size,
  1471. int *unique_indirect_regs,
  1472. int *unique_indirect_reg_count,
  1473. int max_indirect_reg_count,
  1474. int *indirect_start_offsets,
  1475. int *indirect_start_offsets_count,
  1476. int max_indirect_start_offsets_count)
  1477. {
  1478. int idx;
  1479. bool new_entry = true;
  1480. for (; indirect_offset < list_size; indirect_offset++) {
  1481. if (new_entry) {
  1482. new_entry = false;
  1483. indirect_start_offsets[*indirect_start_offsets_count] = indirect_offset;
  1484. *indirect_start_offsets_count = *indirect_start_offsets_count + 1;
  1485. BUG_ON(*indirect_start_offsets_count >= max_indirect_start_offsets_count);
  1486. }
  1487. if (register_list_format[indirect_offset] == 0xFFFFFFFF) {
  1488. new_entry = true;
  1489. continue;
  1490. }
  1491. indirect_offset += 2;
  1492. /* look for the matching indice */
  1493. for (idx = 0; idx < *unique_indirect_reg_count; idx++) {
  1494. if (unique_indirect_regs[idx] ==
  1495. register_list_format[indirect_offset])
  1496. break;
  1497. }
  1498. if (idx >= *unique_indirect_reg_count) {
  1499. unique_indirect_regs[*unique_indirect_reg_count] =
  1500. register_list_format[indirect_offset];
  1501. idx = *unique_indirect_reg_count;
  1502. *unique_indirect_reg_count = *unique_indirect_reg_count + 1;
  1503. BUG_ON(*unique_indirect_reg_count >= max_indirect_reg_count);
  1504. }
  1505. register_list_format[indirect_offset] = idx;
  1506. }
  1507. }
  1508. static int gfx_v9_0_init_rlc_save_restore_list(struct amdgpu_device *adev)
  1509. {
  1510. int unique_indirect_regs[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1511. int unique_indirect_reg_count = 0;
  1512. int indirect_start_offsets[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1513. int indirect_start_offsets_count = 0;
  1514. int list_size = 0;
  1515. int i = 0;
  1516. u32 tmp = 0;
  1517. u32 *register_list_format =
  1518. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  1519. if (!register_list_format)
  1520. return -ENOMEM;
  1521. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  1522. adev->gfx.rlc.reg_list_format_size_bytes);
  1523. /* setup unique_indirect_regs array and indirect_start_offsets array */
  1524. gfx_v9_0_parse_ind_reg_list(register_list_format,
  1525. GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH,
  1526. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  1527. unique_indirect_regs,
  1528. &unique_indirect_reg_count,
  1529. ARRAY_SIZE(unique_indirect_regs),
  1530. indirect_start_offsets,
  1531. &indirect_start_offsets_count,
  1532. ARRAY_SIZE(indirect_start_offsets));
  1533. /* enable auto inc in case it is disabled */
  1534. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL));
  1535. tmp |= RLC_SRM_CNTL__AUTO_INCR_ADDR_MASK;
  1536. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL), tmp);
  1537. /* write register_restore table to offset 0x0 using RLC_SRM_ARAM_ADDR/DATA */
  1538. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR),
  1539. RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET);
  1540. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1541. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1542. adev->gfx.rlc.register_restore[i]);
  1543. /* load direct register */
  1544. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR), 0);
  1545. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1546. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1547. adev->gfx.rlc.register_restore[i]);
  1548. /* load indirect register */
  1549. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1550. adev->gfx.rlc.reg_list_format_start);
  1551. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  1552. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1553. register_list_format[i]);
  1554. /* set save/restore list size */
  1555. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  1556. list_size = list_size >> 1;
  1557. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1558. adev->gfx.rlc.reg_restore_list_size);
  1559. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA), list_size);
  1560. /* write the starting offsets to RLC scratch ram */
  1561. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1562. adev->gfx.rlc.starting_offsets_start);
  1563. for (i = 0; i < ARRAY_SIZE(indirect_start_offsets); i++)
  1564. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1565. indirect_start_offsets[i]);
  1566. /* load unique indirect regs*/
  1567. for (i = 0; i < ARRAY_SIZE(unique_indirect_regs); i++) {
  1568. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_ADDR_0) + i,
  1569. unique_indirect_regs[i] & 0x3FFFF);
  1570. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_DATA_0) + i,
  1571. unique_indirect_regs[i] >> 20);
  1572. }
  1573. kfree(register_list_format);
  1574. return 0;
  1575. }
  1576. static void gfx_v9_0_enable_save_restore_machine(struct amdgpu_device *adev)
  1577. {
  1578. WREG32_FIELD15(GC, 0, RLC_SRM_CNTL, SRM_ENABLE, 1);
  1579. }
  1580. static void pwr_10_0_gfxip_control_over_cgpg(struct amdgpu_device *adev,
  1581. bool enable)
  1582. {
  1583. uint32_t data = 0;
  1584. uint32_t default_data = 0;
  1585. default_data = data = RREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS));
  1586. if (enable == true) {
  1587. /* enable GFXIP control over CGPG */
  1588. data |= PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1589. if(default_data != data)
  1590. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1591. /* update status */
  1592. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK;
  1593. data |= (2 << PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT);
  1594. if(default_data != data)
  1595. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1596. } else {
  1597. /* restore GFXIP control over GCPG */
  1598. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1599. if(default_data != data)
  1600. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1601. }
  1602. }
  1603. static void gfx_v9_0_init_gfx_power_gating(struct amdgpu_device *adev)
  1604. {
  1605. uint32_t data = 0;
  1606. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1607. AMD_PG_SUPPORT_GFX_SMG |
  1608. AMD_PG_SUPPORT_GFX_DMG)) {
  1609. /* init IDLE_POLL_COUNT = 60 */
  1610. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL));
  1611. data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
  1612. data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  1613. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL), data);
  1614. /* init RLC PG Delay */
  1615. data = 0;
  1616. data |= (0x10 << RLC_PG_DELAY__POWER_UP_DELAY__SHIFT);
  1617. data |= (0x10 << RLC_PG_DELAY__POWER_DOWN_DELAY__SHIFT);
  1618. data |= (0x10 << RLC_PG_DELAY__CMD_PROPAGATE_DELAY__SHIFT);
  1619. data |= (0x40 << RLC_PG_DELAY__MEM_SLEEP_DELAY__SHIFT);
  1620. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY), data);
  1621. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2));
  1622. data &= ~RLC_PG_DELAY_2__SERDES_CMD_DELAY_MASK;
  1623. data |= (0x4 << RLC_PG_DELAY_2__SERDES_CMD_DELAY__SHIFT);
  1624. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2), data);
  1625. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3));
  1626. data &= ~RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG_MASK;
  1627. data |= (0xff << RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG__SHIFT);
  1628. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3), data);
  1629. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL));
  1630. data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  1631. /* program GRBM_REG_SAVE_GFX_IDLE_THRESHOLD to 0x55f0 */
  1632. data |= (0x55f0 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  1633. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL), data);
  1634. pwr_10_0_gfxip_control_over_cgpg(adev, true);
  1635. }
  1636. }
  1637. static void gfx_v9_0_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  1638. bool enable)
  1639. {
  1640. uint32_t data = 0;
  1641. uint32_t default_data = 0;
  1642. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1643. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1644. SMU_CLK_SLOWDOWN_ON_PU_ENABLE,
  1645. enable ? 1 : 0);
  1646. if (default_data != data)
  1647. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1648. }
  1649. static void gfx_v9_0_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  1650. bool enable)
  1651. {
  1652. uint32_t data = 0;
  1653. uint32_t default_data = 0;
  1654. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1655. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1656. SMU_CLK_SLOWDOWN_ON_PD_ENABLE,
  1657. enable ? 1 : 0);
  1658. if(default_data != data)
  1659. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1660. }
  1661. static void gfx_v9_0_enable_cp_power_gating(struct amdgpu_device *adev,
  1662. bool enable)
  1663. {
  1664. uint32_t data = 0;
  1665. uint32_t default_data = 0;
  1666. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1667. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1668. CP_PG_DISABLE,
  1669. enable ? 0 : 1);
  1670. if(default_data != data)
  1671. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1672. }
  1673. static void gfx_v9_0_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  1674. bool enable)
  1675. {
  1676. uint32_t data, default_data;
  1677. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1678. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1679. GFX_POWER_GATING_ENABLE,
  1680. enable ? 1 : 0);
  1681. if(default_data != data)
  1682. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1683. }
  1684. static void gfx_v9_0_enable_gfx_pipeline_powergating(struct amdgpu_device *adev,
  1685. bool enable)
  1686. {
  1687. uint32_t data, default_data;
  1688. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1689. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1690. GFX_PIPELINE_PG_ENABLE,
  1691. enable ? 1 : 0);
  1692. if(default_data != data)
  1693. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1694. if (!enable)
  1695. /* read any GFX register to wake up GFX */
  1696. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmDB_RENDER_CONTROL));
  1697. }
  1698. static void gfx_v9_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  1699. bool enable)
  1700. {
  1701. uint32_t data, default_data;
  1702. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1703. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1704. STATIC_PER_CU_PG_ENABLE,
  1705. enable ? 1 : 0);
  1706. if(default_data != data)
  1707. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1708. }
  1709. static void gfx_v9_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  1710. bool enable)
  1711. {
  1712. uint32_t data, default_data;
  1713. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1714. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1715. DYN_PER_CU_PG_ENABLE,
  1716. enable ? 1 : 0);
  1717. if(default_data != data)
  1718. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1719. }
  1720. static void gfx_v9_0_init_pg(struct amdgpu_device *adev)
  1721. {
  1722. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1723. AMD_PG_SUPPORT_GFX_SMG |
  1724. AMD_PG_SUPPORT_GFX_DMG |
  1725. AMD_PG_SUPPORT_CP |
  1726. AMD_PG_SUPPORT_GDS |
  1727. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  1728. gfx_v9_0_init_csb(adev);
  1729. gfx_v9_0_init_rlc_save_restore_list(adev);
  1730. gfx_v9_0_enable_save_restore_machine(adev);
  1731. if (adev->asic_type == CHIP_RAVEN) {
  1732. WREG32(mmRLC_JUMP_TABLE_RESTORE,
  1733. adev->gfx.rlc.cp_table_gpu_addr >> 8);
  1734. gfx_v9_0_init_gfx_power_gating(adev);
  1735. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  1736. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  1737. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  1738. } else {
  1739. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  1740. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  1741. }
  1742. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  1743. gfx_v9_0_enable_cp_power_gating(adev, true);
  1744. else
  1745. gfx_v9_0_enable_cp_power_gating(adev, false);
  1746. }
  1747. }
  1748. }
  1749. void gfx_v9_0_rlc_stop(struct amdgpu_device *adev)
  1750. {
  1751. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 0);
  1752. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  1753. gfx_v9_0_wait_for_rlc_serdes(adev);
  1754. }
  1755. static void gfx_v9_0_rlc_reset(struct amdgpu_device *adev)
  1756. {
  1757. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  1758. udelay(50);
  1759. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  1760. udelay(50);
  1761. }
  1762. static void gfx_v9_0_rlc_start(struct amdgpu_device *adev)
  1763. {
  1764. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1765. u32 rlc_ucode_ver;
  1766. #endif
  1767. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 1);
  1768. /* carrizo do enable cp interrupt after cp inited */
  1769. if (!(adev->flags & AMD_IS_APU))
  1770. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  1771. udelay(50);
  1772. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1773. /* RLC_GPM_GENERAL_6 : RLC Ucode version */
  1774. rlc_ucode_ver = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_6);
  1775. if(rlc_ucode_ver == 0x108) {
  1776. DRM_INFO("Using rlc debug ucode. mmRLC_GPM_GENERAL_6 ==0x08%x / fw_ver == %i \n",
  1777. rlc_ucode_ver, adev->gfx.rlc_fw_version);
  1778. /* RLC_GPM_TIMER_INT_3 : Timer interval in RefCLK cycles,
  1779. * default is 0x9C4 to create a 100us interval */
  1780. WREG32_SOC15(GC, 0, mmRLC_GPM_TIMER_INT_3, 0x9C4);
  1781. /* RLC_GPM_GENERAL_12 : Minimum gap between wptr and rptr
  1782. * to disable the page fault retry interrupts, default is
  1783. * 0x100 (256) */
  1784. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_12, 0x100);
  1785. }
  1786. #endif
  1787. }
  1788. static int gfx_v9_0_rlc_load_microcode(struct amdgpu_device *adev)
  1789. {
  1790. const struct rlc_firmware_header_v2_0 *hdr;
  1791. const __le32 *fw_data;
  1792. unsigned i, fw_size;
  1793. if (!adev->gfx.rlc_fw)
  1794. return -EINVAL;
  1795. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  1796. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  1797. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  1798. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1799. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  1800. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR,
  1801. RLCG_UCODE_LOADING_START_ADDRESS);
  1802. for (i = 0; i < fw_size; i++)
  1803. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  1804. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  1805. return 0;
  1806. }
  1807. static int gfx_v9_0_rlc_resume(struct amdgpu_device *adev)
  1808. {
  1809. int r;
  1810. if (amdgpu_sriov_vf(adev)) {
  1811. gfx_v9_0_init_csb(adev);
  1812. return 0;
  1813. }
  1814. gfx_v9_0_rlc_stop(adev);
  1815. /* disable CG */
  1816. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, 0);
  1817. /* disable PG */
  1818. WREG32_SOC15(GC, 0, mmRLC_PG_CNTL, 0);
  1819. gfx_v9_0_rlc_reset(adev);
  1820. gfx_v9_0_init_pg(adev);
  1821. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  1822. /* legacy rlc firmware loading */
  1823. r = gfx_v9_0_rlc_load_microcode(adev);
  1824. if (r)
  1825. return r;
  1826. }
  1827. if (adev->asic_type == CHIP_RAVEN) {
  1828. if (amdgpu_lbpw != 0)
  1829. gfx_v9_0_enable_lbpw(adev, true);
  1830. else
  1831. gfx_v9_0_enable_lbpw(adev, false);
  1832. }
  1833. gfx_v9_0_rlc_start(adev);
  1834. return 0;
  1835. }
  1836. static void gfx_v9_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  1837. {
  1838. int i;
  1839. u32 tmp = RREG32_SOC15(GC, 0, mmCP_ME_CNTL);
  1840. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, enable ? 0 : 1);
  1841. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, enable ? 0 : 1);
  1842. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, enable ? 0 : 1);
  1843. if (!enable) {
  1844. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1845. adev->gfx.gfx_ring[i].ready = false;
  1846. }
  1847. WREG32_SOC15(GC, 0, mmCP_ME_CNTL, tmp);
  1848. udelay(50);
  1849. }
  1850. static int gfx_v9_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  1851. {
  1852. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  1853. const struct gfx_firmware_header_v1_0 *ce_hdr;
  1854. const struct gfx_firmware_header_v1_0 *me_hdr;
  1855. const __le32 *fw_data;
  1856. unsigned i, fw_size;
  1857. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  1858. return -EINVAL;
  1859. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  1860. adev->gfx.pfp_fw->data;
  1861. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  1862. adev->gfx.ce_fw->data;
  1863. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  1864. adev->gfx.me_fw->data;
  1865. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  1866. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  1867. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  1868. gfx_v9_0_cp_gfx_enable(adev, false);
  1869. /* PFP */
  1870. fw_data = (const __le32 *)
  1871. (adev->gfx.pfp_fw->data +
  1872. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  1873. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  1874. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, 0);
  1875. for (i = 0; i < fw_size; i++)
  1876. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  1877. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  1878. /* CE */
  1879. fw_data = (const __le32 *)
  1880. (adev->gfx.ce_fw->data +
  1881. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  1882. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  1883. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, 0);
  1884. for (i = 0; i < fw_size; i++)
  1885. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  1886. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  1887. /* ME */
  1888. fw_data = (const __le32 *)
  1889. (adev->gfx.me_fw->data +
  1890. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  1891. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  1892. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, 0);
  1893. for (i = 0; i < fw_size; i++)
  1894. WREG32_SOC15(GC, 0, mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  1895. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  1896. return 0;
  1897. }
  1898. static int gfx_v9_0_cp_gfx_start(struct amdgpu_device *adev)
  1899. {
  1900. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1901. const struct cs_section_def *sect = NULL;
  1902. const struct cs_extent_def *ext = NULL;
  1903. int r, i, tmp;
  1904. /* init the CP */
  1905. WREG32_SOC15(GC, 0, mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  1906. WREG32_SOC15(GC, 0, mmCP_DEVICE_ID, 1);
  1907. gfx_v9_0_cp_gfx_enable(adev, true);
  1908. r = amdgpu_ring_alloc(ring, gfx_v9_0_get_csb_size(adev) + 4 + 3);
  1909. if (r) {
  1910. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1911. return r;
  1912. }
  1913. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1914. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1915. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1916. amdgpu_ring_write(ring, 0x80000000);
  1917. amdgpu_ring_write(ring, 0x80000000);
  1918. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  1919. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1920. if (sect->id == SECT_CONTEXT) {
  1921. amdgpu_ring_write(ring,
  1922. PACKET3(PACKET3_SET_CONTEXT_REG,
  1923. ext->reg_count));
  1924. amdgpu_ring_write(ring,
  1925. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  1926. for (i = 0; i < ext->reg_count; i++)
  1927. amdgpu_ring_write(ring, ext->extent[i]);
  1928. }
  1929. }
  1930. }
  1931. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1932. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1933. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1934. amdgpu_ring_write(ring, 0);
  1935. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1936. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1937. amdgpu_ring_write(ring, 0x8000);
  1938. amdgpu_ring_write(ring, 0x8000);
  1939. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG,1));
  1940. tmp = (PACKET3_SET_UCONFIG_REG_INDEX_TYPE |
  1941. (SOC15_REG_OFFSET(GC, 0, mmVGT_INDEX_TYPE) - PACKET3_SET_UCONFIG_REG_START));
  1942. amdgpu_ring_write(ring, tmp);
  1943. amdgpu_ring_write(ring, 0);
  1944. amdgpu_ring_commit(ring);
  1945. return 0;
  1946. }
  1947. static int gfx_v9_0_cp_gfx_resume(struct amdgpu_device *adev)
  1948. {
  1949. struct amdgpu_ring *ring;
  1950. u32 tmp;
  1951. u32 rb_bufsz;
  1952. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  1953. /* Set the write pointer delay */
  1954. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_DELAY, 0);
  1955. /* set the RB to use vmid 0 */
  1956. WREG32_SOC15(GC, 0, mmCP_RB_VMID, 0);
  1957. /* Set ring buffer size */
  1958. ring = &adev->gfx.gfx_ring[0];
  1959. rb_bufsz = order_base_2(ring->ring_size / 8);
  1960. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  1961. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  1962. #ifdef __BIG_ENDIAN
  1963. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  1964. #endif
  1965. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1966. /* Initialize the ring buffer's write pointers */
  1967. ring->wptr = 0;
  1968. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  1969. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  1970. /* set the wb address wether it's enabled or not */
  1971. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1972. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  1973. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK);
  1974. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  1975. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  1976. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  1977. mdelay(1);
  1978. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1979. rb_addr = ring->gpu_addr >> 8;
  1980. WREG32_SOC15(GC, 0, mmCP_RB0_BASE, rb_addr);
  1981. WREG32_SOC15(GC, 0, mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  1982. tmp = RREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL);
  1983. if (ring->use_doorbell) {
  1984. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1985. DOORBELL_OFFSET, ring->doorbell_index);
  1986. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1987. DOORBELL_EN, 1);
  1988. } else {
  1989. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  1990. }
  1991. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL, tmp);
  1992. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  1993. DOORBELL_RANGE_LOWER, ring->doorbell_index);
  1994. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  1995. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_UPPER,
  1996. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  1997. /* start the ring */
  1998. gfx_v9_0_cp_gfx_start(adev);
  1999. ring->ready = true;
  2000. return 0;
  2001. }
  2002. static void gfx_v9_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  2003. {
  2004. int i;
  2005. if (enable) {
  2006. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL, 0);
  2007. } else {
  2008. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL,
  2009. (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  2010. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2011. adev->gfx.compute_ring[i].ready = false;
  2012. adev->gfx.kiq.ring.ready = false;
  2013. }
  2014. udelay(50);
  2015. }
  2016. static int gfx_v9_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  2017. {
  2018. const struct gfx_firmware_header_v1_0 *mec_hdr;
  2019. const __le32 *fw_data;
  2020. unsigned i;
  2021. u32 tmp;
  2022. if (!adev->gfx.mec_fw)
  2023. return -EINVAL;
  2024. gfx_v9_0_cp_compute_enable(adev, false);
  2025. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2026. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  2027. fw_data = (const __le32 *)
  2028. (adev->gfx.mec_fw->data +
  2029. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  2030. tmp = 0;
  2031. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, VMID, 0);
  2032. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, CACHE_POLICY, 0);
  2033. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_CNTL, tmp);
  2034. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_LO,
  2035. adev->gfx.mec.mec_fw_gpu_addr & 0xFFFFF000);
  2036. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_HI,
  2037. upper_32_bits(adev->gfx.mec.mec_fw_gpu_addr));
  2038. /* MEC1 */
  2039. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  2040. mec_hdr->jt_offset);
  2041. for (i = 0; i < mec_hdr->jt_size; i++)
  2042. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_DATA,
  2043. le32_to_cpup(fw_data + mec_hdr->jt_offset + i));
  2044. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  2045. adev->gfx.mec_fw_version);
  2046. /* Todo : Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  2047. return 0;
  2048. }
  2049. /* KIQ functions */
  2050. static void gfx_v9_0_kiq_setting(struct amdgpu_ring *ring)
  2051. {
  2052. uint32_t tmp;
  2053. struct amdgpu_device *adev = ring->adev;
  2054. /* tell RLC which is KIQ queue */
  2055. tmp = RREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS);
  2056. tmp &= 0xffffff00;
  2057. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  2058. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  2059. tmp |= 0x80;
  2060. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  2061. }
  2062. static int gfx_v9_0_kiq_kcq_enable(struct amdgpu_device *adev)
  2063. {
  2064. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  2065. uint32_t scratch, tmp = 0;
  2066. uint64_t queue_mask = 0;
  2067. int r, i;
  2068. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  2069. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  2070. continue;
  2071. /* This situation may be hit in the future if a new HW
  2072. * generation exposes more than 64 queues. If so, the
  2073. * definition of queue_mask needs updating */
  2074. if (WARN_ON(i >= (sizeof(queue_mask)*8))) {
  2075. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  2076. break;
  2077. }
  2078. queue_mask |= (1ull << i);
  2079. }
  2080. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2081. if (r) {
  2082. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2083. return r;
  2084. }
  2085. WREG32(scratch, 0xCAFEDEAD);
  2086. r = amdgpu_ring_alloc(kiq_ring, (7 * adev->gfx.num_compute_rings) + 11);
  2087. if (r) {
  2088. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2089. amdgpu_gfx_scratch_free(adev, scratch);
  2090. return r;
  2091. }
  2092. /* set resources */
  2093. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  2094. amdgpu_ring_write(kiq_ring, PACKET3_SET_RESOURCES_VMID_MASK(0) |
  2095. PACKET3_SET_RESOURCES_QUEUE_TYPE(0)); /* vmid_mask:0 queue_type:0 (KIQ) */
  2096. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  2097. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  2098. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  2099. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  2100. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  2101. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  2102. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2103. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2104. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  2105. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2106. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  2107. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  2108. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  2109. PACKET3_MAP_QUEUES_QUEUE_SEL(0) | /* Queue_Sel */
  2110. PACKET3_MAP_QUEUES_VMID(0) | /* VMID */
  2111. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  2112. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  2113. PACKET3_MAP_QUEUES_ME((ring->me == 1 ? 0 : 1)) |
  2114. PACKET3_MAP_QUEUES_QUEUE_TYPE(0) | /*queue_type: normal compute queue */
  2115. PACKET3_MAP_QUEUES_ALLOC_FORMAT(1) | /* alloc format: all_on_one_pipe */
  2116. PACKET3_MAP_QUEUES_ENGINE_SEL(0) | /* engine_sel: compute */
  2117. PACKET3_MAP_QUEUES_NUM_QUEUES(1)); /* num_queues: must be 1 */
  2118. amdgpu_ring_write(kiq_ring, PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index));
  2119. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  2120. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  2121. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  2122. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  2123. }
  2124. /* write to scratch for completion */
  2125. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2126. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2127. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  2128. amdgpu_ring_commit(kiq_ring);
  2129. for (i = 0; i < adev->usec_timeout; i++) {
  2130. tmp = RREG32(scratch);
  2131. if (tmp == 0xDEADBEEF)
  2132. break;
  2133. DRM_UDELAY(1);
  2134. }
  2135. if (i >= adev->usec_timeout) {
  2136. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  2137. scratch, tmp);
  2138. r = -EINVAL;
  2139. }
  2140. amdgpu_gfx_scratch_free(adev, scratch);
  2141. return r;
  2142. }
  2143. static int gfx_v9_0_mqd_init(struct amdgpu_ring *ring)
  2144. {
  2145. struct amdgpu_device *adev = ring->adev;
  2146. struct v9_mqd *mqd = ring->mqd_ptr;
  2147. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  2148. uint32_t tmp;
  2149. mqd->header = 0xC0310800;
  2150. mqd->compute_pipelinestat_enable = 0x00000001;
  2151. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  2152. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  2153. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  2154. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  2155. mqd->compute_misc_reserved = 0x00000003;
  2156. mqd->dynamic_cu_mask_addr_lo =
  2157. lower_32_bits(ring->mqd_gpu_addr
  2158. + offsetof(struct v9_mqd_allocation, dynamic_cu_mask));
  2159. mqd->dynamic_cu_mask_addr_hi =
  2160. upper_32_bits(ring->mqd_gpu_addr
  2161. + offsetof(struct v9_mqd_allocation, dynamic_cu_mask));
  2162. eop_base_addr = ring->eop_gpu_addr >> 8;
  2163. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  2164. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  2165. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2166. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL);
  2167. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  2168. (order_base_2(GFX9_MEC_HPD_SIZE / 4) - 1));
  2169. mqd->cp_hqd_eop_control = tmp;
  2170. /* enable doorbell? */
  2171. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2172. if (ring->use_doorbell) {
  2173. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2174. DOORBELL_OFFSET, ring->doorbell_index);
  2175. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2176. DOORBELL_EN, 1);
  2177. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2178. DOORBELL_SOURCE, 0);
  2179. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2180. DOORBELL_HIT, 0);
  2181. } else {
  2182. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2183. DOORBELL_EN, 0);
  2184. }
  2185. mqd->cp_hqd_pq_doorbell_control = tmp;
  2186. /* disable the queue if it's active */
  2187. ring->wptr = 0;
  2188. mqd->cp_hqd_dequeue_request = 0;
  2189. mqd->cp_hqd_pq_rptr = 0;
  2190. mqd->cp_hqd_pq_wptr_lo = 0;
  2191. mqd->cp_hqd_pq_wptr_hi = 0;
  2192. /* set the pointer to the MQD */
  2193. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  2194. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  2195. /* set MQD vmid to 0 */
  2196. tmp = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL);
  2197. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  2198. mqd->cp_mqd_control = tmp;
  2199. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2200. hqd_gpu_addr = ring->gpu_addr >> 8;
  2201. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  2202. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2203. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2204. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL);
  2205. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  2206. (order_base_2(ring->ring_size / 4) - 1));
  2207. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  2208. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  2209. #ifdef __BIG_ENDIAN
  2210. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  2211. #endif
  2212. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  2213. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  2214. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  2215. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  2216. mqd->cp_hqd_pq_control = tmp;
  2217. /* set the wb address whether it's enabled or not */
  2218. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2219. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  2220. mqd->cp_hqd_pq_rptr_report_addr_hi =
  2221. upper_32_bits(wb_gpu_addr) & 0xffff;
  2222. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2223. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2224. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  2225. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2226. tmp = 0;
  2227. /* enable the doorbell if requested */
  2228. if (ring->use_doorbell) {
  2229. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2230. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2231. DOORBELL_OFFSET, ring->doorbell_index);
  2232. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2233. DOORBELL_EN, 1);
  2234. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2235. DOORBELL_SOURCE, 0);
  2236. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2237. DOORBELL_HIT, 0);
  2238. }
  2239. mqd->cp_hqd_pq_doorbell_control = tmp;
  2240. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2241. ring->wptr = 0;
  2242. mqd->cp_hqd_pq_rptr = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR);
  2243. /* set the vmid for the queue */
  2244. mqd->cp_hqd_vmid = 0;
  2245. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE);
  2246. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  2247. mqd->cp_hqd_persistent_state = tmp;
  2248. /* set MIN_IB_AVAIL_SIZE */
  2249. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_IB_CONTROL);
  2250. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  2251. mqd->cp_hqd_ib_control = tmp;
  2252. /* activate the queue */
  2253. mqd->cp_hqd_active = 1;
  2254. return 0;
  2255. }
  2256. static int gfx_v9_0_kiq_init_register(struct amdgpu_ring *ring)
  2257. {
  2258. struct amdgpu_device *adev = ring->adev;
  2259. struct v9_mqd *mqd = ring->mqd_ptr;
  2260. int j;
  2261. /* disable wptr polling */
  2262. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2263. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR,
  2264. mqd->cp_hqd_eop_base_addr_lo);
  2265. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI,
  2266. mqd->cp_hqd_eop_base_addr_hi);
  2267. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2268. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL,
  2269. mqd->cp_hqd_eop_control);
  2270. /* enable doorbell? */
  2271. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2272. mqd->cp_hqd_pq_doorbell_control);
  2273. /* disable the queue if it's active */
  2274. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  2275. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  2276. for (j = 0; j < adev->usec_timeout; j++) {
  2277. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  2278. break;
  2279. udelay(1);
  2280. }
  2281. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST,
  2282. mqd->cp_hqd_dequeue_request);
  2283. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR,
  2284. mqd->cp_hqd_pq_rptr);
  2285. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2286. mqd->cp_hqd_pq_wptr_lo);
  2287. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2288. mqd->cp_hqd_pq_wptr_hi);
  2289. }
  2290. /* set the pointer to the MQD */
  2291. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR,
  2292. mqd->cp_mqd_base_addr_lo);
  2293. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR_HI,
  2294. mqd->cp_mqd_base_addr_hi);
  2295. /* set MQD vmid to 0 */
  2296. WREG32_SOC15(GC, 0, mmCP_MQD_CONTROL,
  2297. mqd->cp_mqd_control);
  2298. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2299. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE,
  2300. mqd->cp_hqd_pq_base_lo);
  2301. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE_HI,
  2302. mqd->cp_hqd_pq_base_hi);
  2303. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2304. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL,
  2305. mqd->cp_hqd_pq_control);
  2306. /* set the wb address whether it's enabled or not */
  2307. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  2308. mqd->cp_hqd_pq_rptr_report_addr_lo);
  2309. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2310. mqd->cp_hqd_pq_rptr_report_addr_hi);
  2311. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2312. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR,
  2313. mqd->cp_hqd_pq_wptr_poll_addr_lo);
  2314. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2315. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  2316. /* enable the doorbell if requested */
  2317. if (ring->use_doorbell) {
  2318. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER,
  2319. (AMDGPU_DOORBELL64_KIQ *2) << 2);
  2320. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER,
  2321. (AMDGPU_DOORBELL64_USERQUEUE_END * 2) << 2);
  2322. }
  2323. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2324. mqd->cp_hqd_pq_doorbell_control);
  2325. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2326. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2327. mqd->cp_hqd_pq_wptr_lo);
  2328. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2329. mqd->cp_hqd_pq_wptr_hi);
  2330. /* set the vmid for the queue */
  2331. WREG32_SOC15(GC, 0, mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  2332. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE,
  2333. mqd->cp_hqd_persistent_state);
  2334. /* activate the queue */
  2335. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE,
  2336. mqd->cp_hqd_active);
  2337. if (ring->use_doorbell)
  2338. WREG32_FIELD15(GC, 0, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  2339. return 0;
  2340. }
  2341. static int gfx_v9_0_kiq_init_queue(struct amdgpu_ring *ring)
  2342. {
  2343. struct amdgpu_device *adev = ring->adev;
  2344. struct v9_mqd *mqd = ring->mqd_ptr;
  2345. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  2346. gfx_v9_0_kiq_setting(ring);
  2347. if (adev->in_gpu_reset) { /* for GPU_RESET case */
  2348. /* reset MQD to a clean status */
  2349. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2350. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct v9_mqd_allocation));
  2351. /* reset ring buffer */
  2352. ring->wptr = 0;
  2353. amdgpu_ring_clear_ring(ring);
  2354. mutex_lock(&adev->srbm_mutex);
  2355. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2356. gfx_v9_0_kiq_init_register(ring);
  2357. soc15_grbm_select(adev, 0, 0, 0, 0);
  2358. mutex_unlock(&adev->srbm_mutex);
  2359. } else {
  2360. memset((void *)mqd, 0, sizeof(struct v9_mqd_allocation));
  2361. ((struct v9_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  2362. ((struct v9_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  2363. mutex_lock(&adev->srbm_mutex);
  2364. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2365. gfx_v9_0_mqd_init(ring);
  2366. gfx_v9_0_kiq_init_register(ring);
  2367. soc15_grbm_select(adev, 0, 0, 0, 0);
  2368. mutex_unlock(&adev->srbm_mutex);
  2369. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2370. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct v9_mqd_allocation));
  2371. }
  2372. return 0;
  2373. }
  2374. static int gfx_v9_0_kcq_init_queue(struct amdgpu_ring *ring)
  2375. {
  2376. struct amdgpu_device *adev = ring->adev;
  2377. struct v9_mqd *mqd = ring->mqd_ptr;
  2378. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  2379. if (!adev->in_gpu_reset && !adev->gfx.in_suspend) {
  2380. memset((void *)mqd, 0, sizeof(struct v9_mqd_allocation));
  2381. ((struct v9_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  2382. ((struct v9_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  2383. mutex_lock(&adev->srbm_mutex);
  2384. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2385. gfx_v9_0_mqd_init(ring);
  2386. soc15_grbm_select(adev, 0, 0, 0, 0);
  2387. mutex_unlock(&adev->srbm_mutex);
  2388. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2389. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct v9_mqd_allocation));
  2390. } else if (adev->in_gpu_reset) { /* for GPU_RESET case */
  2391. /* reset MQD to a clean status */
  2392. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2393. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct v9_mqd_allocation));
  2394. /* reset ring buffer */
  2395. ring->wptr = 0;
  2396. amdgpu_ring_clear_ring(ring);
  2397. } else {
  2398. amdgpu_ring_clear_ring(ring);
  2399. }
  2400. return 0;
  2401. }
  2402. static int gfx_v9_0_kiq_resume(struct amdgpu_device *adev)
  2403. {
  2404. struct amdgpu_ring *ring = NULL;
  2405. int r = 0, i;
  2406. gfx_v9_0_cp_compute_enable(adev, true);
  2407. ring = &adev->gfx.kiq.ring;
  2408. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2409. if (unlikely(r != 0))
  2410. goto done;
  2411. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2412. if (!r) {
  2413. r = gfx_v9_0_kiq_init_queue(ring);
  2414. amdgpu_bo_kunmap(ring->mqd_obj);
  2415. ring->mqd_ptr = NULL;
  2416. }
  2417. amdgpu_bo_unreserve(ring->mqd_obj);
  2418. if (r)
  2419. goto done;
  2420. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2421. ring = &adev->gfx.compute_ring[i];
  2422. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2423. if (unlikely(r != 0))
  2424. goto done;
  2425. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2426. if (!r) {
  2427. r = gfx_v9_0_kcq_init_queue(ring);
  2428. amdgpu_bo_kunmap(ring->mqd_obj);
  2429. ring->mqd_ptr = NULL;
  2430. }
  2431. amdgpu_bo_unreserve(ring->mqd_obj);
  2432. if (r)
  2433. goto done;
  2434. }
  2435. r = gfx_v9_0_kiq_kcq_enable(adev);
  2436. done:
  2437. return r;
  2438. }
  2439. static int gfx_v9_0_cp_resume(struct amdgpu_device *adev)
  2440. {
  2441. int r, i;
  2442. struct amdgpu_ring *ring;
  2443. if (!(adev->flags & AMD_IS_APU))
  2444. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  2445. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  2446. /* legacy firmware loading */
  2447. r = gfx_v9_0_cp_gfx_load_microcode(adev);
  2448. if (r)
  2449. return r;
  2450. r = gfx_v9_0_cp_compute_load_microcode(adev);
  2451. if (r)
  2452. return r;
  2453. }
  2454. r = gfx_v9_0_cp_gfx_resume(adev);
  2455. if (r)
  2456. return r;
  2457. r = gfx_v9_0_kiq_resume(adev);
  2458. if (r)
  2459. return r;
  2460. ring = &adev->gfx.gfx_ring[0];
  2461. r = amdgpu_ring_test_ring(ring);
  2462. if (r) {
  2463. ring->ready = false;
  2464. return r;
  2465. }
  2466. ring = &adev->gfx.kiq.ring;
  2467. ring->ready = true;
  2468. r = amdgpu_ring_test_ring(ring);
  2469. if (r)
  2470. ring->ready = false;
  2471. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2472. ring = &adev->gfx.compute_ring[i];
  2473. ring->ready = true;
  2474. r = amdgpu_ring_test_ring(ring);
  2475. if (r)
  2476. ring->ready = false;
  2477. }
  2478. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  2479. return 0;
  2480. }
  2481. static void gfx_v9_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2482. {
  2483. gfx_v9_0_cp_gfx_enable(adev, enable);
  2484. gfx_v9_0_cp_compute_enable(adev, enable);
  2485. }
  2486. static int gfx_v9_0_hw_init(void *handle)
  2487. {
  2488. int r;
  2489. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2490. gfx_v9_0_init_golden_registers(adev);
  2491. gfx_v9_0_gpu_init(adev);
  2492. r = gfx_v9_0_rlc_resume(adev);
  2493. if (r)
  2494. return r;
  2495. r = gfx_v9_0_cp_resume(adev);
  2496. if (r)
  2497. return r;
  2498. r = gfx_v9_0_ngg_en(adev);
  2499. if (r)
  2500. return r;
  2501. return r;
  2502. }
  2503. static int gfx_v9_0_kcq_disable(struct amdgpu_ring *kiq_ring,struct amdgpu_ring *ring)
  2504. {
  2505. struct amdgpu_device *adev = kiq_ring->adev;
  2506. uint32_t scratch, tmp = 0;
  2507. int r, i;
  2508. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2509. if (r) {
  2510. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2511. return r;
  2512. }
  2513. WREG32(scratch, 0xCAFEDEAD);
  2514. r = amdgpu_ring_alloc(kiq_ring, 10);
  2515. if (r) {
  2516. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2517. amdgpu_gfx_scratch_free(adev, scratch);
  2518. return r;
  2519. }
  2520. /* unmap queues */
  2521. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_UNMAP_QUEUES, 4));
  2522. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  2523. PACKET3_UNMAP_QUEUES_ACTION(1) | /* RESET_QUEUES */
  2524. PACKET3_UNMAP_QUEUES_QUEUE_SEL(0) |
  2525. PACKET3_UNMAP_QUEUES_ENGINE_SEL(0) |
  2526. PACKET3_UNMAP_QUEUES_NUM_QUEUES(1));
  2527. amdgpu_ring_write(kiq_ring, PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET0(ring->doorbell_index));
  2528. amdgpu_ring_write(kiq_ring, 0);
  2529. amdgpu_ring_write(kiq_ring, 0);
  2530. amdgpu_ring_write(kiq_ring, 0);
  2531. /* write to scratch for completion */
  2532. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2533. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2534. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  2535. amdgpu_ring_commit(kiq_ring);
  2536. for (i = 0; i < adev->usec_timeout; i++) {
  2537. tmp = RREG32(scratch);
  2538. if (tmp == 0xDEADBEEF)
  2539. break;
  2540. DRM_UDELAY(1);
  2541. }
  2542. if (i >= adev->usec_timeout) {
  2543. DRM_ERROR("KCQ disabled failed (scratch(0x%04X)=0x%08X)\n", scratch, tmp);
  2544. r = -EINVAL;
  2545. }
  2546. amdgpu_gfx_scratch_free(adev, scratch);
  2547. return r;
  2548. }
  2549. static int gfx_v9_0_hw_fini(void *handle)
  2550. {
  2551. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2552. int i;
  2553. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  2554. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  2555. /* disable KCQ to avoid CPC touch memory not valid anymore */
  2556. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2557. gfx_v9_0_kcq_disable(&adev->gfx.kiq.ring, &adev->gfx.compute_ring[i]);
  2558. if (amdgpu_sriov_vf(adev)) {
  2559. pr_debug("For SRIOV client, shouldn't do anything.\n");
  2560. return 0;
  2561. }
  2562. gfx_v9_0_cp_enable(adev, false);
  2563. gfx_v9_0_rlc_stop(adev);
  2564. return 0;
  2565. }
  2566. static int gfx_v9_0_suspend(void *handle)
  2567. {
  2568. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2569. adev->gfx.in_suspend = true;
  2570. return gfx_v9_0_hw_fini(adev);
  2571. }
  2572. static int gfx_v9_0_resume(void *handle)
  2573. {
  2574. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2575. int r;
  2576. r = gfx_v9_0_hw_init(adev);
  2577. adev->gfx.in_suspend = false;
  2578. return r;
  2579. }
  2580. static bool gfx_v9_0_is_idle(void *handle)
  2581. {
  2582. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2583. if (REG_GET_FIELD(RREG32_SOC15(GC, 0, mmGRBM_STATUS),
  2584. GRBM_STATUS, GUI_ACTIVE))
  2585. return false;
  2586. else
  2587. return true;
  2588. }
  2589. static int gfx_v9_0_wait_for_idle(void *handle)
  2590. {
  2591. unsigned i;
  2592. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2593. for (i = 0; i < adev->usec_timeout; i++) {
  2594. if (gfx_v9_0_is_idle(handle))
  2595. return 0;
  2596. udelay(1);
  2597. }
  2598. return -ETIMEDOUT;
  2599. }
  2600. static int gfx_v9_0_soft_reset(void *handle)
  2601. {
  2602. u32 grbm_soft_reset = 0;
  2603. u32 tmp;
  2604. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2605. /* GRBM_STATUS */
  2606. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS);
  2607. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  2608. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  2609. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  2610. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  2611. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  2612. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  2613. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2614. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2615. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2616. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  2617. }
  2618. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  2619. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2620. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2621. }
  2622. /* GRBM_STATUS2 */
  2623. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS2);
  2624. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  2625. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2626. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2627. if (grbm_soft_reset) {
  2628. /* stop the rlc */
  2629. gfx_v9_0_rlc_stop(adev);
  2630. /* Disable GFX parsing/prefetching */
  2631. gfx_v9_0_cp_gfx_enable(adev, false);
  2632. /* Disable MEC parsing/prefetching */
  2633. gfx_v9_0_cp_compute_enable(adev, false);
  2634. if (grbm_soft_reset) {
  2635. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2636. tmp |= grbm_soft_reset;
  2637. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2638. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2639. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2640. udelay(50);
  2641. tmp &= ~grbm_soft_reset;
  2642. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2643. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2644. }
  2645. /* Wait a little for things to settle down */
  2646. udelay(50);
  2647. }
  2648. return 0;
  2649. }
  2650. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2651. {
  2652. uint64_t clock;
  2653. mutex_lock(&adev->gfx.gpu_clock_mutex);
  2654. WREG32_SOC15(GC, 0, mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  2655. clock = (uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_LSB) |
  2656. ((uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  2657. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  2658. return clock;
  2659. }
  2660. static void gfx_v9_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  2661. uint32_t vmid,
  2662. uint32_t gds_base, uint32_t gds_size,
  2663. uint32_t gws_base, uint32_t gws_size,
  2664. uint32_t oa_base, uint32_t oa_size)
  2665. {
  2666. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  2667. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  2668. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  2669. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  2670. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  2671. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  2672. /* GDS Base */
  2673. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2674. amdgpu_gds_reg_offset[vmid].mem_base,
  2675. gds_base);
  2676. /* GDS Size */
  2677. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2678. amdgpu_gds_reg_offset[vmid].mem_size,
  2679. gds_size);
  2680. /* GWS */
  2681. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2682. amdgpu_gds_reg_offset[vmid].gws,
  2683. gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  2684. /* OA */
  2685. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2686. amdgpu_gds_reg_offset[vmid].oa,
  2687. (1 << (oa_size + oa_base)) - (1 << oa_base));
  2688. }
  2689. static int gfx_v9_0_early_init(void *handle)
  2690. {
  2691. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2692. adev->gfx.num_gfx_rings = GFX9_NUM_GFX_RINGS;
  2693. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  2694. gfx_v9_0_set_ring_funcs(adev);
  2695. gfx_v9_0_set_irq_funcs(adev);
  2696. gfx_v9_0_set_gds_init(adev);
  2697. gfx_v9_0_set_rlc_funcs(adev);
  2698. return 0;
  2699. }
  2700. static int gfx_v9_0_late_init(void *handle)
  2701. {
  2702. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2703. int r;
  2704. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  2705. if (r)
  2706. return r;
  2707. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  2708. if (r)
  2709. return r;
  2710. return 0;
  2711. }
  2712. static void gfx_v9_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
  2713. {
  2714. uint32_t rlc_setting, data;
  2715. unsigned i;
  2716. if (adev->gfx.rlc.in_safe_mode)
  2717. return;
  2718. /* if RLC is not enabled, do nothing */
  2719. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2720. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2721. return;
  2722. if (adev->cg_flags &
  2723. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG |
  2724. AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2725. data = RLC_SAFE_MODE__CMD_MASK;
  2726. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  2727. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2728. /* wait for RLC_SAFE_MODE */
  2729. for (i = 0; i < adev->usec_timeout; i++) {
  2730. if (!REG_GET_FIELD(SOC15_REG_OFFSET(GC, 0, mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  2731. break;
  2732. udelay(1);
  2733. }
  2734. adev->gfx.rlc.in_safe_mode = true;
  2735. }
  2736. }
  2737. static void gfx_v9_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
  2738. {
  2739. uint32_t rlc_setting, data;
  2740. if (!adev->gfx.rlc.in_safe_mode)
  2741. return;
  2742. /* if RLC is not enabled, do nothing */
  2743. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2744. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2745. return;
  2746. if (adev->cg_flags &
  2747. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  2748. /*
  2749. * Try to exit safe mode only if it is already in safe
  2750. * mode.
  2751. */
  2752. data = RLC_SAFE_MODE__CMD_MASK;
  2753. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2754. adev->gfx.rlc.in_safe_mode = false;
  2755. }
  2756. }
  2757. static void gfx_v9_0_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  2758. bool enable)
  2759. {
  2760. /* TODO: double check if we need to perform under safe mdoe */
  2761. /* gfx_v9_0_enter_rlc_safe_mode(adev); */
  2762. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  2763. gfx_v9_0_enable_gfx_cg_power_gating(adev, true);
  2764. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  2765. gfx_v9_0_enable_gfx_pipeline_powergating(adev, true);
  2766. } else {
  2767. gfx_v9_0_enable_gfx_cg_power_gating(adev, false);
  2768. gfx_v9_0_enable_gfx_pipeline_powergating(adev, false);
  2769. }
  2770. /* gfx_v9_0_exit_rlc_safe_mode(adev); */
  2771. }
  2772. static void gfx_v9_0_update_gfx_mg_power_gating(struct amdgpu_device *adev,
  2773. bool enable)
  2774. {
  2775. /* TODO: double check if we need to perform under safe mode */
  2776. /* gfx_v9_0_enter_rlc_safe_mode(adev); */
  2777. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  2778. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, true);
  2779. else
  2780. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, false);
  2781. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  2782. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  2783. else
  2784. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  2785. /* gfx_v9_0_exit_rlc_safe_mode(adev); */
  2786. }
  2787. static void gfx_v9_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  2788. bool enable)
  2789. {
  2790. uint32_t data, def;
  2791. /* It is disabled by HW by default */
  2792. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  2793. /* 1 - RLC_CGTT_MGCG_OVERRIDE */
  2794. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2795. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2796. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2797. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2798. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2799. /* only for Vega10 & Raven1 */
  2800. data |= RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK;
  2801. if (def != data)
  2802. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2803. /* MGLS is a global flag to control all MGLS in GFX */
  2804. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  2805. /* 2 - RLC memory Light sleep */
  2806. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  2807. def = data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2808. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2809. if (def != data)
  2810. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2811. }
  2812. /* 3 - CP memory Light sleep */
  2813. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  2814. def = data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2815. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2816. if (def != data)
  2817. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2818. }
  2819. }
  2820. } else {
  2821. /* 1 - MGCG_OVERRIDE */
  2822. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2823. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2824. RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK |
  2825. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2826. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2827. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2828. if (def != data)
  2829. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2830. /* 2 - disable MGLS in RLC */
  2831. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2832. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  2833. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2834. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2835. }
  2836. /* 3 - disable MGLS in CP */
  2837. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2838. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  2839. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2840. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2841. }
  2842. }
  2843. }
  2844. static void gfx_v9_0_update_3d_clock_gating(struct amdgpu_device *adev,
  2845. bool enable)
  2846. {
  2847. uint32_t data, def;
  2848. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2849. /* Enable 3D CGCG/CGLS */
  2850. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2851. /* write cmd to clear cgcg/cgls ov */
  2852. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2853. /* unset CGCG override */
  2854. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_GFX3D_CG_OVERRIDE_MASK;
  2855. /* update CGCG and CGLS override bits */
  2856. if (def != data)
  2857. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2858. /* enable 3Dcgcg FSM(0x0020003f) */
  2859. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2860. data = (0x2000 << RLC_CGCG_CGLS_CTRL_3D__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2861. RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK;
  2862. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS)
  2863. data |= (0x000F << RLC_CGCG_CGLS_CTRL_3D__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2864. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK;
  2865. if (def != data)
  2866. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2867. /* set IDLE_POLL_COUNT(0x00900100) */
  2868. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2869. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2870. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2871. if (def != data)
  2872. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2873. } else {
  2874. /* Disable CGCG/CGLS */
  2875. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2876. /* disable cgcg, cgls should be disabled */
  2877. data &= ~(RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK |
  2878. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK);
  2879. /* disable cgcg and cgls in FSM */
  2880. if (def != data)
  2881. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2882. }
  2883. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2884. }
  2885. static void gfx_v9_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  2886. bool enable)
  2887. {
  2888. uint32_t def, data;
  2889. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2890. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  2891. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2892. /* unset CGCG override */
  2893. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGCG_OVERRIDE_MASK;
  2894. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2895. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2896. else
  2897. data |= RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2898. /* update CGCG and CGLS override bits */
  2899. if (def != data)
  2900. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2901. /* enable cgcg FSM(0x0020003F) */
  2902. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2903. data = (0x2000 << RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2904. RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  2905. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2906. data |= (0x000F << RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2907. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  2908. if (def != data)
  2909. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2910. /* set IDLE_POLL_COUNT(0x00900100) */
  2911. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2912. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2913. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2914. if (def != data)
  2915. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2916. } else {
  2917. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2918. /* reset CGCG/CGLS bits */
  2919. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  2920. /* disable cgcg and cgls in FSM */
  2921. if (def != data)
  2922. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2923. }
  2924. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2925. }
  2926. static int gfx_v9_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  2927. bool enable)
  2928. {
  2929. if (enable) {
  2930. /* CGCG/CGLS should be enabled after MGCG/MGLS
  2931. * === MGCG + MGLS ===
  2932. */
  2933. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2934. /* === CGCG /CGLS for GFX 3D Only === */
  2935. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2936. /* === CGCG + CGLS === */
  2937. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2938. } else {
  2939. /* CGCG/CGLS should be disabled before MGCG/MGLS
  2940. * === CGCG + CGLS ===
  2941. */
  2942. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2943. /* === CGCG /CGLS for GFX 3D Only === */
  2944. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2945. /* === MGCG + MGLS === */
  2946. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2947. }
  2948. return 0;
  2949. }
  2950. static const struct amdgpu_rlc_funcs gfx_v9_0_rlc_funcs = {
  2951. .enter_safe_mode = gfx_v9_0_enter_rlc_safe_mode,
  2952. .exit_safe_mode = gfx_v9_0_exit_rlc_safe_mode
  2953. };
  2954. static int gfx_v9_0_set_powergating_state(void *handle,
  2955. enum amd_powergating_state state)
  2956. {
  2957. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2958. bool enable = (state == AMD_PG_STATE_GATE) ? true : false;
  2959. switch (adev->asic_type) {
  2960. case CHIP_RAVEN:
  2961. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  2962. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  2963. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  2964. } else {
  2965. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  2966. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  2967. }
  2968. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  2969. gfx_v9_0_enable_cp_power_gating(adev, true);
  2970. else
  2971. gfx_v9_0_enable_cp_power_gating(adev, false);
  2972. /* update gfx cgpg state */
  2973. gfx_v9_0_update_gfx_cg_power_gating(adev, enable);
  2974. /* update mgcg state */
  2975. gfx_v9_0_update_gfx_mg_power_gating(adev, enable);
  2976. break;
  2977. default:
  2978. break;
  2979. }
  2980. return 0;
  2981. }
  2982. static int gfx_v9_0_set_clockgating_state(void *handle,
  2983. enum amd_clockgating_state state)
  2984. {
  2985. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2986. if (amdgpu_sriov_vf(adev))
  2987. return 0;
  2988. switch (adev->asic_type) {
  2989. case CHIP_VEGA10:
  2990. case CHIP_RAVEN:
  2991. gfx_v9_0_update_gfx_clock_gating(adev,
  2992. state == AMD_CG_STATE_GATE ? true : false);
  2993. break;
  2994. default:
  2995. break;
  2996. }
  2997. return 0;
  2998. }
  2999. static void gfx_v9_0_get_clockgating_state(void *handle, u32 *flags)
  3000. {
  3001. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3002. int data;
  3003. if (amdgpu_sriov_vf(adev))
  3004. *flags = 0;
  3005. /* AMD_CG_SUPPORT_GFX_MGCG */
  3006. data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  3007. if (!(data & RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK))
  3008. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  3009. /* AMD_CG_SUPPORT_GFX_CGCG */
  3010. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  3011. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  3012. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  3013. /* AMD_CG_SUPPORT_GFX_CGLS */
  3014. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  3015. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  3016. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  3017. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  3018. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  3019. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  3020. /* AMD_CG_SUPPORT_GFX_CP_LS */
  3021. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  3022. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  3023. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  3024. /* AMD_CG_SUPPORT_GFX_3D_CGCG */
  3025. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  3026. if (data & RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK)
  3027. *flags |= AMD_CG_SUPPORT_GFX_3D_CGCG;
  3028. /* AMD_CG_SUPPORT_GFX_3D_CGLS */
  3029. if (data & RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK)
  3030. *flags |= AMD_CG_SUPPORT_GFX_3D_CGLS;
  3031. }
  3032. static u64 gfx_v9_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  3033. {
  3034. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 is 32bit rptr*/
  3035. }
  3036. static u64 gfx_v9_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  3037. {
  3038. struct amdgpu_device *adev = ring->adev;
  3039. u64 wptr;
  3040. /* XXX check if swapping is necessary on BE */
  3041. if (ring->use_doorbell) {
  3042. wptr = atomic64_read((atomic64_t *)&adev->wb.wb[ring->wptr_offs]);
  3043. } else {
  3044. wptr = RREG32_SOC15(GC, 0, mmCP_RB0_WPTR);
  3045. wptr += (u64)RREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI) << 32;
  3046. }
  3047. return wptr;
  3048. }
  3049. static void gfx_v9_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  3050. {
  3051. struct amdgpu_device *adev = ring->adev;
  3052. if (ring->use_doorbell) {
  3053. /* XXX check if swapping is necessary on BE */
  3054. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  3055. WDOORBELL64(ring->doorbell_index, ring->wptr);
  3056. } else {
  3057. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  3058. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  3059. }
  3060. }
  3061. static void gfx_v9_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  3062. {
  3063. u32 ref_and_mask, reg_mem_engine;
  3064. const struct nbio_hdp_flush_reg *nbio_hf_reg;
  3065. if (ring->adev->flags & AMD_IS_APU)
  3066. nbio_hf_reg = &nbio_v7_0_hdp_flush_reg;
  3067. else
  3068. nbio_hf_reg = &nbio_v6_1_hdp_flush_reg;
  3069. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
  3070. switch (ring->me) {
  3071. case 1:
  3072. ref_and_mask = nbio_hf_reg->ref_and_mask_cp2 << ring->pipe;
  3073. break;
  3074. case 2:
  3075. ref_and_mask = nbio_hf_reg->ref_and_mask_cp6 << ring->pipe;
  3076. break;
  3077. default:
  3078. return;
  3079. }
  3080. reg_mem_engine = 0;
  3081. } else {
  3082. ref_and_mask = nbio_hf_reg->ref_and_mask_cp0;
  3083. reg_mem_engine = 1; /* pfp */
  3084. }
  3085. gfx_v9_0_wait_reg_mem(ring, reg_mem_engine, 0, 1,
  3086. nbio_hf_reg->hdp_flush_req_offset,
  3087. nbio_hf_reg->hdp_flush_done_offset,
  3088. ref_and_mask, ref_and_mask, 0x20);
  3089. }
  3090. static void gfx_v9_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  3091. {
  3092. gfx_v9_0_write_data_to_reg(ring, 0, true,
  3093. SOC15_REG_OFFSET(HDP, 0, mmHDP_READ_CACHE_INVALIDATE), 1);
  3094. }
  3095. static void gfx_v9_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  3096. struct amdgpu_ib *ib,
  3097. unsigned vm_id, bool ctx_switch)
  3098. {
  3099. u32 header, control = 0;
  3100. if (ib->flags & AMDGPU_IB_FLAG_CE)
  3101. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3102. else
  3103. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3104. control |= ib->length_dw | (vm_id << 24);
  3105. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  3106. control |= INDIRECT_BUFFER_PRE_ENB(1);
  3107. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  3108. gfx_v9_0_ring_emit_de_meta(ring);
  3109. }
  3110. amdgpu_ring_write(ring, header);
  3111. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3112. amdgpu_ring_write(ring,
  3113. #ifdef __BIG_ENDIAN
  3114. (2 << 0) |
  3115. #endif
  3116. lower_32_bits(ib->gpu_addr));
  3117. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3118. amdgpu_ring_write(ring, control);
  3119. }
  3120. static void gfx_v9_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  3121. struct amdgpu_ib *ib,
  3122. unsigned vm_id, bool ctx_switch)
  3123. {
  3124. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  3125. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  3126. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3127. amdgpu_ring_write(ring,
  3128. #ifdef __BIG_ENDIAN
  3129. (2 << 0) |
  3130. #endif
  3131. lower_32_bits(ib->gpu_addr));
  3132. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3133. amdgpu_ring_write(ring, control);
  3134. }
  3135. static void gfx_v9_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  3136. u64 seq, unsigned flags)
  3137. {
  3138. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3139. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3140. /* RELEASE_MEM - flush caches, send int */
  3141. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 6));
  3142. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3143. EOP_TC_ACTION_EN |
  3144. EOP_TC_WB_ACTION_EN |
  3145. EOP_TC_MD_ACTION_EN |
  3146. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3147. EVENT_INDEX(5)));
  3148. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3149. /*
  3150. * the address should be Qword aligned if 64bit write, Dword
  3151. * aligned if only send 32bit data low (discard data high)
  3152. */
  3153. if (write64bit)
  3154. BUG_ON(addr & 0x7);
  3155. else
  3156. BUG_ON(addr & 0x3);
  3157. amdgpu_ring_write(ring, lower_32_bits(addr));
  3158. amdgpu_ring_write(ring, upper_32_bits(addr));
  3159. amdgpu_ring_write(ring, lower_32_bits(seq));
  3160. amdgpu_ring_write(ring, upper_32_bits(seq));
  3161. amdgpu_ring_write(ring, 0);
  3162. }
  3163. static void gfx_v9_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  3164. {
  3165. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3166. uint32_t seq = ring->fence_drv.sync_seq;
  3167. uint64_t addr = ring->fence_drv.gpu_addr;
  3168. gfx_v9_0_wait_reg_mem(ring, usepfp, 1, 0,
  3169. lower_32_bits(addr), upper_32_bits(addr),
  3170. seq, 0xffffffff, 4);
  3171. }
  3172. static void gfx_v9_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  3173. unsigned vm_id, uint64_t pd_addr)
  3174. {
  3175. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  3176. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3177. uint32_t req = ring->adev->gart.gart_funcs->get_invalidate_req(vm_id);
  3178. unsigned eng = ring->vm_inv_eng;
  3179. pd_addr = amdgpu_gart_get_vm_pde(ring->adev, pd_addr);
  3180. pd_addr |= AMDGPU_PTE_VALID;
  3181. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3182. hub->ctx0_ptb_addr_lo32 + (2 * vm_id),
  3183. lower_32_bits(pd_addr));
  3184. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3185. hub->ctx0_ptb_addr_hi32 + (2 * vm_id),
  3186. upper_32_bits(pd_addr));
  3187. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3188. hub->vm_inv_eng0_req + eng, req);
  3189. /* wait for the invalidate to complete */
  3190. gfx_v9_0_wait_reg_mem(ring, 0, 0, 0, hub->vm_inv_eng0_ack +
  3191. eng, 0, 1 << vm_id, 1 << vm_id, 0x20);
  3192. /* compute doesn't have PFP */
  3193. if (usepfp) {
  3194. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3195. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3196. amdgpu_ring_write(ring, 0x0);
  3197. }
  3198. }
  3199. static u64 gfx_v9_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  3200. {
  3201. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 hardware is 32bit rptr */
  3202. }
  3203. static u64 gfx_v9_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  3204. {
  3205. u64 wptr;
  3206. /* XXX check if swapping is necessary on BE */
  3207. if (ring->use_doorbell)
  3208. wptr = atomic64_read((atomic64_t *)&ring->adev->wb.wb[ring->wptr_offs]);
  3209. else
  3210. BUG();
  3211. return wptr;
  3212. }
  3213. static void gfx_v9_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  3214. {
  3215. struct amdgpu_device *adev = ring->adev;
  3216. /* XXX check if swapping is necessary on BE */
  3217. if (ring->use_doorbell) {
  3218. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  3219. WDOORBELL64(ring->doorbell_index, ring->wptr);
  3220. } else{
  3221. BUG(); /* only DOORBELL method supported on gfx9 now */
  3222. }
  3223. }
  3224. static void gfx_v9_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  3225. u64 seq, unsigned int flags)
  3226. {
  3227. /* we only allocate 32bit for each seq wb address */
  3228. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  3229. /* write fence seq to the "addr" */
  3230. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3231. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3232. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  3233. amdgpu_ring_write(ring, lower_32_bits(addr));
  3234. amdgpu_ring_write(ring, upper_32_bits(addr));
  3235. amdgpu_ring_write(ring, lower_32_bits(seq));
  3236. if (flags & AMDGPU_FENCE_FLAG_INT) {
  3237. /* set register to trigger INT */
  3238. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3239. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3240. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  3241. amdgpu_ring_write(ring, SOC15_REG_OFFSET(GC, 0, mmCPC_INT_STATUS));
  3242. amdgpu_ring_write(ring, 0);
  3243. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  3244. }
  3245. }
  3246. static void gfx_v9_ring_emit_sb(struct amdgpu_ring *ring)
  3247. {
  3248. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3249. amdgpu_ring_write(ring, 0);
  3250. }
  3251. static void gfx_v9_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  3252. {
  3253. struct v9_ce_ib_state ce_payload = {0};
  3254. uint64_t csa_addr;
  3255. int cnt;
  3256. cnt = (sizeof(ce_payload) >> 2) + 4 - 2;
  3257. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  3258. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3259. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  3260. WRITE_DATA_DST_SEL(8) |
  3261. WR_CONFIRM) |
  3262. WRITE_DATA_CACHE_POLICY(0));
  3263. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3264. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3265. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, sizeof(ce_payload) >> 2);
  3266. }
  3267. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  3268. {
  3269. struct v9_de_ib_state de_payload = {0};
  3270. uint64_t csa_addr, gds_addr;
  3271. int cnt;
  3272. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  3273. gds_addr = csa_addr + 4096;
  3274. de_payload.gds_backup_addrlo = lower_32_bits(gds_addr);
  3275. de_payload.gds_backup_addrhi = upper_32_bits(gds_addr);
  3276. cnt = (sizeof(de_payload) >> 2) + 4 - 2;
  3277. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3278. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  3279. WRITE_DATA_DST_SEL(8) |
  3280. WR_CONFIRM) |
  3281. WRITE_DATA_CACHE_POLICY(0));
  3282. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3283. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3284. amdgpu_ring_write_multiple(ring, (void *)&de_payload, sizeof(de_payload) >> 2);
  3285. }
  3286. static void gfx_v9_0_ring_emit_tmz(struct amdgpu_ring *ring, bool start)
  3287. {
  3288. amdgpu_ring_write(ring, PACKET3(PACKET3_FRAME_CONTROL, 0));
  3289. amdgpu_ring_write(ring, FRAME_CMD(start ? 0 : 1)); /* frame_end */
  3290. }
  3291. static void gfx_v9_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  3292. {
  3293. uint32_t dw2 = 0;
  3294. if (amdgpu_sriov_vf(ring->adev))
  3295. gfx_v9_0_ring_emit_ce_meta(ring);
  3296. gfx_v9_0_ring_emit_tmz(ring, true);
  3297. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  3298. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  3299. /* set load_global_config & load_global_uconfig */
  3300. dw2 |= 0x8001;
  3301. /* set load_cs_sh_regs */
  3302. dw2 |= 0x01000000;
  3303. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  3304. dw2 |= 0x10002;
  3305. /* set load_ce_ram if preamble presented */
  3306. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  3307. dw2 |= 0x10000000;
  3308. } else {
  3309. /* still load_ce_ram if this is the first time preamble presented
  3310. * although there is no context switch happens.
  3311. */
  3312. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  3313. dw2 |= 0x10000000;
  3314. }
  3315. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3316. amdgpu_ring_write(ring, dw2);
  3317. amdgpu_ring_write(ring, 0);
  3318. }
  3319. static unsigned gfx_v9_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  3320. {
  3321. unsigned ret;
  3322. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  3323. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  3324. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  3325. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  3326. ret = ring->wptr & ring->buf_mask;
  3327. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  3328. return ret;
  3329. }
  3330. static void gfx_v9_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  3331. {
  3332. unsigned cur;
  3333. BUG_ON(offset > ring->buf_mask);
  3334. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  3335. cur = (ring->wptr & ring->buf_mask) - 1;
  3336. if (likely(cur > offset))
  3337. ring->ring[offset] = cur - offset;
  3338. else
  3339. ring->ring[offset] = (ring->ring_size>>2) - offset + cur;
  3340. }
  3341. static void gfx_v9_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  3342. {
  3343. struct amdgpu_device *adev = ring->adev;
  3344. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  3345. amdgpu_ring_write(ring, 0 | /* src: register*/
  3346. (5 << 8) | /* dst: memory */
  3347. (1 << 20)); /* write confirm */
  3348. amdgpu_ring_write(ring, reg);
  3349. amdgpu_ring_write(ring, 0);
  3350. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  3351. adev->virt.reg_val_offs * 4));
  3352. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  3353. adev->virt.reg_val_offs * 4));
  3354. }
  3355. static void gfx_v9_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  3356. uint32_t val)
  3357. {
  3358. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3359. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  3360. amdgpu_ring_write(ring, reg);
  3361. amdgpu_ring_write(ring, 0);
  3362. amdgpu_ring_write(ring, val);
  3363. }
  3364. static void gfx_v9_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  3365. enum amdgpu_interrupt_state state)
  3366. {
  3367. switch (state) {
  3368. case AMDGPU_IRQ_STATE_DISABLE:
  3369. case AMDGPU_IRQ_STATE_ENABLE:
  3370. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3371. TIME_STAMP_INT_ENABLE,
  3372. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3373. break;
  3374. default:
  3375. break;
  3376. }
  3377. }
  3378. static void gfx_v9_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  3379. int me, int pipe,
  3380. enum amdgpu_interrupt_state state)
  3381. {
  3382. u32 mec_int_cntl, mec_int_cntl_reg;
  3383. /*
  3384. * amdgpu controls only the first MEC. That's why this function only
  3385. * handles the setting of interrupts for this specific MEC. All other
  3386. * pipes' interrupts are set by amdkfd.
  3387. */
  3388. if (me == 1) {
  3389. switch (pipe) {
  3390. case 0:
  3391. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3392. break;
  3393. case 1:
  3394. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE1_INT_CNTL);
  3395. break;
  3396. case 2:
  3397. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE2_INT_CNTL);
  3398. break;
  3399. case 3:
  3400. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE3_INT_CNTL);
  3401. break;
  3402. default:
  3403. DRM_DEBUG("invalid pipe %d\n", pipe);
  3404. return;
  3405. }
  3406. } else {
  3407. DRM_DEBUG("invalid me %d\n", me);
  3408. return;
  3409. }
  3410. switch (state) {
  3411. case AMDGPU_IRQ_STATE_DISABLE:
  3412. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3413. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3414. TIME_STAMP_INT_ENABLE, 0);
  3415. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3416. break;
  3417. case AMDGPU_IRQ_STATE_ENABLE:
  3418. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3419. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3420. TIME_STAMP_INT_ENABLE, 1);
  3421. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3422. break;
  3423. default:
  3424. break;
  3425. }
  3426. }
  3427. static int gfx_v9_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  3428. struct amdgpu_irq_src *source,
  3429. unsigned type,
  3430. enum amdgpu_interrupt_state state)
  3431. {
  3432. switch (state) {
  3433. case AMDGPU_IRQ_STATE_DISABLE:
  3434. case AMDGPU_IRQ_STATE_ENABLE:
  3435. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3436. PRIV_REG_INT_ENABLE,
  3437. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3438. break;
  3439. default:
  3440. break;
  3441. }
  3442. return 0;
  3443. }
  3444. static int gfx_v9_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  3445. struct amdgpu_irq_src *source,
  3446. unsigned type,
  3447. enum amdgpu_interrupt_state state)
  3448. {
  3449. switch (state) {
  3450. case AMDGPU_IRQ_STATE_DISABLE:
  3451. case AMDGPU_IRQ_STATE_ENABLE:
  3452. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3453. PRIV_INSTR_INT_ENABLE,
  3454. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3455. default:
  3456. break;
  3457. }
  3458. return 0;
  3459. }
  3460. static int gfx_v9_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  3461. struct amdgpu_irq_src *src,
  3462. unsigned type,
  3463. enum amdgpu_interrupt_state state)
  3464. {
  3465. switch (type) {
  3466. case AMDGPU_CP_IRQ_GFX_EOP:
  3467. gfx_v9_0_set_gfx_eop_interrupt_state(adev, state);
  3468. break;
  3469. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  3470. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  3471. break;
  3472. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  3473. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  3474. break;
  3475. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  3476. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  3477. break;
  3478. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  3479. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  3480. break;
  3481. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  3482. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  3483. break;
  3484. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  3485. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  3486. break;
  3487. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  3488. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  3489. break;
  3490. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  3491. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  3492. break;
  3493. default:
  3494. break;
  3495. }
  3496. return 0;
  3497. }
  3498. static int gfx_v9_0_eop_irq(struct amdgpu_device *adev,
  3499. struct amdgpu_irq_src *source,
  3500. struct amdgpu_iv_entry *entry)
  3501. {
  3502. int i;
  3503. u8 me_id, pipe_id, queue_id;
  3504. struct amdgpu_ring *ring;
  3505. DRM_DEBUG("IH: CP EOP\n");
  3506. me_id = (entry->ring_id & 0x0c) >> 2;
  3507. pipe_id = (entry->ring_id & 0x03) >> 0;
  3508. queue_id = (entry->ring_id & 0x70) >> 4;
  3509. switch (me_id) {
  3510. case 0:
  3511. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  3512. break;
  3513. case 1:
  3514. case 2:
  3515. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3516. ring = &adev->gfx.compute_ring[i];
  3517. /* Per-queue interrupt is supported for MEC starting from VI.
  3518. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  3519. */
  3520. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  3521. amdgpu_fence_process(ring);
  3522. }
  3523. break;
  3524. }
  3525. return 0;
  3526. }
  3527. static int gfx_v9_0_priv_reg_irq(struct amdgpu_device *adev,
  3528. struct amdgpu_irq_src *source,
  3529. struct amdgpu_iv_entry *entry)
  3530. {
  3531. DRM_ERROR("Illegal register access in command stream\n");
  3532. schedule_work(&adev->reset_work);
  3533. return 0;
  3534. }
  3535. static int gfx_v9_0_priv_inst_irq(struct amdgpu_device *adev,
  3536. struct amdgpu_irq_src *source,
  3537. struct amdgpu_iv_entry *entry)
  3538. {
  3539. DRM_ERROR("Illegal instruction in command stream\n");
  3540. schedule_work(&adev->reset_work);
  3541. return 0;
  3542. }
  3543. static int gfx_v9_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  3544. struct amdgpu_irq_src *src,
  3545. unsigned int type,
  3546. enum amdgpu_interrupt_state state)
  3547. {
  3548. uint32_t tmp, target;
  3549. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3550. if (ring->me == 1)
  3551. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3552. else
  3553. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME2_PIPE0_INT_CNTL);
  3554. target += ring->pipe;
  3555. switch (type) {
  3556. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  3557. if (state == AMDGPU_IRQ_STATE_DISABLE) {
  3558. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3559. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3560. GENERIC2_INT_ENABLE, 0);
  3561. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3562. tmp = RREG32(target);
  3563. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3564. GENERIC2_INT_ENABLE, 0);
  3565. WREG32(target, tmp);
  3566. } else {
  3567. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3568. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3569. GENERIC2_INT_ENABLE, 1);
  3570. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3571. tmp = RREG32(target);
  3572. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3573. GENERIC2_INT_ENABLE, 1);
  3574. WREG32(target, tmp);
  3575. }
  3576. break;
  3577. default:
  3578. BUG(); /* kiq only support GENERIC2_INT now */
  3579. break;
  3580. }
  3581. return 0;
  3582. }
  3583. static int gfx_v9_0_kiq_irq(struct amdgpu_device *adev,
  3584. struct amdgpu_irq_src *source,
  3585. struct amdgpu_iv_entry *entry)
  3586. {
  3587. u8 me_id, pipe_id, queue_id;
  3588. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3589. me_id = (entry->ring_id & 0x0c) >> 2;
  3590. pipe_id = (entry->ring_id & 0x03) >> 0;
  3591. queue_id = (entry->ring_id & 0x70) >> 4;
  3592. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  3593. me_id, pipe_id, queue_id);
  3594. amdgpu_fence_process(ring);
  3595. return 0;
  3596. }
  3597. static const struct amd_ip_funcs gfx_v9_0_ip_funcs = {
  3598. .name = "gfx_v9_0",
  3599. .early_init = gfx_v9_0_early_init,
  3600. .late_init = gfx_v9_0_late_init,
  3601. .sw_init = gfx_v9_0_sw_init,
  3602. .sw_fini = gfx_v9_0_sw_fini,
  3603. .hw_init = gfx_v9_0_hw_init,
  3604. .hw_fini = gfx_v9_0_hw_fini,
  3605. .suspend = gfx_v9_0_suspend,
  3606. .resume = gfx_v9_0_resume,
  3607. .is_idle = gfx_v9_0_is_idle,
  3608. .wait_for_idle = gfx_v9_0_wait_for_idle,
  3609. .soft_reset = gfx_v9_0_soft_reset,
  3610. .set_clockgating_state = gfx_v9_0_set_clockgating_state,
  3611. .set_powergating_state = gfx_v9_0_set_powergating_state,
  3612. .get_clockgating_state = gfx_v9_0_get_clockgating_state,
  3613. };
  3614. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_gfx = {
  3615. .type = AMDGPU_RING_TYPE_GFX,
  3616. .align_mask = 0xff,
  3617. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3618. .support_64bit_ptrs = true,
  3619. .vmhub = AMDGPU_GFXHUB,
  3620. .get_rptr = gfx_v9_0_ring_get_rptr_gfx,
  3621. .get_wptr = gfx_v9_0_ring_get_wptr_gfx,
  3622. .set_wptr = gfx_v9_0_ring_set_wptr_gfx,
  3623. .emit_frame_size = /* totally 242 maximum if 16 IBs */
  3624. 5 + /* COND_EXEC */
  3625. 7 + /* PIPELINE_SYNC */
  3626. 24 + /* VM_FLUSH */
  3627. 8 + /* FENCE for VM_FLUSH */
  3628. 20 + /* GDS switch */
  3629. 4 + /* double SWITCH_BUFFER,
  3630. the first COND_EXEC jump to the place just
  3631. prior to this double SWITCH_BUFFER */
  3632. 5 + /* COND_EXEC */
  3633. 7 + /* HDP_flush */
  3634. 4 + /* VGT_flush */
  3635. 14 + /* CE_META */
  3636. 31 + /* DE_META */
  3637. 3 + /* CNTX_CTRL */
  3638. 5 + /* HDP_INVL */
  3639. 8 + 8 + /* FENCE x2 */
  3640. 2, /* SWITCH_BUFFER */
  3641. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_gfx */
  3642. .emit_ib = gfx_v9_0_ring_emit_ib_gfx,
  3643. .emit_fence = gfx_v9_0_ring_emit_fence,
  3644. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3645. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3646. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3647. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3648. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3649. .test_ring = gfx_v9_0_ring_test_ring,
  3650. .test_ib = gfx_v9_0_ring_test_ib,
  3651. .insert_nop = amdgpu_ring_insert_nop,
  3652. .pad_ib = amdgpu_ring_generic_pad_ib,
  3653. .emit_switch_buffer = gfx_v9_ring_emit_sb,
  3654. .emit_cntxcntl = gfx_v9_ring_emit_cntxcntl,
  3655. .init_cond_exec = gfx_v9_0_ring_emit_init_cond_exec,
  3656. .patch_cond_exec = gfx_v9_0_ring_emit_patch_cond_exec,
  3657. .emit_tmz = gfx_v9_0_ring_emit_tmz,
  3658. };
  3659. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_compute = {
  3660. .type = AMDGPU_RING_TYPE_COMPUTE,
  3661. .align_mask = 0xff,
  3662. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3663. .support_64bit_ptrs = true,
  3664. .vmhub = AMDGPU_GFXHUB,
  3665. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3666. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3667. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3668. .emit_frame_size =
  3669. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3670. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3671. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3672. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3673. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  3674. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence x3 for user fence, vm fence */
  3675. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3676. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3677. .emit_fence = gfx_v9_0_ring_emit_fence,
  3678. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3679. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3680. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3681. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3682. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3683. .test_ring = gfx_v9_0_ring_test_ring,
  3684. .test_ib = gfx_v9_0_ring_test_ib,
  3685. .insert_nop = amdgpu_ring_insert_nop,
  3686. .pad_ib = amdgpu_ring_generic_pad_ib,
  3687. };
  3688. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_kiq = {
  3689. .type = AMDGPU_RING_TYPE_KIQ,
  3690. .align_mask = 0xff,
  3691. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3692. .support_64bit_ptrs = true,
  3693. .vmhub = AMDGPU_GFXHUB,
  3694. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3695. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3696. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3697. .emit_frame_size =
  3698. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3699. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3700. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3701. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3702. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  3703. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  3704. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3705. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3706. .emit_fence = gfx_v9_0_ring_emit_fence_kiq,
  3707. .test_ring = gfx_v9_0_ring_test_ring,
  3708. .test_ib = gfx_v9_0_ring_test_ib,
  3709. .insert_nop = amdgpu_ring_insert_nop,
  3710. .pad_ib = amdgpu_ring_generic_pad_ib,
  3711. .emit_rreg = gfx_v9_0_ring_emit_rreg,
  3712. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  3713. };
  3714. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev)
  3715. {
  3716. int i;
  3717. adev->gfx.kiq.ring.funcs = &gfx_v9_0_ring_funcs_kiq;
  3718. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3719. adev->gfx.gfx_ring[i].funcs = &gfx_v9_0_ring_funcs_gfx;
  3720. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3721. adev->gfx.compute_ring[i].funcs = &gfx_v9_0_ring_funcs_compute;
  3722. }
  3723. static const struct amdgpu_irq_src_funcs gfx_v9_0_kiq_irq_funcs = {
  3724. .set = gfx_v9_0_kiq_set_interrupt_state,
  3725. .process = gfx_v9_0_kiq_irq,
  3726. };
  3727. static const struct amdgpu_irq_src_funcs gfx_v9_0_eop_irq_funcs = {
  3728. .set = gfx_v9_0_set_eop_interrupt_state,
  3729. .process = gfx_v9_0_eop_irq,
  3730. };
  3731. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_reg_irq_funcs = {
  3732. .set = gfx_v9_0_set_priv_reg_fault_state,
  3733. .process = gfx_v9_0_priv_reg_irq,
  3734. };
  3735. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_inst_irq_funcs = {
  3736. .set = gfx_v9_0_set_priv_inst_fault_state,
  3737. .process = gfx_v9_0_priv_inst_irq,
  3738. };
  3739. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev)
  3740. {
  3741. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  3742. adev->gfx.eop_irq.funcs = &gfx_v9_0_eop_irq_funcs;
  3743. adev->gfx.priv_reg_irq.num_types = 1;
  3744. adev->gfx.priv_reg_irq.funcs = &gfx_v9_0_priv_reg_irq_funcs;
  3745. adev->gfx.priv_inst_irq.num_types = 1;
  3746. adev->gfx.priv_inst_irq.funcs = &gfx_v9_0_priv_inst_irq_funcs;
  3747. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  3748. adev->gfx.kiq.irq.funcs = &gfx_v9_0_kiq_irq_funcs;
  3749. }
  3750. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev)
  3751. {
  3752. switch (adev->asic_type) {
  3753. case CHIP_VEGA10:
  3754. case CHIP_RAVEN:
  3755. adev->gfx.rlc.funcs = &gfx_v9_0_rlc_funcs;
  3756. break;
  3757. default:
  3758. break;
  3759. }
  3760. }
  3761. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev)
  3762. {
  3763. /* init asci gds info */
  3764. adev->gds.mem.total_size = RREG32_SOC15(GC, 0, mmGDS_VMID0_SIZE);
  3765. adev->gds.gws.total_size = 64;
  3766. adev->gds.oa.total_size = 16;
  3767. if (adev->gds.mem.total_size == 64 * 1024) {
  3768. adev->gds.mem.gfx_partition_size = 4096;
  3769. adev->gds.mem.cs_partition_size = 4096;
  3770. adev->gds.gws.gfx_partition_size = 4;
  3771. adev->gds.gws.cs_partition_size = 4;
  3772. adev->gds.oa.gfx_partition_size = 4;
  3773. adev->gds.oa.cs_partition_size = 1;
  3774. } else {
  3775. adev->gds.mem.gfx_partition_size = 1024;
  3776. adev->gds.mem.cs_partition_size = 1024;
  3777. adev->gds.gws.gfx_partition_size = 16;
  3778. adev->gds.gws.cs_partition_size = 16;
  3779. adev->gds.oa.gfx_partition_size = 4;
  3780. adev->gds.oa.cs_partition_size = 4;
  3781. }
  3782. }
  3783. static void gfx_v9_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  3784. u32 bitmap)
  3785. {
  3786. u32 data;
  3787. if (!bitmap)
  3788. return;
  3789. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3790. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3791. WREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG, data);
  3792. }
  3793. static u32 gfx_v9_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  3794. {
  3795. u32 data, mask;
  3796. data = RREG32_SOC15(GC, 0, mmCC_GC_SHADER_ARRAY_CONFIG);
  3797. data |= RREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG);
  3798. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3799. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3800. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  3801. return (~data) & mask;
  3802. }
  3803. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  3804. struct amdgpu_cu_info *cu_info)
  3805. {
  3806. int i, j, k, counter, active_cu_number = 0;
  3807. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  3808. unsigned disable_masks[4 * 2];
  3809. if (!adev || !cu_info)
  3810. return -EINVAL;
  3811. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  3812. mutex_lock(&adev->grbm_idx_mutex);
  3813. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3814. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3815. mask = 1;
  3816. ao_bitmap = 0;
  3817. counter = 0;
  3818. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  3819. if (i < 4 && j < 2)
  3820. gfx_v9_0_set_user_cu_inactive_bitmap(
  3821. adev, disable_masks[i * 2 + j]);
  3822. bitmap = gfx_v9_0_get_cu_active_bitmap(adev);
  3823. cu_info->bitmap[i][j] = bitmap;
  3824. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  3825. if (bitmap & mask) {
  3826. if (counter < adev->gfx.config.max_cu_per_sh)
  3827. ao_bitmap |= mask;
  3828. counter ++;
  3829. }
  3830. mask <<= 1;
  3831. }
  3832. active_cu_number += counter;
  3833. if (i < 2 && j < 2)
  3834. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  3835. cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
  3836. }
  3837. }
  3838. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3839. mutex_unlock(&adev->grbm_idx_mutex);
  3840. cu_info->number = active_cu_number;
  3841. cu_info->ao_cu_mask = ao_cu_mask;
  3842. return 0;
  3843. }
  3844. const struct amdgpu_ip_block_version gfx_v9_0_ip_block =
  3845. {
  3846. .type = AMD_IP_BLOCK_TYPE_GFX,
  3847. .major = 9,
  3848. .minor = 0,
  3849. .rev = 0,
  3850. .funcs = &gfx_v9_0_ip_funcs,
  3851. };