amdgpu_kms.c 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include "amdgpu.h"
  30. #include <drm/amdgpu_drm.h>
  31. #include "amdgpu_sched.h"
  32. #include "amdgpu_uvd.h"
  33. #include "amdgpu_vce.h"
  34. #include <linux/vga_switcheroo.h>
  35. #include <linux/slab.h>
  36. #include <linux/pm_runtime.h>
  37. #include "amdgpu_amdkfd.h"
  38. /**
  39. * amdgpu_driver_unload_kms - Main unload function for KMS.
  40. *
  41. * @dev: drm dev pointer
  42. *
  43. * This is the main unload function for KMS (all asics).
  44. * Returns 0 on success.
  45. */
  46. void amdgpu_driver_unload_kms(struct drm_device *dev)
  47. {
  48. struct amdgpu_device *adev = dev->dev_private;
  49. if (adev == NULL)
  50. return;
  51. if (adev->rmmio == NULL)
  52. goto done_free;
  53. if (amdgpu_sriov_vf(adev))
  54. amdgpu_virt_request_full_gpu(adev, false);
  55. if (amdgpu_device_is_px(dev)) {
  56. pm_runtime_get_sync(dev->dev);
  57. pm_runtime_forbid(dev->dev);
  58. }
  59. amdgpu_acpi_fini(adev);
  60. amdgpu_device_fini(adev);
  61. done_free:
  62. kfree(adev);
  63. dev->dev_private = NULL;
  64. }
  65. /**
  66. * amdgpu_driver_load_kms - Main load function for KMS.
  67. *
  68. * @dev: drm dev pointer
  69. * @flags: device flags
  70. *
  71. * This is the main load function for KMS (all asics).
  72. * Returns 0 on success, error on failure.
  73. */
  74. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags)
  75. {
  76. struct amdgpu_device *adev;
  77. int r, acpi_status;
  78. #ifdef CONFIG_DRM_AMDGPU_SI
  79. if (!amdgpu_si_support) {
  80. switch (flags & AMD_ASIC_MASK) {
  81. case CHIP_TAHITI:
  82. case CHIP_PITCAIRN:
  83. case CHIP_VERDE:
  84. case CHIP_OLAND:
  85. case CHIP_HAINAN:
  86. dev_info(dev->dev,
  87. "SI support provided by radeon.\n");
  88. dev_info(dev->dev,
  89. "Use radeon.si_support=0 amdgpu.si_support=1 to override.\n"
  90. );
  91. return -ENODEV;
  92. }
  93. }
  94. #endif
  95. #ifdef CONFIG_DRM_AMDGPU_CIK
  96. if (!amdgpu_cik_support) {
  97. switch (flags & AMD_ASIC_MASK) {
  98. case CHIP_KAVERI:
  99. case CHIP_BONAIRE:
  100. case CHIP_HAWAII:
  101. case CHIP_KABINI:
  102. case CHIP_MULLINS:
  103. dev_info(dev->dev,
  104. "CIK support provided by radeon.\n");
  105. dev_info(dev->dev,
  106. "Use radeon.cik_support=0 amdgpu.cik_support=1 to override.\n"
  107. );
  108. return -ENODEV;
  109. }
  110. }
  111. #endif
  112. adev = kzalloc(sizeof(struct amdgpu_device), GFP_KERNEL);
  113. if (adev == NULL) {
  114. return -ENOMEM;
  115. }
  116. dev->dev_private = (void *)adev;
  117. if ((amdgpu_runtime_pm != 0) &&
  118. amdgpu_has_atpx() &&
  119. (amdgpu_is_atpx_hybrid() ||
  120. amdgpu_has_atpx_dgpu_power_cntl()) &&
  121. ((flags & AMD_IS_APU) == 0) &&
  122. !pci_is_thunderbolt_attached(dev->pdev))
  123. flags |= AMD_IS_PX;
  124. /* amdgpu_device_init should report only fatal error
  125. * like memory allocation failure or iomapping failure,
  126. * or memory manager initialization failure, it must
  127. * properly initialize the GPU MC controller and permit
  128. * VRAM allocation
  129. */
  130. r = amdgpu_device_init(adev, dev, dev->pdev, flags);
  131. if (r) {
  132. dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
  133. goto out;
  134. }
  135. /* Call ACPI methods: require modeset init
  136. * but failure is not fatal
  137. */
  138. if (!r) {
  139. acpi_status = amdgpu_acpi_init(adev);
  140. if (acpi_status)
  141. dev_dbg(&dev->pdev->dev,
  142. "Error during ACPI methods call\n");
  143. }
  144. if (amdgpu_device_is_px(dev)) {
  145. pm_runtime_use_autosuspend(dev->dev);
  146. pm_runtime_set_autosuspend_delay(dev->dev, 5000);
  147. pm_runtime_set_active(dev->dev);
  148. pm_runtime_allow(dev->dev);
  149. pm_runtime_mark_last_busy(dev->dev);
  150. pm_runtime_put_autosuspend(dev->dev);
  151. }
  152. out:
  153. if (r) {
  154. /* balance pm_runtime_get_sync in amdgpu_driver_unload_kms */
  155. if (adev->rmmio && amdgpu_device_is_px(dev))
  156. pm_runtime_put_noidle(dev->dev);
  157. amdgpu_driver_unload_kms(dev);
  158. }
  159. return r;
  160. }
  161. static int amdgpu_firmware_info(struct drm_amdgpu_info_firmware *fw_info,
  162. struct drm_amdgpu_query_fw *query_fw,
  163. struct amdgpu_device *adev)
  164. {
  165. switch (query_fw->fw_type) {
  166. case AMDGPU_INFO_FW_VCE:
  167. fw_info->ver = adev->vce.fw_version;
  168. fw_info->feature = adev->vce.fb_version;
  169. break;
  170. case AMDGPU_INFO_FW_UVD:
  171. fw_info->ver = adev->uvd.fw_version;
  172. fw_info->feature = 0;
  173. break;
  174. case AMDGPU_INFO_FW_GMC:
  175. fw_info->ver = adev->mc.fw_version;
  176. fw_info->feature = 0;
  177. break;
  178. case AMDGPU_INFO_FW_GFX_ME:
  179. fw_info->ver = adev->gfx.me_fw_version;
  180. fw_info->feature = adev->gfx.me_feature_version;
  181. break;
  182. case AMDGPU_INFO_FW_GFX_PFP:
  183. fw_info->ver = adev->gfx.pfp_fw_version;
  184. fw_info->feature = adev->gfx.pfp_feature_version;
  185. break;
  186. case AMDGPU_INFO_FW_GFX_CE:
  187. fw_info->ver = adev->gfx.ce_fw_version;
  188. fw_info->feature = adev->gfx.ce_feature_version;
  189. break;
  190. case AMDGPU_INFO_FW_GFX_RLC:
  191. fw_info->ver = adev->gfx.rlc_fw_version;
  192. fw_info->feature = adev->gfx.rlc_feature_version;
  193. break;
  194. case AMDGPU_INFO_FW_GFX_MEC:
  195. if (query_fw->index == 0) {
  196. fw_info->ver = adev->gfx.mec_fw_version;
  197. fw_info->feature = adev->gfx.mec_feature_version;
  198. } else if (query_fw->index == 1) {
  199. fw_info->ver = adev->gfx.mec2_fw_version;
  200. fw_info->feature = adev->gfx.mec2_feature_version;
  201. } else
  202. return -EINVAL;
  203. break;
  204. case AMDGPU_INFO_FW_SMC:
  205. fw_info->ver = adev->pm.fw_version;
  206. fw_info->feature = 0;
  207. break;
  208. case AMDGPU_INFO_FW_SDMA:
  209. if (query_fw->index >= adev->sdma.num_instances)
  210. return -EINVAL;
  211. fw_info->ver = adev->sdma.instance[query_fw->index].fw_version;
  212. fw_info->feature = adev->sdma.instance[query_fw->index].feature_version;
  213. break;
  214. case AMDGPU_INFO_FW_SOS:
  215. fw_info->ver = adev->psp.sos_fw_version;
  216. fw_info->feature = adev->psp.sos_feature_version;
  217. break;
  218. case AMDGPU_INFO_FW_ASD:
  219. fw_info->ver = adev->psp.asd_fw_version;
  220. fw_info->feature = adev->psp.asd_feature_version;
  221. break;
  222. default:
  223. return -EINVAL;
  224. }
  225. return 0;
  226. }
  227. /*
  228. * Userspace get information ioctl
  229. */
  230. /**
  231. * amdgpu_info_ioctl - answer a device specific request.
  232. *
  233. * @adev: amdgpu device pointer
  234. * @data: request object
  235. * @filp: drm filp
  236. *
  237. * This function is used to pass device specific parameters to the userspace
  238. * drivers. Examples include: pci device id, pipeline parms, tiling params,
  239. * etc. (all asics).
  240. * Returns 0 on success, -EINVAL on failure.
  241. */
  242. static int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  243. {
  244. struct amdgpu_device *adev = dev->dev_private;
  245. struct drm_amdgpu_info *info = data;
  246. struct amdgpu_mode_info *minfo = &adev->mode_info;
  247. void __user *out = (void __user *)(uintptr_t)info->return_pointer;
  248. uint32_t size = info->return_size;
  249. struct drm_crtc *crtc;
  250. uint32_t ui32 = 0;
  251. uint64_t ui64 = 0;
  252. int i, found;
  253. int ui32_size = sizeof(ui32);
  254. if (!info->return_size || !info->return_pointer)
  255. return -EINVAL;
  256. switch (info->query) {
  257. case AMDGPU_INFO_ACCEL_WORKING:
  258. ui32 = adev->accel_working;
  259. return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
  260. case AMDGPU_INFO_CRTC_FROM_ID:
  261. for (i = 0, found = 0; i < adev->mode_info.num_crtc; i++) {
  262. crtc = (struct drm_crtc *)minfo->crtcs[i];
  263. if (crtc && crtc->base.id == info->mode_crtc.id) {
  264. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  265. ui32 = amdgpu_crtc->crtc_id;
  266. found = 1;
  267. break;
  268. }
  269. }
  270. if (!found) {
  271. DRM_DEBUG_KMS("unknown crtc id %d\n", info->mode_crtc.id);
  272. return -EINVAL;
  273. }
  274. return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
  275. case AMDGPU_INFO_HW_IP_INFO: {
  276. struct drm_amdgpu_info_hw_ip ip = {};
  277. enum amd_ip_block_type type;
  278. uint32_t ring_mask = 0;
  279. uint32_t ib_start_alignment = 0;
  280. uint32_t ib_size_alignment = 0;
  281. if (info->query_hw_ip.ip_instance >= AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
  282. return -EINVAL;
  283. switch (info->query_hw_ip.type) {
  284. case AMDGPU_HW_IP_GFX:
  285. type = AMD_IP_BLOCK_TYPE_GFX;
  286. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  287. ring_mask |= ((adev->gfx.gfx_ring[i].ready ? 1 : 0) << i);
  288. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  289. ib_size_alignment = 8;
  290. break;
  291. case AMDGPU_HW_IP_COMPUTE:
  292. type = AMD_IP_BLOCK_TYPE_GFX;
  293. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  294. ring_mask |= ((adev->gfx.compute_ring[i].ready ? 1 : 0) << i);
  295. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  296. ib_size_alignment = 8;
  297. break;
  298. case AMDGPU_HW_IP_DMA:
  299. type = AMD_IP_BLOCK_TYPE_SDMA;
  300. for (i = 0; i < adev->sdma.num_instances; i++)
  301. ring_mask |= ((adev->sdma.instance[i].ring.ready ? 1 : 0) << i);
  302. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  303. ib_size_alignment = 1;
  304. break;
  305. case AMDGPU_HW_IP_UVD:
  306. type = AMD_IP_BLOCK_TYPE_UVD;
  307. ring_mask = adev->uvd.ring.ready ? 1 : 0;
  308. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  309. ib_size_alignment = 16;
  310. break;
  311. case AMDGPU_HW_IP_VCE:
  312. type = AMD_IP_BLOCK_TYPE_VCE;
  313. for (i = 0; i < adev->vce.num_rings; i++)
  314. ring_mask |= ((adev->vce.ring[i].ready ? 1 : 0) << i);
  315. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  316. ib_size_alignment = 1;
  317. break;
  318. case AMDGPU_HW_IP_UVD_ENC:
  319. type = AMD_IP_BLOCK_TYPE_UVD;
  320. for (i = 0; i < adev->uvd.num_enc_rings; i++)
  321. ring_mask |= ((adev->uvd.ring_enc[i].ready ? 1 : 0) << i);
  322. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  323. ib_size_alignment = 1;
  324. break;
  325. case AMDGPU_HW_IP_VCN_DEC:
  326. type = AMD_IP_BLOCK_TYPE_VCN;
  327. ring_mask = adev->vcn.ring_dec.ready ? 1 : 0;
  328. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  329. ib_size_alignment = 16;
  330. break;
  331. case AMDGPU_HW_IP_VCN_ENC:
  332. type = AMD_IP_BLOCK_TYPE_VCN;
  333. for (i = 0; i < adev->vcn.num_enc_rings; i++)
  334. ring_mask |= ((adev->vcn.ring_enc[i].ready ? 1 : 0) << i);
  335. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  336. ib_size_alignment = 1;
  337. break;
  338. default:
  339. return -EINVAL;
  340. }
  341. for (i = 0; i < adev->num_ip_blocks; i++) {
  342. if (adev->ip_blocks[i].version->type == type &&
  343. adev->ip_blocks[i].status.valid) {
  344. ip.hw_ip_version_major = adev->ip_blocks[i].version->major;
  345. ip.hw_ip_version_minor = adev->ip_blocks[i].version->minor;
  346. ip.capabilities_flags = 0;
  347. ip.available_rings = ring_mask;
  348. ip.ib_start_alignment = ib_start_alignment;
  349. ip.ib_size_alignment = ib_size_alignment;
  350. break;
  351. }
  352. }
  353. return copy_to_user(out, &ip,
  354. min((size_t)size, sizeof(ip))) ? -EFAULT : 0;
  355. }
  356. case AMDGPU_INFO_HW_IP_COUNT: {
  357. enum amd_ip_block_type type;
  358. uint32_t count = 0;
  359. switch (info->query_hw_ip.type) {
  360. case AMDGPU_HW_IP_GFX:
  361. type = AMD_IP_BLOCK_TYPE_GFX;
  362. break;
  363. case AMDGPU_HW_IP_COMPUTE:
  364. type = AMD_IP_BLOCK_TYPE_GFX;
  365. break;
  366. case AMDGPU_HW_IP_DMA:
  367. type = AMD_IP_BLOCK_TYPE_SDMA;
  368. break;
  369. case AMDGPU_HW_IP_UVD:
  370. type = AMD_IP_BLOCK_TYPE_UVD;
  371. break;
  372. case AMDGPU_HW_IP_VCE:
  373. type = AMD_IP_BLOCK_TYPE_VCE;
  374. break;
  375. case AMDGPU_HW_IP_UVD_ENC:
  376. type = AMD_IP_BLOCK_TYPE_UVD;
  377. break;
  378. case AMDGPU_HW_IP_VCN_DEC:
  379. case AMDGPU_HW_IP_VCN_ENC:
  380. type = AMD_IP_BLOCK_TYPE_VCN;
  381. break;
  382. default:
  383. return -EINVAL;
  384. }
  385. for (i = 0; i < adev->num_ip_blocks; i++)
  386. if (adev->ip_blocks[i].version->type == type &&
  387. adev->ip_blocks[i].status.valid &&
  388. count < AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
  389. count++;
  390. return copy_to_user(out, &count, min(size, 4u)) ? -EFAULT : 0;
  391. }
  392. case AMDGPU_INFO_TIMESTAMP:
  393. ui64 = amdgpu_gfx_get_gpu_clock_counter(adev);
  394. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  395. case AMDGPU_INFO_FW_VERSION: {
  396. struct drm_amdgpu_info_firmware fw_info;
  397. int ret;
  398. /* We only support one instance of each IP block right now. */
  399. if (info->query_fw.ip_instance != 0)
  400. return -EINVAL;
  401. ret = amdgpu_firmware_info(&fw_info, &info->query_fw, adev);
  402. if (ret)
  403. return ret;
  404. return copy_to_user(out, &fw_info,
  405. min((size_t)size, sizeof(fw_info))) ? -EFAULT : 0;
  406. }
  407. case AMDGPU_INFO_NUM_BYTES_MOVED:
  408. ui64 = atomic64_read(&adev->num_bytes_moved);
  409. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  410. case AMDGPU_INFO_NUM_EVICTIONS:
  411. ui64 = atomic64_read(&adev->num_evictions);
  412. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  413. case AMDGPU_INFO_NUM_VRAM_CPU_PAGE_FAULTS:
  414. ui64 = atomic64_read(&adev->num_vram_cpu_page_faults);
  415. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  416. case AMDGPU_INFO_VRAM_USAGE:
  417. ui64 = amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
  418. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  419. case AMDGPU_INFO_VIS_VRAM_USAGE:
  420. ui64 = amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
  421. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  422. case AMDGPU_INFO_GTT_USAGE:
  423. ui64 = amdgpu_gtt_mgr_usage(&adev->mman.bdev.man[TTM_PL_TT]);
  424. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  425. case AMDGPU_INFO_GDS_CONFIG: {
  426. struct drm_amdgpu_info_gds gds_info;
  427. memset(&gds_info, 0, sizeof(gds_info));
  428. gds_info.gds_gfx_partition_size = adev->gds.mem.gfx_partition_size >> AMDGPU_GDS_SHIFT;
  429. gds_info.compute_partition_size = adev->gds.mem.cs_partition_size >> AMDGPU_GDS_SHIFT;
  430. gds_info.gds_total_size = adev->gds.mem.total_size >> AMDGPU_GDS_SHIFT;
  431. gds_info.gws_per_gfx_partition = adev->gds.gws.gfx_partition_size >> AMDGPU_GWS_SHIFT;
  432. gds_info.gws_per_compute_partition = adev->gds.gws.cs_partition_size >> AMDGPU_GWS_SHIFT;
  433. gds_info.oa_per_gfx_partition = adev->gds.oa.gfx_partition_size >> AMDGPU_OA_SHIFT;
  434. gds_info.oa_per_compute_partition = adev->gds.oa.cs_partition_size >> AMDGPU_OA_SHIFT;
  435. return copy_to_user(out, &gds_info,
  436. min((size_t)size, sizeof(gds_info))) ? -EFAULT : 0;
  437. }
  438. case AMDGPU_INFO_VRAM_GTT: {
  439. struct drm_amdgpu_info_vram_gtt vram_gtt;
  440. vram_gtt.vram_size = adev->mc.real_vram_size;
  441. vram_gtt.vram_size -= adev->vram_pin_size;
  442. vram_gtt.vram_cpu_accessible_size = adev->mc.visible_vram_size;
  443. vram_gtt.vram_cpu_accessible_size -= (adev->vram_pin_size - adev->invisible_pin_size);
  444. vram_gtt.gtt_size = adev->mman.bdev.man[TTM_PL_TT].size;
  445. vram_gtt.gtt_size *= PAGE_SIZE;
  446. vram_gtt.gtt_size -= adev->gart_pin_size;
  447. return copy_to_user(out, &vram_gtt,
  448. min((size_t)size, sizeof(vram_gtt))) ? -EFAULT : 0;
  449. }
  450. case AMDGPU_INFO_MEMORY: {
  451. struct drm_amdgpu_memory_info mem;
  452. memset(&mem, 0, sizeof(mem));
  453. mem.vram.total_heap_size = adev->mc.real_vram_size;
  454. mem.vram.usable_heap_size =
  455. adev->mc.real_vram_size - adev->vram_pin_size;
  456. mem.vram.heap_usage =
  457. amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
  458. mem.vram.max_allocation = mem.vram.usable_heap_size * 3 / 4;
  459. mem.cpu_accessible_vram.total_heap_size =
  460. adev->mc.visible_vram_size;
  461. mem.cpu_accessible_vram.usable_heap_size =
  462. adev->mc.visible_vram_size -
  463. (adev->vram_pin_size - adev->invisible_pin_size);
  464. mem.cpu_accessible_vram.heap_usage =
  465. amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
  466. mem.cpu_accessible_vram.max_allocation =
  467. mem.cpu_accessible_vram.usable_heap_size * 3 / 4;
  468. mem.gtt.total_heap_size = adev->mman.bdev.man[TTM_PL_TT].size;
  469. mem.gtt.total_heap_size *= PAGE_SIZE;
  470. mem.gtt.usable_heap_size = mem.gtt.total_heap_size
  471. - adev->gart_pin_size;
  472. mem.gtt.heap_usage =
  473. amdgpu_gtt_mgr_usage(&adev->mman.bdev.man[TTM_PL_TT]);
  474. mem.gtt.max_allocation = mem.gtt.usable_heap_size * 3 / 4;
  475. return copy_to_user(out, &mem,
  476. min((size_t)size, sizeof(mem)))
  477. ? -EFAULT : 0;
  478. }
  479. case AMDGPU_INFO_READ_MMR_REG: {
  480. unsigned n, alloc_size;
  481. uint32_t *regs;
  482. unsigned se_num = (info->read_mmr_reg.instance >>
  483. AMDGPU_INFO_MMR_SE_INDEX_SHIFT) &
  484. AMDGPU_INFO_MMR_SE_INDEX_MASK;
  485. unsigned sh_num = (info->read_mmr_reg.instance >>
  486. AMDGPU_INFO_MMR_SH_INDEX_SHIFT) &
  487. AMDGPU_INFO_MMR_SH_INDEX_MASK;
  488. /* set full masks if the userspace set all bits
  489. * in the bitfields */
  490. if (se_num == AMDGPU_INFO_MMR_SE_INDEX_MASK)
  491. se_num = 0xffffffff;
  492. if (sh_num == AMDGPU_INFO_MMR_SH_INDEX_MASK)
  493. sh_num = 0xffffffff;
  494. regs = kmalloc_array(info->read_mmr_reg.count, sizeof(*regs), GFP_KERNEL);
  495. if (!regs)
  496. return -ENOMEM;
  497. alloc_size = info->read_mmr_reg.count * sizeof(*regs);
  498. for (i = 0; i < info->read_mmr_reg.count; i++)
  499. if (amdgpu_asic_read_register(adev, se_num, sh_num,
  500. info->read_mmr_reg.dword_offset + i,
  501. &regs[i])) {
  502. DRM_DEBUG_KMS("unallowed offset %#x\n",
  503. info->read_mmr_reg.dword_offset + i);
  504. kfree(regs);
  505. return -EFAULT;
  506. }
  507. n = copy_to_user(out, regs, min(size, alloc_size));
  508. kfree(regs);
  509. return n ? -EFAULT : 0;
  510. }
  511. case AMDGPU_INFO_DEV_INFO: {
  512. struct drm_amdgpu_info_device dev_info = {};
  513. dev_info.device_id = dev->pdev->device;
  514. dev_info.chip_rev = adev->rev_id;
  515. dev_info.external_rev = adev->external_rev_id;
  516. dev_info.pci_rev = dev->pdev->revision;
  517. dev_info.family = adev->family;
  518. dev_info.num_shader_engines = adev->gfx.config.max_shader_engines;
  519. dev_info.num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se;
  520. /* return all clocks in KHz */
  521. dev_info.gpu_counter_freq = amdgpu_asic_get_xclk(adev) * 10;
  522. if (adev->pm.dpm_enabled) {
  523. dev_info.max_engine_clock = amdgpu_dpm_get_sclk(adev, false) * 10;
  524. dev_info.max_memory_clock = amdgpu_dpm_get_mclk(adev, false) * 10;
  525. } else {
  526. dev_info.max_engine_clock = adev->clock.default_sclk * 10;
  527. dev_info.max_memory_clock = adev->clock.default_mclk * 10;
  528. }
  529. dev_info.enabled_rb_pipes_mask = adev->gfx.config.backend_enable_mask;
  530. dev_info.num_rb_pipes = adev->gfx.config.max_backends_per_se *
  531. adev->gfx.config.max_shader_engines;
  532. dev_info.num_hw_gfx_contexts = adev->gfx.config.max_hw_contexts;
  533. dev_info._pad = 0;
  534. dev_info.ids_flags = 0;
  535. if (adev->flags & AMD_IS_APU)
  536. dev_info.ids_flags |= AMDGPU_IDS_FLAGS_FUSION;
  537. if (amdgpu_sriov_vf(adev))
  538. dev_info.ids_flags |= AMDGPU_IDS_FLAGS_PREEMPTION;
  539. dev_info.virtual_address_offset = AMDGPU_VA_RESERVED_SIZE;
  540. dev_info.virtual_address_max = (uint64_t)adev->vm_manager.max_pfn * AMDGPU_GPU_PAGE_SIZE;
  541. dev_info.virtual_address_alignment = max((int)PAGE_SIZE, AMDGPU_GPU_PAGE_SIZE);
  542. dev_info.pte_fragment_size = (1 << adev->vm_manager.fragment_size) * AMDGPU_GPU_PAGE_SIZE;
  543. dev_info.gart_page_size = AMDGPU_GPU_PAGE_SIZE;
  544. dev_info.cu_active_number = adev->gfx.cu_info.number;
  545. dev_info.cu_ao_mask = adev->gfx.cu_info.ao_cu_mask;
  546. dev_info.ce_ram_size = adev->gfx.ce_ram_size;
  547. memcpy(&dev_info.cu_ao_bitmap[0], &adev->gfx.cu_info.ao_cu_bitmap[0],
  548. sizeof(adev->gfx.cu_info.ao_cu_bitmap));
  549. memcpy(&dev_info.cu_bitmap[0], &adev->gfx.cu_info.bitmap[0],
  550. sizeof(adev->gfx.cu_info.bitmap));
  551. dev_info.vram_type = adev->mc.vram_type;
  552. dev_info.vram_bit_width = adev->mc.vram_width;
  553. dev_info.vce_harvest_config = adev->vce.harvest_config;
  554. dev_info.gc_double_offchip_lds_buf =
  555. adev->gfx.config.double_offchip_lds_buf;
  556. if (amdgpu_ngg) {
  557. dev_info.prim_buf_gpu_addr = adev->gfx.ngg.buf[NGG_PRIM].gpu_addr;
  558. dev_info.prim_buf_size = adev->gfx.ngg.buf[NGG_PRIM].size;
  559. dev_info.pos_buf_gpu_addr = adev->gfx.ngg.buf[NGG_POS].gpu_addr;
  560. dev_info.pos_buf_size = adev->gfx.ngg.buf[NGG_POS].size;
  561. dev_info.cntl_sb_buf_gpu_addr = adev->gfx.ngg.buf[NGG_CNTL].gpu_addr;
  562. dev_info.cntl_sb_buf_size = adev->gfx.ngg.buf[NGG_CNTL].size;
  563. dev_info.param_buf_gpu_addr = adev->gfx.ngg.buf[NGG_PARAM].gpu_addr;
  564. dev_info.param_buf_size = adev->gfx.ngg.buf[NGG_PARAM].size;
  565. }
  566. dev_info.wave_front_size = adev->gfx.cu_info.wave_front_size;
  567. dev_info.num_shader_visible_vgprs = adev->gfx.config.max_gprs;
  568. dev_info.num_cu_per_sh = adev->gfx.config.max_cu_per_sh;
  569. dev_info.num_tcc_blocks = adev->gfx.config.max_texture_channel_caches;
  570. dev_info.gs_vgt_table_depth = adev->gfx.config.gs_vgt_table_depth;
  571. dev_info.gs_prim_buffer_depth = adev->gfx.config.gs_prim_buffer_depth;
  572. dev_info.max_gs_waves_per_vgt = adev->gfx.config.max_gs_threads;
  573. return copy_to_user(out, &dev_info,
  574. min((size_t)size, sizeof(dev_info))) ? -EFAULT : 0;
  575. }
  576. case AMDGPU_INFO_VCE_CLOCK_TABLE: {
  577. unsigned i;
  578. struct drm_amdgpu_info_vce_clock_table vce_clk_table = {};
  579. struct amd_vce_state *vce_state;
  580. for (i = 0; i < AMDGPU_VCE_CLOCK_TABLE_ENTRIES; i++) {
  581. vce_state = amdgpu_dpm_get_vce_clock_state(adev, i);
  582. if (vce_state) {
  583. vce_clk_table.entries[i].sclk = vce_state->sclk;
  584. vce_clk_table.entries[i].mclk = vce_state->mclk;
  585. vce_clk_table.entries[i].eclk = vce_state->evclk;
  586. vce_clk_table.num_valid_entries++;
  587. }
  588. }
  589. return copy_to_user(out, &vce_clk_table,
  590. min((size_t)size, sizeof(vce_clk_table))) ? -EFAULT : 0;
  591. }
  592. case AMDGPU_INFO_VBIOS: {
  593. uint32_t bios_size = adev->bios_size;
  594. switch (info->vbios_info.type) {
  595. case AMDGPU_INFO_VBIOS_SIZE:
  596. return copy_to_user(out, &bios_size,
  597. min((size_t)size, sizeof(bios_size)))
  598. ? -EFAULT : 0;
  599. case AMDGPU_INFO_VBIOS_IMAGE: {
  600. uint8_t *bios;
  601. uint32_t bios_offset = info->vbios_info.offset;
  602. if (bios_offset >= bios_size)
  603. return -EINVAL;
  604. bios = adev->bios + bios_offset;
  605. return copy_to_user(out, bios,
  606. min((size_t)size, (size_t)(bios_size - bios_offset)))
  607. ? -EFAULT : 0;
  608. }
  609. default:
  610. DRM_DEBUG_KMS("Invalid request %d\n",
  611. info->vbios_info.type);
  612. return -EINVAL;
  613. }
  614. }
  615. case AMDGPU_INFO_NUM_HANDLES: {
  616. struct drm_amdgpu_info_num_handles handle;
  617. switch (info->query_hw_ip.type) {
  618. case AMDGPU_HW_IP_UVD:
  619. /* Starting Polaris, we support unlimited UVD handles */
  620. if (adev->asic_type < CHIP_POLARIS10) {
  621. handle.uvd_max_handles = adev->uvd.max_handles;
  622. handle.uvd_used_handles = amdgpu_uvd_used_handles(adev);
  623. return copy_to_user(out, &handle,
  624. min((size_t)size, sizeof(handle))) ? -EFAULT : 0;
  625. } else {
  626. return -ENODATA;
  627. }
  628. break;
  629. default:
  630. return -EINVAL;
  631. }
  632. }
  633. case AMDGPU_INFO_SENSOR: {
  634. struct pp_gpu_power query = {0};
  635. int query_size = sizeof(query);
  636. if (amdgpu_dpm == 0)
  637. return -ENOENT;
  638. switch (info->sensor_info.type) {
  639. case AMDGPU_INFO_SENSOR_GFX_SCLK:
  640. /* get sclk in Mhz */
  641. if (amdgpu_dpm_read_sensor(adev,
  642. AMDGPU_PP_SENSOR_GFX_SCLK,
  643. (void *)&ui32, &ui32_size)) {
  644. return -EINVAL;
  645. }
  646. ui32 /= 100;
  647. break;
  648. case AMDGPU_INFO_SENSOR_GFX_MCLK:
  649. /* get mclk in Mhz */
  650. if (amdgpu_dpm_read_sensor(adev,
  651. AMDGPU_PP_SENSOR_GFX_MCLK,
  652. (void *)&ui32, &ui32_size)) {
  653. return -EINVAL;
  654. }
  655. ui32 /= 100;
  656. break;
  657. case AMDGPU_INFO_SENSOR_GPU_TEMP:
  658. /* get temperature in millidegrees C */
  659. if (amdgpu_dpm_read_sensor(adev,
  660. AMDGPU_PP_SENSOR_GPU_TEMP,
  661. (void *)&ui32, &ui32_size)) {
  662. return -EINVAL;
  663. }
  664. break;
  665. case AMDGPU_INFO_SENSOR_GPU_LOAD:
  666. /* get GPU load */
  667. if (amdgpu_dpm_read_sensor(adev,
  668. AMDGPU_PP_SENSOR_GPU_LOAD,
  669. (void *)&ui32, &ui32_size)) {
  670. return -EINVAL;
  671. }
  672. break;
  673. case AMDGPU_INFO_SENSOR_GPU_AVG_POWER:
  674. /* get average GPU power */
  675. if (amdgpu_dpm_read_sensor(adev,
  676. AMDGPU_PP_SENSOR_GPU_POWER,
  677. (void *)&query, &query_size)) {
  678. return -EINVAL;
  679. }
  680. ui32 = query.average_gpu_power >> 8;
  681. break;
  682. case AMDGPU_INFO_SENSOR_VDDNB:
  683. /* get VDDNB in millivolts */
  684. if (amdgpu_dpm_read_sensor(adev,
  685. AMDGPU_PP_SENSOR_VDDNB,
  686. (void *)&ui32, &ui32_size)) {
  687. return -EINVAL;
  688. }
  689. break;
  690. case AMDGPU_INFO_SENSOR_VDDGFX:
  691. /* get VDDGFX in millivolts */
  692. if (amdgpu_dpm_read_sensor(adev,
  693. AMDGPU_PP_SENSOR_VDDGFX,
  694. (void *)&ui32, &ui32_size)) {
  695. return -EINVAL;
  696. }
  697. break;
  698. default:
  699. DRM_DEBUG_KMS("Invalid request %d\n",
  700. info->sensor_info.type);
  701. return -EINVAL;
  702. }
  703. return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
  704. }
  705. case AMDGPU_INFO_VRAM_LOST_COUNTER:
  706. ui32 = atomic_read(&adev->vram_lost_counter);
  707. return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
  708. default:
  709. DRM_DEBUG_KMS("Invalid request %d\n", info->query);
  710. return -EINVAL;
  711. }
  712. return 0;
  713. }
  714. /*
  715. * Outdated mess for old drm with Xorg being in charge (void function now).
  716. */
  717. /**
  718. * amdgpu_driver_lastclose_kms - drm callback for last close
  719. *
  720. * @dev: drm dev pointer
  721. *
  722. * Switch vga_switcheroo state after last close (all asics).
  723. */
  724. void amdgpu_driver_lastclose_kms(struct drm_device *dev)
  725. {
  726. struct amdgpu_device *adev = dev->dev_private;
  727. amdgpu_fbdev_restore_mode(adev);
  728. vga_switcheroo_process_delayed_switch();
  729. }
  730. /**
  731. * amdgpu_driver_open_kms - drm callback for open
  732. *
  733. * @dev: drm dev pointer
  734. * @file_priv: drm file
  735. *
  736. * On device open, init vm on cayman+ (all asics).
  737. * Returns 0 on success, error on failure.
  738. */
  739. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
  740. {
  741. struct amdgpu_device *adev = dev->dev_private;
  742. struct amdgpu_fpriv *fpriv;
  743. int r;
  744. file_priv->driver_priv = NULL;
  745. r = pm_runtime_get_sync(dev->dev);
  746. if (r < 0)
  747. return r;
  748. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  749. if (unlikely(!fpriv)) {
  750. r = -ENOMEM;
  751. goto out_suspend;
  752. }
  753. r = amdgpu_vm_init(adev, &fpriv->vm,
  754. AMDGPU_VM_CONTEXT_GFX, 0);
  755. if (r) {
  756. kfree(fpriv);
  757. goto out_suspend;
  758. }
  759. fpriv->prt_va = amdgpu_vm_bo_add(adev, &fpriv->vm, NULL);
  760. if (!fpriv->prt_va) {
  761. r = -ENOMEM;
  762. amdgpu_vm_fini(adev, &fpriv->vm);
  763. kfree(fpriv);
  764. goto out_suspend;
  765. }
  766. if (amdgpu_sriov_vf(adev)) {
  767. r = amdgpu_map_static_csa(adev, &fpriv->vm, &fpriv->csa_va);
  768. if (r) {
  769. amdgpu_vm_fini(adev, &fpriv->vm);
  770. kfree(fpriv);
  771. goto out_suspend;
  772. }
  773. }
  774. mutex_init(&fpriv->bo_list_lock);
  775. idr_init(&fpriv->bo_list_handles);
  776. amdgpu_ctx_mgr_init(&fpriv->ctx_mgr);
  777. file_priv->driver_priv = fpriv;
  778. out_suspend:
  779. pm_runtime_mark_last_busy(dev->dev);
  780. pm_runtime_put_autosuspend(dev->dev);
  781. return r;
  782. }
  783. /**
  784. * amdgpu_driver_postclose_kms - drm callback for post close
  785. *
  786. * @dev: drm dev pointer
  787. * @file_priv: drm file
  788. *
  789. * On device post close, tear down vm on cayman+ (all asics).
  790. */
  791. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  792. struct drm_file *file_priv)
  793. {
  794. struct amdgpu_device *adev = dev->dev_private;
  795. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  796. struct amdgpu_bo_list *list;
  797. int handle;
  798. if (!fpriv)
  799. return;
  800. pm_runtime_get_sync(dev->dev);
  801. amdgpu_ctx_mgr_fini(&fpriv->ctx_mgr);
  802. if (adev->asic_type != CHIP_RAVEN) {
  803. amdgpu_uvd_free_handles(adev, file_priv);
  804. amdgpu_vce_free_handles(adev, file_priv);
  805. }
  806. amdgpu_vm_bo_rmv(adev, fpriv->prt_va);
  807. if (amdgpu_sriov_vf(adev)) {
  808. /* TODO: how to handle reserve failure */
  809. BUG_ON(amdgpu_bo_reserve(adev->virt.csa_obj, true));
  810. amdgpu_vm_bo_rmv(adev, fpriv->csa_va);
  811. fpriv->csa_va = NULL;
  812. amdgpu_bo_unreserve(adev->virt.csa_obj);
  813. }
  814. amdgpu_vm_fini(adev, &fpriv->vm);
  815. idr_for_each_entry(&fpriv->bo_list_handles, list, handle)
  816. amdgpu_bo_list_free(list);
  817. idr_destroy(&fpriv->bo_list_handles);
  818. mutex_destroy(&fpriv->bo_list_lock);
  819. kfree(fpriv);
  820. file_priv->driver_priv = NULL;
  821. pm_runtime_mark_last_busy(dev->dev);
  822. pm_runtime_put_autosuspend(dev->dev);
  823. }
  824. /*
  825. * VBlank related functions.
  826. */
  827. /**
  828. * amdgpu_get_vblank_counter_kms - get frame count
  829. *
  830. * @dev: drm dev pointer
  831. * @pipe: crtc to get the frame count from
  832. *
  833. * Gets the frame count on the requested crtc (all asics).
  834. * Returns frame count on success, -EINVAL on failure.
  835. */
  836. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe)
  837. {
  838. struct amdgpu_device *adev = dev->dev_private;
  839. int vpos, hpos, stat;
  840. u32 count;
  841. if (pipe >= adev->mode_info.num_crtc) {
  842. DRM_ERROR("Invalid crtc %u\n", pipe);
  843. return -EINVAL;
  844. }
  845. /* The hw increments its frame counter at start of vsync, not at start
  846. * of vblank, as is required by DRM core vblank counter handling.
  847. * Cook the hw count here to make it appear to the caller as if it
  848. * incremented at start of vblank. We measure distance to start of
  849. * vblank in vpos. vpos therefore will be >= 0 between start of vblank
  850. * and start of vsync, so vpos >= 0 means to bump the hw frame counter
  851. * result by 1 to give the proper appearance to caller.
  852. */
  853. if (adev->mode_info.crtcs[pipe]) {
  854. /* Repeat readout if needed to provide stable result if
  855. * we cross start of vsync during the queries.
  856. */
  857. do {
  858. count = amdgpu_display_vblank_get_counter(adev, pipe);
  859. /* Ask amdgpu_get_crtc_scanoutpos to return vpos as
  860. * distance to start of vblank, instead of regular
  861. * vertical scanout pos.
  862. */
  863. stat = amdgpu_get_crtc_scanoutpos(
  864. dev, pipe, GET_DISTANCE_TO_VBLANKSTART,
  865. &vpos, &hpos, NULL, NULL,
  866. &adev->mode_info.crtcs[pipe]->base.hwmode);
  867. } while (count != amdgpu_display_vblank_get_counter(adev, pipe));
  868. if (((stat & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE)) !=
  869. (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE))) {
  870. DRM_DEBUG_VBL("Query failed! stat %d\n", stat);
  871. } else {
  872. DRM_DEBUG_VBL("crtc %d: dist from vblank start %d\n",
  873. pipe, vpos);
  874. /* Bump counter if we are at >= leading edge of vblank,
  875. * but before vsync where vpos would turn negative and
  876. * the hw counter really increments.
  877. */
  878. if (vpos >= 0)
  879. count++;
  880. }
  881. } else {
  882. /* Fallback to use value as is. */
  883. count = amdgpu_display_vblank_get_counter(adev, pipe);
  884. DRM_DEBUG_VBL("NULL mode info! Returned count may be wrong.\n");
  885. }
  886. return count;
  887. }
  888. /**
  889. * amdgpu_enable_vblank_kms - enable vblank interrupt
  890. *
  891. * @dev: drm dev pointer
  892. * @pipe: crtc to enable vblank interrupt for
  893. *
  894. * Enable the interrupt on the requested crtc (all asics).
  895. * Returns 0 on success, -EINVAL on failure.
  896. */
  897. int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe)
  898. {
  899. struct amdgpu_device *adev = dev->dev_private;
  900. int idx = amdgpu_crtc_idx_to_irq_type(adev, pipe);
  901. return amdgpu_irq_get(adev, &adev->crtc_irq, idx);
  902. }
  903. /**
  904. * amdgpu_disable_vblank_kms - disable vblank interrupt
  905. *
  906. * @dev: drm dev pointer
  907. * @pipe: crtc to disable vblank interrupt for
  908. *
  909. * Disable the interrupt on the requested crtc (all asics).
  910. */
  911. void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe)
  912. {
  913. struct amdgpu_device *adev = dev->dev_private;
  914. int idx = amdgpu_crtc_idx_to_irq_type(adev, pipe);
  915. amdgpu_irq_put(adev, &adev->crtc_irq, idx);
  916. }
  917. const struct drm_ioctl_desc amdgpu_ioctls_kms[] = {
  918. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_CREATE, amdgpu_gem_create_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  919. DRM_IOCTL_DEF_DRV(AMDGPU_CTX, amdgpu_ctx_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  920. DRM_IOCTL_DEF_DRV(AMDGPU_VM, amdgpu_vm_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  921. DRM_IOCTL_DEF_DRV(AMDGPU_SCHED, amdgpu_sched_ioctl, DRM_MASTER),
  922. DRM_IOCTL_DEF_DRV(AMDGPU_BO_LIST, amdgpu_bo_list_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  923. DRM_IOCTL_DEF_DRV(AMDGPU_FENCE_TO_HANDLE, amdgpu_cs_fence_to_handle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  924. /* KMS */
  925. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_MMAP, amdgpu_gem_mmap_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  926. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_WAIT_IDLE, amdgpu_gem_wait_idle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  927. DRM_IOCTL_DEF_DRV(AMDGPU_CS, amdgpu_cs_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  928. DRM_IOCTL_DEF_DRV(AMDGPU_INFO, amdgpu_info_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  929. DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_CS, amdgpu_cs_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  930. DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_FENCES, amdgpu_cs_wait_fences_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  931. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_METADATA, amdgpu_gem_metadata_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  932. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_VA, amdgpu_gem_va_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  933. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_OP, amdgpu_gem_op_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  934. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_USERPTR, amdgpu_gem_userptr_ioctl, DRM_AUTH|DRM_RENDER_ALLOW)
  935. };
  936. const int amdgpu_max_kms_ioctl = ARRAY_SIZE(amdgpu_ioctls_kms);
  937. /*
  938. * Debugfs info
  939. */
  940. #if defined(CONFIG_DEBUG_FS)
  941. static int amdgpu_debugfs_firmware_info(struct seq_file *m, void *data)
  942. {
  943. struct drm_info_node *node = (struct drm_info_node *) m->private;
  944. struct drm_device *dev = node->minor->dev;
  945. struct amdgpu_device *adev = dev->dev_private;
  946. struct drm_amdgpu_info_firmware fw_info;
  947. struct drm_amdgpu_query_fw query_fw;
  948. int ret, i;
  949. /* VCE */
  950. query_fw.fw_type = AMDGPU_INFO_FW_VCE;
  951. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  952. if (ret)
  953. return ret;
  954. seq_printf(m, "VCE feature version: %u, firmware version: 0x%08x\n",
  955. fw_info.feature, fw_info.ver);
  956. /* UVD */
  957. query_fw.fw_type = AMDGPU_INFO_FW_UVD;
  958. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  959. if (ret)
  960. return ret;
  961. seq_printf(m, "UVD feature version: %u, firmware version: 0x%08x\n",
  962. fw_info.feature, fw_info.ver);
  963. /* GMC */
  964. query_fw.fw_type = AMDGPU_INFO_FW_GMC;
  965. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  966. if (ret)
  967. return ret;
  968. seq_printf(m, "MC feature version: %u, firmware version: 0x%08x\n",
  969. fw_info.feature, fw_info.ver);
  970. /* ME */
  971. query_fw.fw_type = AMDGPU_INFO_FW_GFX_ME;
  972. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  973. if (ret)
  974. return ret;
  975. seq_printf(m, "ME feature version: %u, firmware version: 0x%08x\n",
  976. fw_info.feature, fw_info.ver);
  977. /* PFP */
  978. query_fw.fw_type = AMDGPU_INFO_FW_GFX_PFP;
  979. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  980. if (ret)
  981. return ret;
  982. seq_printf(m, "PFP feature version: %u, firmware version: 0x%08x\n",
  983. fw_info.feature, fw_info.ver);
  984. /* CE */
  985. query_fw.fw_type = AMDGPU_INFO_FW_GFX_CE;
  986. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  987. if (ret)
  988. return ret;
  989. seq_printf(m, "CE feature version: %u, firmware version: 0x%08x\n",
  990. fw_info.feature, fw_info.ver);
  991. /* RLC */
  992. query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC;
  993. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  994. if (ret)
  995. return ret;
  996. seq_printf(m, "RLC feature version: %u, firmware version: 0x%08x\n",
  997. fw_info.feature, fw_info.ver);
  998. /* MEC */
  999. query_fw.fw_type = AMDGPU_INFO_FW_GFX_MEC;
  1000. query_fw.index = 0;
  1001. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1002. if (ret)
  1003. return ret;
  1004. seq_printf(m, "MEC feature version: %u, firmware version: 0x%08x\n",
  1005. fw_info.feature, fw_info.ver);
  1006. /* MEC2 */
  1007. if (adev->asic_type == CHIP_KAVERI ||
  1008. (adev->asic_type > CHIP_TOPAZ && adev->asic_type != CHIP_STONEY)) {
  1009. query_fw.index = 1;
  1010. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1011. if (ret)
  1012. return ret;
  1013. seq_printf(m, "MEC2 feature version: %u, firmware version: 0x%08x\n",
  1014. fw_info.feature, fw_info.ver);
  1015. }
  1016. /* PSP SOS */
  1017. query_fw.fw_type = AMDGPU_INFO_FW_SOS;
  1018. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1019. if (ret)
  1020. return ret;
  1021. seq_printf(m, "SOS feature version: %u, firmware version: 0x%08x\n",
  1022. fw_info.feature, fw_info.ver);
  1023. /* PSP ASD */
  1024. query_fw.fw_type = AMDGPU_INFO_FW_ASD;
  1025. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1026. if (ret)
  1027. return ret;
  1028. seq_printf(m, "ASD feature version: %u, firmware version: 0x%08x\n",
  1029. fw_info.feature, fw_info.ver);
  1030. /* SMC */
  1031. query_fw.fw_type = AMDGPU_INFO_FW_SMC;
  1032. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1033. if (ret)
  1034. return ret;
  1035. seq_printf(m, "SMC feature version: %u, firmware version: 0x%08x\n",
  1036. fw_info.feature, fw_info.ver);
  1037. /* SDMA */
  1038. query_fw.fw_type = AMDGPU_INFO_FW_SDMA;
  1039. for (i = 0; i < adev->sdma.num_instances; i++) {
  1040. query_fw.index = i;
  1041. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1042. if (ret)
  1043. return ret;
  1044. seq_printf(m, "SDMA%d feature version: %u, firmware version: 0x%08x\n",
  1045. i, fw_info.feature, fw_info.ver);
  1046. }
  1047. return 0;
  1048. }
  1049. static const struct drm_info_list amdgpu_firmware_info_list[] = {
  1050. {"amdgpu_firmware_info", amdgpu_debugfs_firmware_info, 0, NULL},
  1051. };
  1052. #endif
  1053. int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev)
  1054. {
  1055. #if defined(CONFIG_DEBUG_FS)
  1056. return amdgpu_debugfs_add_files(adev, amdgpu_firmware_info_list,
  1057. ARRAY_SIZE(amdgpu_firmware_info_list));
  1058. #else
  1059. return 0;
  1060. #endif
  1061. }