amdgpu_kms.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include "amdgpu.h"
  30. #include <drm/amdgpu_drm.h>
  31. #include "amdgpu_uvd.h"
  32. #include "amdgpu_vce.h"
  33. #include <linux/vga_switcheroo.h>
  34. #include <linux/slab.h>
  35. #include <linux/pm_runtime.h>
  36. #include "amdgpu_amdkfd.h"
  37. #if defined(CONFIG_VGA_SWITCHEROO)
  38. bool amdgpu_has_atpx(void);
  39. #else
  40. static inline bool amdgpu_has_atpx(void) { return false; }
  41. #endif
  42. /**
  43. * amdgpu_driver_unload_kms - Main unload function for KMS.
  44. *
  45. * @dev: drm dev pointer
  46. *
  47. * This is the main unload function for KMS (all asics).
  48. * Returns 0 on success.
  49. */
  50. void amdgpu_driver_unload_kms(struct drm_device *dev)
  51. {
  52. struct amdgpu_device *adev = dev->dev_private;
  53. if (adev == NULL)
  54. return;
  55. if (adev->rmmio == NULL)
  56. goto done_free;
  57. if (amdgpu_device_is_px(dev)) {
  58. pm_runtime_get_sync(dev->dev);
  59. pm_runtime_forbid(dev->dev);
  60. }
  61. amdgpu_amdkfd_device_fini(adev);
  62. amdgpu_acpi_fini(adev);
  63. amdgpu_device_fini(adev);
  64. done_free:
  65. kfree(adev);
  66. dev->dev_private = NULL;
  67. }
  68. /**
  69. * amdgpu_driver_load_kms - Main load function for KMS.
  70. *
  71. * @dev: drm dev pointer
  72. * @flags: device flags
  73. *
  74. * This is the main load function for KMS (all asics).
  75. * Returns 0 on success, error on failure.
  76. */
  77. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags)
  78. {
  79. struct amdgpu_device *adev;
  80. int r, acpi_status;
  81. adev = kzalloc(sizeof(struct amdgpu_device), GFP_KERNEL);
  82. if (adev == NULL) {
  83. return -ENOMEM;
  84. }
  85. dev->dev_private = (void *)adev;
  86. if ((amdgpu_runtime_pm != 0) &&
  87. amdgpu_has_atpx() &&
  88. (amdgpu_is_atpx_hybrid() ||
  89. amdgpu_has_atpx_dgpu_power_cntl()) &&
  90. ((flags & AMD_IS_APU) == 0))
  91. flags |= AMD_IS_PX;
  92. /* amdgpu_device_init should report only fatal error
  93. * like memory allocation failure or iomapping failure,
  94. * or memory manager initialization failure, it must
  95. * properly initialize the GPU MC controller and permit
  96. * VRAM allocation
  97. */
  98. r = amdgpu_device_init(adev, dev, dev->pdev, flags);
  99. if (r) {
  100. dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
  101. goto out;
  102. }
  103. /* Call ACPI methods: require modeset init
  104. * but failure is not fatal
  105. */
  106. if (!r) {
  107. acpi_status = amdgpu_acpi_init(adev);
  108. if (acpi_status)
  109. dev_dbg(&dev->pdev->dev,
  110. "Error during ACPI methods call\n");
  111. }
  112. amdgpu_amdkfd_load_interface(adev);
  113. amdgpu_amdkfd_device_probe(adev);
  114. amdgpu_amdkfd_device_init(adev);
  115. if (amdgpu_device_is_px(dev)) {
  116. pm_runtime_use_autosuspend(dev->dev);
  117. pm_runtime_set_autosuspend_delay(dev->dev, 5000);
  118. pm_runtime_set_active(dev->dev);
  119. pm_runtime_allow(dev->dev);
  120. pm_runtime_mark_last_busy(dev->dev);
  121. pm_runtime_put_autosuspend(dev->dev);
  122. }
  123. out:
  124. if (r) {
  125. /* balance pm_runtime_get_sync in amdgpu_driver_unload_kms */
  126. if (adev->rmmio && amdgpu_device_is_px(dev))
  127. pm_runtime_put_noidle(dev->dev);
  128. amdgpu_driver_unload_kms(dev);
  129. }
  130. return r;
  131. }
  132. static int amdgpu_firmware_info(struct drm_amdgpu_info_firmware *fw_info,
  133. struct drm_amdgpu_query_fw *query_fw,
  134. struct amdgpu_device *adev)
  135. {
  136. switch (query_fw->fw_type) {
  137. case AMDGPU_INFO_FW_VCE:
  138. fw_info->ver = adev->vce.fw_version;
  139. fw_info->feature = adev->vce.fb_version;
  140. break;
  141. case AMDGPU_INFO_FW_UVD:
  142. fw_info->ver = adev->uvd.fw_version;
  143. fw_info->feature = 0;
  144. break;
  145. case AMDGPU_INFO_FW_GMC:
  146. fw_info->ver = adev->mc.fw_version;
  147. fw_info->feature = 0;
  148. break;
  149. case AMDGPU_INFO_FW_GFX_ME:
  150. fw_info->ver = adev->gfx.me_fw_version;
  151. fw_info->feature = adev->gfx.me_feature_version;
  152. break;
  153. case AMDGPU_INFO_FW_GFX_PFP:
  154. fw_info->ver = adev->gfx.pfp_fw_version;
  155. fw_info->feature = adev->gfx.pfp_feature_version;
  156. break;
  157. case AMDGPU_INFO_FW_GFX_CE:
  158. fw_info->ver = adev->gfx.ce_fw_version;
  159. fw_info->feature = adev->gfx.ce_feature_version;
  160. break;
  161. case AMDGPU_INFO_FW_GFX_RLC:
  162. fw_info->ver = adev->gfx.rlc_fw_version;
  163. fw_info->feature = adev->gfx.rlc_feature_version;
  164. break;
  165. case AMDGPU_INFO_FW_GFX_MEC:
  166. if (query_fw->index == 0) {
  167. fw_info->ver = adev->gfx.mec_fw_version;
  168. fw_info->feature = adev->gfx.mec_feature_version;
  169. } else if (query_fw->index == 1) {
  170. fw_info->ver = adev->gfx.mec2_fw_version;
  171. fw_info->feature = adev->gfx.mec2_feature_version;
  172. } else
  173. return -EINVAL;
  174. break;
  175. case AMDGPU_INFO_FW_SMC:
  176. fw_info->ver = adev->pm.fw_version;
  177. fw_info->feature = 0;
  178. break;
  179. case AMDGPU_INFO_FW_SDMA:
  180. if (query_fw->index >= adev->sdma.num_instances)
  181. return -EINVAL;
  182. fw_info->ver = adev->sdma.instance[query_fw->index].fw_version;
  183. fw_info->feature = adev->sdma.instance[query_fw->index].feature_version;
  184. break;
  185. default:
  186. return -EINVAL;
  187. }
  188. return 0;
  189. }
  190. /*
  191. * Userspace get information ioctl
  192. */
  193. /**
  194. * amdgpu_info_ioctl - answer a device specific request.
  195. *
  196. * @adev: amdgpu device pointer
  197. * @data: request object
  198. * @filp: drm filp
  199. *
  200. * This function is used to pass device specific parameters to the userspace
  201. * drivers. Examples include: pci device id, pipeline parms, tiling params,
  202. * etc. (all asics).
  203. * Returns 0 on success, -EINVAL on failure.
  204. */
  205. static int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  206. {
  207. struct amdgpu_device *adev = dev->dev_private;
  208. struct drm_amdgpu_info *info = data;
  209. struct amdgpu_mode_info *minfo = &adev->mode_info;
  210. void __user *out = (void __user *)(long)info->return_pointer;
  211. uint32_t size = info->return_size;
  212. struct drm_crtc *crtc;
  213. uint32_t ui32 = 0;
  214. uint64_t ui64 = 0;
  215. int i, found;
  216. if (!info->return_size || !info->return_pointer)
  217. return -EINVAL;
  218. switch (info->query) {
  219. case AMDGPU_INFO_ACCEL_WORKING:
  220. ui32 = adev->accel_working;
  221. return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
  222. case AMDGPU_INFO_CRTC_FROM_ID:
  223. for (i = 0, found = 0; i < adev->mode_info.num_crtc; i++) {
  224. crtc = (struct drm_crtc *)minfo->crtcs[i];
  225. if (crtc && crtc->base.id == info->mode_crtc.id) {
  226. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  227. ui32 = amdgpu_crtc->crtc_id;
  228. found = 1;
  229. break;
  230. }
  231. }
  232. if (!found) {
  233. DRM_DEBUG_KMS("unknown crtc id %d\n", info->mode_crtc.id);
  234. return -EINVAL;
  235. }
  236. return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
  237. case AMDGPU_INFO_HW_IP_INFO: {
  238. struct drm_amdgpu_info_hw_ip ip = {};
  239. enum amd_ip_block_type type;
  240. uint32_t ring_mask = 0;
  241. uint32_t ib_start_alignment = 0;
  242. uint32_t ib_size_alignment = 0;
  243. if (info->query_hw_ip.ip_instance >= AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
  244. return -EINVAL;
  245. switch (info->query_hw_ip.type) {
  246. case AMDGPU_HW_IP_GFX:
  247. type = AMD_IP_BLOCK_TYPE_GFX;
  248. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  249. ring_mask |= ((adev->gfx.gfx_ring[i].ready ? 1 : 0) << i);
  250. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  251. ib_size_alignment = 8;
  252. break;
  253. case AMDGPU_HW_IP_COMPUTE:
  254. type = AMD_IP_BLOCK_TYPE_GFX;
  255. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  256. ring_mask |= ((adev->gfx.compute_ring[i].ready ? 1 : 0) << i);
  257. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  258. ib_size_alignment = 8;
  259. break;
  260. case AMDGPU_HW_IP_DMA:
  261. type = AMD_IP_BLOCK_TYPE_SDMA;
  262. for (i = 0; i < adev->sdma.num_instances; i++)
  263. ring_mask |= ((adev->sdma.instance[i].ring.ready ? 1 : 0) << i);
  264. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  265. ib_size_alignment = 1;
  266. break;
  267. case AMDGPU_HW_IP_UVD:
  268. type = AMD_IP_BLOCK_TYPE_UVD;
  269. ring_mask = adev->uvd.ring.ready ? 1 : 0;
  270. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  271. ib_size_alignment = 16;
  272. break;
  273. case AMDGPU_HW_IP_VCE:
  274. type = AMD_IP_BLOCK_TYPE_VCE;
  275. for (i = 0; i < adev->vce.num_rings; i++)
  276. ring_mask |= ((adev->vce.ring[i].ready ? 1 : 0) << i);
  277. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  278. ib_size_alignment = 1;
  279. break;
  280. default:
  281. return -EINVAL;
  282. }
  283. for (i = 0; i < adev->num_ip_blocks; i++) {
  284. if (adev->ip_blocks[i].version->type == type &&
  285. adev->ip_blocks[i].status.valid) {
  286. ip.hw_ip_version_major = adev->ip_blocks[i].version->major;
  287. ip.hw_ip_version_minor = adev->ip_blocks[i].version->minor;
  288. ip.capabilities_flags = 0;
  289. ip.available_rings = ring_mask;
  290. ip.ib_start_alignment = ib_start_alignment;
  291. ip.ib_size_alignment = ib_size_alignment;
  292. break;
  293. }
  294. }
  295. return copy_to_user(out, &ip,
  296. min((size_t)size, sizeof(ip))) ? -EFAULT : 0;
  297. }
  298. case AMDGPU_INFO_HW_IP_COUNT: {
  299. enum amd_ip_block_type type;
  300. uint32_t count = 0;
  301. switch (info->query_hw_ip.type) {
  302. case AMDGPU_HW_IP_GFX:
  303. type = AMD_IP_BLOCK_TYPE_GFX;
  304. break;
  305. case AMDGPU_HW_IP_COMPUTE:
  306. type = AMD_IP_BLOCK_TYPE_GFX;
  307. break;
  308. case AMDGPU_HW_IP_DMA:
  309. type = AMD_IP_BLOCK_TYPE_SDMA;
  310. break;
  311. case AMDGPU_HW_IP_UVD:
  312. type = AMD_IP_BLOCK_TYPE_UVD;
  313. break;
  314. case AMDGPU_HW_IP_VCE:
  315. type = AMD_IP_BLOCK_TYPE_VCE;
  316. break;
  317. default:
  318. return -EINVAL;
  319. }
  320. for (i = 0; i < adev->num_ip_blocks; i++)
  321. if (adev->ip_blocks[i].version->type == type &&
  322. adev->ip_blocks[i].status.valid &&
  323. count < AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
  324. count++;
  325. return copy_to_user(out, &count, min(size, 4u)) ? -EFAULT : 0;
  326. }
  327. case AMDGPU_INFO_TIMESTAMP:
  328. ui64 = amdgpu_gfx_get_gpu_clock_counter(adev);
  329. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  330. case AMDGPU_INFO_FW_VERSION: {
  331. struct drm_amdgpu_info_firmware fw_info;
  332. int ret;
  333. /* We only support one instance of each IP block right now. */
  334. if (info->query_fw.ip_instance != 0)
  335. return -EINVAL;
  336. ret = amdgpu_firmware_info(&fw_info, &info->query_fw, adev);
  337. if (ret)
  338. return ret;
  339. return copy_to_user(out, &fw_info,
  340. min((size_t)size, sizeof(fw_info))) ? -EFAULT : 0;
  341. }
  342. case AMDGPU_INFO_NUM_BYTES_MOVED:
  343. ui64 = atomic64_read(&adev->num_bytes_moved);
  344. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  345. case AMDGPU_INFO_NUM_EVICTIONS:
  346. ui64 = atomic64_read(&adev->num_evictions);
  347. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  348. case AMDGPU_INFO_VRAM_USAGE:
  349. ui64 = atomic64_read(&adev->vram_usage);
  350. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  351. case AMDGPU_INFO_VIS_VRAM_USAGE:
  352. ui64 = atomic64_read(&adev->vram_vis_usage);
  353. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  354. case AMDGPU_INFO_GTT_USAGE:
  355. ui64 = atomic64_read(&adev->gtt_usage);
  356. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  357. case AMDGPU_INFO_GDS_CONFIG: {
  358. struct drm_amdgpu_info_gds gds_info;
  359. memset(&gds_info, 0, sizeof(gds_info));
  360. gds_info.gds_gfx_partition_size = adev->gds.mem.gfx_partition_size >> AMDGPU_GDS_SHIFT;
  361. gds_info.compute_partition_size = adev->gds.mem.cs_partition_size >> AMDGPU_GDS_SHIFT;
  362. gds_info.gds_total_size = adev->gds.mem.total_size >> AMDGPU_GDS_SHIFT;
  363. gds_info.gws_per_gfx_partition = adev->gds.gws.gfx_partition_size >> AMDGPU_GWS_SHIFT;
  364. gds_info.gws_per_compute_partition = adev->gds.gws.cs_partition_size >> AMDGPU_GWS_SHIFT;
  365. gds_info.oa_per_gfx_partition = adev->gds.oa.gfx_partition_size >> AMDGPU_OA_SHIFT;
  366. gds_info.oa_per_compute_partition = adev->gds.oa.cs_partition_size >> AMDGPU_OA_SHIFT;
  367. return copy_to_user(out, &gds_info,
  368. min((size_t)size, sizeof(gds_info))) ? -EFAULT : 0;
  369. }
  370. case AMDGPU_INFO_VRAM_GTT: {
  371. struct drm_amdgpu_info_vram_gtt vram_gtt;
  372. vram_gtt.vram_size = adev->mc.real_vram_size;
  373. vram_gtt.vram_size -= adev->vram_pin_size;
  374. vram_gtt.vram_cpu_accessible_size = adev->mc.visible_vram_size;
  375. vram_gtt.vram_cpu_accessible_size -= (adev->vram_pin_size - adev->invisible_pin_size);
  376. vram_gtt.gtt_size = adev->mc.gtt_size;
  377. vram_gtt.gtt_size -= adev->gart_pin_size;
  378. return copy_to_user(out, &vram_gtt,
  379. min((size_t)size, sizeof(vram_gtt))) ? -EFAULT : 0;
  380. }
  381. case AMDGPU_INFO_MEMORY: {
  382. struct drm_amdgpu_memory_info mem;
  383. memset(&mem, 0, sizeof(mem));
  384. mem.vram.total_heap_size = adev->mc.real_vram_size;
  385. mem.vram.usable_heap_size =
  386. adev->mc.real_vram_size - adev->vram_pin_size;
  387. mem.vram.heap_usage = atomic64_read(&adev->vram_usage);
  388. mem.vram.max_allocation = mem.vram.usable_heap_size * 3 / 4;
  389. mem.cpu_accessible_vram.total_heap_size =
  390. adev->mc.visible_vram_size;
  391. mem.cpu_accessible_vram.usable_heap_size =
  392. adev->mc.visible_vram_size -
  393. (adev->vram_pin_size - adev->invisible_pin_size);
  394. mem.cpu_accessible_vram.heap_usage =
  395. atomic64_read(&adev->vram_vis_usage);
  396. mem.cpu_accessible_vram.max_allocation =
  397. mem.cpu_accessible_vram.usable_heap_size * 3 / 4;
  398. mem.gtt.total_heap_size = adev->mc.gtt_size;
  399. mem.gtt.usable_heap_size =
  400. adev->mc.gtt_size - adev->gart_pin_size;
  401. mem.gtt.heap_usage = atomic64_read(&adev->gtt_usage);
  402. mem.gtt.max_allocation = mem.gtt.usable_heap_size * 3 / 4;
  403. return copy_to_user(out, &mem,
  404. min((size_t)size, sizeof(mem)))
  405. ? -EFAULT : 0;
  406. }
  407. case AMDGPU_INFO_READ_MMR_REG: {
  408. unsigned n, alloc_size;
  409. uint32_t *regs;
  410. unsigned se_num = (info->read_mmr_reg.instance >>
  411. AMDGPU_INFO_MMR_SE_INDEX_SHIFT) &
  412. AMDGPU_INFO_MMR_SE_INDEX_MASK;
  413. unsigned sh_num = (info->read_mmr_reg.instance >>
  414. AMDGPU_INFO_MMR_SH_INDEX_SHIFT) &
  415. AMDGPU_INFO_MMR_SH_INDEX_MASK;
  416. /* set full masks if the userspace set all bits
  417. * in the bitfields */
  418. if (se_num == AMDGPU_INFO_MMR_SE_INDEX_MASK)
  419. se_num = 0xffffffff;
  420. if (sh_num == AMDGPU_INFO_MMR_SH_INDEX_MASK)
  421. sh_num = 0xffffffff;
  422. regs = kmalloc_array(info->read_mmr_reg.count, sizeof(*regs), GFP_KERNEL);
  423. if (!regs)
  424. return -ENOMEM;
  425. alloc_size = info->read_mmr_reg.count * sizeof(*regs);
  426. for (i = 0; i < info->read_mmr_reg.count; i++)
  427. if (amdgpu_asic_read_register(adev, se_num, sh_num,
  428. info->read_mmr_reg.dword_offset + i,
  429. &regs[i])) {
  430. DRM_DEBUG_KMS("unallowed offset %#x\n",
  431. info->read_mmr_reg.dword_offset + i);
  432. kfree(regs);
  433. return -EFAULT;
  434. }
  435. n = copy_to_user(out, regs, min(size, alloc_size));
  436. kfree(regs);
  437. return n ? -EFAULT : 0;
  438. }
  439. case AMDGPU_INFO_DEV_INFO: {
  440. struct drm_amdgpu_info_device dev_info = {};
  441. dev_info.device_id = dev->pdev->device;
  442. dev_info.chip_rev = adev->rev_id;
  443. dev_info.external_rev = adev->external_rev_id;
  444. dev_info.pci_rev = dev->pdev->revision;
  445. dev_info.family = adev->family;
  446. dev_info.num_shader_engines = adev->gfx.config.max_shader_engines;
  447. dev_info.num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se;
  448. /* return all clocks in KHz */
  449. dev_info.gpu_counter_freq = amdgpu_asic_get_xclk(adev) * 10;
  450. if (adev->pm.dpm_enabled) {
  451. dev_info.max_engine_clock = amdgpu_dpm_get_sclk(adev, false) * 10;
  452. dev_info.max_memory_clock = amdgpu_dpm_get_mclk(adev, false) * 10;
  453. } else {
  454. dev_info.max_engine_clock = adev->pm.default_sclk * 10;
  455. dev_info.max_memory_clock = adev->pm.default_mclk * 10;
  456. }
  457. dev_info.enabled_rb_pipes_mask = adev->gfx.config.backend_enable_mask;
  458. dev_info.num_rb_pipes = adev->gfx.config.max_backends_per_se *
  459. adev->gfx.config.max_shader_engines;
  460. dev_info.num_hw_gfx_contexts = adev->gfx.config.max_hw_contexts;
  461. dev_info._pad = 0;
  462. dev_info.ids_flags = 0;
  463. if (adev->flags & AMD_IS_APU)
  464. dev_info.ids_flags |= AMDGPU_IDS_FLAGS_FUSION;
  465. if (amdgpu_sriov_vf(adev))
  466. dev_info.ids_flags |= AMDGPU_IDS_FLAGS_PREEMPTION;
  467. dev_info.virtual_address_offset = AMDGPU_VA_RESERVED_SIZE;
  468. dev_info.virtual_address_max = (uint64_t)adev->vm_manager.max_pfn * AMDGPU_GPU_PAGE_SIZE;
  469. dev_info.virtual_address_alignment = max((int)PAGE_SIZE, AMDGPU_GPU_PAGE_SIZE);
  470. dev_info.pte_fragment_size = (1 << AMDGPU_LOG2_PAGES_PER_FRAG) *
  471. AMDGPU_GPU_PAGE_SIZE;
  472. dev_info.gart_page_size = AMDGPU_GPU_PAGE_SIZE;
  473. dev_info.cu_active_number = adev->gfx.cu_info.number;
  474. dev_info.cu_ao_mask = adev->gfx.cu_info.ao_cu_mask;
  475. dev_info.ce_ram_size = adev->gfx.ce_ram_size;
  476. memcpy(&dev_info.cu_bitmap[0], &adev->gfx.cu_info.bitmap[0],
  477. sizeof(adev->gfx.cu_info.bitmap));
  478. dev_info.vram_type = adev->mc.vram_type;
  479. dev_info.vram_bit_width = adev->mc.vram_width;
  480. dev_info.vce_harvest_config = adev->vce.harvest_config;
  481. return copy_to_user(out, &dev_info,
  482. min((size_t)size, sizeof(dev_info))) ? -EFAULT : 0;
  483. }
  484. case AMDGPU_INFO_VCE_CLOCK_TABLE: {
  485. unsigned i;
  486. struct drm_amdgpu_info_vce_clock_table vce_clk_table = {};
  487. struct amd_vce_state *vce_state;
  488. for (i = 0; i < AMDGPU_VCE_CLOCK_TABLE_ENTRIES; i++) {
  489. vce_state = amdgpu_dpm_get_vce_clock_state(adev, i);
  490. if (vce_state) {
  491. vce_clk_table.entries[i].sclk = vce_state->sclk;
  492. vce_clk_table.entries[i].mclk = vce_state->mclk;
  493. vce_clk_table.entries[i].eclk = vce_state->evclk;
  494. vce_clk_table.num_valid_entries++;
  495. }
  496. }
  497. return copy_to_user(out, &vce_clk_table,
  498. min((size_t)size, sizeof(vce_clk_table))) ? -EFAULT : 0;
  499. }
  500. case AMDGPU_INFO_VBIOS: {
  501. uint32_t bios_size = adev->bios_size;
  502. switch (info->vbios_info.type) {
  503. case AMDGPU_INFO_VBIOS_SIZE:
  504. return copy_to_user(out, &bios_size,
  505. min((size_t)size, sizeof(bios_size)))
  506. ? -EFAULT : 0;
  507. case AMDGPU_INFO_VBIOS_IMAGE: {
  508. uint8_t *bios;
  509. uint32_t bios_offset = info->vbios_info.offset;
  510. if (bios_offset >= bios_size)
  511. return -EINVAL;
  512. bios = adev->bios + bios_offset;
  513. return copy_to_user(out, bios,
  514. min((size_t)size, (size_t)(bios_size - bios_offset)))
  515. ? -EFAULT : 0;
  516. }
  517. default:
  518. DRM_DEBUG_KMS("Invalid request %d\n",
  519. info->vbios_info.type);
  520. return -EINVAL;
  521. }
  522. }
  523. default:
  524. DRM_DEBUG_KMS("Invalid request %d\n", info->query);
  525. return -EINVAL;
  526. }
  527. return 0;
  528. }
  529. /*
  530. * Outdated mess for old drm with Xorg being in charge (void function now).
  531. */
  532. /**
  533. * amdgpu_driver_lastclose_kms - drm callback for last close
  534. *
  535. * @dev: drm dev pointer
  536. *
  537. * Switch vga_switcheroo state after last close (all asics).
  538. */
  539. void amdgpu_driver_lastclose_kms(struct drm_device *dev)
  540. {
  541. struct amdgpu_device *adev = dev->dev_private;
  542. amdgpu_fbdev_restore_mode(adev);
  543. vga_switcheroo_process_delayed_switch();
  544. }
  545. /**
  546. * amdgpu_driver_open_kms - drm callback for open
  547. *
  548. * @dev: drm dev pointer
  549. * @file_priv: drm file
  550. *
  551. * On device open, init vm on cayman+ (all asics).
  552. * Returns 0 on success, error on failure.
  553. */
  554. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
  555. {
  556. struct amdgpu_device *adev = dev->dev_private;
  557. struct amdgpu_fpriv *fpriv;
  558. int r;
  559. file_priv->driver_priv = NULL;
  560. r = pm_runtime_get_sync(dev->dev);
  561. if (r < 0)
  562. return r;
  563. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  564. if (unlikely(!fpriv)) {
  565. r = -ENOMEM;
  566. goto out_suspend;
  567. }
  568. r = amdgpu_vm_init(adev, &fpriv->vm);
  569. if (r) {
  570. kfree(fpriv);
  571. goto out_suspend;
  572. }
  573. mutex_init(&fpriv->bo_list_lock);
  574. idr_init(&fpriv->bo_list_handles);
  575. amdgpu_ctx_mgr_init(&fpriv->ctx_mgr);
  576. file_priv->driver_priv = fpriv;
  577. out_suspend:
  578. pm_runtime_mark_last_busy(dev->dev);
  579. pm_runtime_put_autosuspend(dev->dev);
  580. return r;
  581. }
  582. /**
  583. * amdgpu_driver_postclose_kms - drm callback for post close
  584. *
  585. * @dev: drm dev pointer
  586. * @file_priv: drm file
  587. *
  588. * On device post close, tear down vm on cayman+ (all asics).
  589. */
  590. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  591. struct drm_file *file_priv)
  592. {
  593. struct amdgpu_device *adev = dev->dev_private;
  594. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  595. struct amdgpu_bo_list *list;
  596. int handle;
  597. if (!fpriv)
  598. return;
  599. amdgpu_ctx_mgr_fini(&fpriv->ctx_mgr);
  600. amdgpu_uvd_free_handles(adev, file_priv);
  601. amdgpu_vce_free_handles(adev, file_priv);
  602. amdgpu_vm_fini(adev, &fpriv->vm);
  603. idr_for_each_entry(&fpriv->bo_list_handles, list, handle)
  604. amdgpu_bo_list_free(list);
  605. idr_destroy(&fpriv->bo_list_handles);
  606. mutex_destroy(&fpriv->bo_list_lock);
  607. kfree(fpriv);
  608. file_priv->driver_priv = NULL;
  609. pm_runtime_mark_last_busy(dev->dev);
  610. pm_runtime_put_autosuspend(dev->dev);
  611. }
  612. /**
  613. * amdgpu_driver_preclose_kms - drm callback for pre close
  614. *
  615. * @dev: drm dev pointer
  616. * @file_priv: drm file
  617. *
  618. * On device pre close, tear down hyperz and cmask filps on r1xx-r5xx
  619. * (all asics).
  620. */
  621. void amdgpu_driver_preclose_kms(struct drm_device *dev,
  622. struct drm_file *file_priv)
  623. {
  624. pm_runtime_get_sync(dev->dev);
  625. }
  626. /*
  627. * VBlank related functions.
  628. */
  629. /**
  630. * amdgpu_get_vblank_counter_kms - get frame count
  631. *
  632. * @dev: drm dev pointer
  633. * @pipe: crtc to get the frame count from
  634. *
  635. * Gets the frame count on the requested crtc (all asics).
  636. * Returns frame count on success, -EINVAL on failure.
  637. */
  638. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe)
  639. {
  640. struct amdgpu_device *adev = dev->dev_private;
  641. int vpos, hpos, stat;
  642. u32 count;
  643. if (pipe >= adev->mode_info.num_crtc) {
  644. DRM_ERROR("Invalid crtc %u\n", pipe);
  645. return -EINVAL;
  646. }
  647. /* The hw increments its frame counter at start of vsync, not at start
  648. * of vblank, as is required by DRM core vblank counter handling.
  649. * Cook the hw count here to make it appear to the caller as if it
  650. * incremented at start of vblank. We measure distance to start of
  651. * vblank in vpos. vpos therefore will be >= 0 between start of vblank
  652. * and start of vsync, so vpos >= 0 means to bump the hw frame counter
  653. * result by 1 to give the proper appearance to caller.
  654. */
  655. if (adev->mode_info.crtcs[pipe]) {
  656. /* Repeat readout if needed to provide stable result if
  657. * we cross start of vsync during the queries.
  658. */
  659. do {
  660. count = amdgpu_display_vblank_get_counter(adev, pipe);
  661. /* Ask amdgpu_get_crtc_scanoutpos to return vpos as
  662. * distance to start of vblank, instead of regular
  663. * vertical scanout pos.
  664. */
  665. stat = amdgpu_get_crtc_scanoutpos(
  666. dev, pipe, GET_DISTANCE_TO_VBLANKSTART,
  667. &vpos, &hpos, NULL, NULL,
  668. &adev->mode_info.crtcs[pipe]->base.hwmode);
  669. } while (count != amdgpu_display_vblank_get_counter(adev, pipe));
  670. if (((stat & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE)) !=
  671. (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE))) {
  672. DRM_DEBUG_VBL("Query failed! stat %d\n", stat);
  673. } else {
  674. DRM_DEBUG_VBL("crtc %d: dist from vblank start %d\n",
  675. pipe, vpos);
  676. /* Bump counter if we are at >= leading edge of vblank,
  677. * but before vsync where vpos would turn negative and
  678. * the hw counter really increments.
  679. */
  680. if (vpos >= 0)
  681. count++;
  682. }
  683. } else {
  684. /* Fallback to use value as is. */
  685. count = amdgpu_display_vblank_get_counter(adev, pipe);
  686. DRM_DEBUG_VBL("NULL mode info! Returned count may be wrong.\n");
  687. }
  688. return count;
  689. }
  690. /**
  691. * amdgpu_enable_vblank_kms - enable vblank interrupt
  692. *
  693. * @dev: drm dev pointer
  694. * @pipe: crtc to enable vblank interrupt for
  695. *
  696. * Enable the interrupt on the requested crtc (all asics).
  697. * Returns 0 on success, -EINVAL on failure.
  698. */
  699. int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe)
  700. {
  701. struct amdgpu_device *adev = dev->dev_private;
  702. int idx = amdgpu_crtc_idx_to_irq_type(adev, pipe);
  703. return amdgpu_irq_get(adev, &adev->crtc_irq, idx);
  704. }
  705. /**
  706. * amdgpu_disable_vblank_kms - disable vblank interrupt
  707. *
  708. * @dev: drm dev pointer
  709. * @pipe: crtc to disable vblank interrupt for
  710. *
  711. * Disable the interrupt on the requested crtc (all asics).
  712. */
  713. void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe)
  714. {
  715. struct amdgpu_device *adev = dev->dev_private;
  716. int idx = amdgpu_crtc_idx_to_irq_type(adev, pipe);
  717. amdgpu_irq_put(adev, &adev->crtc_irq, idx);
  718. }
  719. /**
  720. * amdgpu_get_vblank_timestamp_kms - get vblank timestamp
  721. *
  722. * @dev: drm dev pointer
  723. * @crtc: crtc to get the timestamp for
  724. * @max_error: max error
  725. * @vblank_time: time value
  726. * @flags: flags passed to the driver
  727. *
  728. * Gets the timestamp on the requested crtc based on the
  729. * scanout position. (all asics).
  730. * Returns postive status flags on success, negative error on failure.
  731. */
  732. int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
  733. int *max_error,
  734. struct timeval *vblank_time,
  735. unsigned flags)
  736. {
  737. struct drm_crtc *crtc;
  738. struct amdgpu_device *adev = dev->dev_private;
  739. if (pipe >= dev->num_crtcs) {
  740. DRM_ERROR("Invalid crtc %u\n", pipe);
  741. return -EINVAL;
  742. }
  743. /* Get associated drm_crtc: */
  744. crtc = &adev->mode_info.crtcs[pipe]->base;
  745. if (!crtc) {
  746. /* This can occur on driver load if some component fails to
  747. * initialize completely and driver is unloaded */
  748. DRM_ERROR("Uninitialized crtc %d\n", pipe);
  749. return -EINVAL;
  750. }
  751. /* Helper routine in DRM core does all the work: */
  752. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  753. vblank_time, flags,
  754. &crtc->hwmode);
  755. }
  756. const struct drm_ioctl_desc amdgpu_ioctls_kms[] = {
  757. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_CREATE, amdgpu_gem_create_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  758. DRM_IOCTL_DEF_DRV(AMDGPU_CTX, amdgpu_ctx_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  759. DRM_IOCTL_DEF_DRV(AMDGPU_BO_LIST, amdgpu_bo_list_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  760. /* KMS */
  761. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_MMAP, amdgpu_gem_mmap_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  762. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_WAIT_IDLE, amdgpu_gem_wait_idle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  763. DRM_IOCTL_DEF_DRV(AMDGPU_CS, amdgpu_cs_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  764. DRM_IOCTL_DEF_DRV(AMDGPU_INFO, amdgpu_info_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  765. DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_CS, amdgpu_cs_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  766. DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_FENCES, amdgpu_cs_wait_fences_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  767. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_METADATA, amdgpu_gem_metadata_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  768. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_VA, amdgpu_gem_va_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  769. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_OP, amdgpu_gem_op_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  770. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_USERPTR, amdgpu_gem_userptr_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  771. };
  772. const int amdgpu_max_kms_ioctl = ARRAY_SIZE(amdgpu_ioctls_kms);
  773. /*
  774. * Debugfs info
  775. */
  776. #if defined(CONFIG_DEBUG_FS)
  777. static int amdgpu_debugfs_firmware_info(struct seq_file *m, void *data)
  778. {
  779. struct drm_info_node *node = (struct drm_info_node *) m->private;
  780. struct drm_device *dev = node->minor->dev;
  781. struct amdgpu_device *adev = dev->dev_private;
  782. struct drm_amdgpu_info_firmware fw_info;
  783. struct drm_amdgpu_query_fw query_fw;
  784. int ret, i;
  785. /* VCE */
  786. query_fw.fw_type = AMDGPU_INFO_FW_VCE;
  787. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  788. if (ret)
  789. return ret;
  790. seq_printf(m, "VCE feature version: %u, firmware version: 0x%08x\n",
  791. fw_info.feature, fw_info.ver);
  792. /* UVD */
  793. query_fw.fw_type = AMDGPU_INFO_FW_UVD;
  794. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  795. if (ret)
  796. return ret;
  797. seq_printf(m, "UVD feature version: %u, firmware version: 0x%08x\n",
  798. fw_info.feature, fw_info.ver);
  799. /* GMC */
  800. query_fw.fw_type = AMDGPU_INFO_FW_GMC;
  801. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  802. if (ret)
  803. return ret;
  804. seq_printf(m, "MC feature version: %u, firmware version: 0x%08x\n",
  805. fw_info.feature, fw_info.ver);
  806. /* ME */
  807. query_fw.fw_type = AMDGPU_INFO_FW_GFX_ME;
  808. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  809. if (ret)
  810. return ret;
  811. seq_printf(m, "ME feature version: %u, firmware version: 0x%08x\n",
  812. fw_info.feature, fw_info.ver);
  813. /* PFP */
  814. query_fw.fw_type = AMDGPU_INFO_FW_GFX_PFP;
  815. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  816. if (ret)
  817. return ret;
  818. seq_printf(m, "PFP feature version: %u, firmware version: 0x%08x\n",
  819. fw_info.feature, fw_info.ver);
  820. /* CE */
  821. query_fw.fw_type = AMDGPU_INFO_FW_GFX_CE;
  822. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  823. if (ret)
  824. return ret;
  825. seq_printf(m, "CE feature version: %u, firmware version: 0x%08x\n",
  826. fw_info.feature, fw_info.ver);
  827. /* RLC */
  828. query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC;
  829. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  830. if (ret)
  831. return ret;
  832. seq_printf(m, "RLC feature version: %u, firmware version: 0x%08x\n",
  833. fw_info.feature, fw_info.ver);
  834. /* MEC */
  835. query_fw.fw_type = AMDGPU_INFO_FW_GFX_MEC;
  836. query_fw.index = 0;
  837. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  838. if (ret)
  839. return ret;
  840. seq_printf(m, "MEC feature version: %u, firmware version: 0x%08x\n",
  841. fw_info.feature, fw_info.ver);
  842. /* MEC2 */
  843. if (adev->asic_type == CHIP_KAVERI ||
  844. (adev->asic_type > CHIP_TOPAZ && adev->asic_type != CHIP_STONEY)) {
  845. query_fw.index = 1;
  846. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  847. if (ret)
  848. return ret;
  849. seq_printf(m, "MEC2 feature version: %u, firmware version: 0x%08x\n",
  850. fw_info.feature, fw_info.ver);
  851. }
  852. /* SMC */
  853. query_fw.fw_type = AMDGPU_INFO_FW_SMC;
  854. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  855. if (ret)
  856. return ret;
  857. seq_printf(m, "SMC feature version: %u, firmware version: 0x%08x\n",
  858. fw_info.feature, fw_info.ver);
  859. /* SDMA */
  860. query_fw.fw_type = AMDGPU_INFO_FW_SDMA;
  861. for (i = 0; i < adev->sdma.num_instances; i++) {
  862. query_fw.index = i;
  863. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  864. if (ret)
  865. return ret;
  866. seq_printf(m, "SDMA%d feature version: %u, firmware version: 0x%08x\n",
  867. i, fw_info.feature, fw_info.ver);
  868. }
  869. return 0;
  870. }
  871. static const struct drm_info_list amdgpu_firmware_info_list[] = {
  872. {"amdgpu_firmware_info", amdgpu_debugfs_firmware_info, 0, NULL},
  873. };
  874. #endif
  875. int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev)
  876. {
  877. #if defined(CONFIG_DEBUG_FS)
  878. return amdgpu_debugfs_add_files(adev, amdgpu_firmware_info_list,
  879. ARRAY_SIZE(amdgpu_firmware_info_list));
  880. #else
  881. return 0;
  882. #endif
  883. }