emu10k1_main.c 68 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147
  1. /*
  2. * Copyright (c) by Jaroslav Kysela <perex@perex.cz>
  3. * Creative Labs, Inc.
  4. * Routines for control of EMU10K1 chips
  5. *
  6. * Copyright (c) by James Courtier-Dutton <James@superbug.co.uk>
  7. * Added support for Audigy 2 Value.
  8. * Added EMU 1010 support.
  9. * General bug fixes and enhancements.
  10. *
  11. *
  12. * BUGS:
  13. * --
  14. *
  15. * TODO:
  16. * --
  17. *
  18. * This program is free software; you can redistribute it and/or modify
  19. * it under the terms of the GNU General Public License as published by
  20. * the Free Software Foundation; either version 2 of the License, or
  21. * (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  31. *
  32. */
  33. #include <linux/sched.h>
  34. #include <linux/kthread.h>
  35. #include <linux/delay.h>
  36. #include <linux/init.h>
  37. #include <linux/module.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/pci.h>
  40. #include <linux/slab.h>
  41. #include <linux/vmalloc.h>
  42. #include <linux/mutex.h>
  43. #include <sound/core.h>
  44. #include <sound/emu10k1.h>
  45. #include <linux/firmware.h>
  46. #include "p16v.h"
  47. #include "tina2.h"
  48. #include "p17v.h"
  49. #define HANA_FILENAME "emu/hana.fw"
  50. #define DOCK_FILENAME "emu/audio_dock.fw"
  51. #define EMU1010B_FILENAME "emu/emu1010b.fw"
  52. #define MICRO_DOCK_FILENAME "emu/micro_dock.fw"
  53. #define EMU0404_FILENAME "emu/emu0404.fw"
  54. #define EMU1010_NOTEBOOK_FILENAME "emu/emu1010_notebook.fw"
  55. MODULE_FIRMWARE(HANA_FILENAME);
  56. MODULE_FIRMWARE(DOCK_FILENAME);
  57. MODULE_FIRMWARE(EMU1010B_FILENAME);
  58. MODULE_FIRMWARE(MICRO_DOCK_FILENAME);
  59. MODULE_FIRMWARE(EMU0404_FILENAME);
  60. MODULE_FIRMWARE(EMU1010_NOTEBOOK_FILENAME);
  61. /*************************************************************************
  62. * EMU10K1 init / done
  63. *************************************************************************/
  64. void snd_emu10k1_voice_init(struct snd_emu10k1 *emu, int ch)
  65. {
  66. snd_emu10k1_ptr_write(emu, DCYSUSV, ch, 0);
  67. snd_emu10k1_ptr_write(emu, IP, ch, 0);
  68. snd_emu10k1_ptr_write(emu, VTFT, ch, 0xffff);
  69. snd_emu10k1_ptr_write(emu, CVCF, ch, 0xffff);
  70. snd_emu10k1_ptr_write(emu, PTRX, ch, 0);
  71. snd_emu10k1_ptr_write(emu, CPF, ch, 0);
  72. snd_emu10k1_ptr_write(emu, CCR, ch, 0);
  73. snd_emu10k1_ptr_write(emu, PSST, ch, 0);
  74. snd_emu10k1_ptr_write(emu, DSL, ch, 0x10);
  75. snd_emu10k1_ptr_write(emu, CCCA, ch, 0);
  76. snd_emu10k1_ptr_write(emu, Z1, ch, 0);
  77. snd_emu10k1_ptr_write(emu, Z2, ch, 0);
  78. snd_emu10k1_ptr_write(emu, FXRT, ch, 0x32100000);
  79. snd_emu10k1_ptr_write(emu, ATKHLDM, ch, 0);
  80. snd_emu10k1_ptr_write(emu, DCYSUSM, ch, 0);
  81. snd_emu10k1_ptr_write(emu, IFATN, ch, 0xffff);
  82. snd_emu10k1_ptr_write(emu, PEFE, ch, 0);
  83. snd_emu10k1_ptr_write(emu, FMMOD, ch, 0);
  84. snd_emu10k1_ptr_write(emu, TREMFRQ, ch, 24); /* 1 Hz */
  85. snd_emu10k1_ptr_write(emu, FM2FRQ2, ch, 24); /* 1 Hz */
  86. snd_emu10k1_ptr_write(emu, TEMPENV, ch, 0);
  87. /*** these are last so OFF prevents writing ***/
  88. snd_emu10k1_ptr_write(emu, LFOVAL2, ch, 0);
  89. snd_emu10k1_ptr_write(emu, LFOVAL1, ch, 0);
  90. snd_emu10k1_ptr_write(emu, ATKHLDV, ch, 0);
  91. snd_emu10k1_ptr_write(emu, ENVVOL, ch, 0);
  92. snd_emu10k1_ptr_write(emu, ENVVAL, ch, 0);
  93. /* Audigy extra stuffs */
  94. if (emu->audigy) {
  95. snd_emu10k1_ptr_write(emu, 0x4c, ch, 0); /* ?? */
  96. snd_emu10k1_ptr_write(emu, 0x4d, ch, 0); /* ?? */
  97. snd_emu10k1_ptr_write(emu, 0x4e, ch, 0); /* ?? */
  98. snd_emu10k1_ptr_write(emu, 0x4f, ch, 0); /* ?? */
  99. snd_emu10k1_ptr_write(emu, A_FXRT1, ch, 0x03020100);
  100. snd_emu10k1_ptr_write(emu, A_FXRT2, ch, 0x3f3f3f3f);
  101. snd_emu10k1_ptr_write(emu, A_SENDAMOUNTS, ch, 0);
  102. }
  103. }
  104. static unsigned int spi_dac_init[] = {
  105. 0x00ff,
  106. 0x02ff,
  107. 0x0400,
  108. 0x0520,
  109. 0x0600,
  110. 0x08ff,
  111. 0x0aff,
  112. 0x0cff,
  113. 0x0eff,
  114. 0x10ff,
  115. 0x1200,
  116. 0x1400,
  117. 0x1480,
  118. 0x1800,
  119. 0x1aff,
  120. 0x1cff,
  121. 0x1e00,
  122. 0x0530,
  123. 0x0602,
  124. 0x0622,
  125. 0x1400,
  126. };
  127. static unsigned int i2c_adc_init[][2] = {
  128. { 0x17, 0x00 }, /* Reset */
  129. { 0x07, 0x00 }, /* Timeout */
  130. { 0x0b, 0x22 }, /* Interface control */
  131. { 0x0c, 0x22 }, /* Master mode control */
  132. { 0x0d, 0x08 }, /* Powerdown control */
  133. { 0x0e, 0xcf }, /* Attenuation Left 0x01 = -103dB, 0xff = 24dB */
  134. { 0x0f, 0xcf }, /* Attenuation Right 0.5dB steps */
  135. { 0x10, 0x7b }, /* ALC Control 1 */
  136. { 0x11, 0x00 }, /* ALC Control 2 */
  137. { 0x12, 0x32 }, /* ALC Control 3 */
  138. { 0x13, 0x00 }, /* Noise gate control */
  139. { 0x14, 0xa6 }, /* Limiter control */
  140. { 0x15, ADC_MUX_2 }, /* ADC Mixer control. Mic for A2ZS Notebook */
  141. };
  142. static int snd_emu10k1_init(struct snd_emu10k1 *emu, int enable_ir, int resume)
  143. {
  144. unsigned int silent_page;
  145. int ch;
  146. u32 tmp;
  147. /* disable audio and lock cache */
  148. outl(HCFG_LOCKSOUNDCACHE | HCFG_LOCKTANKCACHE_MASK |
  149. HCFG_MUTEBUTTONENABLE, emu->port + HCFG);
  150. /* reset recording buffers */
  151. snd_emu10k1_ptr_write(emu, MICBS, 0, ADCBS_BUFSIZE_NONE);
  152. snd_emu10k1_ptr_write(emu, MICBA, 0, 0);
  153. snd_emu10k1_ptr_write(emu, FXBS, 0, ADCBS_BUFSIZE_NONE);
  154. snd_emu10k1_ptr_write(emu, FXBA, 0, 0);
  155. snd_emu10k1_ptr_write(emu, ADCBS, 0, ADCBS_BUFSIZE_NONE);
  156. snd_emu10k1_ptr_write(emu, ADCBA, 0, 0);
  157. /* disable channel interrupt */
  158. outl(0, emu->port + INTE);
  159. snd_emu10k1_ptr_write(emu, CLIEL, 0, 0);
  160. snd_emu10k1_ptr_write(emu, CLIEH, 0, 0);
  161. snd_emu10k1_ptr_write(emu, SOLEL, 0, 0);
  162. snd_emu10k1_ptr_write(emu, SOLEH, 0, 0);
  163. if (emu->audigy) {
  164. /* set SPDIF bypass mode */
  165. snd_emu10k1_ptr_write(emu, SPBYPASS, 0, SPBYPASS_FORMAT);
  166. /* enable rear left + rear right AC97 slots */
  167. snd_emu10k1_ptr_write(emu, AC97SLOT, 0, AC97SLOT_REAR_RIGHT |
  168. AC97SLOT_REAR_LEFT);
  169. }
  170. /* init envelope engine */
  171. for (ch = 0; ch < NUM_G; ch++)
  172. snd_emu10k1_voice_init(emu, ch);
  173. snd_emu10k1_ptr_write(emu, SPCS0, 0, emu->spdif_bits[0]);
  174. snd_emu10k1_ptr_write(emu, SPCS1, 0, emu->spdif_bits[1]);
  175. snd_emu10k1_ptr_write(emu, SPCS2, 0, emu->spdif_bits[2]);
  176. if (emu->card_capabilities->ca0151_chip) { /* audigy2 */
  177. /* Hacks for Alice3 to work independent of haP16V driver */
  178. /* Setup SRCMulti_I2S SamplingRate */
  179. tmp = snd_emu10k1_ptr_read(emu, A_SPDIF_SAMPLERATE, 0);
  180. tmp &= 0xfffff1ff;
  181. tmp |= (0x2<<9);
  182. snd_emu10k1_ptr_write(emu, A_SPDIF_SAMPLERATE, 0, tmp);
  183. /* Setup SRCSel (Enable Spdif,I2S SRCMulti) */
  184. snd_emu10k1_ptr20_write(emu, SRCSel, 0, 0x14);
  185. /* Setup SRCMulti Input Audio Enable */
  186. /* Use 0xFFFFFFFF to enable P16V sounds. */
  187. snd_emu10k1_ptr20_write(emu, SRCMULTI_ENABLE, 0, 0xFFFFFFFF);
  188. /* Enabled Phased (8-channel) P16V playback */
  189. outl(0x0201, emu->port + HCFG2);
  190. /* Set playback routing. */
  191. snd_emu10k1_ptr20_write(emu, CAPTURE_P16V_SOURCE, 0, 0x78e4);
  192. }
  193. if (emu->card_capabilities->ca0108_chip) { /* audigy2 Value */
  194. /* Hacks for Alice3 to work independent of haP16V driver */
  195. dev_info(emu->card->dev, "Audigy2 value: Special config.\n");
  196. /* Setup SRCMulti_I2S SamplingRate */
  197. tmp = snd_emu10k1_ptr_read(emu, A_SPDIF_SAMPLERATE, 0);
  198. tmp &= 0xfffff1ff;
  199. tmp |= (0x2<<9);
  200. snd_emu10k1_ptr_write(emu, A_SPDIF_SAMPLERATE, 0, tmp);
  201. /* Setup SRCSel (Enable Spdif,I2S SRCMulti) */
  202. outl(0x600000, emu->port + 0x20);
  203. outl(0x14, emu->port + 0x24);
  204. /* Setup SRCMulti Input Audio Enable */
  205. outl(0x7b0000, emu->port + 0x20);
  206. outl(0xFF000000, emu->port + 0x24);
  207. /* Setup SPDIF Out Audio Enable */
  208. /* The Audigy 2 Value has a separate SPDIF out,
  209. * so no need for a mixer switch
  210. */
  211. outl(0x7a0000, emu->port + 0x20);
  212. outl(0xFF000000, emu->port + 0x24);
  213. tmp = inl(emu->port + A_IOCFG) & ~0x8; /* Clear bit 3 */
  214. outl(tmp, emu->port + A_IOCFG);
  215. }
  216. if (emu->card_capabilities->spi_dac) { /* Audigy 2 ZS Notebook with DAC Wolfson WM8768/WM8568 */
  217. int size, n;
  218. size = ARRAY_SIZE(spi_dac_init);
  219. for (n = 0; n < size; n++)
  220. snd_emu10k1_spi_write(emu, spi_dac_init[n]);
  221. snd_emu10k1_ptr20_write(emu, 0x60, 0, 0x10);
  222. /* Enable GPIOs
  223. * GPIO0: Unknown
  224. * GPIO1: Speakers-enabled.
  225. * GPIO2: Unknown
  226. * GPIO3: Unknown
  227. * GPIO4: IEC958 Output on.
  228. * GPIO5: Unknown
  229. * GPIO6: Unknown
  230. * GPIO7: Unknown
  231. */
  232. outl(0x76, emu->port + A_IOCFG); /* Windows uses 0x3f76 */
  233. }
  234. if (emu->card_capabilities->i2c_adc) { /* Audigy 2 ZS Notebook with ADC Wolfson WM8775 */
  235. int size, n;
  236. snd_emu10k1_ptr20_write(emu, P17V_I2S_SRC_SEL, 0, 0x2020205f);
  237. tmp = inl(emu->port + A_IOCFG);
  238. outl(tmp | 0x4, emu->port + A_IOCFG); /* Set bit 2 for mic input */
  239. tmp = inl(emu->port + A_IOCFG);
  240. size = ARRAY_SIZE(i2c_adc_init);
  241. for (n = 0; n < size; n++)
  242. snd_emu10k1_i2c_write(emu, i2c_adc_init[n][0], i2c_adc_init[n][1]);
  243. for (n = 0; n < 4; n++) {
  244. emu->i2c_capture_volume[n][0] = 0xcf;
  245. emu->i2c_capture_volume[n][1] = 0xcf;
  246. }
  247. }
  248. snd_emu10k1_ptr_write(emu, PTB, 0, emu->ptb_pages.addr);
  249. snd_emu10k1_ptr_write(emu, TCB, 0, 0); /* taken from original driver */
  250. snd_emu10k1_ptr_write(emu, TCBS, 0, 4); /* taken from original driver */
  251. silent_page = (emu->silent_page.addr << 1) | MAP_PTI_MASK;
  252. for (ch = 0; ch < NUM_G; ch++) {
  253. snd_emu10k1_ptr_write(emu, MAPA, ch, silent_page);
  254. snd_emu10k1_ptr_write(emu, MAPB, ch, silent_page);
  255. }
  256. if (emu->card_capabilities->emu_model) {
  257. outl(HCFG_AUTOMUTE_ASYNC |
  258. HCFG_EMU32_SLAVE |
  259. HCFG_AUDIOENABLE, emu->port + HCFG);
  260. /*
  261. * Hokay, setup HCFG
  262. * Mute Disable Audio = 0
  263. * Lock Tank Memory = 1
  264. * Lock Sound Memory = 0
  265. * Auto Mute = 1
  266. */
  267. } else if (emu->audigy) {
  268. if (emu->revision == 4) /* audigy2 */
  269. outl(HCFG_AUDIOENABLE |
  270. HCFG_AC3ENABLE_CDSPDIF |
  271. HCFG_AC3ENABLE_GPSPDIF |
  272. HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
  273. else
  274. outl(HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
  275. /* FIXME: Remove all these emu->model and replace it with a card recognition parameter,
  276. * e.g. card_capabilities->joystick */
  277. } else if (emu->model == 0x20 ||
  278. emu->model == 0xc400 ||
  279. (emu->model == 0x21 && emu->revision < 6))
  280. outl(HCFG_LOCKTANKCACHE_MASK | HCFG_AUTOMUTE, emu->port + HCFG);
  281. else
  282. /* With on-chip joystick */
  283. outl(HCFG_LOCKTANKCACHE_MASK | HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
  284. if (enable_ir) { /* enable IR for SB Live */
  285. if (emu->card_capabilities->emu_model) {
  286. ; /* Disable all access to A_IOCFG for the emu1010 */
  287. } else if (emu->card_capabilities->i2c_adc) {
  288. ; /* Disable A_IOCFG for Audigy 2 ZS Notebook */
  289. } else if (emu->audigy) {
  290. unsigned int reg = inl(emu->port + A_IOCFG);
  291. outl(reg | A_IOCFG_GPOUT2, emu->port + A_IOCFG);
  292. udelay(500);
  293. outl(reg | A_IOCFG_GPOUT1 | A_IOCFG_GPOUT2, emu->port + A_IOCFG);
  294. udelay(100);
  295. outl(reg, emu->port + A_IOCFG);
  296. } else {
  297. unsigned int reg = inl(emu->port + HCFG);
  298. outl(reg | HCFG_GPOUT2, emu->port + HCFG);
  299. udelay(500);
  300. outl(reg | HCFG_GPOUT1 | HCFG_GPOUT2, emu->port + HCFG);
  301. udelay(100);
  302. outl(reg, emu->port + HCFG);
  303. }
  304. }
  305. if (emu->card_capabilities->emu_model) {
  306. ; /* Disable all access to A_IOCFG for the emu1010 */
  307. } else if (emu->card_capabilities->i2c_adc) {
  308. ; /* Disable A_IOCFG for Audigy 2 ZS Notebook */
  309. } else if (emu->audigy) { /* enable analog output */
  310. unsigned int reg = inl(emu->port + A_IOCFG);
  311. outl(reg | A_IOCFG_GPOUT0, emu->port + A_IOCFG);
  312. }
  313. return 0;
  314. }
  315. static void snd_emu10k1_audio_enable(struct snd_emu10k1 *emu)
  316. {
  317. /*
  318. * Enable the audio bit
  319. */
  320. outl(inl(emu->port + HCFG) | HCFG_AUDIOENABLE, emu->port + HCFG);
  321. /* Enable analog/digital outs on audigy */
  322. if (emu->card_capabilities->emu_model) {
  323. ; /* Disable all access to A_IOCFG for the emu1010 */
  324. } else if (emu->card_capabilities->i2c_adc) {
  325. ; /* Disable A_IOCFG for Audigy 2 ZS Notebook */
  326. } else if (emu->audigy) {
  327. outl(inl(emu->port + A_IOCFG) & ~0x44, emu->port + A_IOCFG);
  328. if (emu->card_capabilities->ca0151_chip) { /* audigy2 */
  329. /* Unmute Analog now. Set GPO6 to 1 for Apollo.
  330. * This has to be done after init ALice3 I2SOut beyond 48KHz.
  331. * So, sequence is important. */
  332. outl(inl(emu->port + A_IOCFG) | 0x0040, emu->port + A_IOCFG);
  333. } else if (emu->card_capabilities->ca0108_chip) { /* audigy2 value */
  334. /* Unmute Analog now. */
  335. outl(inl(emu->port + A_IOCFG) | 0x0060, emu->port + A_IOCFG);
  336. } else {
  337. /* Disable routing from AC97 line out to Front speakers */
  338. outl(inl(emu->port + A_IOCFG) | 0x0080, emu->port + A_IOCFG);
  339. }
  340. }
  341. #if 0
  342. {
  343. unsigned int tmp;
  344. /* FIXME: the following routine disables LiveDrive-II !! */
  345. /* TOSLink detection */
  346. emu->tos_link = 0;
  347. tmp = inl(emu->port + HCFG);
  348. if (tmp & (HCFG_GPINPUT0 | HCFG_GPINPUT1)) {
  349. outl(tmp|0x800, emu->port + HCFG);
  350. udelay(50);
  351. if (tmp != (inl(emu->port + HCFG) & ~0x800)) {
  352. emu->tos_link = 1;
  353. outl(tmp, emu->port + HCFG);
  354. }
  355. }
  356. }
  357. #endif
  358. snd_emu10k1_intr_enable(emu, INTE_PCIERRORENABLE);
  359. }
  360. int snd_emu10k1_done(struct snd_emu10k1 *emu)
  361. {
  362. int ch;
  363. outl(0, emu->port + INTE);
  364. /*
  365. * Shutdown the chip
  366. */
  367. for (ch = 0; ch < NUM_G; ch++)
  368. snd_emu10k1_ptr_write(emu, DCYSUSV, ch, 0);
  369. for (ch = 0; ch < NUM_G; ch++) {
  370. snd_emu10k1_ptr_write(emu, VTFT, ch, 0);
  371. snd_emu10k1_ptr_write(emu, CVCF, ch, 0);
  372. snd_emu10k1_ptr_write(emu, PTRX, ch, 0);
  373. snd_emu10k1_ptr_write(emu, CPF, ch, 0);
  374. }
  375. /* reset recording buffers */
  376. snd_emu10k1_ptr_write(emu, MICBS, 0, 0);
  377. snd_emu10k1_ptr_write(emu, MICBA, 0, 0);
  378. snd_emu10k1_ptr_write(emu, FXBS, 0, 0);
  379. snd_emu10k1_ptr_write(emu, FXBA, 0, 0);
  380. snd_emu10k1_ptr_write(emu, FXWC, 0, 0);
  381. snd_emu10k1_ptr_write(emu, ADCBS, 0, ADCBS_BUFSIZE_NONE);
  382. snd_emu10k1_ptr_write(emu, ADCBA, 0, 0);
  383. snd_emu10k1_ptr_write(emu, TCBS, 0, TCBS_BUFFSIZE_16K);
  384. snd_emu10k1_ptr_write(emu, TCB, 0, 0);
  385. if (emu->audigy)
  386. snd_emu10k1_ptr_write(emu, A_DBG, 0, A_DBG_SINGLE_STEP);
  387. else
  388. snd_emu10k1_ptr_write(emu, DBG, 0, EMU10K1_DBG_SINGLE_STEP);
  389. /* disable channel interrupt */
  390. snd_emu10k1_ptr_write(emu, CLIEL, 0, 0);
  391. snd_emu10k1_ptr_write(emu, CLIEH, 0, 0);
  392. snd_emu10k1_ptr_write(emu, SOLEL, 0, 0);
  393. snd_emu10k1_ptr_write(emu, SOLEH, 0, 0);
  394. /* disable audio and lock cache */
  395. outl(HCFG_LOCKSOUNDCACHE | HCFG_LOCKTANKCACHE_MASK | HCFG_MUTEBUTTONENABLE, emu->port + HCFG);
  396. snd_emu10k1_ptr_write(emu, PTB, 0, 0);
  397. return 0;
  398. }
  399. /*************************************************************************
  400. * ECARD functional implementation
  401. *************************************************************************/
  402. /* In A1 Silicon, these bits are in the HC register */
  403. #define HOOKN_BIT (1L << 12)
  404. #define HANDN_BIT (1L << 11)
  405. #define PULSEN_BIT (1L << 10)
  406. #define EC_GDI1 (1 << 13)
  407. #define EC_GDI0 (1 << 14)
  408. #define EC_NUM_CONTROL_BITS 20
  409. #define EC_AC3_DATA_SELN 0x0001L
  410. #define EC_EE_DATA_SEL 0x0002L
  411. #define EC_EE_CNTRL_SELN 0x0004L
  412. #define EC_EECLK 0x0008L
  413. #define EC_EECS 0x0010L
  414. #define EC_EESDO 0x0020L
  415. #define EC_TRIM_CSN 0x0040L
  416. #define EC_TRIM_SCLK 0x0080L
  417. #define EC_TRIM_SDATA 0x0100L
  418. #define EC_TRIM_MUTEN 0x0200L
  419. #define EC_ADCCAL 0x0400L
  420. #define EC_ADCRSTN 0x0800L
  421. #define EC_DACCAL 0x1000L
  422. #define EC_DACMUTEN 0x2000L
  423. #define EC_LEDN 0x4000L
  424. #define EC_SPDIF0_SEL_SHIFT 15
  425. #define EC_SPDIF1_SEL_SHIFT 17
  426. #define EC_SPDIF0_SEL_MASK (0x3L << EC_SPDIF0_SEL_SHIFT)
  427. #define EC_SPDIF1_SEL_MASK (0x7L << EC_SPDIF1_SEL_SHIFT)
  428. #define EC_SPDIF0_SELECT(_x) (((_x) << EC_SPDIF0_SEL_SHIFT) & EC_SPDIF0_SEL_MASK)
  429. #define EC_SPDIF1_SELECT(_x) (((_x) << EC_SPDIF1_SEL_SHIFT) & EC_SPDIF1_SEL_MASK)
  430. #define EC_CURRENT_PROM_VERSION 0x01 /* Self-explanatory. This should
  431. * be incremented any time the EEPROM's
  432. * format is changed. */
  433. #define EC_EEPROM_SIZE 0x40 /* ECARD EEPROM has 64 16-bit words */
  434. /* Addresses for special values stored in to EEPROM */
  435. #define EC_PROM_VERSION_ADDR 0x20 /* Address of the current prom version */
  436. #define EC_BOARDREV0_ADDR 0x21 /* LSW of board rev */
  437. #define EC_BOARDREV1_ADDR 0x22 /* MSW of board rev */
  438. #define EC_LAST_PROMFILE_ADDR 0x2f
  439. #define EC_SERIALNUM_ADDR 0x30 /* First word of serial number. The
  440. * can be up to 30 characters in length
  441. * and is stored as a NULL-terminated
  442. * ASCII string. Any unused bytes must be
  443. * filled with zeros */
  444. #define EC_CHECKSUM_ADDR 0x3f /* Location at which checksum is stored */
  445. /* Most of this stuff is pretty self-evident. According to the hardware
  446. * dudes, we need to leave the ADCCAL bit low in order to avoid a DC
  447. * offset problem. Weird.
  448. */
  449. #define EC_RAW_RUN_MODE (EC_DACMUTEN | EC_ADCRSTN | EC_TRIM_MUTEN | \
  450. EC_TRIM_CSN)
  451. #define EC_DEFAULT_ADC_GAIN 0xC4C4
  452. #define EC_DEFAULT_SPDIF0_SEL 0x0
  453. #define EC_DEFAULT_SPDIF1_SEL 0x4
  454. /**************************************************************************
  455. * @func Clock bits into the Ecard's control latch. The Ecard uses a
  456. * control latch will is loaded bit-serially by toggling the Modem control
  457. * lines from function 2 on the E8010. This function hides these details
  458. * and presents the illusion that we are actually writing to a distinct
  459. * register.
  460. */
  461. static void snd_emu10k1_ecard_write(struct snd_emu10k1 *emu, unsigned int value)
  462. {
  463. unsigned short count;
  464. unsigned int data;
  465. unsigned long hc_port;
  466. unsigned int hc_value;
  467. hc_port = emu->port + HCFG;
  468. hc_value = inl(hc_port) & ~(HOOKN_BIT | HANDN_BIT | PULSEN_BIT);
  469. outl(hc_value, hc_port);
  470. for (count = 0; count < EC_NUM_CONTROL_BITS; count++) {
  471. /* Set up the value */
  472. data = ((value & 0x1) ? PULSEN_BIT : 0);
  473. value >>= 1;
  474. outl(hc_value | data, hc_port);
  475. /* Clock the shift register */
  476. outl(hc_value | data | HANDN_BIT, hc_port);
  477. outl(hc_value | data, hc_port);
  478. }
  479. /* Latch the bits */
  480. outl(hc_value | HOOKN_BIT, hc_port);
  481. outl(hc_value, hc_port);
  482. }
  483. /**************************************************************************
  484. * @func Set the gain of the ECARD's CS3310 Trim/gain controller. The
  485. * trim value consists of a 16bit value which is composed of two
  486. * 8 bit gain/trim values, one for the left channel and one for the
  487. * right channel. The following table maps from the Gain/Attenuation
  488. * value in decibels into the corresponding bit pattern for a single
  489. * channel.
  490. */
  491. static void snd_emu10k1_ecard_setadcgain(struct snd_emu10k1 *emu,
  492. unsigned short gain)
  493. {
  494. unsigned int bit;
  495. /* Enable writing to the TRIM registers */
  496. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl & ~EC_TRIM_CSN);
  497. /* Do it again to insure that we meet hold time requirements */
  498. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl & ~EC_TRIM_CSN);
  499. for (bit = (1 << 15); bit; bit >>= 1) {
  500. unsigned int value;
  501. value = emu->ecard_ctrl & ~(EC_TRIM_CSN | EC_TRIM_SDATA);
  502. if (gain & bit)
  503. value |= EC_TRIM_SDATA;
  504. /* Clock the bit */
  505. snd_emu10k1_ecard_write(emu, value);
  506. snd_emu10k1_ecard_write(emu, value | EC_TRIM_SCLK);
  507. snd_emu10k1_ecard_write(emu, value);
  508. }
  509. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl);
  510. }
  511. static int snd_emu10k1_ecard_init(struct snd_emu10k1 *emu)
  512. {
  513. unsigned int hc_value;
  514. /* Set up the initial settings */
  515. emu->ecard_ctrl = EC_RAW_RUN_MODE |
  516. EC_SPDIF0_SELECT(EC_DEFAULT_SPDIF0_SEL) |
  517. EC_SPDIF1_SELECT(EC_DEFAULT_SPDIF1_SEL);
  518. /* Step 0: Set the codec type in the hardware control register
  519. * and enable audio output */
  520. hc_value = inl(emu->port + HCFG);
  521. outl(hc_value | HCFG_AUDIOENABLE | HCFG_CODECFORMAT_I2S, emu->port + HCFG);
  522. inl(emu->port + HCFG);
  523. /* Step 1: Turn off the led and deassert TRIM_CS */
  524. snd_emu10k1_ecard_write(emu, EC_ADCCAL | EC_LEDN | EC_TRIM_CSN);
  525. /* Step 2: Calibrate the ADC and DAC */
  526. snd_emu10k1_ecard_write(emu, EC_DACCAL | EC_LEDN | EC_TRIM_CSN);
  527. /* Step 3: Wait for awhile; XXX We can't get away with this
  528. * under a real operating system; we'll need to block and wait that
  529. * way. */
  530. snd_emu10k1_wait(emu, 48000);
  531. /* Step 4: Switch off the DAC and ADC calibration. Note
  532. * That ADC_CAL is actually an inverted signal, so we assert
  533. * it here to stop calibration. */
  534. snd_emu10k1_ecard_write(emu, EC_ADCCAL | EC_LEDN | EC_TRIM_CSN);
  535. /* Step 4: Switch into run mode */
  536. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl);
  537. /* Step 5: Set the analog input gain */
  538. snd_emu10k1_ecard_setadcgain(emu, EC_DEFAULT_ADC_GAIN);
  539. return 0;
  540. }
  541. static int snd_emu10k1_cardbus_init(struct snd_emu10k1 *emu)
  542. {
  543. unsigned long special_port;
  544. unsigned int value;
  545. /* Special initialisation routine
  546. * before the rest of the IO-Ports become active.
  547. */
  548. special_port = emu->port + 0x38;
  549. value = inl(special_port);
  550. outl(0x00d00000, special_port);
  551. value = inl(special_port);
  552. outl(0x00d00001, special_port);
  553. value = inl(special_port);
  554. outl(0x00d0005f, special_port);
  555. value = inl(special_port);
  556. outl(0x00d0007f, special_port);
  557. value = inl(special_port);
  558. outl(0x0090007f, special_port);
  559. value = inl(special_port);
  560. snd_emu10k1_ptr20_write(emu, TINA2_VOLUME, 0, 0xfefefefe); /* Defaults to 0x30303030 */
  561. /* Delay to give time for ADC chip to switch on. It needs 113ms */
  562. msleep(200);
  563. return 0;
  564. }
  565. static int snd_emu1010_load_firmware(struct snd_emu10k1 *emu,
  566. const struct firmware *fw_entry)
  567. {
  568. int n, i;
  569. int reg;
  570. int value;
  571. unsigned int write_post;
  572. unsigned long flags;
  573. if (!fw_entry)
  574. return -EIO;
  575. /* The FPGA is a Xilinx Spartan IIE XC2S50E */
  576. /* GPIO7 -> FPGA PGMN
  577. * GPIO6 -> FPGA CCLK
  578. * GPIO5 -> FPGA DIN
  579. * FPGA CONFIG OFF -> FPGA PGMN
  580. */
  581. spin_lock_irqsave(&emu->emu_lock, flags);
  582. outl(0x00, emu->port + A_IOCFG); /* Set PGMN low for 1uS. */
  583. write_post = inl(emu->port + A_IOCFG);
  584. udelay(100);
  585. outl(0x80, emu->port + A_IOCFG); /* Leave bit 7 set during netlist setup. */
  586. write_post = inl(emu->port + A_IOCFG);
  587. udelay(100); /* Allow FPGA memory to clean */
  588. for (n = 0; n < fw_entry->size; n++) {
  589. value = fw_entry->data[n];
  590. for (i = 0; i < 8; i++) {
  591. reg = 0x80;
  592. if (value & 0x1)
  593. reg = reg | 0x20;
  594. value = value >> 1;
  595. outl(reg, emu->port + A_IOCFG);
  596. write_post = inl(emu->port + A_IOCFG);
  597. outl(reg | 0x40, emu->port + A_IOCFG);
  598. write_post = inl(emu->port + A_IOCFG);
  599. }
  600. }
  601. /* After programming, set GPIO bit 4 high again. */
  602. outl(0x10, emu->port + A_IOCFG);
  603. write_post = inl(emu->port + A_IOCFG);
  604. spin_unlock_irqrestore(&emu->emu_lock, flags);
  605. return 0;
  606. }
  607. static int emu1010_firmware_thread(void *data)
  608. {
  609. struct snd_emu10k1 *emu = data;
  610. u32 tmp, tmp2, reg;
  611. int err;
  612. for (;;) {
  613. /* Delay to allow Audio Dock to settle */
  614. msleep_interruptible(1000);
  615. if (kthread_should_stop())
  616. break;
  617. #ifdef CONFIG_PM_SLEEP
  618. if (emu->suspend)
  619. continue;
  620. #endif
  621. snd_emu1010_fpga_read(emu, EMU_HANA_IRQ_STATUS, &tmp); /* IRQ Status */
  622. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg); /* OPTIONS: Which cards are attached to the EMU */
  623. if (reg & EMU_HANA_OPTION_DOCK_OFFLINE) {
  624. /* Audio Dock attached */
  625. /* Return to Audio Dock programming mode */
  626. dev_info(emu->card->dev,
  627. "emu1010: Loading Audio Dock Firmware\n");
  628. snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, EMU_HANA_FPGA_CONFIG_AUDIODOCK);
  629. if (!emu->dock_fw) {
  630. const char *filename = NULL;
  631. switch (emu->card_capabilities->emu_model) {
  632. case EMU_MODEL_EMU1010:
  633. filename = DOCK_FILENAME;
  634. break;
  635. case EMU_MODEL_EMU1010B:
  636. filename = MICRO_DOCK_FILENAME;
  637. break;
  638. case EMU_MODEL_EMU1616:
  639. filename = MICRO_DOCK_FILENAME;
  640. break;
  641. }
  642. if (filename) {
  643. err = request_firmware(&emu->dock_fw,
  644. filename,
  645. &emu->pci->dev);
  646. if (err)
  647. continue;
  648. }
  649. }
  650. if (emu->dock_fw) {
  651. err = snd_emu1010_load_firmware(emu, emu->dock_fw);
  652. if (err)
  653. continue;
  654. }
  655. snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, 0);
  656. snd_emu1010_fpga_read(emu, EMU_HANA_IRQ_STATUS, &reg);
  657. dev_info(emu->card->dev,
  658. "emu1010: EMU_HANA+DOCK_IRQ_STATUS = 0x%x\n",
  659. reg);
  660. /* ID, should read & 0x7f = 0x55 when FPGA programmed. */
  661. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg);
  662. dev_info(emu->card->dev,
  663. "emu1010: EMU_HANA+DOCK_ID = 0x%x\n", reg);
  664. if ((reg & 0x1f) != 0x15) {
  665. /* FPGA failed to be programmed */
  666. dev_info(emu->card->dev,
  667. "emu1010: Loading Audio Dock Firmware file failed, reg = 0x%x\n",
  668. reg);
  669. continue;
  670. }
  671. dev_info(emu->card->dev,
  672. "emu1010: Audio Dock Firmware loaded\n");
  673. snd_emu1010_fpga_read(emu, EMU_DOCK_MAJOR_REV, &tmp);
  674. snd_emu1010_fpga_read(emu, EMU_DOCK_MINOR_REV, &tmp2);
  675. dev_info(emu->card->dev, "Audio Dock ver: %u.%u\n",
  676. tmp, tmp2);
  677. /* Sync clocking between 1010 and Dock */
  678. /* Allow DLL to settle */
  679. msleep(10);
  680. /* Unmute all. Default is muted after a firmware load */
  681. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, EMU_UNMUTE);
  682. }
  683. }
  684. dev_info(emu->card->dev, "emu1010: firmware thread stopping\n");
  685. return 0;
  686. }
  687. /*
  688. * EMU-1010 - details found out from this driver, official MS Win drivers,
  689. * testing the card:
  690. *
  691. * Audigy2 (aka Alice2):
  692. * ---------------------
  693. * * communication over PCI
  694. * * conversion of 32-bit data coming over EMU32 links from HANA FPGA
  695. * to 2 x 16-bit, using internal DSP instructions
  696. * * slave mode, clock supplied by HANA
  697. * * linked to HANA using:
  698. * 32 x 32-bit serial EMU32 output channels
  699. * 16 x EMU32 input channels
  700. * (?) x I2S I/O channels (?)
  701. *
  702. * FPGA (aka HANA):
  703. * ---------------
  704. * * provides all (?) physical inputs and outputs of the card
  705. * (ADC, DAC, SPDIF I/O, ADAT I/O, etc.)
  706. * * provides clock signal for the card and Alice2
  707. * * two crystals - for 44.1kHz and 48kHz multiples
  708. * * provides internal routing of signal sources to signal destinations
  709. * * inputs/outputs to Alice2 - see above
  710. *
  711. * Current status of the driver:
  712. * ----------------------------
  713. * * only 44.1/48kHz supported (the MS Win driver supports up to 192 kHz)
  714. * * PCM device nb. 2:
  715. * 16 x 16-bit playback - snd_emu10k1_fx8010_playback_ops
  716. * 16 x 32-bit capture - snd_emu10k1_capture_efx_ops
  717. */
  718. static int snd_emu10k1_emu1010_init(struct snd_emu10k1 *emu)
  719. {
  720. unsigned int i;
  721. u32 tmp, tmp2, reg;
  722. int err;
  723. dev_info(emu->card->dev, "emu1010: Special config.\n");
  724. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  725. * Lock Sound Memory Cache, Lock Tank Memory Cache,
  726. * Mute all codecs.
  727. */
  728. outl(0x0005a00c, emu->port + HCFG);
  729. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  730. * Lock Tank Memory Cache,
  731. * Mute all codecs.
  732. */
  733. outl(0x0005a004, emu->port + HCFG);
  734. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  735. * Mute all codecs.
  736. */
  737. outl(0x0005a000, emu->port + HCFG);
  738. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  739. * Mute all codecs.
  740. */
  741. outl(0x0005a000, emu->port + HCFG);
  742. /* Disable 48Volt power to Audio Dock */
  743. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, 0);
  744. /* ID, should read & 0x7f = 0x55. (Bit 7 is the IRQ bit) */
  745. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg);
  746. dev_dbg(emu->card->dev, "reg1 = 0x%x\n", reg);
  747. if ((reg & 0x3f) == 0x15) {
  748. /* FPGA netlist already present so clear it */
  749. /* Return to programming mode */
  750. snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, 0x02);
  751. }
  752. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg);
  753. dev_dbg(emu->card->dev, "reg2 = 0x%x\n", reg);
  754. if ((reg & 0x3f) == 0x15) {
  755. /* FPGA failed to return to programming mode */
  756. dev_info(emu->card->dev,
  757. "emu1010: FPGA failed to return to programming mode\n");
  758. return -ENODEV;
  759. }
  760. dev_info(emu->card->dev, "emu1010: EMU_HANA_ID = 0x%x\n", reg);
  761. if (!emu->firmware) {
  762. const char *filename;
  763. switch (emu->card_capabilities->emu_model) {
  764. case EMU_MODEL_EMU1010:
  765. filename = HANA_FILENAME;
  766. break;
  767. case EMU_MODEL_EMU1010B:
  768. filename = EMU1010B_FILENAME;
  769. break;
  770. case EMU_MODEL_EMU1616:
  771. filename = EMU1010_NOTEBOOK_FILENAME;
  772. break;
  773. case EMU_MODEL_EMU0404:
  774. filename = EMU0404_FILENAME;
  775. break;
  776. default:
  777. return -ENODEV;
  778. }
  779. err = request_firmware(&emu->firmware, filename, &emu->pci->dev);
  780. if (err != 0) {
  781. dev_info(emu->card->dev,
  782. "emu1010: firmware: %s not found. Err = %d\n",
  783. filename, err);
  784. return err;
  785. }
  786. dev_info(emu->card->dev,
  787. "emu1010: firmware file = %s, size = 0x%zx\n",
  788. filename, emu->firmware->size);
  789. }
  790. err = snd_emu1010_load_firmware(emu, emu->firmware);
  791. if (err != 0) {
  792. dev_info(emu->card->dev, "emu1010: Loading Firmware failed\n");
  793. return err;
  794. }
  795. /* ID, should read & 0x7f = 0x55 when FPGA programmed. */
  796. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg);
  797. if ((reg & 0x3f) != 0x15) {
  798. /* FPGA failed to be programmed */
  799. dev_info(emu->card->dev,
  800. "emu1010: Loading Hana Firmware file failed, reg = 0x%x\n",
  801. reg);
  802. return -ENODEV;
  803. }
  804. dev_info(emu->card->dev, "emu1010: Hana Firmware loaded\n");
  805. snd_emu1010_fpga_read(emu, EMU_HANA_MAJOR_REV, &tmp);
  806. snd_emu1010_fpga_read(emu, EMU_HANA_MINOR_REV, &tmp2);
  807. dev_info(emu->card->dev, "emu1010: Hana version: %u.%u\n", tmp, tmp2);
  808. /* Enable 48Volt power to Audio Dock */
  809. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, EMU_HANA_DOCK_PWR_ON);
  810. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg);
  811. dev_info(emu->card->dev, "emu1010: Card options = 0x%x\n", reg);
  812. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg);
  813. dev_info(emu->card->dev, "emu1010: Card options = 0x%x\n", reg);
  814. snd_emu1010_fpga_read(emu, EMU_HANA_OPTICAL_TYPE, &tmp);
  815. /* Optical -> ADAT I/O */
  816. /* 0 : SPDIF
  817. * 1 : ADAT
  818. */
  819. emu->emu1010.optical_in = 1; /* IN_ADAT */
  820. emu->emu1010.optical_out = 1; /* IN_ADAT */
  821. tmp = 0;
  822. tmp = (emu->emu1010.optical_in ? EMU_HANA_OPTICAL_IN_ADAT : 0) |
  823. (emu->emu1010.optical_out ? EMU_HANA_OPTICAL_OUT_ADAT : 0);
  824. snd_emu1010_fpga_write(emu, EMU_HANA_OPTICAL_TYPE, tmp);
  825. snd_emu1010_fpga_read(emu, EMU_HANA_ADC_PADS, &tmp);
  826. /* Set no attenuation on Audio Dock pads. */
  827. snd_emu1010_fpga_write(emu, EMU_HANA_ADC_PADS, 0x00);
  828. emu->emu1010.adc_pads = 0x00;
  829. snd_emu1010_fpga_read(emu, EMU_HANA_DOCK_MISC, &tmp);
  830. /* Unmute Audio dock DACs, Headphone source DAC-4. */
  831. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_MISC, 0x30);
  832. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12);
  833. snd_emu1010_fpga_read(emu, EMU_HANA_DAC_PADS, &tmp);
  834. /* DAC PADs. */
  835. snd_emu1010_fpga_write(emu, EMU_HANA_DAC_PADS, 0x0f);
  836. emu->emu1010.dac_pads = 0x0f;
  837. snd_emu1010_fpga_read(emu, EMU_HANA_DOCK_MISC, &tmp);
  838. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_MISC, 0x30);
  839. snd_emu1010_fpga_read(emu, EMU_HANA_SPDIF_MODE, &tmp);
  840. /* SPDIF Format. Set Consumer mode, 24bit, copy enable */
  841. snd_emu1010_fpga_write(emu, EMU_HANA_SPDIF_MODE, 0x10);
  842. /* MIDI routing */
  843. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19);
  844. /* Unknown. */
  845. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c);
  846. /* IRQ Enable: All on */
  847. /* snd_emu1010_fpga_write(emu, 0x09, 0x0f ); */
  848. /* IRQ Enable: All off */
  849. snd_emu1010_fpga_write(emu, EMU_HANA_IRQ_ENABLE, 0x00);
  850. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg);
  851. dev_info(emu->card->dev, "emu1010: Card options3 = 0x%x\n", reg);
  852. /* Default WCLK set to 48kHz. */
  853. snd_emu1010_fpga_write(emu, EMU_HANA_DEFCLOCK, 0x00);
  854. /* Word Clock source, Internal 48kHz x1 */
  855. snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K);
  856. /* snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K | EMU_HANA_WCLOCK_4X); */
  857. /* Audio Dock LEDs. */
  858. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12);
  859. #if 0
  860. /* For 96kHz */
  861. snd_emu1010_fpga_link_dst_src_write(emu,
  862. EMU_DST_ALICE2_EMU32_0, EMU_SRC_HAMOA_ADC_LEFT1);
  863. snd_emu1010_fpga_link_dst_src_write(emu,
  864. EMU_DST_ALICE2_EMU32_1, EMU_SRC_HAMOA_ADC_RIGHT1);
  865. snd_emu1010_fpga_link_dst_src_write(emu,
  866. EMU_DST_ALICE2_EMU32_4, EMU_SRC_HAMOA_ADC_LEFT2);
  867. snd_emu1010_fpga_link_dst_src_write(emu,
  868. EMU_DST_ALICE2_EMU32_5, EMU_SRC_HAMOA_ADC_RIGHT2);
  869. #endif
  870. #if 0
  871. /* For 192kHz */
  872. snd_emu1010_fpga_link_dst_src_write(emu,
  873. EMU_DST_ALICE2_EMU32_0, EMU_SRC_HAMOA_ADC_LEFT1);
  874. snd_emu1010_fpga_link_dst_src_write(emu,
  875. EMU_DST_ALICE2_EMU32_1, EMU_SRC_HAMOA_ADC_RIGHT1);
  876. snd_emu1010_fpga_link_dst_src_write(emu,
  877. EMU_DST_ALICE2_EMU32_2, EMU_SRC_HAMOA_ADC_LEFT2);
  878. snd_emu1010_fpga_link_dst_src_write(emu,
  879. EMU_DST_ALICE2_EMU32_3, EMU_SRC_HAMOA_ADC_RIGHT2);
  880. snd_emu1010_fpga_link_dst_src_write(emu,
  881. EMU_DST_ALICE2_EMU32_4, EMU_SRC_HAMOA_ADC_LEFT3);
  882. snd_emu1010_fpga_link_dst_src_write(emu,
  883. EMU_DST_ALICE2_EMU32_5, EMU_SRC_HAMOA_ADC_RIGHT3);
  884. snd_emu1010_fpga_link_dst_src_write(emu,
  885. EMU_DST_ALICE2_EMU32_6, EMU_SRC_HAMOA_ADC_LEFT4);
  886. snd_emu1010_fpga_link_dst_src_write(emu,
  887. EMU_DST_ALICE2_EMU32_7, EMU_SRC_HAMOA_ADC_RIGHT4);
  888. #endif
  889. #if 1
  890. /* For 48kHz */
  891. snd_emu1010_fpga_link_dst_src_write(emu,
  892. EMU_DST_ALICE2_EMU32_0, EMU_SRC_DOCK_MIC_A1);
  893. snd_emu1010_fpga_link_dst_src_write(emu,
  894. EMU_DST_ALICE2_EMU32_1, EMU_SRC_DOCK_MIC_B1);
  895. snd_emu1010_fpga_link_dst_src_write(emu,
  896. EMU_DST_ALICE2_EMU32_2, EMU_SRC_HAMOA_ADC_LEFT2);
  897. snd_emu1010_fpga_link_dst_src_write(emu,
  898. EMU_DST_ALICE2_EMU32_3, EMU_SRC_HAMOA_ADC_LEFT2);
  899. snd_emu1010_fpga_link_dst_src_write(emu,
  900. EMU_DST_ALICE2_EMU32_4, EMU_SRC_DOCK_ADC1_LEFT1);
  901. snd_emu1010_fpga_link_dst_src_write(emu,
  902. EMU_DST_ALICE2_EMU32_5, EMU_SRC_DOCK_ADC1_RIGHT1);
  903. snd_emu1010_fpga_link_dst_src_write(emu,
  904. EMU_DST_ALICE2_EMU32_6, EMU_SRC_DOCK_ADC2_LEFT1);
  905. snd_emu1010_fpga_link_dst_src_write(emu,
  906. EMU_DST_ALICE2_EMU32_7, EMU_SRC_DOCK_ADC2_RIGHT1);
  907. /* Pavel Hofman - setting defaults for 8 more capture channels
  908. * Defaults only, users will set their own values anyways, let's
  909. * just copy/paste.
  910. */
  911. snd_emu1010_fpga_link_dst_src_write(emu,
  912. EMU_DST_ALICE2_EMU32_8, EMU_SRC_DOCK_MIC_A1);
  913. snd_emu1010_fpga_link_dst_src_write(emu,
  914. EMU_DST_ALICE2_EMU32_9, EMU_SRC_DOCK_MIC_B1);
  915. snd_emu1010_fpga_link_dst_src_write(emu,
  916. EMU_DST_ALICE2_EMU32_A, EMU_SRC_HAMOA_ADC_LEFT2);
  917. snd_emu1010_fpga_link_dst_src_write(emu,
  918. EMU_DST_ALICE2_EMU32_B, EMU_SRC_HAMOA_ADC_LEFT2);
  919. snd_emu1010_fpga_link_dst_src_write(emu,
  920. EMU_DST_ALICE2_EMU32_C, EMU_SRC_DOCK_ADC1_LEFT1);
  921. snd_emu1010_fpga_link_dst_src_write(emu,
  922. EMU_DST_ALICE2_EMU32_D, EMU_SRC_DOCK_ADC1_RIGHT1);
  923. snd_emu1010_fpga_link_dst_src_write(emu,
  924. EMU_DST_ALICE2_EMU32_E, EMU_SRC_DOCK_ADC2_LEFT1);
  925. snd_emu1010_fpga_link_dst_src_write(emu,
  926. EMU_DST_ALICE2_EMU32_F, EMU_SRC_DOCK_ADC2_RIGHT1);
  927. #endif
  928. #if 0
  929. /* Original */
  930. snd_emu1010_fpga_link_dst_src_write(emu,
  931. EMU_DST_ALICE2_EMU32_4, EMU_SRC_HANA_ADAT);
  932. snd_emu1010_fpga_link_dst_src_write(emu,
  933. EMU_DST_ALICE2_EMU32_5, EMU_SRC_HANA_ADAT + 1);
  934. snd_emu1010_fpga_link_dst_src_write(emu,
  935. EMU_DST_ALICE2_EMU32_6, EMU_SRC_HANA_ADAT + 2);
  936. snd_emu1010_fpga_link_dst_src_write(emu,
  937. EMU_DST_ALICE2_EMU32_7, EMU_SRC_HANA_ADAT + 3);
  938. snd_emu1010_fpga_link_dst_src_write(emu,
  939. EMU_DST_ALICE2_EMU32_8, EMU_SRC_HANA_ADAT + 4);
  940. snd_emu1010_fpga_link_dst_src_write(emu,
  941. EMU_DST_ALICE2_EMU32_9, EMU_SRC_HANA_ADAT + 5);
  942. snd_emu1010_fpga_link_dst_src_write(emu,
  943. EMU_DST_ALICE2_EMU32_A, EMU_SRC_HANA_ADAT + 6);
  944. snd_emu1010_fpga_link_dst_src_write(emu,
  945. EMU_DST_ALICE2_EMU32_B, EMU_SRC_HANA_ADAT + 7);
  946. snd_emu1010_fpga_link_dst_src_write(emu,
  947. EMU_DST_ALICE2_EMU32_C, EMU_SRC_DOCK_MIC_A1);
  948. snd_emu1010_fpga_link_dst_src_write(emu,
  949. EMU_DST_ALICE2_EMU32_D, EMU_SRC_DOCK_MIC_B1);
  950. snd_emu1010_fpga_link_dst_src_write(emu,
  951. EMU_DST_ALICE2_EMU32_E, EMU_SRC_HAMOA_ADC_LEFT2);
  952. snd_emu1010_fpga_link_dst_src_write(emu,
  953. EMU_DST_ALICE2_EMU32_F, EMU_SRC_HAMOA_ADC_LEFT2);
  954. #endif
  955. for (i = 0; i < 0x20; i++) {
  956. /* AudioDock Elink <- Silence */
  957. snd_emu1010_fpga_link_dst_src_write(emu, 0x0100 + i, EMU_SRC_SILENCE);
  958. }
  959. for (i = 0; i < 4; i++) {
  960. /* Hana SPDIF Out <- Silence */
  961. snd_emu1010_fpga_link_dst_src_write(emu, 0x0200 + i, EMU_SRC_SILENCE);
  962. }
  963. for (i = 0; i < 7; i++) {
  964. /* Hamoa DAC <- Silence */
  965. snd_emu1010_fpga_link_dst_src_write(emu, 0x0300 + i, EMU_SRC_SILENCE);
  966. }
  967. for (i = 0; i < 7; i++) {
  968. /* Hana ADAT Out <- Silence */
  969. snd_emu1010_fpga_link_dst_src_write(emu, EMU_DST_HANA_ADAT + i, EMU_SRC_SILENCE);
  970. }
  971. snd_emu1010_fpga_link_dst_src_write(emu,
  972. EMU_DST_ALICE_I2S0_LEFT, EMU_SRC_DOCK_ADC1_LEFT1);
  973. snd_emu1010_fpga_link_dst_src_write(emu,
  974. EMU_DST_ALICE_I2S0_RIGHT, EMU_SRC_DOCK_ADC1_RIGHT1);
  975. snd_emu1010_fpga_link_dst_src_write(emu,
  976. EMU_DST_ALICE_I2S1_LEFT, EMU_SRC_DOCK_ADC2_LEFT1);
  977. snd_emu1010_fpga_link_dst_src_write(emu,
  978. EMU_DST_ALICE_I2S1_RIGHT, EMU_SRC_DOCK_ADC2_RIGHT1);
  979. snd_emu1010_fpga_link_dst_src_write(emu,
  980. EMU_DST_ALICE_I2S2_LEFT, EMU_SRC_DOCK_ADC3_LEFT1);
  981. snd_emu1010_fpga_link_dst_src_write(emu,
  982. EMU_DST_ALICE_I2S2_RIGHT, EMU_SRC_DOCK_ADC3_RIGHT1);
  983. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x01); /* Unmute all */
  984. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &tmp);
  985. /* AC97 1.03, Any 32Meg of 2Gig address, Auto-Mute, EMU32 Slave,
  986. * Lock Sound Memory Cache, Lock Tank Memory Cache,
  987. * Mute all codecs.
  988. */
  989. outl(0x0000a000, emu->port + HCFG);
  990. /* AC97 1.03, Any 32Meg of 2Gig address, Auto-Mute, EMU32 Slave,
  991. * Lock Sound Memory Cache, Lock Tank Memory Cache,
  992. * Un-Mute all codecs.
  993. */
  994. outl(0x0000a001, emu->port + HCFG);
  995. /* Initial boot complete. Now patches */
  996. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &tmp);
  997. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19); /* MIDI Route */
  998. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c); /* Unknown */
  999. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19); /* MIDI Route */
  1000. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c); /* Unknown */
  1001. snd_emu1010_fpga_read(emu, EMU_HANA_SPDIF_MODE, &tmp);
  1002. snd_emu1010_fpga_write(emu, EMU_HANA_SPDIF_MODE, 0x10); /* SPDIF Format spdif (or 0x11 for aes/ebu) */
  1003. /* Start Micro/Audio Dock firmware loader thread */
  1004. if (!emu->emu1010.firmware_thread) {
  1005. emu->emu1010.firmware_thread =
  1006. kthread_create(emu1010_firmware_thread, emu,
  1007. "emu1010_firmware");
  1008. wake_up_process(emu->emu1010.firmware_thread);
  1009. }
  1010. #if 0
  1011. snd_emu1010_fpga_link_dst_src_write(emu,
  1012. EMU_DST_HAMOA_DAC_LEFT1, EMU_SRC_ALICE_EMU32B + 2); /* ALICE2 bus 0xa2 */
  1013. snd_emu1010_fpga_link_dst_src_write(emu,
  1014. EMU_DST_HAMOA_DAC_RIGHT1, EMU_SRC_ALICE_EMU32B + 3); /* ALICE2 bus 0xa3 */
  1015. snd_emu1010_fpga_link_dst_src_write(emu,
  1016. EMU_DST_HANA_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 2); /* ALICE2 bus 0xb2 */
  1017. snd_emu1010_fpga_link_dst_src_write(emu,
  1018. EMU_DST_HANA_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 3); /* ALICE2 bus 0xb3 */
  1019. #endif
  1020. /* Default outputs */
  1021. if (emu->card_capabilities->emu_model == EMU_MODEL_EMU1616) {
  1022. /* 1616(M) cardbus default outputs */
  1023. /* ALICE2 bus 0xa0 */
  1024. snd_emu1010_fpga_link_dst_src_write(emu,
  1025. EMU_DST_DOCK_DAC1_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1026. emu->emu1010.output_source[0] = 17;
  1027. snd_emu1010_fpga_link_dst_src_write(emu,
  1028. EMU_DST_DOCK_DAC1_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1029. emu->emu1010.output_source[1] = 18;
  1030. snd_emu1010_fpga_link_dst_src_write(emu,
  1031. EMU_DST_DOCK_DAC2_LEFT1, EMU_SRC_ALICE_EMU32A + 2);
  1032. emu->emu1010.output_source[2] = 19;
  1033. snd_emu1010_fpga_link_dst_src_write(emu,
  1034. EMU_DST_DOCK_DAC2_RIGHT1, EMU_SRC_ALICE_EMU32A + 3);
  1035. emu->emu1010.output_source[3] = 20;
  1036. snd_emu1010_fpga_link_dst_src_write(emu,
  1037. EMU_DST_DOCK_DAC3_LEFT1, EMU_SRC_ALICE_EMU32A + 4);
  1038. emu->emu1010.output_source[4] = 21;
  1039. snd_emu1010_fpga_link_dst_src_write(emu,
  1040. EMU_DST_DOCK_DAC3_RIGHT1, EMU_SRC_ALICE_EMU32A + 5);
  1041. emu->emu1010.output_source[5] = 22;
  1042. /* ALICE2 bus 0xa0 */
  1043. snd_emu1010_fpga_link_dst_src_write(emu,
  1044. EMU_DST_MANA_DAC_LEFT, EMU_SRC_ALICE_EMU32A + 0);
  1045. emu->emu1010.output_source[16] = 17;
  1046. snd_emu1010_fpga_link_dst_src_write(emu,
  1047. EMU_DST_MANA_DAC_RIGHT, EMU_SRC_ALICE_EMU32A + 1);
  1048. emu->emu1010.output_source[17] = 18;
  1049. } else {
  1050. /* ALICE2 bus 0xa0 */
  1051. snd_emu1010_fpga_link_dst_src_write(emu,
  1052. EMU_DST_DOCK_DAC1_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1053. emu->emu1010.output_source[0] = 21;
  1054. snd_emu1010_fpga_link_dst_src_write(emu,
  1055. EMU_DST_DOCK_DAC1_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1056. emu->emu1010.output_source[1] = 22;
  1057. snd_emu1010_fpga_link_dst_src_write(emu,
  1058. EMU_DST_DOCK_DAC2_LEFT1, EMU_SRC_ALICE_EMU32A + 2);
  1059. emu->emu1010.output_source[2] = 23;
  1060. snd_emu1010_fpga_link_dst_src_write(emu,
  1061. EMU_DST_DOCK_DAC2_RIGHT1, EMU_SRC_ALICE_EMU32A + 3);
  1062. emu->emu1010.output_source[3] = 24;
  1063. snd_emu1010_fpga_link_dst_src_write(emu,
  1064. EMU_DST_DOCK_DAC3_LEFT1, EMU_SRC_ALICE_EMU32A + 4);
  1065. emu->emu1010.output_source[4] = 25;
  1066. snd_emu1010_fpga_link_dst_src_write(emu,
  1067. EMU_DST_DOCK_DAC3_RIGHT1, EMU_SRC_ALICE_EMU32A + 5);
  1068. emu->emu1010.output_source[5] = 26;
  1069. snd_emu1010_fpga_link_dst_src_write(emu,
  1070. EMU_DST_DOCK_DAC4_LEFT1, EMU_SRC_ALICE_EMU32A + 6);
  1071. emu->emu1010.output_source[6] = 27;
  1072. snd_emu1010_fpga_link_dst_src_write(emu,
  1073. EMU_DST_DOCK_DAC4_RIGHT1, EMU_SRC_ALICE_EMU32A + 7);
  1074. emu->emu1010.output_source[7] = 28;
  1075. /* ALICE2 bus 0xa0 */
  1076. snd_emu1010_fpga_link_dst_src_write(emu,
  1077. EMU_DST_DOCK_PHONES_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1078. emu->emu1010.output_source[8] = 21;
  1079. snd_emu1010_fpga_link_dst_src_write(emu,
  1080. EMU_DST_DOCK_PHONES_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1081. emu->emu1010.output_source[9] = 22;
  1082. /* ALICE2 bus 0xa0 */
  1083. snd_emu1010_fpga_link_dst_src_write(emu,
  1084. EMU_DST_DOCK_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1085. emu->emu1010.output_source[10] = 21;
  1086. snd_emu1010_fpga_link_dst_src_write(emu,
  1087. EMU_DST_DOCK_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1088. emu->emu1010.output_source[11] = 22;
  1089. /* ALICE2 bus 0xa0 */
  1090. snd_emu1010_fpga_link_dst_src_write(emu,
  1091. EMU_DST_HANA_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1092. emu->emu1010.output_source[12] = 21;
  1093. snd_emu1010_fpga_link_dst_src_write(emu,
  1094. EMU_DST_HANA_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1095. emu->emu1010.output_source[13] = 22;
  1096. /* ALICE2 bus 0xa0 */
  1097. snd_emu1010_fpga_link_dst_src_write(emu,
  1098. EMU_DST_HAMOA_DAC_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1099. emu->emu1010.output_source[14] = 21;
  1100. snd_emu1010_fpga_link_dst_src_write(emu,
  1101. EMU_DST_HAMOA_DAC_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1102. emu->emu1010.output_source[15] = 22;
  1103. /* ALICE2 bus 0xa0 */
  1104. snd_emu1010_fpga_link_dst_src_write(emu,
  1105. EMU_DST_HANA_ADAT, EMU_SRC_ALICE_EMU32A + 0);
  1106. emu->emu1010.output_source[16] = 21;
  1107. snd_emu1010_fpga_link_dst_src_write(emu,
  1108. EMU_DST_HANA_ADAT + 1, EMU_SRC_ALICE_EMU32A + 1);
  1109. emu->emu1010.output_source[17] = 22;
  1110. snd_emu1010_fpga_link_dst_src_write(emu,
  1111. EMU_DST_HANA_ADAT + 2, EMU_SRC_ALICE_EMU32A + 2);
  1112. emu->emu1010.output_source[18] = 23;
  1113. snd_emu1010_fpga_link_dst_src_write(emu,
  1114. EMU_DST_HANA_ADAT + 3, EMU_SRC_ALICE_EMU32A + 3);
  1115. emu->emu1010.output_source[19] = 24;
  1116. snd_emu1010_fpga_link_dst_src_write(emu,
  1117. EMU_DST_HANA_ADAT + 4, EMU_SRC_ALICE_EMU32A + 4);
  1118. emu->emu1010.output_source[20] = 25;
  1119. snd_emu1010_fpga_link_dst_src_write(emu,
  1120. EMU_DST_HANA_ADAT + 5, EMU_SRC_ALICE_EMU32A + 5);
  1121. emu->emu1010.output_source[21] = 26;
  1122. snd_emu1010_fpga_link_dst_src_write(emu,
  1123. EMU_DST_HANA_ADAT + 6, EMU_SRC_ALICE_EMU32A + 6);
  1124. emu->emu1010.output_source[22] = 27;
  1125. snd_emu1010_fpga_link_dst_src_write(emu,
  1126. EMU_DST_HANA_ADAT + 7, EMU_SRC_ALICE_EMU32A + 7);
  1127. emu->emu1010.output_source[23] = 28;
  1128. }
  1129. /* TEMP: Select SPDIF in/out */
  1130. /* snd_emu1010_fpga_write(emu, EMU_HANA_OPTICAL_TYPE, 0x0); */ /* Output spdif */
  1131. /* TEMP: Select 48kHz SPDIF out */
  1132. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x0); /* Mute all */
  1133. snd_emu1010_fpga_write(emu, EMU_HANA_DEFCLOCK, 0x0); /* Default fallback clock 48kHz */
  1134. /* Word Clock source, Internal 48kHz x1 */
  1135. snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K);
  1136. /* snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K | EMU_HANA_WCLOCK_4X); */
  1137. emu->emu1010.internal_clock = 1; /* 48000 */
  1138. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12); /* Set LEDs on Audio Dock */
  1139. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x1); /* Unmute all */
  1140. /* snd_emu1010_fpga_write(emu, 0x7, 0x0); */ /* Mute all */
  1141. /* snd_emu1010_fpga_write(emu, 0x7, 0x1); */ /* Unmute all */
  1142. /* snd_emu1010_fpga_write(emu, 0xe, 0x12); */ /* Set LEDs on Audio Dock */
  1143. return 0;
  1144. }
  1145. /*
  1146. * Create the EMU10K1 instance
  1147. */
  1148. #ifdef CONFIG_PM_SLEEP
  1149. static int alloc_pm_buffer(struct snd_emu10k1 *emu);
  1150. static void free_pm_buffer(struct snd_emu10k1 *emu);
  1151. #endif
  1152. static int snd_emu10k1_free(struct snd_emu10k1 *emu)
  1153. {
  1154. if (emu->port) { /* avoid access to already used hardware */
  1155. snd_emu10k1_fx8010_tram_setup(emu, 0);
  1156. snd_emu10k1_done(emu);
  1157. snd_emu10k1_free_efx(emu);
  1158. }
  1159. if (emu->card_capabilities->emu_model == EMU_MODEL_EMU1010) {
  1160. /* Disable 48Volt power to Audio Dock */
  1161. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, 0);
  1162. }
  1163. if (emu->emu1010.firmware_thread)
  1164. kthread_stop(emu->emu1010.firmware_thread);
  1165. if (emu->firmware)
  1166. release_firmware(emu->firmware);
  1167. if (emu->dock_fw)
  1168. release_firmware(emu->dock_fw);
  1169. if (emu->irq >= 0)
  1170. free_irq(emu->irq, emu);
  1171. /* remove reserved page */
  1172. if (emu->reserved_page) {
  1173. snd_emu10k1_synth_free(emu,
  1174. (struct snd_util_memblk *)emu->reserved_page);
  1175. emu->reserved_page = NULL;
  1176. }
  1177. if (emu->memhdr)
  1178. snd_util_memhdr_free(emu->memhdr);
  1179. if (emu->silent_page.area)
  1180. snd_dma_free_pages(&emu->silent_page);
  1181. if (emu->ptb_pages.area)
  1182. snd_dma_free_pages(&emu->ptb_pages);
  1183. vfree(emu->page_ptr_table);
  1184. vfree(emu->page_addr_table);
  1185. #ifdef CONFIG_PM_SLEEP
  1186. free_pm_buffer(emu);
  1187. #endif
  1188. if (emu->port)
  1189. pci_release_regions(emu->pci);
  1190. if (emu->card_capabilities->ca0151_chip) /* P16V */
  1191. snd_p16v_free(emu);
  1192. pci_disable_device(emu->pci);
  1193. kfree(emu);
  1194. return 0;
  1195. }
  1196. static int snd_emu10k1_dev_free(struct snd_device *device)
  1197. {
  1198. struct snd_emu10k1 *emu = device->device_data;
  1199. return snd_emu10k1_free(emu);
  1200. }
  1201. static struct snd_emu_chip_details emu_chip_details[] = {
  1202. /* Audigy4 (Not PRO) SB0610 */
  1203. /* Tested by James@superbug.co.uk 4th April 2006 */
  1204. /* A_IOCFG bits
  1205. * Output
  1206. * 0: ?
  1207. * 1: ?
  1208. * 2: ?
  1209. * 3: 0 - Digital Out, 1 - Line in
  1210. * 4: ?
  1211. * 5: ?
  1212. * 6: ?
  1213. * 7: ?
  1214. * Input
  1215. * 8: ?
  1216. * 9: ?
  1217. * A: Green jack sense (Front)
  1218. * B: ?
  1219. * C: Black jack sense (Rear/Side Right)
  1220. * D: Yellow jack sense (Center/LFE/Side Left)
  1221. * E: ?
  1222. * F: ?
  1223. *
  1224. * Digital Out/Line in switch using A_IOCFG bit 3 (0x08)
  1225. * 0 - Digital Out
  1226. * 1 - Line in
  1227. */
  1228. /* Mic input not tested.
  1229. * Analog CD input not tested
  1230. * Digital Out not tested.
  1231. * Line in working.
  1232. * Audio output 5.1 working. Side outputs not working.
  1233. */
  1234. /* DSP: CA10300-IAT LF
  1235. * DAC: Cirrus Logic CS4382-KQZ
  1236. * ADC: Philips 1361T
  1237. * AC97: Sigmatel STAC9750
  1238. * CA0151: None
  1239. */
  1240. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x10211102,
  1241. .driver = "Audigy2", .name = "SB Audigy 4 [SB0610]",
  1242. .id = "Audigy2",
  1243. .emu10k2_chip = 1,
  1244. .ca0108_chip = 1,
  1245. .spk71 = 1,
  1246. .adc_1361t = 1, /* 24 bit capture instead of 16bit */
  1247. .ac97_chip = 1} ,
  1248. /* Audigy 2 Value AC3 out does not work yet.
  1249. * Need to find out how to turn off interpolators.
  1250. */
  1251. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1252. /* DSP: CA0108-IAT
  1253. * DAC: CS4382-KQ
  1254. * ADC: Philips 1361T
  1255. * AC97: STAC9750
  1256. * CA0151: None
  1257. */
  1258. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x10011102,
  1259. .driver = "Audigy2", .name = "SB Audigy 2 Value [SB0400]",
  1260. .id = "Audigy2",
  1261. .emu10k2_chip = 1,
  1262. .ca0108_chip = 1,
  1263. .spk71 = 1,
  1264. .ac97_chip = 1} ,
  1265. /* Audigy 2 ZS Notebook Cardbus card.*/
  1266. /* Tested by James@superbug.co.uk 6th November 2006 */
  1267. /* Audio output 7.1/Headphones working.
  1268. * Digital output working. (AC3 not checked, only PCM)
  1269. * Audio Mic/Line inputs working.
  1270. * Digital input not tested.
  1271. */
  1272. /* DSP: Tina2
  1273. * DAC: Wolfson WM8768/WM8568
  1274. * ADC: Wolfson WM8775
  1275. * AC97: None
  1276. * CA0151: None
  1277. */
  1278. /* Tested by James@superbug.co.uk 4th April 2006 */
  1279. /* A_IOCFG bits
  1280. * Output
  1281. * 0: Not Used
  1282. * 1: 0 = Mute all the 7.1 channel out. 1 = unmute.
  1283. * 2: Analog input 0 = line in, 1 = mic in
  1284. * 3: Not Used
  1285. * 4: Digital output 0 = off, 1 = on.
  1286. * 5: Not Used
  1287. * 6: Not Used
  1288. * 7: Not Used
  1289. * Input
  1290. * All bits 1 (0x3fxx) means nothing plugged in.
  1291. * 8-9: 0 = Line in/Mic, 2 = Optical in, 3 = Nothing.
  1292. * A-B: 0 = Headphones, 2 = Optical out, 3 = Nothing.
  1293. * C-D: 2 = Front/Rear/etc, 3 = nothing.
  1294. * E-F: Always 0
  1295. *
  1296. */
  1297. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x20011102,
  1298. .driver = "Audigy2", .name = "SB Audigy 2 ZS Notebook [SB0530]",
  1299. .id = "Audigy2",
  1300. .emu10k2_chip = 1,
  1301. .ca0108_chip = 1,
  1302. .ca_cardbus_chip = 1,
  1303. .spi_dac = 1,
  1304. .i2c_adc = 1,
  1305. .spk71 = 1} ,
  1306. /* Tested by James@superbug.co.uk 4th Nov 2007. */
  1307. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x42011102,
  1308. .driver = "Audigy2", .name = "E-mu 1010 Notebook [MAEM8950]",
  1309. .id = "EMU1010",
  1310. .emu10k2_chip = 1,
  1311. .ca0108_chip = 1,
  1312. .ca_cardbus_chip = 1,
  1313. .spk71 = 1 ,
  1314. .emu_model = EMU_MODEL_EMU1616},
  1315. /* Tested by James@superbug.co.uk 4th Nov 2007. */
  1316. /* This is MAEM8960, 0202 is MAEM 8980 */
  1317. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x40041102,
  1318. .driver = "Audigy2", .name = "E-mu 1010b PCI [MAEM8960]",
  1319. .id = "EMU1010",
  1320. .emu10k2_chip = 1,
  1321. .ca0108_chip = 1,
  1322. .spk71 = 1,
  1323. .emu_model = EMU_MODEL_EMU1010B}, /* EMU 1010 new revision */
  1324. /* Tested by Maxim Kachur <mcdebugger@duganet.ru> 17th Oct 2012. */
  1325. /* This is MAEM8986, 0202 is MAEM8980 */
  1326. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x40071102,
  1327. .driver = "Audigy2", .name = "E-mu 1010 PCIe [MAEM8986]",
  1328. .id = "EMU1010",
  1329. .emu10k2_chip = 1,
  1330. .ca0108_chip = 1,
  1331. .spk71 = 1,
  1332. .emu_model = EMU_MODEL_EMU1010B}, /* EMU 1010 PCIe */
  1333. /* Tested by James@superbug.co.uk 8th July 2005. */
  1334. /* This is MAEM8810, 0202 is MAEM8820 */
  1335. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x40011102,
  1336. .driver = "Audigy2", .name = "E-mu 1010 [MAEM8810]",
  1337. .id = "EMU1010",
  1338. .emu10k2_chip = 1,
  1339. .ca0102_chip = 1,
  1340. .spk71 = 1,
  1341. .emu_model = EMU_MODEL_EMU1010}, /* EMU 1010 old revision */
  1342. /* EMU0404b */
  1343. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x40021102,
  1344. .driver = "Audigy2", .name = "E-mu 0404b PCI [MAEM8852]",
  1345. .id = "EMU0404",
  1346. .emu10k2_chip = 1,
  1347. .ca0108_chip = 1,
  1348. .spk71 = 1,
  1349. .emu_model = EMU_MODEL_EMU0404}, /* EMU 0404 new revision */
  1350. /* Tested by James@superbug.co.uk 20-3-2007. */
  1351. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x40021102,
  1352. .driver = "Audigy2", .name = "E-mu 0404 [MAEM8850]",
  1353. .id = "EMU0404",
  1354. .emu10k2_chip = 1,
  1355. .ca0102_chip = 1,
  1356. .spk71 = 1,
  1357. .emu_model = EMU_MODEL_EMU0404}, /* EMU 0404 */
  1358. /* EMU0404 PCIe */
  1359. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x40051102,
  1360. .driver = "Audigy2", .name = "E-mu 0404 PCIe [MAEM8984]",
  1361. .id = "EMU0404",
  1362. .emu10k2_chip = 1,
  1363. .ca0108_chip = 1,
  1364. .spk71 = 1,
  1365. .emu_model = EMU_MODEL_EMU0404}, /* EMU 0404 PCIe ver_03 */
  1366. /* Note that all E-mu cards require kernel 2.6 or newer. */
  1367. {.vendor = 0x1102, .device = 0x0008,
  1368. .driver = "Audigy2", .name = "SB Audigy 2 Value [Unknown]",
  1369. .id = "Audigy2",
  1370. .emu10k2_chip = 1,
  1371. .ca0108_chip = 1,
  1372. .ac97_chip = 1} ,
  1373. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1374. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20071102,
  1375. .driver = "Audigy2", .name = "SB Audigy 4 PRO [SB0380]",
  1376. .id = "Audigy2",
  1377. .emu10k2_chip = 1,
  1378. .ca0102_chip = 1,
  1379. .ca0151_chip = 1,
  1380. .spk71 = 1,
  1381. .spdif_bug = 1,
  1382. .ac97_chip = 1} ,
  1383. /* Tested by shane-alsa@cm.nu 5th Nov 2005 */
  1384. /* The 0x20061102 does have SB0350 written on it
  1385. * Just like 0x20021102
  1386. */
  1387. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20061102,
  1388. .driver = "Audigy2", .name = "SB Audigy 2 [SB0350b]",
  1389. .id = "Audigy2",
  1390. .emu10k2_chip = 1,
  1391. .ca0102_chip = 1,
  1392. .ca0151_chip = 1,
  1393. .spk71 = 1,
  1394. .spdif_bug = 1,
  1395. .invert_shared_spdif = 1, /* digital/analog switch swapped */
  1396. .ac97_chip = 1} ,
  1397. /* 0x20051102 also has SB0350 written on it, treated as Audigy 2 ZS by
  1398. Creative's Windows driver */
  1399. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20051102,
  1400. .driver = "Audigy2", .name = "SB Audigy 2 ZS [SB0350a]",
  1401. .id = "Audigy2",
  1402. .emu10k2_chip = 1,
  1403. .ca0102_chip = 1,
  1404. .ca0151_chip = 1,
  1405. .spk71 = 1,
  1406. .spdif_bug = 1,
  1407. .invert_shared_spdif = 1, /* digital/analog switch swapped */
  1408. .ac97_chip = 1} ,
  1409. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20021102,
  1410. .driver = "Audigy2", .name = "SB Audigy 2 ZS [SB0350]",
  1411. .id = "Audigy2",
  1412. .emu10k2_chip = 1,
  1413. .ca0102_chip = 1,
  1414. .ca0151_chip = 1,
  1415. .spk71 = 1,
  1416. .spdif_bug = 1,
  1417. .invert_shared_spdif = 1, /* digital/analog switch swapped */
  1418. .ac97_chip = 1} ,
  1419. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20011102,
  1420. .driver = "Audigy2", .name = "SB Audigy 2 ZS [SB0360]",
  1421. .id = "Audigy2",
  1422. .emu10k2_chip = 1,
  1423. .ca0102_chip = 1,
  1424. .ca0151_chip = 1,
  1425. .spk71 = 1,
  1426. .spdif_bug = 1,
  1427. .invert_shared_spdif = 1, /* digital/analog switch swapped */
  1428. .ac97_chip = 1} ,
  1429. /* Audigy 2 */
  1430. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1431. /* DSP: CA0102-IAT
  1432. * DAC: CS4382-KQ
  1433. * ADC: Philips 1361T
  1434. * AC97: STAC9721
  1435. * CA0151: Yes
  1436. */
  1437. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10071102,
  1438. .driver = "Audigy2", .name = "SB Audigy 2 [SB0240]",
  1439. .id = "Audigy2",
  1440. .emu10k2_chip = 1,
  1441. .ca0102_chip = 1,
  1442. .ca0151_chip = 1,
  1443. .spk71 = 1,
  1444. .spdif_bug = 1,
  1445. .adc_1361t = 1, /* 24 bit capture instead of 16bit */
  1446. .ac97_chip = 1} ,
  1447. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10051102,
  1448. .driver = "Audigy2", .name = "SB Audigy 2 Platinum EX [SB0280]",
  1449. .id = "Audigy2",
  1450. .emu10k2_chip = 1,
  1451. .ca0102_chip = 1,
  1452. .ca0151_chip = 1,
  1453. .spk71 = 1,
  1454. .spdif_bug = 1} ,
  1455. /* Dell OEM/Creative Labs Audigy 2 ZS */
  1456. /* See ALSA bug#1365 */
  1457. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10031102,
  1458. .driver = "Audigy2", .name = "SB Audigy 2 ZS [SB0353]",
  1459. .id = "Audigy2",
  1460. .emu10k2_chip = 1,
  1461. .ca0102_chip = 1,
  1462. .ca0151_chip = 1,
  1463. .spk71 = 1,
  1464. .spdif_bug = 1,
  1465. .invert_shared_spdif = 1, /* digital/analog switch swapped */
  1466. .ac97_chip = 1} ,
  1467. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10021102,
  1468. .driver = "Audigy2", .name = "SB Audigy 2 Platinum [SB0240P]",
  1469. .id = "Audigy2",
  1470. .emu10k2_chip = 1,
  1471. .ca0102_chip = 1,
  1472. .ca0151_chip = 1,
  1473. .spk71 = 1,
  1474. .spdif_bug = 1,
  1475. .invert_shared_spdif = 1, /* digital/analog switch swapped */
  1476. .adc_1361t = 1, /* 24 bit capture instead of 16bit. Fixes ALSA bug#324 */
  1477. .ac97_chip = 1} ,
  1478. {.vendor = 0x1102, .device = 0x0004, .revision = 0x04,
  1479. .driver = "Audigy2", .name = "SB Audigy 2 [Unknown]",
  1480. .id = "Audigy2",
  1481. .emu10k2_chip = 1,
  1482. .ca0102_chip = 1,
  1483. .ca0151_chip = 1,
  1484. .spdif_bug = 1,
  1485. .ac97_chip = 1} ,
  1486. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00531102,
  1487. .driver = "Audigy", .name = "SB Audigy 1 [SB0092]",
  1488. .id = "Audigy",
  1489. .emu10k2_chip = 1,
  1490. .ca0102_chip = 1,
  1491. .ac97_chip = 1} ,
  1492. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00521102,
  1493. .driver = "Audigy", .name = "SB Audigy 1 ES [SB0160]",
  1494. .id = "Audigy",
  1495. .emu10k2_chip = 1,
  1496. .ca0102_chip = 1,
  1497. .spdif_bug = 1,
  1498. .ac97_chip = 1} ,
  1499. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00511102,
  1500. .driver = "Audigy", .name = "SB Audigy 1 [SB0090]",
  1501. .id = "Audigy",
  1502. .emu10k2_chip = 1,
  1503. .ca0102_chip = 1,
  1504. .ac97_chip = 1} ,
  1505. {.vendor = 0x1102, .device = 0x0004,
  1506. .driver = "Audigy", .name = "Audigy 1 [Unknown]",
  1507. .id = "Audigy",
  1508. .emu10k2_chip = 1,
  1509. .ca0102_chip = 1,
  1510. .ac97_chip = 1} ,
  1511. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x100a1102,
  1512. .driver = "EMU10K1", .name = "SB Live! 5.1 [SB0220]",
  1513. .id = "Live",
  1514. .emu10k1_chip = 1,
  1515. .ac97_chip = 1,
  1516. .sblive51 = 1} ,
  1517. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x806b1102,
  1518. .driver = "EMU10K1", .name = "SB Live! [SB0105]",
  1519. .id = "Live",
  1520. .emu10k1_chip = 1,
  1521. .ac97_chip = 1,
  1522. .sblive51 = 1} ,
  1523. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x806a1102,
  1524. .driver = "EMU10K1", .name = "SB Live! Value [SB0103]",
  1525. .id = "Live",
  1526. .emu10k1_chip = 1,
  1527. .ac97_chip = 1,
  1528. .sblive51 = 1} ,
  1529. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80691102,
  1530. .driver = "EMU10K1", .name = "SB Live! Value [SB0101]",
  1531. .id = "Live",
  1532. .emu10k1_chip = 1,
  1533. .ac97_chip = 1,
  1534. .sblive51 = 1} ,
  1535. /* Tested by ALSA bug#1680 26th December 2005 */
  1536. /* note: It really has SB0220 written on the card, */
  1537. /* but it's SB0228 according to kx.inf */
  1538. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80661102,
  1539. .driver = "EMU10K1", .name = "SB Live! 5.1 Dell OEM [SB0228]",
  1540. .id = "Live",
  1541. .emu10k1_chip = 1,
  1542. .ac97_chip = 1,
  1543. .sblive51 = 1} ,
  1544. /* Tested by Thomas Zehetbauer 27th Aug 2005 */
  1545. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80651102,
  1546. .driver = "EMU10K1", .name = "SB Live! 5.1 [SB0220]",
  1547. .id = "Live",
  1548. .emu10k1_chip = 1,
  1549. .ac97_chip = 1,
  1550. .sblive51 = 1} ,
  1551. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80641102,
  1552. .driver = "EMU10K1", .name = "SB Live! 5.1",
  1553. .id = "Live",
  1554. .emu10k1_chip = 1,
  1555. .ac97_chip = 1,
  1556. .sblive51 = 1} ,
  1557. /* Tested by alsa bugtrack user "hus" bug #1297 12th Aug 2005 */
  1558. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80611102,
  1559. .driver = "EMU10K1", .name = "SB Live! 5.1 [SB0060]",
  1560. .id = "Live",
  1561. .emu10k1_chip = 1,
  1562. .ac97_chip = 2, /* ac97 is optional; both SBLive 5.1 and platinum
  1563. * share the same IDs!
  1564. */
  1565. .sblive51 = 1} ,
  1566. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80511102,
  1567. .driver = "EMU10K1", .name = "SB Live! Value [CT4850]",
  1568. .id = "Live",
  1569. .emu10k1_chip = 1,
  1570. .ac97_chip = 1,
  1571. .sblive51 = 1} ,
  1572. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80401102,
  1573. .driver = "EMU10K1", .name = "SB Live! Platinum [CT4760P]",
  1574. .id = "Live",
  1575. .emu10k1_chip = 1,
  1576. .ac97_chip = 1} ,
  1577. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80321102,
  1578. .driver = "EMU10K1", .name = "SB Live! Value [CT4871]",
  1579. .id = "Live",
  1580. .emu10k1_chip = 1,
  1581. .ac97_chip = 1,
  1582. .sblive51 = 1} ,
  1583. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80311102,
  1584. .driver = "EMU10K1", .name = "SB Live! Value [CT4831]",
  1585. .id = "Live",
  1586. .emu10k1_chip = 1,
  1587. .ac97_chip = 1,
  1588. .sblive51 = 1} ,
  1589. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80281102,
  1590. .driver = "EMU10K1", .name = "SB Live! Value [CT4870]",
  1591. .id = "Live",
  1592. .emu10k1_chip = 1,
  1593. .ac97_chip = 1,
  1594. .sblive51 = 1} ,
  1595. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1596. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80271102,
  1597. .driver = "EMU10K1", .name = "SB Live! Value [CT4832]",
  1598. .id = "Live",
  1599. .emu10k1_chip = 1,
  1600. .ac97_chip = 1,
  1601. .sblive51 = 1} ,
  1602. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80261102,
  1603. .driver = "EMU10K1", .name = "SB Live! Value [CT4830]",
  1604. .id = "Live",
  1605. .emu10k1_chip = 1,
  1606. .ac97_chip = 1,
  1607. .sblive51 = 1} ,
  1608. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80231102,
  1609. .driver = "EMU10K1", .name = "SB PCI512 [CT4790]",
  1610. .id = "Live",
  1611. .emu10k1_chip = 1,
  1612. .ac97_chip = 1,
  1613. .sblive51 = 1} ,
  1614. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80221102,
  1615. .driver = "EMU10K1", .name = "SB Live! Value [CT4780]",
  1616. .id = "Live",
  1617. .emu10k1_chip = 1,
  1618. .ac97_chip = 1,
  1619. .sblive51 = 1} ,
  1620. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x40011102,
  1621. .driver = "EMU10K1", .name = "E-mu APS [PC545]",
  1622. .id = "APS",
  1623. .emu10k1_chip = 1,
  1624. .ecard = 1} ,
  1625. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x00211102,
  1626. .driver = "EMU10K1", .name = "SB Live! [CT4620]",
  1627. .id = "Live",
  1628. .emu10k1_chip = 1,
  1629. .ac97_chip = 1,
  1630. .sblive51 = 1} ,
  1631. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x00201102,
  1632. .driver = "EMU10K1", .name = "SB Live! Value [CT4670]",
  1633. .id = "Live",
  1634. .emu10k1_chip = 1,
  1635. .ac97_chip = 1,
  1636. .sblive51 = 1} ,
  1637. {.vendor = 0x1102, .device = 0x0002,
  1638. .driver = "EMU10K1", .name = "SB Live! [Unknown]",
  1639. .id = "Live",
  1640. .emu10k1_chip = 1,
  1641. .ac97_chip = 1,
  1642. .sblive51 = 1} ,
  1643. { } /* terminator */
  1644. };
  1645. int snd_emu10k1_create(struct snd_card *card,
  1646. struct pci_dev *pci,
  1647. unsigned short extin_mask,
  1648. unsigned short extout_mask,
  1649. long max_cache_bytes,
  1650. int enable_ir,
  1651. uint subsystem,
  1652. struct snd_emu10k1 **remu)
  1653. {
  1654. struct snd_emu10k1 *emu;
  1655. int idx, err;
  1656. int is_audigy;
  1657. unsigned int silent_page;
  1658. const struct snd_emu_chip_details *c;
  1659. static struct snd_device_ops ops = {
  1660. .dev_free = snd_emu10k1_dev_free,
  1661. };
  1662. *remu = NULL;
  1663. /* enable PCI device */
  1664. err = pci_enable_device(pci);
  1665. if (err < 0)
  1666. return err;
  1667. emu = kzalloc(sizeof(*emu), GFP_KERNEL);
  1668. if (emu == NULL) {
  1669. pci_disable_device(pci);
  1670. return -ENOMEM;
  1671. }
  1672. emu->card = card;
  1673. spin_lock_init(&emu->reg_lock);
  1674. spin_lock_init(&emu->emu_lock);
  1675. spin_lock_init(&emu->spi_lock);
  1676. spin_lock_init(&emu->i2c_lock);
  1677. spin_lock_init(&emu->voice_lock);
  1678. spin_lock_init(&emu->synth_lock);
  1679. spin_lock_init(&emu->memblk_lock);
  1680. mutex_init(&emu->fx8010.lock);
  1681. INIT_LIST_HEAD(&emu->mapped_link_head);
  1682. INIT_LIST_HEAD(&emu->mapped_order_link_head);
  1683. emu->pci = pci;
  1684. emu->irq = -1;
  1685. emu->synth = NULL;
  1686. emu->get_synth_voice = NULL;
  1687. /* read revision & serial */
  1688. emu->revision = pci->revision;
  1689. pci_read_config_dword(pci, PCI_SUBSYSTEM_VENDOR_ID, &emu->serial);
  1690. pci_read_config_word(pci, PCI_SUBSYSTEM_ID, &emu->model);
  1691. dev_dbg(card->dev,
  1692. "vendor = 0x%x, device = 0x%x, subsystem_vendor_id = 0x%x, subsystem_id = 0x%x\n",
  1693. pci->vendor, pci->device, emu->serial, emu->model);
  1694. for (c = emu_chip_details; c->vendor; c++) {
  1695. if (c->vendor == pci->vendor && c->device == pci->device) {
  1696. if (subsystem) {
  1697. if (c->subsystem && (c->subsystem == subsystem))
  1698. break;
  1699. else
  1700. continue;
  1701. } else {
  1702. if (c->subsystem && (c->subsystem != emu->serial))
  1703. continue;
  1704. if (c->revision && c->revision != emu->revision)
  1705. continue;
  1706. }
  1707. break;
  1708. }
  1709. }
  1710. if (c->vendor == 0) {
  1711. dev_err(card->dev, "emu10k1: Card not recognised\n");
  1712. kfree(emu);
  1713. pci_disable_device(pci);
  1714. return -ENOENT;
  1715. }
  1716. emu->card_capabilities = c;
  1717. if (c->subsystem && !subsystem)
  1718. dev_dbg(card->dev, "Sound card name = %s\n", c->name);
  1719. else if (subsystem)
  1720. dev_dbg(card->dev, "Sound card name = %s, "
  1721. "vendor = 0x%x, device = 0x%x, subsystem = 0x%x. "
  1722. "Forced to subsystem = 0x%x\n", c->name,
  1723. pci->vendor, pci->device, emu->serial, c->subsystem);
  1724. else
  1725. dev_dbg(card->dev, "Sound card name = %s, "
  1726. "vendor = 0x%x, device = 0x%x, subsystem = 0x%x.\n",
  1727. c->name, pci->vendor, pci->device,
  1728. emu->serial);
  1729. if (!*card->id && c->id) {
  1730. int i, n = 0;
  1731. strlcpy(card->id, c->id, sizeof(card->id));
  1732. for (;;) {
  1733. for (i = 0; i < snd_ecards_limit; i++) {
  1734. if (snd_cards[i] && !strcmp(snd_cards[i]->id, card->id))
  1735. break;
  1736. }
  1737. if (i >= snd_ecards_limit)
  1738. break;
  1739. n++;
  1740. if (n >= SNDRV_CARDS)
  1741. break;
  1742. snprintf(card->id, sizeof(card->id), "%s_%d", c->id, n);
  1743. }
  1744. }
  1745. is_audigy = emu->audigy = c->emu10k2_chip;
  1746. /* set the DMA transfer mask */
  1747. emu->dma_mask = is_audigy ? AUDIGY_DMA_MASK : EMU10K1_DMA_MASK;
  1748. if (pci_set_dma_mask(pci, emu->dma_mask) < 0 ||
  1749. pci_set_consistent_dma_mask(pci, emu->dma_mask) < 0) {
  1750. dev_err(card->dev,
  1751. "architecture does not support PCI busmaster DMA with mask 0x%lx\n",
  1752. emu->dma_mask);
  1753. kfree(emu);
  1754. pci_disable_device(pci);
  1755. return -ENXIO;
  1756. }
  1757. if (is_audigy)
  1758. emu->gpr_base = A_FXGPREGBASE;
  1759. else
  1760. emu->gpr_base = FXGPREGBASE;
  1761. err = pci_request_regions(pci, "EMU10K1");
  1762. if (err < 0) {
  1763. kfree(emu);
  1764. pci_disable_device(pci);
  1765. return err;
  1766. }
  1767. emu->port = pci_resource_start(pci, 0);
  1768. emu->max_cache_pages = max_cache_bytes >> PAGE_SHIFT;
  1769. if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(pci),
  1770. 32 * 1024, &emu->ptb_pages) < 0) {
  1771. err = -ENOMEM;
  1772. goto error;
  1773. }
  1774. emu->page_ptr_table = vmalloc(emu->max_cache_pages * sizeof(void *));
  1775. emu->page_addr_table = vmalloc(emu->max_cache_pages *
  1776. sizeof(unsigned long));
  1777. if (emu->page_ptr_table == NULL || emu->page_addr_table == NULL) {
  1778. err = -ENOMEM;
  1779. goto error;
  1780. }
  1781. if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(pci),
  1782. EMUPAGESIZE, &emu->silent_page) < 0) {
  1783. err = -ENOMEM;
  1784. goto error;
  1785. }
  1786. emu->memhdr = snd_util_memhdr_new(emu->max_cache_pages * PAGE_SIZE);
  1787. if (emu->memhdr == NULL) {
  1788. err = -ENOMEM;
  1789. goto error;
  1790. }
  1791. emu->memhdr->block_extra_size = sizeof(struct snd_emu10k1_memblk) -
  1792. sizeof(struct snd_util_memblk);
  1793. pci_set_master(pci);
  1794. emu->fx8010.fxbus_mask = 0x303f;
  1795. if (extin_mask == 0)
  1796. extin_mask = 0x3fcf;
  1797. if (extout_mask == 0)
  1798. extout_mask = 0x7fff;
  1799. emu->fx8010.extin_mask = extin_mask;
  1800. emu->fx8010.extout_mask = extout_mask;
  1801. emu->enable_ir = enable_ir;
  1802. if (emu->card_capabilities->ca_cardbus_chip) {
  1803. err = snd_emu10k1_cardbus_init(emu);
  1804. if (err < 0)
  1805. goto error;
  1806. }
  1807. if (emu->card_capabilities->ecard) {
  1808. err = snd_emu10k1_ecard_init(emu);
  1809. if (err < 0)
  1810. goto error;
  1811. } else if (emu->card_capabilities->emu_model) {
  1812. err = snd_emu10k1_emu1010_init(emu);
  1813. if (err < 0) {
  1814. snd_emu10k1_free(emu);
  1815. return err;
  1816. }
  1817. } else {
  1818. /* 5.1: Enable the additional AC97 Slots. If the emu10k1 version
  1819. does not support this, it shouldn't do any harm */
  1820. snd_emu10k1_ptr_write(emu, AC97SLOT, 0,
  1821. AC97SLOT_CNTR|AC97SLOT_LFE);
  1822. }
  1823. /* initialize TRAM setup */
  1824. emu->fx8010.itram_size = (16 * 1024)/2;
  1825. emu->fx8010.etram_pages.area = NULL;
  1826. emu->fx8010.etram_pages.bytes = 0;
  1827. /* irq handler must be registered after I/O ports are activated */
  1828. if (request_irq(pci->irq, snd_emu10k1_interrupt, IRQF_SHARED,
  1829. KBUILD_MODNAME, emu)) {
  1830. err = -EBUSY;
  1831. goto error;
  1832. }
  1833. emu->irq = pci->irq;
  1834. /*
  1835. * Init to 0x02109204 :
  1836. * Clock accuracy = 0 (1000ppm)
  1837. * Sample Rate = 2 (48kHz)
  1838. * Audio Channel = 1 (Left of 2)
  1839. * Source Number = 0 (Unspecified)
  1840. * Generation Status = 1 (Original for Cat Code 12)
  1841. * Cat Code = 12 (Digital Signal Mixer)
  1842. * Mode = 0 (Mode 0)
  1843. * Emphasis = 0 (None)
  1844. * CP = 1 (Copyright unasserted)
  1845. * AN = 0 (Audio data)
  1846. * P = 0 (Consumer)
  1847. */
  1848. emu->spdif_bits[0] = emu->spdif_bits[1] =
  1849. emu->spdif_bits[2] = SPCS_CLKACCY_1000PPM | SPCS_SAMPLERATE_48 |
  1850. SPCS_CHANNELNUM_LEFT | SPCS_SOURCENUM_UNSPEC |
  1851. SPCS_GENERATIONSTATUS | 0x00001200 |
  1852. 0x00000000 | SPCS_EMPHASIS_NONE | SPCS_COPYRIGHT;
  1853. emu->reserved_page = (struct snd_emu10k1_memblk *)
  1854. snd_emu10k1_synth_alloc(emu, 4096);
  1855. if (emu->reserved_page)
  1856. emu->reserved_page->map_locked = 1;
  1857. /* Clear silent pages and set up pointers */
  1858. memset(emu->silent_page.area, 0, PAGE_SIZE);
  1859. silent_page = emu->silent_page.addr << 1;
  1860. for (idx = 0; idx < MAXPAGES; idx++)
  1861. ((u32 *)emu->ptb_pages.area)[idx] = cpu_to_le32(silent_page | idx);
  1862. /* set up voice indices */
  1863. for (idx = 0; idx < NUM_G; idx++) {
  1864. emu->voices[idx].emu = emu;
  1865. emu->voices[idx].number = idx;
  1866. }
  1867. err = snd_emu10k1_init(emu, enable_ir, 0);
  1868. if (err < 0)
  1869. goto error;
  1870. #ifdef CONFIG_PM_SLEEP
  1871. err = alloc_pm_buffer(emu);
  1872. if (err < 0)
  1873. goto error;
  1874. #endif
  1875. /* Initialize the effect engine */
  1876. err = snd_emu10k1_init_efx(emu);
  1877. if (err < 0)
  1878. goto error;
  1879. snd_emu10k1_audio_enable(emu);
  1880. err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, emu, &ops);
  1881. if (err < 0)
  1882. goto error;
  1883. #ifdef CONFIG_PROC_FS
  1884. snd_emu10k1_proc_init(emu);
  1885. #endif
  1886. *remu = emu;
  1887. return 0;
  1888. error:
  1889. snd_emu10k1_free(emu);
  1890. return err;
  1891. }
  1892. #ifdef CONFIG_PM_SLEEP
  1893. static unsigned char saved_regs[] = {
  1894. CPF, PTRX, CVCF, VTFT, Z1, Z2, PSST, DSL, CCCA, CCR, CLP,
  1895. FXRT, MAPA, MAPB, ENVVOL, ATKHLDV, DCYSUSV, LFOVAL1, ENVVAL,
  1896. ATKHLDM, DCYSUSM, LFOVAL2, IP, IFATN, PEFE, FMMOD, TREMFRQ, FM2FRQ2,
  1897. TEMPENV, ADCCR, FXWC, MICBA, ADCBA, FXBA,
  1898. MICBS, ADCBS, FXBS, CDCS, GPSCS, SPCS0, SPCS1, SPCS2,
  1899. SPBYPASS, AC97SLOT, CDSRCS, GPSRCS, ZVSRCS, MICIDX, ADCIDX, FXIDX,
  1900. 0xff /* end */
  1901. };
  1902. static unsigned char saved_regs_audigy[] = {
  1903. A_ADCIDX, A_MICIDX, A_FXWC1, A_FXWC2, A_SAMPLE_RATE,
  1904. A_FXRT2, A_SENDAMOUNTS, A_FXRT1,
  1905. 0xff /* end */
  1906. };
  1907. static int alloc_pm_buffer(struct snd_emu10k1 *emu)
  1908. {
  1909. int size;
  1910. size = ARRAY_SIZE(saved_regs);
  1911. if (emu->audigy)
  1912. size += ARRAY_SIZE(saved_regs_audigy);
  1913. emu->saved_ptr = vmalloc(4 * NUM_G * size);
  1914. if (!emu->saved_ptr)
  1915. return -ENOMEM;
  1916. if (snd_emu10k1_efx_alloc_pm_buffer(emu) < 0)
  1917. return -ENOMEM;
  1918. if (emu->card_capabilities->ca0151_chip &&
  1919. snd_p16v_alloc_pm_buffer(emu) < 0)
  1920. return -ENOMEM;
  1921. return 0;
  1922. }
  1923. static void free_pm_buffer(struct snd_emu10k1 *emu)
  1924. {
  1925. vfree(emu->saved_ptr);
  1926. snd_emu10k1_efx_free_pm_buffer(emu);
  1927. if (emu->card_capabilities->ca0151_chip)
  1928. snd_p16v_free_pm_buffer(emu);
  1929. }
  1930. void snd_emu10k1_suspend_regs(struct snd_emu10k1 *emu)
  1931. {
  1932. int i;
  1933. unsigned char *reg;
  1934. unsigned int *val;
  1935. val = emu->saved_ptr;
  1936. for (reg = saved_regs; *reg != 0xff; reg++)
  1937. for (i = 0; i < NUM_G; i++, val++)
  1938. *val = snd_emu10k1_ptr_read(emu, *reg, i);
  1939. if (emu->audigy) {
  1940. for (reg = saved_regs_audigy; *reg != 0xff; reg++)
  1941. for (i = 0; i < NUM_G; i++, val++)
  1942. *val = snd_emu10k1_ptr_read(emu, *reg, i);
  1943. }
  1944. if (emu->audigy)
  1945. emu->saved_a_iocfg = inl(emu->port + A_IOCFG);
  1946. emu->saved_hcfg = inl(emu->port + HCFG);
  1947. }
  1948. void snd_emu10k1_resume_init(struct snd_emu10k1 *emu)
  1949. {
  1950. if (emu->card_capabilities->ca_cardbus_chip)
  1951. snd_emu10k1_cardbus_init(emu);
  1952. if (emu->card_capabilities->ecard)
  1953. snd_emu10k1_ecard_init(emu);
  1954. else if (emu->card_capabilities->emu_model)
  1955. snd_emu10k1_emu1010_init(emu);
  1956. else
  1957. snd_emu10k1_ptr_write(emu, AC97SLOT, 0, AC97SLOT_CNTR|AC97SLOT_LFE);
  1958. snd_emu10k1_init(emu, emu->enable_ir, 1);
  1959. }
  1960. void snd_emu10k1_resume_regs(struct snd_emu10k1 *emu)
  1961. {
  1962. int i;
  1963. unsigned char *reg;
  1964. unsigned int *val;
  1965. snd_emu10k1_audio_enable(emu);
  1966. /* resore for spdif */
  1967. if (emu->audigy)
  1968. outl(emu->saved_a_iocfg, emu->port + A_IOCFG);
  1969. outl(emu->saved_hcfg, emu->port + HCFG);
  1970. val = emu->saved_ptr;
  1971. for (reg = saved_regs; *reg != 0xff; reg++)
  1972. for (i = 0; i < NUM_G; i++, val++)
  1973. snd_emu10k1_ptr_write(emu, *reg, i, *val);
  1974. if (emu->audigy) {
  1975. for (reg = saved_regs_audigy; *reg != 0xff; reg++)
  1976. for (i = 0; i < NUM_G; i++, val++)
  1977. snd_emu10k1_ptr_write(emu, *reg, i, *val);
  1978. }
  1979. }
  1980. #endif