musb_regs.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652
  1. /*
  2. * MUSB OTG driver register defines
  3. *
  4. * Copyright 2005 Mentor Graphics Corporation
  5. * Copyright (C) 2005-2006 by Texas Instruments
  6. * Copyright (C) 2006-2007 Nokia Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * version 2 as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. *
  22. * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
  23. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  24. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  25. * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
  26. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  27. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  28. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  29. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  30. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  31. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. */
  34. #ifndef __MUSB_REGS_H__
  35. #define __MUSB_REGS_H__
  36. #define MUSB_EP0_FIFOSIZE 64 /* This is non-configurable */
  37. /*
  38. * MUSB Register bits
  39. */
  40. /* POWER */
  41. #define MUSB_POWER_ISOUPDATE 0x80
  42. #define MUSB_POWER_SOFTCONN 0x40
  43. #define MUSB_POWER_HSENAB 0x20
  44. #define MUSB_POWER_HSMODE 0x10
  45. #define MUSB_POWER_RESET 0x08
  46. #define MUSB_POWER_RESUME 0x04
  47. #define MUSB_POWER_SUSPENDM 0x02
  48. #define MUSB_POWER_ENSUSPEND 0x01
  49. /* INTRUSB */
  50. #define MUSB_INTR_SUSPEND 0x01
  51. #define MUSB_INTR_RESUME 0x02
  52. #define MUSB_INTR_RESET 0x04
  53. #define MUSB_INTR_BABBLE 0x04
  54. #define MUSB_INTR_SOF 0x08
  55. #define MUSB_INTR_CONNECT 0x10
  56. #define MUSB_INTR_DISCONNECT 0x20
  57. #define MUSB_INTR_SESSREQ 0x40
  58. #define MUSB_INTR_VBUSERROR 0x80 /* For SESSION end */
  59. /* DEVCTL */
  60. #define MUSB_DEVCTL_BDEVICE 0x80
  61. #define MUSB_DEVCTL_FSDEV 0x40
  62. #define MUSB_DEVCTL_LSDEV 0x20
  63. #define MUSB_DEVCTL_VBUS 0x18
  64. #define MUSB_DEVCTL_VBUS_SHIFT 3
  65. #define MUSB_DEVCTL_HM 0x04
  66. #define MUSB_DEVCTL_HR 0x02
  67. #define MUSB_DEVCTL_SESSION 0x01
  68. /* BABBLE_CTL */
  69. #define MUSB_BABBLE_FORCE_TXIDLE 0x80
  70. #define MUSB_BABBLE_SW_SESSION_CTRL 0x40
  71. #define MUSB_BABBLE_STUCK_J 0x20
  72. #define MUSB_BABBLE_RCV_DISABLE 0x04
  73. /* MUSB ULPI VBUSCONTROL */
  74. #define MUSB_ULPI_USE_EXTVBUS 0x01
  75. #define MUSB_ULPI_USE_EXTVBUSIND 0x02
  76. /* ULPI_REG_CONTROL */
  77. #define MUSB_ULPI_REG_REQ (1 << 0)
  78. #define MUSB_ULPI_REG_CMPLT (1 << 1)
  79. #define MUSB_ULPI_RDN_WR (1 << 2)
  80. /* TESTMODE */
  81. #define MUSB_TEST_FORCE_HOST 0x80
  82. #define MUSB_TEST_FIFO_ACCESS 0x40
  83. #define MUSB_TEST_FORCE_FS 0x20
  84. #define MUSB_TEST_FORCE_HS 0x10
  85. #define MUSB_TEST_PACKET 0x08
  86. #define MUSB_TEST_K 0x04
  87. #define MUSB_TEST_J 0x02
  88. #define MUSB_TEST_SE0_NAK 0x01
  89. /* Allocate for double-packet buffering (effectively doubles assigned _SIZE) */
  90. #define MUSB_FIFOSZ_DPB 0x10
  91. /* Allocation size (8, 16, 32, ... 4096) */
  92. #define MUSB_FIFOSZ_SIZE 0x0f
  93. /* CSR0 */
  94. #define MUSB_CSR0_FLUSHFIFO 0x0100
  95. #define MUSB_CSR0_TXPKTRDY 0x0002
  96. #define MUSB_CSR0_RXPKTRDY 0x0001
  97. /* CSR0 in Peripheral mode */
  98. #define MUSB_CSR0_P_SVDSETUPEND 0x0080
  99. #define MUSB_CSR0_P_SVDRXPKTRDY 0x0040
  100. #define MUSB_CSR0_P_SENDSTALL 0x0020
  101. #define MUSB_CSR0_P_SETUPEND 0x0010
  102. #define MUSB_CSR0_P_DATAEND 0x0008
  103. #define MUSB_CSR0_P_SENTSTALL 0x0004
  104. /* CSR0 in Host mode */
  105. #define MUSB_CSR0_H_DIS_PING 0x0800
  106. #define MUSB_CSR0_H_WR_DATATOGGLE 0x0400 /* Set to allow setting: */
  107. #define MUSB_CSR0_H_DATATOGGLE 0x0200 /* Data toggle control */
  108. #define MUSB_CSR0_H_NAKTIMEOUT 0x0080
  109. #define MUSB_CSR0_H_STATUSPKT 0x0040
  110. #define MUSB_CSR0_H_REQPKT 0x0020
  111. #define MUSB_CSR0_H_ERROR 0x0010
  112. #define MUSB_CSR0_H_SETUPPKT 0x0008
  113. #define MUSB_CSR0_H_RXSTALL 0x0004
  114. /* CSR0 bits to avoid zeroing (write zero clears, write 1 ignored) */
  115. #define MUSB_CSR0_P_WZC_BITS \
  116. (MUSB_CSR0_P_SENTSTALL)
  117. #define MUSB_CSR0_H_WZC_BITS \
  118. (MUSB_CSR0_H_NAKTIMEOUT | MUSB_CSR0_H_RXSTALL \
  119. | MUSB_CSR0_RXPKTRDY)
  120. /* TxType/RxType */
  121. #define MUSB_TYPE_SPEED 0xc0
  122. #define MUSB_TYPE_SPEED_SHIFT 6
  123. #define MUSB_TYPE_PROTO 0x30 /* Implicitly zero for ep0 */
  124. #define MUSB_TYPE_PROTO_SHIFT 4
  125. #define MUSB_TYPE_REMOTE_END 0xf /* Implicitly zero for ep0 */
  126. /* CONFIGDATA */
  127. #define MUSB_CONFIGDATA_MPRXE 0x80 /* Auto bulk pkt combining */
  128. #define MUSB_CONFIGDATA_MPTXE 0x40 /* Auto bulk pkt splitting */
  129. #define MUSB_CONFIGDATA_BIGENDIAN 0x20
  130. #define MUSB_CONFIGDATA_HBRXE 0x10 /* HB-ISO for RX */
  131. #define MUSB_CONFIGDATA_HBTXE 0x08 /* HB-ISO for TX */
  132. #define MUSB_CONFIGDATA_DYNFIFO 0x04 /* Dynamic FIFO sizing */
  133. #define MUSB_CONFIGDATA_SOFTCONE 0x02 /* SoftConnect */
  134. #define MUSB_CONFIGDATA_UTMIDW 0x01 /* Data width 0/1 => 8/16bits */
  135. /* TXCSR in Peripheral and Host mode */
  136. #define MUSB_TXCSR_AUTOSET 0x8000
  137. #define MUSB_TXCSR_DMAENAB 0x1000
  138. #define MUSB_TXCSR_FRCDATATOG 0x0800
  139. #define MUSB_TXCSR_DMAMODE 0x0400
  140. #define MUSB_TXCSR_CLRDATATOG 0x0040
  141. #define MUSB_TXCSR_FLUSHFIFO 0x0008
  142. #define MUSB_TXCSR_FIFONOTEMPTY 0x0002
  143. #define MUSB_TXCSR_TXPKTRDY 0x0001
  144. /* TXCSR in Peripheral mode */
  145. #define MUSB_TXCSR_P_ISO 0x4000
  146. #define MUSB_TXCSR_P_INCOMPTX 0x0080
  147. #define MUSB_TXCSR_P_SENTSTALL 0x0020
  148. #define MUSB_TXCSR_P_SENDSTALL 0x0010
  149. #define MUSB_TXCSR_P_UNDERRUN 0x0004
  150. /* TXCSR in Host mode */
  151. #define MUSB_TXCSR_H_WR_DATATOGGLE 0x0200
  152. #define MUSB_TXCSR_H_DATATOGGLE 0x0100
  153. #define MUSB_TXCSR_H_NAKTIMEOUT 0x0080
  154. #define MUSB_TXCSR_H_RXSTALL 0x0020
  155. #define MUSB_TXCSR_H_ERROR 0x0004
  156. /* TXCSR bits to avoid zeroing (write zero clears, write 1 ignored) */
  157. #define MUSB_TXCSR_P_WZC_BITS \
  158. (MUSB_TXCSR_P_INCOMPTX | MUSB_TXCSR_P_SENTSTALL \
  159. | MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_FIFONOTEMPTY)
  160. #define MUSB_TXCSR_H_WZC_BITS \
  161. (MUSB_TXCSR_H_NAKTIMEOUT | MUSB_TXCSR_H_RXSTALL \
  162. | MUSB_TXCSR_H_ERROR | MUSB_TXCSR_FIFONOTEMPTY)
  163. /* RXCSR in Peripheral and Host mode */
  164. #define MUSB_RXCSR_AUTOCLEAR 0x8000
  165. #define MUSB_RXCSR_DMAENAB 0x2000
  166. #define MUSB_RXCSR_DISNYET 0x1000
  167. #define MUSB_RXCSR_PID_ERR 0x1000
  168. #define MUSB_RXCSR_DMAMODE 0x0800
  169. #define MUSB_RXCSR_INCOMPRX 0x0100
  170. #define MUSB_RXCSR_CLRDATATOG 0x0080
  171. #define MUSB_RXCSR_FLUSHFIFO 0x0010
  172. #define MUSB_RXCSR_DATAERROR 0x0008
  173. #define MUSB_RXCSR_FIFOFULL 0x0002
  174. #define MUSB_RXCSR_RXPKTRDY 0x0001
  175. /* RXCSR in Peripheral mode */
  176. #define MUSB_RXCSR_P_ISO 0x4000
  177. #define MUSB_RXCSR_P_SENTSTALL 0x0040
  178. #define MUSB_RXCSR_P_SENDSTALL 0x0020
  179. #define MUSB_RXCSR_P_OVERRUN 0x0004
  180. /* RXCSR in Host mode */
  181. #define MUSB_RXCSR_H_AUTOREQ 0x4000
  182. #define MUSB_RXCSR_H_WR_DATATOGGLE 0x0400
  183. #define MUSB_RXCSR_H_DATATOGGLE 0x0200
  184. #define MUSB_RXCSR_H_RXSTALL 0x0040
  185. #define MUSB_RXCSR_H_REQPKT 0x0020
  186. #define MUSB_RXCSR_H_ERROR 0x0004
  187. /* RXCSR bits to avoid zeroing (write zero clears, write 1 ignored) */
  188. #define MUSB_RXCSR_P_WZC_BITS \
  189. (MUSB_RXCSR_P_SENTSTALL | MUSB_RXCSR_P_OVERRUN \
  190. | MUSB_RXCSR_RXPKTRDY)
  191. #define MUSB_RXCSR_H_WZC_BITS \
  192. (MUSB_RXCSR_H_RXSTALL | MUSB_RXCSR_H_ERROR \
  193. | MUSB_RXCSR_DATAERROR | MUSB_RXCSR_RXPKTRDY)
  194. /* HUBADDR */
  195. #define MUSB_HUBADDR_MULTI_TT 0x80
  196. #ifndef CONFIG_BLACKFIN
  197. /*
  198. * Common USB registers
  199. */
  200. #define MUSB_FADDR 0x00 /* 8-bit */
  201. #define MUSB_POWER 0x01 /* 8-bit */
  202. #define MUSB_INTRTX 0x02 /* 16-bit */
  203. #define MUSB_INTRRX 0x04
  204. #define MUSB_INTRTXE 0x06
  205. #define MUSB_INTRRXE 0x08
  206. #define MUSB_INTRUSB 0x0A /* 8 bit */
  207. #define MUSB_INTRUSBE 0x0B /* 8 bit */
  208. #define MUSB_FRAME 0x0C
  209. #define MUSB_INDEX 0x0E /* 8 bit */
  210. #define MUSB_TESTMODE 0x0F /* 8 bit */
  211. /* Get offset for a given FIFO from musb->mregs */
  212. #if defined(CONFIG_USB_MUSB_TUSB6010) || \
  213. defined(CONFIG_USB_MUSB_TUSB6010_MODULE)
  214. #define MUSB_FIFO_OFFSET(epnum) (0x200 + ((epnum) * 0x20))
  215. #else
  216. #define MUSB_FIFO_OFFSET(epnum) (0x20 + ((epnum) * 4))
  217. #endif
  218. /*
  219. * Additional Control Registers
  220. */
  221. #define MUSB_DEVCTL 0x60 /* 8 bit */
  222. #define MUSB_BABBLE_CTL 0x61 /* 8 bit */
  223. /* These are always controlled through the INDEX register */
  224. #define MUSB_TXFIFOSZ 0x62 /* 8-bit (see masks) */
  225. #define MUSB_RXFIFOSZ 0x63 /* 8-bit (see masks) */
  226. #define MUSB_TXFIFOADD 0x64 /* 16-bit offset shifted right 3 */
  227. #define MUSB_RXFIFOADD 0x66 /* 16-bit offset shifted right 3 */
  228. /* REVISIT: vctrl/vstatus: optional vendor utmi+phy register at 0x68 */
  229. #define MUSB_HWVERS 0x6C /* 8 bit */
  230. #define MUSB_ULPI_BUSCONTROL 0x70 /* 8 bit */
  231. #define MUSB_ULPI_INT_MASK 0x72 /* 8 bit */
  232. #define MUSB_ULPI_INT_SRC 0x73 /* 8 bit */
  233. #define MUSB_ULPI_REG_DATA 0x74 /* 8 bit */
  234. #define MUSB_ULPI_REG_ADDR 0x75 /* 8 bit */
  235. #define MUSB_ULPI_REG_CONTROL 0x76 /* 8 bit */
  236. #define MUSB_ULPI_RAW_DATA 0x77 /* 8 bit */
  237. #define MUSB_EPINFO 0x78 /* 8 bit */
  238. #define MUSB_RAMINFO 0x79 /* 8 bit */
  239. #define MUSB_LINKINFO 0x7a /* 8 bit */
  240. #define MUSB_VPLEN 0x7b /* 8 bit */
  241. #define MUSB_HS_EOF1 0x7c /* 8 bit */
  242. #define MUSB_FS_EOF1 0x7d /* 8 bit */
  243. #define MUSB_LS_EOF1 0x7e /* 8 bit */
  244. /* Offsets to endpoint registers */
  245. #define MUSB_TXMAXP 0x00
  246. #define MUSB_TXCSR 0x02
  247. #define MUSB_CSR0 MUSB_TXCSR /* Re-used for EP0 */
  248. #define MUSB_RXMAXP 0x04
  249. #define MUSB_RXCSR 0x06
  250. #define MUSB_RXCOUNT 0x08
  251. #define MUSB_COUNT0 MUSB_RXCOUNT /* Re-used for EP0 */
  252. #define MUSB_TXTYPE 0x0A
  253. #define MUSB_TYPE0 MUSB_TXTYPE /* Re-used for EP0 */
  254. #define MUSB_TXINTERVAL 0x0B
  255. #define MUSB_NAKLIMIT0 MUSB_TXINTERVAL /* Re-used for EP0 */
  256. #define MUSB_RXTYPE 0x0C
  257. #define MUSB_RXINTERVAL 0x0D
  258. #define MUSB_FIFOSIZE 0x0F
  259. #define MUSB_CONFIGDATA MUSB_FIFOSIZE /* Re-used for EP0 */
  260. /* Offsets to endpoint registers in indexed model (using INDEX register) */
  261. #define MUSB_INDEXED_OFFSET(_epnum, _offset) \
  262. (0x10 + (_offset))
  263. /* Offsets to endpoint registers in flat models */
  264. #define MUSB_FLAT_OFFSET(_epnum, _offset) \
  265. (0x100 + (0x10*(_epnum)) + (_offset))
  266. #if defined(CONFIG_USB_MUSB_TUSB6010) || \
  267. defined(CONFIG_USB_MUSB_TUSB6010_MODULE)
  268. /* TUSB6010 EP0 configuration register is special */
  269. #define MUSB_TUSB_OFFSET(_epnum, _offset) \
  270. (0x10 + _offset)
  271. #include "tusb6010.h" /* Needed "only" for TUSB_EP0_CONF */
  272. #endif
  273. #define MUSB_TXCSR_MODE 0x2000
  274. /* "bus control"/target registers, for host side multipoint (external hubs) */
  275. #define MUSB_TXFUNCADDR 0x00
  276. #define MUSB_TXHUBADDR 0x02
  277. #define MUSB_TXHUBPORT 0x03
  278. #define MUSB_RXFUNCADDR 0x04
  279. #define MUSB_RXHUBADDR 0x06
  280. #define MUSB_RXHUBPORT 0x07
  281. #define MUSB_BUSCTL_OFFSET(_epnum, _offset) \
  282. (0x80 + (8*(_epnum)) + (_offset))
  283. static inline void musb_write_txfifosz(void __iomem *mbase, u8 c_size)
  284. {
  285. musb_writeb(mbase, MUSB_TXFIFOSZ, c_size);
  286. }
  287. static inline void musb_write_txfifoadd(void __iomem *mbase, u16 c_off)
  288. {
  289. musb_writew(mbase, MUSB_TXFIFOADD, c_off);
  290. }
  291. static inline void musb_write_rxfifosz(void __iomem *mbase, u8 c_size)
  292. {
  293. musb_writeb(mbase, MUSB_RXFIFOSZ, c_size);
  294. }
  295. static inline void musb_write_rxfifoadd(void __iomem *mbase, u16 c_off)
  296. {
  297. musb_writew(mbase, MUSB_RXFIFOADD, c_off);
  298. }
  299. static inline void musb_write_ulpi_buscontrol(void __iomem *mbase, u8 val)
  300. {
  301. musb_writeb(mbase, MUSB_ULPI_BUSCONTROL, val);
  302. }
  303. static inline u8 musb_read_txfifosz(void __iomem *mbase)
  304. {
  305. return musb_readb(mbase, MUSB_TXFIFOSZ);
  306. }
  307. static inline u16 musb_read_txfifoadd(void __iomem *mbase)
  308. {
  309. return musb_readw(mbase, MUSB_TXFIFOADD);
  310. }
  311. static inline u8 musb_read_rxfifosz(void __iomem *mbase)
  312. {
  313. return musb_readb(mbase, MUSB_RXFIFOSZ);
  314. }
  315. static inline u16 musb_read_rxfifoadd(void __iomem *mbase)
  316. {
  317. return musb_readw(mbase, MUSB_RXFIFOADD);
  318. }
  319. static inline u8 musb_read_ulpi_buscontrol(void __iomem *mbase)
  320. {
  321. return musb_readb(mbase, MUSB_ULPI_BUSCONTROL);
  322. }
  323. static inline u8 musb_read_configdata(void __iomem *mbase)
  324. {
  325. musb_writeb(mbase, MUSB_INDEX, 0);
  326. return musb_readb(mbase, 0x10 + MUSB_CONFIGDATA);
  327. }
  328. static inline u16 musb_read_hwvers(void __iomem *mbase)
  329. {
  330. return musb_readw(mbase, MUSB_HWVERS);
  331. }
  332. static inline void __iomem *musb_read_target_reg_base(u8 i, void __iomem *mbase)
  333. {
  334. return (MUSB_BUSCTL_OFFSET(i, 0) + mbase);
  335. }
  336. static inline void musb_write_rxfunaddr(void __iomem *ep_target_regs,
  337. u8 qh_addr_reg)
  338. {
  339. musb_writeb(ep_target_regs, MUSB_RXFUNCADDR, qh_addr_reg);
  340. }
  341. static inline void musb_write_rxhubaddr(void __iomem *ep_target_regs,
  342. u8 qh_h_addr_reg)
  343. {
  344. musb_writeb(ep_target_regs, MUSB_RXHUBADDR, qh_h_addr_reg);
  345. }
  346. static inline void musb_write_rxhubport(void __iomem *ep_target_regs,
  347. u8 qh_h_port_reg)
  348. {
  349. musb_writeb(ep_target_regs, MUSB_RXHUBPORT, qh_h_port_reg);
  350. }
  351. static inline void musb_write_txfunaddr(void __iomem *mbase, u8 epnum,
  352. u8 qh_addr_reg)
  353. {
  354. musb_writeb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_TXFUNCADDR),
  355. qh_addr_reg);
  356. }
  357. static inline void musb_write_txhubaddr(void __iomem *mbase, u8 epnum,
  358. u8 qh_addr_reg)
  359. {
  360. musb_writeb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_TXHUBADDR),
  361. qh_addr_reg);
  362. }
  363. static inline void musb_write_txhubport(void __iomem *mbase, u8 epnum,
  364. u8 qh_h_port_reg)
  365. {
  366. musb_writeb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_TXHUBPORT),
  367. qh_h_port_reg);
  368. }
  369. static inline u8 musb_read_rxfunaddr(void __iomem *mbase, u8 epnum)
  370. {
  371. return musb_readb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_RXFUNCADDR));
  372. }
  373. static inline u8 musb_read_rxhubaddr(void __iomem *mbase, u8 epnum)
  374. {
  375. return musb_readb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_RXHUBADDR));
  376. }
  377. static inline u8 musb_read_rxhubport(void __iomem *mbase, u8 epnum)
  378. {
  379. return musb_readb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_RXHUBPORT));
  380. }
  381. static inline u8 musb_read_txfunaddr(void __iomem *mbase, u8 epnum)
  382. {
  383. return musb_readb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_TXFUNCADDR));
  384. }
  385. static inline u8 musb_read_txhubaddr(void __iomem *mbase, u8 epnum)
  386. {
  387. return musb_readb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_TXHUBADDR));
  388. }
  389. static inline u8 musb_read_txhubport(void __iomem *mbase, u8 epnum)
  390. {
  391. return musb_readb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_TXHUBPORT));
  392. }
  393. #else /* CONFIG_BLACKFIN */
  394. #define USB_BASE USB_FADDR
  395. #define USB_OFFSET(reg) (reg - USB_BASE)
  396. /*
  397. * Common USB registers
  398. */
  399. #define MUSB_FADDR USB_OFFSET(USB_FADDR) /* 8-bit */
  400. #define MUSB_POWER USB_OFFSET(USB_POWER) /* 8-bit */
  401. #define MUSB_INTRTX USB_OFFSET(USB_INTRTX) /* 16-bit */
  402. #define MUSB_INTRRX USB_OFFSET(USB_INTRRX)
  403. #define MUSB_INTRTXE USB_OFFSET(USB_INTRTXE)
  404. #define MUSB_INTRRXE USB_OFFSET(USB_INTRRXE)
  405. #define MUSB_INTRUSB USB_OFFSET(USB_INTRUSB) /* 8 bit */
  406. #define MUSB_INTRUSBE USB_OFFSET(USB_INTRUSBE)/* 8 bit */
  407. #define MUSB_FRAME USB_OFFSET(USB_FRAME)
  408. #define MUSB_INDEX USB_OFFSET(USB_INDEX) /* 8 bit */
  409. #define MUSB_TESTMODE USB_OFFSET(USB_TESTMODE)/* 8 bit */
  410. /* Get offset for a given FIFO from musb->mregs */
  411. #define MUSB_FIFO_OFFSET(epnum) \
  412. (USB_OFFSET(USB_EP0_FIFO) + ((epnum) * 8))
  413. /*
  414. * Additional Control Registers
  415. */
  416. #define MUSB_DEVCTL USB_OFFSET(USB_OTG_DEV_CTL) /* 8 bit */
  417. #define MUSB_LINKINFO USB_OFFSET(USB_LINKINFO)/* 8 bit */
  418. #define MUSB_VPLEN USB_OFFSET(USB_VPLEN) /* 8 bit */
  419. #define MUSB_HS_EOF1 USB_OFFSET(USB_HS_EOF1) /* 8 bit */
  420. #define MUSB_FS_EOF1 USB_OFFSET(USB_FS_EOF1) /* 8 bit */
  421. #define MUSB_LS_EOF1 USB_OFFSET(USB_LS_EOF1) /* 8 bit */
  422. /* Offsets to endpoint registers */
  423. #define MUSB_TXMAXP 0x00
  424. #define MUSB_TXCSR 0x04
  425. #define MUSB_CSR0 MUSB_TXCSR /* Re-used for EP0 */
  426. #define MUSB_RXMAXP 0x08
  427. #define MUSB_RXCSR 0x0C
  428. #define MUSB_RXCOUNT 0x10
  429. #define MUSB_COUNT0 MUSB_RXCOUNT /* Re-used for EP0 */
  430. #define MUSB_TXTYPE 0x14
  431. #define MUSB_TYPE0 MUSB_TXTYPE /* Re-used for EP0 */
  432. #define MUSB_TXINTERVAL 0x18
  433. #define MUSB_NAKLIMIT0 MUSB_TXINTERVAL /* Re-used for EP0 */
  434. #define MUSB_RXTYPE 0x1C
  435. #define MUSB_RXINTERVAL 0x20
  436. #define MUSB_TXCOUNT 0x28
  437. /* Offsets to endpoint registers in indexed model (using INDEX register) */
  438. #define MUSB_INDEXED_OFFSET(_epnum, _offset) \
  439. (0x40 + (_offset))
  440. /* Offsets to endpoint registers in flat models */
  441. #define MUSB_FLAT_OFFSET(_epnum, _offset) \
  442. (USB_OFFSET(USB_EP_NI0_TXMAXP) + (0x40 * (_epnum)) + (_offset))
  443. /* Not implemented - HW has separate Tx/Rx FIFO */
  444. #define MUSB_TXCSR_MODE 0x0000
  445. static inline void musb_write_txfifosz(void __iomem *mbase, u8 c_size)
  446. {
  447. }
  448. static inline void musb_write_txfifoadd(void __iomem *mbase, u16 c_off)
  449. {
  450. }
  451. static inline void musb_write_rxfifosz(void __iomem *mbase, u8 c_size)
  452. {
  453. }
  454. static inline void musb_write_rxfifoadd(void __iomem *mbase, u16 c_off)
  455. {
  456. }
  457. static inline void musb_write_ulpi_buscontrol(void __iomem *mbase, u8 val)
  458. {
  459. }
  460. static inline u8 musb_read_txfifosz(void __iomem *mbase)
  461. {
  462. return 0;
  463. }
  464. static inline u16 musb_read_txfifoadd(void __iomem *mbase)
  465. {
  466. return 0;
  467. }
  468. static inline u8 musb_read_rxfifosz(void __iomem *mbase)
  469. {
  470. return 0;
  471. }
  472. static inline u16 musb_read_rxfifoadd(void __iomem *mbase)
  473. {
  474. return 0;
  475. }
  476. static inline u8 musb_read_ulpi_buscontrol(void __iomem *mbase)
  477. {
  478. return 0;
  479. }
  480. static inline u8 musb_read_configdata(void __iomem *mbase)
  481. {
  482. return 0;
  483. }
  484. static inline u16 musb_read_hwvers(void __iomem *mbase)
  485. {
  486. /*
  487. * This register is invisible on Blackfin, actually the MUSB
  488. * RTL version of Blackfin is 1.9, so just harcode its value.
  489. */
  490. return MUSB_HWVERS_1900;
  491. }
  492. static inline void __iomem *musb_read_target_reg_base(u8 i, void __iomem *mbase)
  493. {
  494. return NULL;
  495. }
  496. static inline void musb_write_rxfunaddr(void __iomem *ep_target_regs,
  497. u8 qh_addr_req)
  498. {
  499. }
  500. static inline void musb_write_rxhubaddr(void __iomem *ep_target_regs,
  501. u8 qh_h_addr_reg)
  502. {
  503. }
  504. static inline void musb_write_rxhubport(void __iomem *ep_target_regs,
  505. u8 qh_h_port_reg)
  506. {
  507. }
  508. static inline void musb_write_txfunaddr(void __iomem *mbase, u8 epnum,
  509. u8 qh_addr_reg)
  510. {
  511. }
  512. static inline void musb_write_txhubaddr(void __iomem *mbase, u8 epnum,
  513. u8 qh_addr_reg)
  514. {
  515. }
  516. static inline void musb_write_txhubport(void __iomem *mbase, u8 epnum,
  517. u8 qh_h_port_reg)
  518. {
  519. }
  520. static inline u8 musb_read_rxfunaddr(void __iomem *mbase, u8 epnum)
  521. {
  522. return 0;
  523. }
  524. static inline u8 musb_read_rxhubaddr(void __iomem *mbase, u8 epnum)
  525. {
  526. return 0;
  527. }
  528. static inline u8 musb_read_rxhubport(void __iomem *mbase, u8 epnum)
  529. {
  530. return 0;
  531. }
  532. static inline u8 musb_read_txfunaddr(void __iomem *mbase, u8 epnum)
  533. {
  534. return 0;
  535. }
  536. static inline u8 musb_read_txhubaddr(void __iomem *mbase, u8 epnum)
  537. {
  538. return 0;
  539. }
  540. static inline u8 musb_read_txhubport(void __iomem *mbase, u8 epnum)
  541. {
  542. return 0;
  543. }
  544. #endif /* CONFIG_BLACKFIN */
  545. #endif /* __MUSB_REGS_H__ */