sirfsoc_uart.c 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511
  1. /*
  2. * Driver for CSR SiRFprimaII onboard UARTs.
  3. *
  4. * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
  5. *
  6. * Licensed under GPLv2 or later.
  7. */
  8. #include <linux/module.h>
  9. #include <linux/ioport.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/init.h>
  12. #include <linux/sysrq.h>
  13. #include <linux/console.h>
  14. #include <linux/tty.h>
  15. #include <linux/tty_flip.h>
  16. #include <linux/serial_core.h>
  17. #include <linux/serial.h>
  18. #include <linux/clk.h>
  19. #include <linux/of.h>
  20. #include <linux/slab.h>
  21. #include <linux/io.h>
  22. #include <linux/of_gpio.h>
  23. #include <linux/dmaengine.h>
  24. #include <linux/dma-direction.h>
  25. #include <linux/dma-mapping.h>
  26. #include <asm/irq.h>
  27. #include <asm/mach/irq.h>
  28. #include "sirfsoc_uart.h"
  29. static unsigned int
  30. sirfsoc_uart_pio_tx_chars(struct sirfsoc_uart_port *sirfport, int count);
  31. static unsigned int
  32. sirfsoc_uart_pio_rx_chars(struct uart_port *port, unsigned int max_rx_count);
  33. static struct uart_driver sirfsoc_uart_drv;
  34. static void sirfsoc_uart_tx_dma_complete_callback(void *param);
  35. static void sirfsoc_uart_start_next_rx_dma(struct uart_port *port);
  36. static void sirfsoc_uart_rx_dma_complete_callback(void *param);
  37. static const struct sirfsoc_baudrate_to_regv baudrate_to_regv[] = {
  38. {4000000, 2359296},
  39. {3500000, 1310721},
  40. {3000000, 1572865},
  41. {2500000, 1245186},
  42. {2000000, 1572866},
  43. {1500000, 1245188},
  44. {1152000, 1638404},
  45. {1000000, 1572869},
  46. {921600, 1114120},
  47. {576000, 1245196},
  48. {500000, 1245198},
  49. {460800, 1572876},
  50. {230400, 1310750},
  51. {115200, 1310781},
  52. {57600, 1310843},
  53. {38400, 1114328},
  54. {19200, 1114545},
  55. {9600, 1114979},
  56. };
  57. static struct sirfsoc_uart_port sirfsoc_uart_ports[SIRFSOC_UART_NR] = {
  58. [0] = {
  59. .port = {
  60. .iotype = UPIO_MEM,
  61. .flags = UPF_BOOT_AUTOCONF,
  62. .line = 0,
  63. },
  64. },
  65. [1] = {
  66. .port = {
  67. .iotype = UPIO_MEM,
  68. .flags = UPF_BOOT_AUTOCONF,
  69. .line = 1,
  70. },
  71. },
  72. [2] = {
  73. .port = {
  74. .iotype = UPIO_MEM,
  75. .flags = UPF_BOOT_AUTOCONF,
  76. .line = 2,
  77. },
  78. },
  79. [3] = {
  80. .port = {
  81. .iotype = UPIO_MEM,
  82. .flags = UPF_BOOT_AUTOCONF,
  83. .line = 3,
  84. },
  85. },
  86. [4] = {
  87. .port = {
  88. .iotype = UPIO_MEM,
  89. .flags = UPF_BOOT_AUTOCONF,
  90. .line = 4,
  91. },
  92. },
  93. [5] = {
  94. .port = {
  95. .iotype = UPIO_MEM,
  96. .flags = UPF_BOOT_AUTOCONF,
  97. .line = 5,
  98. },
  99. },
  100. };
  101. static inline struct sirfsoc_uart_port *to_sirfport(struct uart_port *port)
  102. {
  103. return container_of(port, struct sirfsoc_uart_port, port);
  104. }
  105. static inline unsigned int sirfsoc_uart_tx_empty(struct uart_port *port)
  106. {
  107. unsigned long reg;
  108. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  109. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  110. struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
  111. reg = rd_regl(port, ureg->sirfsoc_tx_fifo_status);
  112. return (reg & ufifo_st->ff_empty(port->line)) ? TIOCSER_TEMT : 0;
  113. }
  114. static unsigned int sirfsoc_uart_get_mctrl(struct uart_port *port)
  115. {
  116. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  117. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  118. if (!sirfport->hw_flow_ctrl || !sirfport->ms_enabled)
  119. goto cts_asserted;
  120. if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
  121. if (!(rd_regl(port, ureg->sirfsoc_afc_ctrl) &
  122. SIRFUART_AFC_CTS_STATUS))
  123. goto cts_asserted;
  124. else
  125. goto cts_deasserted;
  126. } else {
  127. if (!gpio_get_value(sirfport->cts_gpio))
  128. goto cts_asserted;
  129. else
  130. goto cts_deasserted;
  131. }
  132. cts_deasserted:
  133. return TIOCM_CAR | TIOCM_DSR;
  134. cts_asserted:
  135. return TIOCM_CAR | TIOCM_DSR | TIOCM_CTS;
  136. }
  137. static void sirfsoc_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
  138. {
  139. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  140. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  141. unsigned int assert = mctrl & TIOCM_RTS;
  142. unsigned int val = assert ? SIRFUART_AFC_CTRL_RX_THD : 0x0;
  143. unsigned int current_val;
  144. if (!sirfport->hw_flow_ctrl || !sirfport->ms_enabled)
  145. return;
  146. if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
  147. current_val = rd_regl(port, ureg->sirfsoc_afc_ctrl) & ~0xFF;
  148. val |= current_val;
  149. wr_regl(port, ureg->sirfsoc_afc_ctrl, val);
  150. } else {
  151. if (!val)
  152. gpio_set_value(sirfport->rts_gpio, 1);
  153. else
  154. gpio_set_value(sirfport->rts_gpio, 0);
  155. }
  156. }
  157. static void sirfsoc_uart_stop_tx(struct uart_port *port)
  158. {
  159. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  160. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  161. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  162. if (sirfport->tx_dma_chan) {
  163. if (sirfport->tx_dma_state == TX_DMA_RUNNING) {
  164. dmaengine_pause(sirfport->tx_dma_chan);
  165. sirfport->tx_dma_state = TX_DMA_PAUSE;
  166. } else {
  167. if (!sirfport->is_marco)
  168. wr_regl(port, ureg->sirfsoc_int_en_reg,
  169. rd_regl(port, ureg->sirfsoc_int_en_reg) &
  170. ~uint_en->sirfsoc_txfifo_empty_en);
  171. else
  172. wr_regl(port, SIRFUART_INT_EN_CLR,
  173. uint_en->sirfsoc_txfifo_empty_en);
  174. }
  175. } else {
  176. if (!sirfport->is_marco)
  177. wr_regl(port, ureg->sirfsoc_int_en_reg,
  178. rd_regl(port, ureg->sirfsoc_int_en_reg) &
  179. ~uint_en->sirfsoc_txfifo_empty_en);
  180. else
  181. wr_regl(port, SIRFUART_INT_EN_CLR,
  182. uint_en->sirfsoc_txfifo_empty_en);
  183. }
  184. }
  185. static void sirfsoc_uart_tx_with_dma(struct sirfsoc_uart_port *sirfport)
  186. {
  187. struct uart_port *port = &sirfport->port;
  188. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  189. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  190. struct circ_buf *xmit = &port->state->xmit;
  191. unsigned long tran_size;
  192. unsigned long tran_start;
  193. unsigned long pio_tx_size;
  194. tran_size = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
  195. tran_start = (unsigned long)(xmit->buf + xmit->tail);
  196. if (uart_circ_empty(xmit) || uart_tx_stopped(port) ||
  197. !tran_size)
  198. return;
  199. if (sirfport->tx_dma_state == TX_DMA_PAUSE) {
  200. dmaengine_resume(sirfport->tx_dma_chan);
  201. return;
  202. }
  203. if (sirfport->tx_dma_state == TX_DMA_RUNNING)
  204. return;
  205. if (!sirfport->is_marco)
  206. wr_regl(port, ureg->sirfsoc_int_en_reg,
  207. rd_regl(port, ureg->sirfsoc_int_en_reg)&
  208. ~(uint_en->sirfsoc_txfifo_empty_en));
  209. else
  210. wr_regl(port, SIRFUART_INT_EN_CLR,
  211. uint_en->sirfsoc_txfifo_empty_en);
  212. /*
  213. * DMA requires buffer address and buffer length are both aligned with
  214. * 4 bytes, so we use PIO for
  215. * 1. if address is not aligned with 4bytes, use PIO for the first 1~3
  216. * bytes, and move to DMA for the left part aligned with 4bytes
  217. * 2. if buffer length is not aligned with 4bytes, use DMA for aligned
  218. * part first, move to PIO for the left 1~3 bytes
  219. */
  220. if (tran_size < 4 || BYTES_TO_ALIGN(tran_start)) {
  221. wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_STOP);
  222. wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl,
  223. rd_regl(port, ureg->sirfsoc_tx_dma_io_ctrl)|
  224. SIRFUART_IO_MODE);
  225. if (BYTES_TO_ALIGN(tran_start)) {
  226. pio_tx_size = sirfsoc_uart_pio_tx_chars(sirfport,
  227. BYTES_TO_ALIGN(tran_start));
  228. tran_size -= pio_tx_size;
  229. }
  230. if (tran_size < 4)
  231. sirfsoc_uart_pio_tx_chars(sirfport, tran_size);
  232. if (!sirfport->is_marco)
  233. wr_regl(port, ureg->sirfsoc_int_en_reg,
  234. rd_regl(port, ureg->sirfsoc_int_en_reg)|
  235. uint_en->sirfsoc_txfifo_empty_en);
  236. else
  237. wr_regl(port, ureg->sirfsoc_int_en_reg,
  238. uint_en->sirfsoc_txfifo_empty_en);
  239. wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_START);
  240. } else {
  241. /* tx transfer mode switch into dma mode */
  242. wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_STOP);
  243. wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl,
  244. rd_regl(port, ureg->sirfsoc_tx_dma_io_ctrl)&
  245. ~SIRFUART_IO_MODE);
  246. wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_START);
  247. tran_size &= ~(0x3);
  248. sirfport->tx_dma_addr = dma_map_single(port->dev,
  249. xmit->buf + xmit->tail,
  250. tran_size, DMA_TO_DEVICE);
  251. sirfport->tx_dma_desc = dmaengine_prep_slave_single(
  252. sirfport->tx_dma_chan, sirfport->tx_dma_addr,
  253. tran_size, DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
  254. if (!sirfport->tx_dma_desc) {
  255. dev_err(port->dev, "DMA prep slave single fail\n");
  256. return;
  257. }
  258. sirfport->tx_dma_desc->callback =
  259. sirfsoc_uart_tx_dma_complete_callback;
  260. sirfport->tx_dma_desc->callback_param = (void *)sirfport;
  261. sirfport->transfer_size = tran_size;
  262. dmaengine_submit(sirfport->tx_dma_desc);
  263. dma_async_issue_pending(sirfport->tx_dma_chan);
  264. sirfport->tx_dma_state = TX_DMA_RUNNING;
  265. }
  266. }
  267. static void sirfsoc_uart_start_tx(struct uart_port *port)
  268. {
  269. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  270. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  271. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  272. if (sirfport->tx_dma_chan)
  273. sirfsoc_uart_tx_with_dma(sirfport);
  274. else {
  275. sirfsoc_uart_pio_tx_chars(sirfport,
  276. SIRFSOC_UART_IO_TX_REASONABLE_CNT);
  277. wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_START);
  278. if (!sirfport->is_marco)
  279. wr_regl(port, ureg->sirfsoc_int_en_reg,
  280. rd_regl(port, ureg->sirfsoc_int_en_reg)|
  281. uint_en->sirfsoc_txfifo_empty_en);
  282. else
  283. wr_regl(port, ureg->sirfsoc_int_en_reg,
  284. uint_en->sirfsoc_txfifo_empty_en);
  285. }
  286. }
  287. static void sirfsoc_uart_stop_rx(struct uart_port *port)
  288. {
  289. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  290. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  291. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  292. wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0);
  293. if (sirfport->rx_dma_chan) {
  294. if (!sirfport->is_marco)
  295. wr_regl(port, ureg->sirfsoc_int_en_reg,
  296. rd_regl(port, ureg->sirfsoc_int_en_reg) &
  297. ~(SIRFUART_RX_DMA_INT_EN(port, uint_en) |
  298. uint_en->sirfsoc_rx_done_en));
  299. else
  300. wr_regl(port, SIRFUART_INT_EN_CLR,
  301. SIRFUART_RX_DMA_INT_EN(port, uint_en)|
  302. uint_en->sirfsoc_rx_done_en);
  303. dmaengine_terminate_all(sirfport->rx_dma_chan);
  304. } else {
  305. if (!sirfport->is_marco)
  306. wr_regl(port, ureg->sirfsoc_int_en_reg,
  307. rd_regl(port, ureg->sirfsoc_int_en_reg)&
  308. ~(SIRFUART_RX_IO_INT_EN(port, uint_en)));
  309. else
  310. wr_regl(port, SIRFUART_INT_EN_CLR,
  311. SIRFUART_RX_IO_INT_EN(port, uint_en));
  312. }
  313. }
  314. static void sirfsoc_uart_disable_ms(struct uart_port *port)
  315. {
  316. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  317. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  318. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  319. if (!sirfport->hw_flow_ctrl)
  320. return;
  321. sirfport->ms_enabled = false;
  322. if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
  323. wr_regl(port, ureg->sirfsoc_afc_ctrl,
  324. rd_regl(port, ureg->sirfsoc_afc_ctrl) & ~0x3FF);
  325. if (!sirfport->is_marco)
  326. wr_regl(port, ureg->sirfsoc_int_en_reg,
  327. rd_regl(port, ureg->sirfsoc_int_en_reg)&
  328. ~uint_en->sirfsoc_cts_en);
  329. else
  330. wr_regl(port, SIRFUART_INT_EN_CLR,
  331. uint_en->sirfsoc_cts_en);
  332. } else
  333. disable_irq(gpio_to_irq(sirfport->cts_gpio));
  334. }
  335. static irqreturn_t sirfsoc_uart_usp_cts_handler(int irq, void *dev_id)
  336. {
  337. struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)dev_id;
  338. struct uart_port *port = &sirfport->port;
  339. spin_lock(&port->lock);
  340. if (gpio_is_valid(sirfport->cts_gpio) && sirfport->ms_enabled)
  341. uart_handle_cts_change(port,
  342. !gpio_get_value(sirfport->cts_gpio));
  343. spin_unlock(&port->lock);
  344. return IRQ_HANDLED;
  345. }
  346. static void sirfsoc_uart_enable_ms(struct uart_port *port)
  347. {
  348. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  349. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  350. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  351. if (!sirfport->hw_flow_ctrl)
  352. return;
  353. sirfport->ms_enabled = true;
  354. if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
  355. wr_regl(port, ureg->sirfsoc_afc_ctrl,
  356. rd_regl(port, ureg->sirfsoc_afc_ctrl) |
  357. SIRFUART_AFC_TX_EN | SIRFUART_AFC_RX_EN);
  358. if (!sirfport->is_marco)
  359. wr_regl(port, ureg->sirfsoc_int_en_reg,
  360. rd_regl(port, ureg->sirfsoc_int_en_reg)
  361. | uint_en->sirfsoc_cts_en);
  362. else
  363. wr_regl(port, ureg->sirfsoc_int_en_reg,
  364. uint_en->sirfsoc_cts_en);
  365. } else
  366. enable_irq(gpio_to_irq(sirfport->cts_gpio));
  367. }
  368. static void sirfsoc_uart_break_ctl(struct uart_port *port, int break_state)
  369. {
  370. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  371. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  372. if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
  373. unsigned long ulcon = rd_regl(port, ureg->sirfsoc_line_ctrl);
  374. if (break_state)
  375. ulcon |= SIRFUART_SET_BREAK;
  376. else
  377. ulcon &= ~SIRFUART_SET_BREAK;
  378. wr_regl(port, ureg->sirfsoc_line_ctrl, ulcon);
  379. }
  380. }
  381. static unsigned int
  382. sirfsoc_uart_pio_rx_chars(struct uart_port *port, unsigned int max_rx_count)
  383. {
  384. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  385. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  386. struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
  387. unsigned int ch, rx_count = 0;
  388. struct tty_struct *tty;
  389. tty = tty_port_tty_get(&port->state->port);
  390. if (!tty)
  391. return -ENODEV;
  392. while (!(rd_regl(port, ureg->sirfsoc_rx_fifo_status) &
  393. ufifo_st->ff_empty(port->line))) {
  394. ch = rd_regl(port, ureg->sirfsoc_rx_fifo_data) |
  395. SIRFUART_DUMMY_READ;
  396. if (unlikely(uart_handle_sysrq_char(port, ch)))
  397. continue;
  398. uart_insert_char(port, 0, 0, ch, TTY_NORMAL);
  399. rx_count++;
  400. if (rx_count >= max_rx_count)
  401. break;
  402. }
  403. sirfport->rx_io_count += rx_count;
  404. port->icount.rx += rx_count;
  405. return rx_count;
  406. }
  407. static unsigned int
  408. sirfsoc_uart_pio_tx_chars(struct sirfsoc_uart_port *sirfport, int count)
  409. {
  410. struct uart_port *port = &sirfport->port;
  411. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  412. struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
  413. struct circ_buf *xmit = &port->state->xmit;
  414. unsigned int num_tx = 0;
  415. while (!uart_circ_empty(xmit) &&
  416. !(rd_regl(port, ureg->sirfsoc_tx_fifo_status) &
  417. ufifo_st->ff_full(port->line)) &&
  418. count--) {
  419. wr_regl(port, ureg->sirfsoc_tx_fifo_data,
  420. xmit->buf[xmit->tail]);
  421. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  422. port->icount.tx++;
  423. num_tx++;
  424. }
  425. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  426. uart_write_wakeup(port);
  427. return num_tx;
  428. }
  429. static void sirfsoc_uart_tx_dma_complete_callback(void *param)
  430. {
  431. struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param;
  432. struct uart_port *port = &sirfport->port;
  433. struct circ_buf *xmit = &port->state->xmit;
  434. unsigned long flags;
  435. spin_lock_irqsave(&port->lock, flags);
  436. xmit->tail = (xmit->tail + sirfport->transfer_size) &
  437. (UART_XMIT_SIZE - 1);
  438. port->icount.tx += sirfport->transfer_size;
  439. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  440. uart_write_wakeup(port);
  441. if (sirfport->tx_dma_addr)
  442. dma_unmap_single(port->dev, sirfport->tx_dma_addr,
  443. sirfport->transfer_size, DMA_TO_DEVICE);
  444. sirfport->tx_dma_state = TX_DMA_IDLE;
  445. sirfsoc_uart_tx_with_dma(sirfport);
  446. spin_unlock_irqrestore(&port->lock, flags);
  447. }
  448. static void sirfsoc_uart_insert_rx_buf_to_tty(
  449. struct sirfsoc_uart_port *sirfport, int count)
  450. {
  451. struct uart_port *port = &sirfport->port;
  452. struct tty_port *tport = &port->state->port;
  453. int inserted;
  454. inserted = tty_insert_flip_string(tport,
  455. sirfport->rx_dma_items[sirfport->rx_completed].xmit.buf, count);
  456. port->icount.rx += inserted;
  457. }
  458. static void sirfsoc_rx_submit_one_dma_desc(struct uart_port *port, int index)
  459. {
  460. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  461. sirfport->rx_dma_items[index].xmit.tail =
  462. sirfport->rx_dma_items[index].xmit.head = 0;
  463. sirfport->rx_dma_items[index].desc =
  464. dmaengine_prep_slave_single(sirfport->rx_dma_chan,
  465. sirfport->rx_dma_items[index].dma_addr, SIRFSOC_RX_DMA_BUF_SIZE,
  466. DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT);
  467. if (!sirfport->rx_dma_items[index].desc) {
  468. dev_err(port->dev, "DMA slave single fail\n");
  469. return;
  470. }
  471. sirfport->rx_dma_items[index].desc->callback =
  472. sirfsoc_uart_rx_dma_complete_callback;
  473. sirfport->rx_dma_items[index].desc->callback_param = sirfport;
  474. sirfport->rx_dma_items[index].cookie =
  475. dmaengine_submit(sirfport->rx_dma_items[index].desc);
  476. dma_async_issue_pending(sirfport->rx_dma_chan);
  477. }
  478. static void sirfsoc_rx_tmo_process_tl(unsigned long param)
  479. {
  480. struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param;
  481. struct uart_port *port = &sirfport->port;
  482. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  483. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  484. struct sirfsoc_int_status *uint_st = &sirfport->uart_reg->uart_int_st;
  485. unsigned int count;
  486. unsigned long flags;
  487. struct dma_tx_state tx_state;
  488. spin_lock_irqsave(&port->lock, flags);
  489. while (DMA_COMPLETE == dmaengine_tx_status(sirfport->rx_dma_chan,
  490. sirfport->rx_dma_items[sirfport->rx_completed].cookie, &tx_state)) {
  491. sirfsoc_uart_insert_rx_buf_to_tty(sirfport,
  492. SIRFSOC_RX_DMA_BUF_SIZE);
  493. sirfport->rx_completed++;
  494. sirfport->rx_completed %= SIRFSOC_RX_LOOP_BUF_CNT;
  495. }
  496. count = CIRC_CNT(sirfport->rx_dma_items[sirfport->rx_issued].xmit.head,
  497. sirfport->rx_dma_items[sirfport->rx_issued].xmit.tail,
  498. SIRFSOC_RX_DMA_BUF_SIZE);
  499. if (count > 0)
  500. sirfsoc_uart_insert_rx_buf_to_tty(sirfport, count);
  501. wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl,
  502. rd_regl(port, ureg->sirfsoc_rx_dma_io_ctrl) |
  503. SIRFUART_IO_MODE);
  504. sirfsoc_uart_pio_rx_chars(port, 4 - sirfport->rx_io_count);
  505. if (sirfport->rx_io_count == 4) {
  506. sirfport->rx_io_count = 0;
  507. wr_regl(port, ureg->sirfsoc_int_st_reg,
  508. uint_st->sirfsoc_rx_done);
  509. if (!sirfport->is_marco)
  510. wr_regl(port, ureg->sirfsoc_int_en_reg,
  511. rd_regl(port, ureg->sirfsoc_int_en_reg) &
  512. ~(uint_en->sirfsoc_rx_done_en));
  513. else
  514. wr_regl(port, SIRFUART_INT_EN_CLR,
  515. uint_en->sirfsoc_rx_done_en);
  516. sirfsoc_uart_start_next_rx_dma(port);
  517. } else {
  518. wr_regl(port, ureg->sirfsoc_int_st_reg,
  519. uint_st->sirfsoc_rx_done);
  520. if (!sirfport->is_marco)
  521. wr_regl(port, ureg->sirfsoc_int_en_reg,
  522. rd_regl(port, ureg->sirfsoc_int_en_reg) |
  523. (uint_en->sirfsoc_rx_done_en));
  524. else
  525. wr_regl(port, ureg->sirfsoc_int_en_reg,
  526. uint_en->sirfsoc_rx_done_en);
  527. }
  528. spin_unlock_irqrestore(&port->lock, flags);
  529. tty_flip_buffer_push(&port->state->port);
  530. }
  531. static void sirfsoc_uart_handle_rx_tmo(struct sirfsoc_uart_port *sirfport)
  532. {
  533. struct uart_port *port = &sirfport->port;
  534. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  535. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  536. struct dma_tx_state tx_state;
  537. dmaengine_tx_status(sirfport->rx_dma_chan,
  538. sirfport->rx_dma_items[sirfport->rx_issued].cookie, &tx_state);
  539. dmaengine_terminate_all(sirfport->rx_dma_chan);
  540. sirfport->rx_dma_items[sirfport->rx_issued].xmit.head =
  541. SIRFSOC_RX_DMA_BUF_SIZE - tx_state.residue;
  542. if (!sirfport->is_marco)
  543. wr_regl(port, ureg->sirfsoc_int_en_reg,
  544. rd_regl(port, ureg->sirfsoc_int_en_reg) &
  545. ~(uint_en->sirfsoc_rx_timeout_en));
  546. else
  547. wr_regl(port, SIRFUART_INT_EN_CLR,
  548. uint_en->sirfsoc_rx_timeout_en);
  549. tasklet_schedule(&sirfport->rx_tmo_process_tasklet);
  550. }
  551. static void sirfsoc_uart_handle_rx_done(struct sirfsoc_uart_port *sirfport)
  552. {
  553. struct uart_port *port = &sirfport->port;
  554. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  555. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  556. struct sirfsoc_int_status *uint_st = &sirfport->uart_reg->uart_int_st;
  557. sirfsoc_uart_pio_rx_chars(port, 4 - sirfport->rx_io_count);
  558. if (sirfport->rx_io_count == 4) {
  559. sirfport->rx_io_count = 0;
  560. if (!sirfport->is_marco)
  561. wr_regl(port, ureg->sirfsoc_int_en_reg,
  562. rd_regl(port, ureg->sirfsoc_int_en_reg) &
  563. ~(uint_en->sirfsoc_rx_done_en));
  564. else
  565. wr_regl(port, SIRFUART_INT_EN_CLR,
  566. uint_en->sirfsoc_rx_done_en);
  567. wr_regl(port, ureg->sirfsoc_int_st_reg,
  568. uint_st->sirfsoc_rx_timeout);
  569. sirfsoc_uart_start_next_rx_dma(port);
  570. }
  571. }
  572. static irqreturn_t sirfsoc_uart_isr(int irq, void *dev_id)
  573. {
  574. unsigned long intr_status;
  575. unsigned long cts_status;
  576. unsigned long flag = TTY_NORMAL;
  577. struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)dev_id;
  578. struct uart_port *port = &sirfport->port;
  579. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  580. struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
  581. struct sirfsoc_int_status *uint_st = &sirfport->uart_reg->uart_int_st;
  582. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  583. struct uart_state *state = port->state;
  584. struct circ_buf *xmit = &port->state->xmit;
  585. spin_lock(&port->lock);
  586. intr_status = rd_regl(port, ureg->sirfsoc_int_st_reg);
  587. wr_regl(port, ureg->sirfsoc_int_st_reg, intr_status);
  588. intr_status &= rd_regl(port, ureg->sirfsoc_int_en_reg);
  589. if (unlikely(intr_status & (SIRFUART_ERR_INT_STAT(port, uint_st)))) {
  590. if (intr_status & uint_st->sirfsoc_rxd_brk) {
  591. port->icount.brk++;
  592. if (uart_handle_break(port))
  593. goto recv_char;
  594. }
  595. if (intr_status & uint_st->sirfsoc_rx_oflow)
  596. port->icount.overrun++;
  597. if (intr_status & uint_st->sirfsoc_frm_err) {
  598. port->icount.frame++;
  599. flag = TTY_FRAME;
  600. }
  601. if (intr_status & uint_st->sirfsoc_parity_err)
  602. flag = TTY_PARITY;
  603. wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_RESET);
  604. wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0);
  605. wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_START);
  606. intr_status &= port->read_status_mask;
  607. uart_insert_char(port, intr_status,
  608. uint_en->sirfsoc_rx_oflow_en, 0, flag);
  609. }
  610. recv_char:
  611. if ((sirfport->uart_reg->uart_type == SIRF_REAL_UART) &&
  612. (intr_status & SIRFUART_CTS_INT_ST(uint_st)) &&
  613. !sirfport->tx_dma_state) {
  614. cts_status = rd_regl(port, ureg->sirfsoc_afc_ctrl) &
  615. SIRFUART_AFC_CTS_STATUS;
  616. if (cts_status != 0)
  617. cts_status = 0;
  618. else
  619. cts_status = 1;
  620. uart_handle_cts_change(port, cts_status);
  621. wake_up_interruptible(&state->port.delta_msr_wait);
  622. }
  623. if (sirfport->rx_dma_chan) {
  624. if (intr_status & uint_st->sirfsoc_rx_timeout)
  625. sirfsoc_uart_handle_rx_tmo(sirfport);
  626. if (intr_status & uint_st->sirfsoc_rx_done)
  627. sirfsoc_uart_handle_rx_done(sirfport);
  628. } else {
  629. if (intr_status & SIRFUART_RX_IO_INT_ST(uint_st))
  630. sirfsoc_uart_pio_rx_chars(port,
  631. SIRFSOC_UART_IO_RX_MAX_CNT);
  632. }
  633. spin_unlock(&port->lock);
  634. tty_flip_buffer_push(&state->port);
  635. spin_lock(&port->lock);
  636. if (intr_status & uint_st->sirfsoc_txfifo_empty) {
  637. if (sirfport->tx_dma_chan)
  638. sirfsoc_uart_tx_with_dma(sirfport);
  639. else {
  640. if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
  641. spin_unlock(&port->lock);
  642. return IRQ_HANDLED;
  643. } else {
  644. sirfsoc_uart_pio_tx_chars(sirfport,
  645. SIRFSOC_UART_IO_TX_REASONABLE_CNT);
  646. if ((uart_circ_empty(xmit)) &&
  647. (rd_regl(port, ureg->sirfsoc_tx_fifo_status) &
  648. ufifo_st->ff_empty(port->line)))
  649. sirfsoc_uart_stop_tx(port);
  650. }
  651. }
  652. }
  653. spin_unlock(&port->lock);
  654. return IRQ_HANDLED;
  655. }
  656. static void sirfsoc_uart_rx_dma_complete_tl(unsigned long param)
  657. {
  658. struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param;
  659. struct uart_port *port = &sirfport->port;
  660. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  661. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  662. unsigned long flags;
  663. struct dma_tx_state tx_state;
  664. spin_lock_irqsave(&port->lock, flags);
  665. while (DMA_COMPLETE == dmaengine_tx_status(sirfport->rx_dma_chan,
  666. sirfport->rx_dma_items[sirfport->rx_completed].cookie, &tx_state)) {
  667. sirfsoc_uart_insert_rx_buf_to_tty(sirfport,
  668. SIRFSOC_RX_DMA_BUF_SIZE);
  669. if (rd_regl(port, ureg->sirfsoc_int_en_reg) &
  670. uint_en->sirfsoc_rx_timeout_en)
  671. sirfsoc_rx_submit_one_dma_desc(port,
  672. sirfport->rx_completed++);
  673. else
  674. sirfport->rx_completed++;
  675. sirfport->rx_completed %= SIRFSOC_RX_LOOP_BUF_CNT;
  676. }
  677. spin_unlock_irqrestore(&port->lock, flags);
  678. tty_flip_buffer_push(&port->state->port);
  679. }
  680. static void sirfsoc_uart_rx_dma_complete_callback(void *param)
  681. {
  682. struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param;
  683. unsigned long flags;
  684. spin_lock_irqsave(&sirfport->port.lock, flags);
  685. sirfport->rx_issued++;
  686. sirfport->rx_issued %= SIRFSOC_RX_LOOP_BUF_CNT;
  687. tasklet_schedule(&sirfport->rx_dma_complete_tasklet);
  688. spin_unlock_irqrestore(&sirfport->port.lock, flags);
  689. }
  690. /* submit rx dma task into dmaengine */
  691. static void sirfsoc_uart_start_next_rx_dma(struct uart_port *port)
  692. {
  693. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  694. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  695. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  696. int i;
  697. sirfport->rx_io_count = 0;
  698. wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl,
  699. rd_regl(port, ureg->sirfsoc_rx_dma_io_ctrl) &
  700. ~SIRFUART_IO_MODE);
  701. for (i = 0; i < SIRFSOC_RX_LOOP_BUF_CNT; i++)
  702. sirfsoc_rx_submit_one_dma_desc(port, i);
  703. sirfport->rx_completed = sirfport->rx_issued = 0;
  704. if (!sirfport->is_marco)
  705. wr_regl(port, ureg->sirfsoc_int_en_reg,
  706. rd_regl(port, ureg->sirfsoc_int_en_reg) |
  707. SIRFUART_RX_DMA_INT_EN(port, uint_en));
  708. else
  709. wr_regl(port, ureg->sirfsoc_int_en_reg,
  710. SIRFUART_RX_DMA_INT_EN(port, uint_en));
  711. }
  712. static void sirfsoc_uart_start_rx(struct uart_port *port)
  713. {
  714. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  715. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  716. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  717. sirfport->rx_io_count = 0;
  718. wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_RESET);
  719. wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0);
  720. wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_START);
  721. if (sirfport->rx_dma_chan)
  722. sirfsoc_uart_start_next_rx_dma(port);
  723. else {
  724. if (!sirfport->is_marco)
  725. wr_regl(port, ureg->sirfsoc_int_en_reg,
  726. rd_regl(port, ureg->sirfsoc_int_en_reg) |
  727. SIRFUART_RX_IO_INT_EN(port, uint_en));
  728. else
  729. wr_regl(port, ureg->sirfsoc_int_en_reg,
  730. SIRFUART_RX_IO_INT_EN(port, uint_en));
  731. }
  732. }
  733. static unsigned int
  734. sirfsoc_usp_calc_sample_div(unsigned long set_rate,
  735. unsigned long ioclk_rate, unsigned long *sample_reg)
  736. {
  737. unsigned long min_delta = ~0UL;
  738. unsigned short sample_div;
  739. unsigned long ioclk_div = 0;
  740. unsigned long temp_delta;
  741. for (sample_div = SIRF_MIN_SAMPLE_DIV;
  742. sample_div <= SIRF_MAX_SAMPLE_DIV; sample_div++) {
  743. temp_delta = ioclk_rate -
  744. (ioclk_rate + (set_rate * sample_div) / 2)
  745. / (set_rate * sample_div) * set_rate * sample_div;
  746. temp_delta = (temp_delta > 0) ? temp_delta : -temp_delta;
  747. if (temp_delta < min_delta) {
  748. ioclk_div = (2 * ioclk_rate /
  749. (set_rate * sample_div) + 1) / 2 - 1;
  750. if (ioclk_div > SIRF_IOCLK_DIV_MAX)
  751. continue;
  752. min_delta = temp_delta;
  753. *sample_reg = sample_div;
  754. if (!temp_delta)
  755. break;
  756. }
  757. }
  758. return ioclk_div;
  759. }
  760. static unsigned int
  761. sirfsoc_uart_calc_sample_div(unsigned long baud_rate,
  762. unsigned long ioclk_rate, unsigned long *set_baud)
  763. {
  764. unsigned long min_delta = ~0UL;
  765. unsigned short sample_div;
  766. unsigned int regv = 0;
  767. unsigned long ioclk_div;
  768. unsigned long baud_tmp;
  769. int temp_delta;
  770. for (sample_div = SIRF_MIN_SAMPLE_DIV;
  771. sample_div <= SIRF_MAX_SAMPLE_DIV; sample_div++) {
  772. ioclk_div = (ioclk_rate / (baud_rate * (sample_div + 1))) - 1;
  773. if (ioclk_div > SIRF_IOCLK_DIV_MAX)
  774. continue;
  775. baud_tmp = ioclk_rate / ((ioclk_div + 1) * (sample_div + 1));
  776. temp_delta = baud_tmp - baud_rate;
  777. temp_delta = (temp_delta > 0) ? temp_delta : -temp_delta;
  778. if (temp_delta < min_delta) {
  779. regv = regv & (~SIRF_IOCLK_DIV_MASK);
  780. regv = regv | ioclk_div;
  781. regv = regv & (~SIRF_SAMPLE_DIV_MASK);
  782. regv = regv | (sample_div << SIRF_SAMPLE_DIV_SHIFT);
  783. min_delta = temp_delta;
  784. *set_baud = baud_tmp;
  785. }
  786. }
  787. return regv;
  788. }
  789. static void sirfsoc_uart_set_termios(struct uart_port *port,
  790. struct ktermios *termios,
  791. struct ktermios *old)
  792. {
  793. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  794. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  795. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  796. unsigned long config_reg = 0;
  797. unsigned long baud_rate;
  798. unsigned long set_baud;
  799. unsigned long flags;
  800. unsigned long ic;
  801. unsigned int clk_div_reg = 0;
  802. unsigned long txfifo_op_reg, ioclk_rate;
  803. unsigned long rx_time_out;
  804. int threshold_div;
  805. u32 data_bit_len, stop_bit_len, len_val;
  806. unsigned long sample_div_reg = 0xf;
  807. ioclk_rate = port->uartclk;
  808. switch (termios->c_cflag & CSIZE) {
  809. default:
  810. case CS8:
  811. data_bit_len = 8;
  812. config_reg |= SIRFUART_DATA_BIT_LEN_8;
  813. break;
  814. case CS7:
  815. data_bit_len = 7;
  816. config_reg |= SIRFUART_DATA_BIT_LEN_7;
  817. break;
  818. case CS6:
  819. data_bit_len = 6;
  820. config_reg |= SIRFUART_DATA_BIT_LEN_6;
  821. break;
  822. case CS5:
  823. data_bit_len = 5;
  824. config_reg |= SIRFUART_DATA_BIT_LEN_5;
  825. break;
  826. }
  827. if (termios->c_cflag & CSTOPB) {
  828. config_reg |= SIRFUART_STOP_BIT_LEN_2;
  829. stop_bit_len = 2;
  830. } else
  831. stop_bit_len = 1;
  832. spin_lock_irqsave(&port->lock, flags);
  833. port->read_status_mask = uint_en->sirfsoc_rx_oflow_en;
  834. port->ignore_status_mask = 0;
  835. if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
  836. if (termios->c_iflag & INPCK)
  837. port->read_status_mask |= uint_en->sirfsoc_frm_err_en |
  838. uint_en->sirfsoc_parity_err_en;
  839. } else {
  840. if (termios->c_iflag & INPCK)
  841. port->read_status_mask |= uint_en->sirfsoc_frm_err_en;
  842. }
  843. if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
  844. port->read_status_mask |= uint_en->sirfsoc_rxd_brk_en;
  845. if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
  846. if (termios->c_iflag & IGNPAR)
  847. port->ignore_status_mask |=
  848. uint_en->sirfsoc_frm_err_en |
  849. uint_en->sirfsoc_parity_err_en;
  850. if (termios->c_cflag & PARENB) {
  851. if (termios->c_cflag & CMSPAR) {
  852. if (termios->c_cflag & PARODD)
  853. config_reg |= SIRFUART_STICK_BIT_MARK;
  854. else
  855. config_reg |= SIRFUART_STICK_BIT_SPACE;
  856. } else if (termios->c_cflag & PARODD) {
  857. config_reg |= SIRFUART_STICK_BIT_ODD;
  858. } else {
  859. config_reg |= SIRFUART_STICK_BIT_EVEN;
  860. }
  861. }
  862. } else {
  863. if (termios->c_iflag & IGNPAR)
  864. port->ignore_status_mask |=
  865. uint_en->sirfsoc_frm_err_en;
  866. if (termios->c_cflag & PARENB)
  867. dev_warn(port->dev,
  868. "USP-UART not support parity err\n");
  869. }
  870. if (termios->c_iflag & IGNBRK) {
  871. port->ignore_status_mask |=
  872. uint_en->sirfsoc_rxd_brk_en;
  873. if (termios->c_iflag & IGNPAR)
  874. port->ignore_status_mask |=
  875. uint_en->sirfsoc_rx_oflow_en;
  876. }
  877. if ((termios->c_cflag & CREAD) == 0)
  878. port->ignore_status_mask |= SIRFUART_DUMMY_READ;
  879. /* Hardware Flow Control Settings */
  880. if (UART_ENABLE_MS(port, termios->c_cflag)) {
  881. if (!sirfport->ms_enabled)
  882. sirfsoc_uart_enable_ms(port);
  883. } else {
  884. if (sirfport->ms_enabled)
  885. sirfsoc_uart_disable_ms(port);
  886. }
  887. baud_rate = uart_get_baud_rate(port, termios, old, 0, 4000000);
  888. if (ioclk_rate == 150000000) {
  889. for (ic = 0; ic < SIRF_BAUD_RATE_SUPPORT_NR; ic++)
  890. if (baud_rate == baudrate_to_regv[ic].baud_rate)
  891. clk_div_reg = baudrate_to_regv[ic].reg_val;
  892. }
  893. set_baud = baud_rate;
  894. if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
  895. if (unlikely(clk_div_reg == 0))
  896. clk_div_reg = sirfsoc_uart_calc_sample_div(baud_rate,
  897. ioclk_rate, &set_baud);
  898. wr_regl(port, ureg->sirfsoc_divisor, clk_div_reg);
  899. } else {
  900. clk_div_reg = sirfsoc_usp_calc_sample_div(baud_rate,
  901. ioclk_rate, &sample_div_reg);
  902. sample_div_reg--;
  903. set_baud = ((ioclk_rate / (clk_div_reg+1) - 1) /
  904. (sample_div_reg + 1));
  905. /* setting usp mode 2 */
  906. len_val = ((1 << SIRFSOC_USP_MODE2_RXD_DELAY_OFFSET) |
  907. (1 << SIRFSOC_USP_MODE2_TXD_DELAY_OFFSET));
  908. len_val |= ((clk_div_reg & SIRFSOC_USP_MODE2_CLK_DIVISOR_MASK)
  909. << SIRFSOC_USP_MODE2_CLK_DIVISOR_OFFSET);
  910. wr_regl(port, ureg->sirfsoc_mode2, len_val);
  911. }
  912. if (tty_termios_baud_rate(termios))
  913. tty_termios_encode_baud_rate(termios, set_baud, set_baud);
  914. /* set receive timeout && data bits len */
  915. rx_time_out = SIRFSOC_UART_RX_TIMEOUT(set_baud, 20000);
  916. rx_time_out = SIRFUART_RECV_TIMEOUT_VALUE(rx_time_out);
  917. txfifo_op_reg = rd_regl(port, ureg->sirfsoc_tx_fifo_op);
  918. wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_STOP);
  919. wr_regl(port, ureg->sirfsoc_tx_fifo_op,
  920. (txfifo_op_reg & ~SIRFUART_FIFO_START));
  921. if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
  922. config_reg |= SIRFUART_RECV_TIMEOUT(port, rx_time_out);
  923. wr_regl(port, ureg->sirfsoc_line_ctrl, config_reg);
  924. } else {
  925. /*tx frame ctrl*/
  926. len_val = (data_bit_len - 1) << SIRFSOC_USP_TX_DATA_LEN_OFFSET;
  927. len_val |= (data_bit_len + 1 + stop_bit_len - 1) <<
  928. SIRFSOC_USP_TX_FRAME_LEN_OFFSET;
  929. len_val |= ((data_bit_len - 1) <<
  930. SIRFSOC_USP_TX_SHIFTER_LEN_OFFSET);
  931. len_val |= (((clk_div_reg & 0xc00) >> 10) <<
  932. SIRFSOC_USP_TX_CLK_DIVISOR_OFFSET);
  933. wr_regl(port, ureg->sirfsoc_tx_frame_ctrl, len_val);
  934. /*rx frame ctrl*/
  935. len_val = (data_bit_len - 1) << SIRFSOC_USP_RX_DATA_LEN_OFFSET;
  936. len_val |= (data_bit_len + 1 + stop_bit_len - 1) <<
  937. SIRFSOC_USP_RX_FRAME_LEN_OFFSET;
  938. len_val |= (data_bit_len - 1) <<
  939. SIRFSOC_USP_RX_SHIFTER_LEN_OFFSET;
  940. len_val |= (((clk_div_reg & 0xf000) >> 12) <<
  941. SIRFSOC_USP_RX_CLK_DIVISOR_OFFSET);
  942. wr_regl(port, ureg->sirfsoc_rx_frame_ctrl, len_val);
  943. /*async param*/
  944. wr_regl(port, ureg->sirfsoc_async_param_reg,
  945. (SIRFUART_RECV_TIMEOUT(port, rx_time_out)) |
  946. (sample_div_reg & SIRFSOC_USP_ASYNC_DIV2_MASK) <<
  947. SIRFSOC_USP_ASYNC_DIV2_OFFSET);
  948. }
  949. if (sirfport->tx_dma_chan)
  950. wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl, SIRFUART_DMA_MODE);
  951. else
  952. wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl, SIRFUART_IO_MODE);
  953. if (sirfport->rx_dma_chan)
  954. wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl, SIRFUART_DMA_MODE);
  955. else
  956. wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl, SIRFUART_IO_MODE);
  957. /* Reset Rx/Tx FIFO Threshold level for proper baudrate */
  958. if (set_baud < 1000000)
  959. threshold_div = 1;
  960. else
  961. threshold_div = 2;
  962. wr_regl(port, ureg->sirfsoc_tx_fifo_ctrl,
  963. SIRFUART_FIFO_THD(port) / threshold_div);
  964. wr_regl(port, ureg->sirfsoc_rx_fifo_ctrl,
  965. SIRFUART_FIFO_THD(port) / threshold_div);
  966. txfifo_op_reg |= SIRFUART_FIFO_START;
  967. wr_regl(port, ureg->sirfsoc_tx_fifo_op, txfifo_op_reg);
  968. uart_update_timeout(port, termios->c_cflag, set_baud);
  969. sirfsoc_uart_start_rx(port);
  970. wr_regl(port, ureg->sirfsoc_tx_rx_en, SIRFUART_TX_EN | SIRFUART_RX_EN);
  971. spin_unlock_irqrestore(&port->lock, flags);
  972. }
  973. static void sirfsoc_uart_pm(struct uart_port *port, unsigned int state,
  974. unsigned int oldstate)
  975. {
  976. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  977. if (!state)
  978. clk_prepare_enable(sirfport->clk);
  979. else
  980. clk_disable_unprepare(sirfport->clk);
  981. }
  982. static int sirfsoc_uart_startup(struct uart_port *port)
  983. {
  984. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  985. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  986. unsigned int index = port->line;
  987. int ret;
  988. set_irq_flags(port->irq, IRQF_VALID | IRQF_NOAUTOEN);
  989. ret = request_irq(port->irq,
  990. sirfsoc_uart_isr,
  991. 0,
  992. SIRFUART_PORT_NAME,
  993. sirfport);
  994. if (ret != 0) {
  995. dev_err(port->dev, "UART%d request IRQ line (%d) failed.\n",
  996. index, port->irq);
  997. goto irq_err;
  998. }
  999. /* initial hardware settings */
  1000. wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl,
  1001. rd_regl(port, ureg->sirfsoc_tx_dma_io_ctrl) |
  1002. SIRFUART_IO_MODE);
  1003. wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl,
  1004. rd_regl(port, ureg->sirfsoc_rx_dma_io_ctrl) |
  1005. SIRFUART_IO_MODE);
  1006. wr_regl(port, ureg->sirfsoc_tx_dma_io_len, 0);
  1007. wr_regl(port, ureg->sirfsoc_rx_dma_io_len, 0);
  1008. wr_regl(port, ureg->sirfsoc_tx_rx_en, SIRFUART_RX_EN | SIRFUART_TX_EN);
  1009. if (sirfport->uart_reg->uart_type == SIRF_USP_UART)
  1010. wr_regl(port, ureg->sirfsoc_mode1,
  1011. SIRFSOC_USP_ENDIAN_CTRL_LSBF |
  1012. SIRFSOC_USP_EN);
  1013. wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_RESET);
  1014. wr_regl(port, ureg->sirfsoc_tx_fifo_op, 0);
  1015. wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_RESET);
  1016. wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0);
  1017. wr_regl(port, ureg->sirfsoc_tx_fifo_ctrl, SIRFUART_FIFO_THD(port));
  1018. wr_regl(port, ureg->sirfsoc_rx_fifo_ctrl, SIRFUART_FIFO_THD(port));
  1019. if (sirfport->rx_dma_chan)
  1020. wr_regl(port, ureg->sirfsoc_rx_fifo_level_chk,
  1021. SIRFUART_RX_FIFO_CHK_SC(port->line, 0x4) |
  1022. SIRFUART_RX_FIFO_CHK_LC(port->line, 0xe) |
  1023. SIRFUART_RX_FIFO_CHK_HC(port->line, 0x1b));
  1024. if (sirfport->tx_dma_chan) {
  1025. sirfport->tx_dma_state = TX_DMA_IDLE;
  1026. wr_regl(port, ureg->sirfsoc_tx_fifo_level_chk,
  1027. SIRFUART_TX_FIFO_CHK_SC(port->line, 0x1b) |
  1028. SIRFUART_TX_FIFO_CHK_LC(port->line, 0xe) |
  1029. SIRFUART_TX_FIFO_CHK_HC(port->line, 0x4));
  1030. }
  1031. sirfport->ms_enabled = false;
  1032. if (sirfport->uart_reg->uart_type == SIRF_USP_UART &&
  1033. sirfport->hw_flow_ctrl) {
  1034. set_irq_flags(gpio_to_irq(sirfport->cts_gpio),
  1035. IRQF_VALID | IRQF_NOAUTOEN);
  1036. ret = request_irq(gpio_to_irq(sirfport->cts_gpio),
  1037. sirfsoc_uart_usp_cts_handler, IRQF_TRIGGER_FALLING |
  1038. IRQF_TRIGGER_RISING, "usp_cts_irq", sirfport);
  1039. if (ret != 0) {
  1040. dev_err(port->dev, "UART-USP:request gpio irq fail\n");
  1041. goto init_rx_err;
  1042. }
  1043. }
  1044. enable_irq(port->irq);
  1045. return 0;
  1046. init_rx_err:
  1047. free_irq(port->irq, sirfport);
  1048. irq_err:
  1049. return ret;
  1050. }
  1051. static void sirfsoc_uart_shutdown(struct uart_port *port)
  1052. {
  1053. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  1054. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  1055. if (!sirfport->is_marco)
  1056. wr_regl(port, ureg->sirfsoc_int_en_reg, 0);
  1057. else
  1058. wr_regl(port, SIRFUART_INT_EN_CLR, ~0UL);
  1059. free_irq(port->irq, sirfport);
  1060. if (sirfport->ms_enabled)
  1061. sirfsoc_uart_disable_ms(port);
  1062. if (sirfport->uart_reg->uart_type == SIRF_USP_UART &&
  1063. sirfport->hw_flow_ctrl) {
  1064. gpio_set_value(sirfport->rts_gpio, 1);
  1065. free_irq(gpio_to_irq(sirfport->cts_gpio), sirfport);
  1066. }
  1067. if (sirfport->tx_dma_chan)
  1068. sirfport->tx_dma_state = TX_DMA_IDLE;
  1069. }
  1070. static const char *sirfsoc_uart_type(struct uart_port *port)
  1071. {
  1072. return port->type == SIRFSOC_PORT_TYPE ? SIRFUART_PORT_NAME : NULL;
  1073. }
  1074. static int sirfsoc_uart_request_port(struct uart_port *port)
  1075. {
  1076. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  1077. struct sirfsoc_uart_param *uart_param = &sirfport->uart_reg->uart_param;
  1078. void *ret;
  1079. ret = request_mem_region(port->mapbase,
  1080. SIRFUART_MAP_SIZE, uart_param->port_name);
  1081. return ret ? 0 : -EBUSY;
  1082. }
  1083. static void sirfsoc_uart_release_port(struct uart_port *port)
  1084. {
  1085. release_mem_region(port->mapbase, SIRFUART_MAP_SIZE);
  1086. }
  1087. static void sirfsoc_uart_config_port(struct uart_port *port, int flags)
  1088. {
  1089. if (flags & UART_CONFIG_TYPE) {
  1090. port->type = SIRFSOC_PORT_TYPE;
  1091. sirfsoc_uart_request_port(port);
  1092. }
  1093. }
  1094. static struct uart_ops sirfsoc_uart_ops = {
  1095. .tx_empty = sirfsoc_uart_tx_empty,
  1096. .get_mctrl = sirfsoc_uart_get_mctrl,
  1097. .set_mctrl = sirfsoc_uart_set_mctrl,
  1098. .stop_tx = sirfsoc_uart_stop_tx,
  1099. .start_tx = sirfsoc_uart_start_tx,
  1100. .stop_rx = sirfsoc_uart_stop_rx,
  1101. .enable_ms = sirfsoc_uart_enable_ms,
  1102. .break_ctl = sirfsoc_uart_break_ctl,
  1103. .startup = sirfsoc_uart_startup,
  1104. .shutdown = sirfsoc_uart_shutdown,
  1105. .set_termios = sirfsoc_uart_set_termios,
  1106. .pm = sirfsoc_uart_pm,
  1107. .type = sirfsoc_uart_type,
  1108. .release_port = sirfsoc_uart_release_port,
  1109. .request_port = sirfsoc_uart_request_port,
  1110. .config_port = sirfsoc_uart_config_port,
  1111. };
  1112. #ifdef CONFIG_SERIAL_SIRFSOC_CONSOLE
  1113. static int __init
  1114. sirfsoc_uart_console_setup(struct console *co, char *options)
  1115. {
  1116. unsigned int baud = 115200;
  1117. unsigned int bits = 8;
  1118. unsigned int parity = 'n';
  1119. unsigned int flow = 'n';
  1120. struct uart_port *port = &sirfsoc_uart_ports[co->index].port;
  1121. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  1122. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  1123. if (co->index < 0 || co->index >= SIRFSOC_UART_NR)
  1124. return -EINVAL;
  1125. if (!port->mapbase)
  1126. return -ENODEV;
  1127. /* enable usp in mode1 register */
  1128. if (sirfport->uart_reg->uart_type == SIRF_USP_UART)
  1129. wr_regl(port, ureg->sirfsoc_mode1, SIRFSOC_USP_EN |
  1130. SIRFSOC_USP_ENDIAN_CTRL_LSBF);
  1131. if (options)
  1132. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1133. port->cons = co;
  1134. /* default console tx/rx transfer using io mode */
  1135. sirfport->rx_dma_chan = NULL;
  1136. sirfport->tx_dma_chan = NULL;
  1137. return uart_set_options(port, co, baud, parity, bits, flow);
  1138. }
  1139. static void sirfsoc_uart_console_putchar(struct uart_port *port, int ch)
  1140. {
  1141. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  1142. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  1143. struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
  1144. while (rd_regl(port,
  1145. ureg->sirfsoc_tx_fifo_status) & ufifo_st->ff_full(port->line))
  1146. cpu_relax();
  1147. wr_regl(port, ureg->sirfsoc_tx_fifo_data, ch);
  1148. }
  1149. static void sirfsoc_uart_console_write(struct console *co, const char *s,
  1150. unsigned int count)
  1151. {
  1152. struct uart_port *port = &sirfsoc_uart_ports[co->index].port;
  1153. uart_console_write(port, s, count, sirfsoc_uart_console_putchar);
  1154. }
  1155. static struct console sirfsoc_uart_console = {
  1156. .name = SIRFSOC_UART_NAME,
  1157. .device = uart_console_device,
  1158. .flags = CON_PRINTBUFFER,
  1159. .index = -1,
  1160. .write = sirfsoc_uart_console_write,
  1161. .setup = sirfsoc_uart_console_setup,
  1162. .data = &sirfsoc_uart_drv,
  1163. };
  1164. static int __init sirfsoc_uart_console_init(void)
  1165. {
  1166. register_console(&sirfsoc_uart_console);
  1167. return 0;
  1168. }
  1169. console_initcall(sirfsoc_uart_console_init);
  1170. #endif
  1171. static struct uart_driver sirfsoc_uart_drv = {
  1172. .owner = THIS_MODULE,
  1173. .driver_name = SIRFUART_PORT_NAME,
  1174. .nr = SIRFSOC_UART_NR,
  1175. .dev_name = SIRFSOC_UART_NAME,
  1176. .major = SIRFSOC_UART_MAJOR,
  1177. .minor = SIRFSOC_UART_MINOR,
  1178. #ifdef CONFIG_SERIAL_SIRFSOC_CONSOLE
  1179. .cons = &sirfsoc_uart_console,
  1180. #else
  1181. .cons = NULL,
  1182. #endif
  1183. };
  1184. static struct of_device_id sirfsoc_uart_ids[] = {
  1185. { .compatible = "sirf,prima2-uart", .data = &sirfsoc_uart,},
  1186. { .compatible = "sirf,marco-uart", .data = &sirfsoc_uart},
  1187. { .compatible = "sirf,prima2-usp-uart", .data = &sirfsoc_usp},
  1188. {}
  1189. };
  1190. MODULE_DEVICE_TABLE(of, sirfsoc_uart_ids);
  1191. static int sirfsoc_uart_probe(struct platform_device *pdev)
  1192. {
  1193. struct sirfsoc_uart_port *sirfport;
  1194. struct uart_port *port;
  1195. struct resource *res;
  1196. int ret;
  1197. int i, j;
  1198. struct dma_slave_config slv_cfg = {
  1199. .src_maxburst = 2,
  1200. };
  1201. struct dma_slave_config tx_slv_cfg = {
  1202. .dst_maxburst = 2,
  1203. };
  1204. const struct of_device_id *match;
  1205. match = of_match_node(sirfsoc_uart_ids, pdev->dev.of_node);
  1206. if (of_property_read_u32(pdev->dev.of_node, "cell-index", &pdev->id)) {
  1207. dev_err(&pdev->dev,
  1208. "Unable to find cell-index in uart node.\n");
  1209. ret = -EFAULT;
  1210. goto err;
  1211. }
  1212. if (of_device_is_compatible(pdev->dev.of_node, "sirf,prima2-usp-uart"))
  1213. pdev->id += ((struct sirfsoc_uart_register *)
  1214. match->data)->uart_param.register_uart_nr;
  1215. sirfport = &sirfsoc_uart_ports[pdev->id];
  1216. port = &sirfport->port;
  1217. port->dev = &pdev->dev;
  1218. port->private_data = sirfport;
  1219. sirfport->uart_reg = (struct sirfsoc_uart_register *)match->data;
  1220. sirfport->hw_flow_ctrl = of_property_read_bool(pdev->dev.of_node,
  1221. "sirf,uart-has-rtscts");
  1222. if (of_device_is_compatible(pdev->dev.of_node, "sirf,prima2-uart"))
  1223. sirfport->uart_reg->uart_type = SIRF_REAL_UART;
  1224. if (of_device_is_compatible(pdev->dev.of_node, "sirf,prima2-usp-uart")) {
  1225. sirfport->uart_reg->uart_type = SIRF_USP_UART;
  1226. if (!sirfport->hw_flow_ctrl)
  1227. goto usp_no_flow_control;
  1228. if (of_find_property(pdev->dev.of_node, "cts-gpios", NULL))
  1229. sirfport->cts_gpio = of_get_named_gpio(
  1230. pdev->dev.of_node, "cts-gpios", 0);
  1231. else
  1232. sirfport->cts_gpio = -1;
  1233. if (of_find_property(pdev->dev.of_node, "rts-gpios", NULL))
  1234. sirfport->rts_gpio = of_get_named_gpio(
  1235. pdev->dev.of_node, "rts-gpios", 0);
  1236. else
  1237. sirfport->rts_gpio = -1;
  1238. if ((!gpio_is_valid(sirfport->cts_gpio) ||
  1239. !gpio_is_valid(sirfport->rts_gpio))) {
  1240. ret = -EINVAL;
  1241. dev_err(&pdev->dev,
  1242. "Usp flow control must have cts and rts gpio");
  1243. goto err;
  1244. }
  1245. ret = devm_gpio_request(&pdev->dev, sirfport->cts_gpio,
  1246. "usp-cts-gpio");
  1247. if (ret) {
  1248. dev_err(&pdev->dev, "Unable request cts gpio");
  1249. goto err;
  1250. }
  1251. gpio_direction_input(sirfport->cts_gpio);
  1252. ret = devm_gpio_request(&pdev->dev, sirfport->rts_gpio,
  1253. "usp-rts-gpio");
  1254. if (ret) {
  1255. dev_err(&pdev->dev, "Unable request rts gpio");
  1256. goto err;
  1257. }
  1258. gpio_direction_output(sirfport->rts_gpio, 1);
  1259. }
  1260. usp_no_flow_control:
  1261. if (of_device_is_compatible(pdev->dev.of_node, "sirf,marco-uart"))
  1262. sirfport->is_marco = true;
  1263. if (of_property_read_u32(pdev->dev.of_node,
  1264. "fifosize",
  1265. &port->fifosize)) {
  1266. dev_err(&pdev->dev,
  1267. "Unable to find fifosize in uart node.\n");
  1268. ret = -EFAULT;
  1269. goto err;
  1270. }
  1271. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1272. if (res == NULL) {
  1273. dev_err(&pdev->dev, "Insufficient resources.\n");
  1274. ret = -EFAULT;
  1275. goto err;
  1276. }
  1277. tasklet_init(&sirfport->rx_dma_complete_tasklet,
  1278. sirfsoc_uart_rx_dma_complete_tl, (unsigned long)sirfport);
  1279. tasklet_init(&sirfport->rx_tmo_process_tasklet,
  1280. sirfsoc_rx_tmo_process_tl, (unsigned long)sirfport);
  1281. port->mapbase = res->start;
  1282. port->membase = devm_ioremap(&pdev->dev, res->start, resource_size(res));
  1283. if (!port->membase) {
  1284. dev_err(&pdev->dev, "Cannot remap resource.\n");
  1285. ret = -ENOMEM;
  1286. goto err;
  1287. }
  1288. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1289. if (res == NULL) {
  1290. dev_err(&pdev->dev, "Insufficient resources.\n");
  1291. ret = -EFAULT;
  1292. goto err;
  1293. }
  1294. port->irq = res->start;
  1295. sirfport->clk = clk_get(&pdev->dev, NULL);
  1296. if (IS_ERR(sirfport->clk)) {
  1297. ret = PTR_ERR(sirfport->clk);
  1298. goto err;
  1299. }
  1300. port->uartclk = clk_get_rate(sirfport->clk);
  1301. port->ops = &sirfsoc_uart_ops;
  1302. spin_lock_init(&port->lock);
  1303. platform_set_drvdata(pdev, sirfport);
  1304. ret = uart_add_one_port(&sirfsoc_uart_drv, port);
  1305. if (ret != 0) {
  1306. dev_err(&pdev->dev, "Cannot add UART port(%d).\n", pdev->id);
  1307. goto port_err;
  1308. }
  1309. sirfport->rx_dma_chan = dma_request_slave_channel(port->dev, "rx");
  1310. for (i = 0; sirfport->rx_dma_chan && i < SIRFSOC_RX_LOOP_BUF_CNT; i++) {
  1311. sirfport->rx_dma_items[i].xmit.buf =
  1312. dma_alloc_coherent(port->dev, SIRFSOC_RX_DMA_BUF_SIZE,
  1313. &sirfport->rx_dma_items[i].dma_addr, GFP_KERNEL);
  1314. if (!sirfport->rx_dma_items[i].xmit.buf) {
  1315. dev_err(port->dev, "Uart alloc bufa failed\n");
  1316. ret = -ENOMEM;
  1317. goto alloc_coherent_err;
  1318. }
  1319. sirfport->rx_dma_items[i].xmit.head =
  1320. sirfport->rx_dma_items[i].xmit.tail = 0;
  1321. }
  1322. if (sirfport->rx_dma_chan)
  1323. dmaengine_slave_config(sirfport->rx_dma_chan, &slv_cfg);
  1324. sirfport->tx_dma_chan = dma_request_slave_channel(port->dev, "tx");
  1325. if (sirfport->tx_dma_chan)
  1326. dmaengine_slave_config(sirfport->tx_dma_chan, &tx_slv_cfg);
  1327. return 0;
  1328. alloc_coherent_err:
  1329. for (j = 0; j < i; j++)
  1330. dma_free_coherent(port->dev, SIRFSOC_RX_DMA_BUF_SIZE,
  1331. sirfport->rx_dma_items[j].xmit.buf,
  1332. sirfport->rx_dma_items[j].dma_addr);
  1333. dma_release_channel(sirfport->rx_dma_chan);
  1334. port_err:
  1335. clk_put(sirfport->clk);
  1336. err:
  1337. return ret;
  1338. }
  1339. static int sirfsoc_uart_remove(struct platform_device *pdev)
  1340. {
  1341. struct sirfsoc_uart_port *sirfport = platform_get_drvdata(pdev);
  1342. struct uart_port *port = &sirfport->port;
  1343. clk_put(sirfport->clk);
  1344. uart_remove_one_port(&sirfsoc_uart_drv, port);
  1345. if (sirfport->rx_dma_chan) {
  1346. int i;
  1347. dmaengine_terminate_all(sirfport->rx_dma_chan);
  1348. dma_release_channel(sirfport->rx_dma_chan);
  1349. for (i = 0; i < SIRFSOC_RX_LOOP_BUF_CNT; i++)
  1350. dma_free_coherent(port->dev, SIRFSOC_RX_DMA_BUF_SIZE,
  1351. sirfport->rx_dma_items[i].xmit.buf,
  1352. sirfport->rx_dma_items[i].dma_addr);
  1353. }
  1354. if (sirfport->tx_dma_chan) {
  1355. dmaengine_terminate_all(sirfport->tx_dma_chan);
  1356. dma_release_channel(sirfport->tx_dma_chan);
  1357. }
  1358. return 0;
  1359. }
  1360. #ifdef CONFIG_PM_SLEEP
  1361. static int
  1362. sirfsoc_uart_suspend(struct device *pdev)
  1363. {
  1364. struct sirfsoc_uart_port *sirfport = dev_get_drvdata(pdev);
  1365. struct uart_port *port = &sirfport->port;
  1366. uart_suspend_port(&sirfsoc_uart_drv, port);
  1367. return 0;
  1368. }
  1369. static int sirfsoc_uart_resume(struct device *pdev)
  1370. {
  1371. struct sirfsoc_uart_port *sirfport = dev_get_drvdata(pdev);
  1372. struct uart_port *port = &sirfport->port;
  1373. uart_resume_port(&sirfsoc_uart_drv, port);
  1374. return 0;
  1375. }
  1376. #endif
  1377. static const struct dev_pm_ops sirfsoc_uart_pm_ops = {
  1378. SET_SYSTEM_SLEEP_PM_OPS(sirfsoc_uart_suspend, sirfsoc_uart_resume)
  1379. };
  1380. static struct platform_driver sirfsoc_uart_driver = {
  1381. .probe = sirfsoc_uart_probe,
  1382. .remove = sirfsoc_uart_remove,
  1383. .driver = {
  1384. .name = SIRFUART_PORT_NAME,
  1385. .owner = THIS_MODULE,
  1386. .of_match_table = sirfsoc_uart_ids,
  1387. .pm = &sirfsoc_uart_pm_ops,
  1388. },
  1389. };
  1390. static int __init sirfsoc_uart_init(void)
  1391. {
  1392. int ret = 0;
  1393. ret = uart_register_driver(&sirfsoc_uart_drv);
  1394. if (ret)
  1395. goto out;
  1396. ret = platform_driver_register(&sirfsoc_uart_driver);
  1397. if (ret)
  1398. uart_unregister_driver(&sirfsoc_uart_drv);
  1399. out:
  1400. return ret;
  1401. }
  1402. module_init(sirfsoc_uart_init);
  1403. static void __exit sirfsoc_uart_exit(void)
  1404. {
  1405. platform_driver_unregister(&sirfsoc_uart_driver);
  1406. uart_unregister_driver(&sirfsoc_uart_drv);
  1407. }
  1408. module_exit(sirfsoc_uart_exit);
  1409. MODULE_LICENSE("GPL v2");
  1410. MODULE_AUTHOR("Bin Shi <Bin.Shi@csr.com>, Rong Wang<Rong.Wang@csr.com>");
  1411. MODULE_DESCRIPTION("CSR SiRFprimaII Uart Driver");