msm_serial.c 26 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115
  1. /*
  2. * Driver for msm7k serial device and console
  3. *
  4. * Copyright (C) 2007 Google, Inc.
  5. * Author: Robert Love <rlove@google.com>
  6. * Copyright (c) 2011, Code Aurora Forum. All rights reserved.
  7. *
  8. * This software is licensed under the terms of the GNU General Public
  9. * License version 2, as published by the Free Software Foundation, and
  10. * may be copied, distributed, and modified under those terms.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. */
  17. #if defined(CONFIG_SERIAL_MSM_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  18. # define SUPPORT_SYSRQ
  19. #endif
  20. #include <linux/atomic.h>
  21. #include <linux/hrtimer.h>
  22. #include <linux/module.h>
  23. #include <linux/io.h>
  24. #include <linux/ioport.h>
  25. #include <linux/irq.h>
  26. #include <linux/init.h>
  27. #include <linux/console.h>
  28. #include <linux/tty.h>
  29. #include <linux/tty_flip.h>
  30. #include <linux/serial_core.h>
  31. #include <linux/serial.h>
  32. #include <linux/clk.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/delay.h>
  35. #include <linux/of.h>
  36. #include <linux/of_device.h>
  37. #include "msm_serial.h"
  38. enum {
  39. UARTDM_1P1 = 1,
  40. UARTDM_1P2,
  41. UARTDM_1P3,
  42. UARTDM_1P4,
  43. };
  44. struct msm_port {
  45. struct uart_port uart;
  46. char name[16];
  47. struct clk *clk;
  48. struct clk *pclk;
  49. unsigned int imr;
  50. int is_uartdm;
  51. unsigned int old_snap_state;
  52. };
  53. static inline void wait_for_xmitr(struct uart_port *port)
  54. {
  55. while (!(msm_read(port, UART_SR) & UART_SR_TX_EMPTY)) {
  56. if (msm_read(port, UART_ISR) & UART_ISR_TX_READY)
  57. break;
  58. udelay(1);
  59. }
  60. msm_write(port, UART_CR_CMD_RESET_TX_READY, UART_CR);
  61. }
  62. static void msm_stop_tx(struct uart_port *port)
  63. {
  64. struct msm_port *msm_port = UART_TO_MSM(port);
  65. msm_port->imr &= ~UART_IMR_TXLEV;
  66. msm_write(port, msm_port->imr, UART_IMR);
  67. }
  68. static void msm_start_tx(struct uart_port *port)
  69. {
  70. struct msm_port *msm_port = UART_TO_MSM(port);
  71. msm_port->imr |= UART_IMR_TXLEV;
  72. msm_write(port, msm_port->imr, UART_IMR);
  73. }
  74. static void msm_stop_rx(struct uart_port *port)
  75. {
  76. struct msm_port *msm_port = UART_TO_MSM(port);
  77. msm_port->imr &= ~(UART_IMR_RXLEV | UART_IMR_RXSTALE);
  78. msm_write(port, msm_port->imr, UART_IMR);
  79. }
  80. static void msm_enable_ms(struct uart_port *port)
  81. {
  82. struct msm_port *msm_port = UART_TO_MSM(port);
  83. msm_port->imr |= UART_IMR_DELTA_CTS;
  84. msm_write(port, msm_port->imr, UART_IMR);
  85. }
  86. static void handle_rx_dm(struct uart_port *port, unsigned int misr)
  87. {
  88. struct tty_port *tport = &port->state->port;
  89. unsigned int sr;
  90. int count = 0;
  91. struct msm_port *msm_port = UART_TO_MSM(port);
  92. if ((msm_read(port, UART_SR) & UART_SR_OVERRUN)) {
  93. port->icount.overrun++;
  94. tty_insert_flip_char(tport, 0, TTY_OVERRUN);
  95. msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
  96. }
  97. if (misr & UART_IMR_RXSTALE) {
  98. count = msm_read(port, UARTDM_RX_TOTAL_SNAP) -
  99. msm_port->old_snap_state;
  100. msm_port->old_snap_state = 0;
  101. } else {
  102. count = 4 * (msm_read(port, UART_RFWR));
  103. msm_port->old_snap_state += count;
  104. }
  105. /* TODO: Precise error reporting */
  106. port->icount.rx += count;
  107. while (count > 0) {
  108. unsigned char buf[4];
  109. sr = msm_read(port, UART_SR);
  110. if ((sr & UART_SR_RX_READY) == 0) {
  111. msm_port->old_snap_state -= count;
  112. break;
  113. }
  114. ioread32_rep(port->membase + UARTDM_RF, buf, 1);
  115. if (sr & UART_SR_RX_BREAK) {
  116. port->icount.brk++;
  117. if (uart_handle_break(port))
  118. continue;
  119. } else if (sr & UART_SR_PAR_FRAME_ERR)
  120. port->icount.frame++;
  121. /* TODO: handle sysrq */
  122. tty_insert_flip_string(tport, buf, min(count, 4));
  123. count -= 4;
  124. }
  125. spin_unlock(&port->lock);
  126. tty_flip_buffer_push(tport);
  127. spin_lock(&port->lock);
  128. if (misr & (UART_IMR_RXSTALE))
  129. msm_write(port, UART_CR_CMD_RESET_STALE_INT, UART_CR);
  130. msm_write(port, 0xFFFFFF, UARTDM_DMRX);
  131. msm_write(port, UART_CR_CMD_STALE_EVENT_ENABLE, UART_CR);
  132. }
  133. static void handle_rx(struct uart_port *port)
  134. {
  135. struct tty_port *tport = &port->state->port;
  136. unsigned int sr;
  137. /*
  138. * Handle overrun. My understanding of the hardware is that overrun
  139. * is not tied to the RX buffer, so we handle the case out of band.
  140. */
  141. if ((msm_read(port, UART_SR) & UART_SR_OVERRUN)) {
  142. port->icount.overrun++;
  143. tty_insert_flip_char(tport, 0, TTY_OVERRUN);
  144. msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
  145. }
  146. /* and now the main RX loop */
  147. while ((sr = msm_read(port, UART_SR)) & UART_SR_RX_READY) {
  148. unsigned int c;
  149. char flag = TTY_NORMAL;
  150. c = msm_read(port, UART_RF);
  151. if (sr & UART_SR_RX_BREAK) {
  152. port->icount.brk++;
  153. if (uart_handle_break(port))
  154. continue;
  155. } else if (sr & UART_SR_PAR_FRAME_ERR) {
  156. port->icount.frame++;
  157. } else {
  158. port->icount.rx++;
  159. }
  160. /* Mask conditions we're ignorning. */
  161. sr &= port->read_status_mask;
  162. if (sr & UART_SR_RX_BREAK) {
  163. flag = TTY_BREAK;
  164. } else if (sr & UART_SR_PAR_FRAME_ERR) {
  165. flag = TTY_FRAME;
  166. }
  167. if (!uart_handle_sysrq_char(port, c))
  168. tty_insert_flip_char(tport, c, flag);
  169. }
  170. spin_unlock(&port->lock);
  171. tty_flip_buffer_push(tport);
  172. spin_lock(&port->lock);
  173. }
  174. static void reset_dm_count(struct uart_port *port, int count)
  175. {
  176. wait_for_xmitr(port);
  177. msm_write(port, count, UARTDM_NCF_TX);
  178. msm_read(port, UARTDM_NCF_TX);
  179. }
  180. static void handle_tx(struct uart_port *port)
  181. {
  182. struct circ_buf *xmit = &port->state->xmit;
  183. struct msm_port *msm_port = UART_TO_MSM(port);
  184. unsigned int tx_count, num_chars;
  185. unsigned int tf_pointer = 0;
  186. void __iomem *tf;
  187. if (msm_port->is_uartdm)
  188. tf = port->membase + UARTDM_TF;
  189. else
  190. tf = port->membase + UART_TF;
  191. tx_count = uart_circ_chars_pending(xmit);
  192. tx_count = min3(tx_count, (unsigned int)UART_XMIT_SIZE - xmit->tail,
  193. port->fifosize);
  194. if (port->x_char) {
  195. if (msm_port->is_uartdm)
  196. reset_dm_count(port, tx_count + 1);
  197. iowrite8_rep(tf, &port->x_char, 1);
  198. port->icount.tx++;
  199. port->x_char = 0;
  200. } else if (tx_count && msm_port->is_uartdm) {
  201. reset_dm_count(port, tx_count);
  202. }
  203. while (tf_pointer < tx_count) {
  204. int i;
  205. char buf[4] = { 0 };
  206. if (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
  207. break;
  208. if (msm_port->is_uartdm)
  209. num_chars = min(tx_count - tf_pointer,
  210. (unsigned int)sizeof(buf));
  211. else
  212. num_chars = 1;
  213. for (i = 0; i < num_chars; i++) {
  214. buf[i] = xmit->buf[xmit->tail + i];
  215. port->icount.tx++;
  216. }
  217. iowrite32_rep(tf, buf, 1);
  218. xmit->tail = (xmit->tail + num_chars) & (UART_XMIT_SIZE - 1);
  219. tf_pointer += num_chars;
  220. }
  221. /* disable tx interrupts if nothing more to send */
  222. if (uart_circ_empty(xmit))
  223. msm_stop_tx(port);
  224. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  225. uart_write_wakeup(port);
  226. }
  227. static void handle_delta_cts(struct uart_port *port)
  228. {
  229. msm_write(port, UART_CR_CMD_RESET_CTS, UART_CR);
  230. port->icount.cts++;
  231. wake_up_interruptible(&port->state->port.delta_msr_wait);
  232. }
  233. static irqreturn_t msm_irq(int irq, void *dev_id)
  234. {
  235. struct uart_port *port = dev_id;
  236. struct msm_port *msm_port = UART_TO_MSM(port);
  237. unsigned int misr;
  238. spin_lock(&port->lock);
  239. misr = msm_read(port, UART_MISR);
  240. msm_write(port, 0, UART_IMR); /* disable interrupt */
  241. if (misr & (UART_IMR_RXLEV | UART_IMR_RXSTALE)) {
  242. if (msm_port->is_uartdm)
  243. handle_rx_dm(port, misr);
  244. else
  245. handle_rx(port);
  246. }
  247. if (misr & UART_IMR_TXLEV)
  248. handle_tx(port);
  249. if (misr & UART_IMR_DELTA_CTS)
  250. handle_delta_cts(port);
  251. msm_write(port, msm_port->imr, UART_IMR); /* restore interrupt */
  252. spin_unlock(&port->lock);
  253. return IRQ_HANDLED;
  254. }
  255. static unsigned int msm_tx_empty(struct uart_port *port)
  256. {
  257. return (msm_read(port, UART_SR) & UART_SR_TX_EMPTY) ? TIOCSER_TEMT : 0;
  258. }
  259. static unsigned int msm_get_mctrl(struct uart_port *port)
  260. {
  261. return TIOCM_CAR | TIOCM_CTS | TIOCM_DSR | TIOCM_RTS;
  262. }
  263. static void msm_reset(struct uart_port *port)
  264. {
  265. struct msm_port *msm_port = UART_TO_MSM(port);
  266. /* reset everything */
  267. msm_write(port, UART_CR_CMD_RESET_RX, UART_CR);
  268. msm_write(port, UART_CR_CMD_RESET_TX, UART_CR);
  269. msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
  270. msm_write(port, UART_CR_CMD_RESET_BREAK_INT, UART_CR);
  271. msm_write(port, UART_CR_CMD_RESET_CTS, UART_CR);
  272. msm_write(port, UART_CR_CMD_SET_RFR, UART_CR);
  273. /* Disable DM modes */
  274. if (msm_port->is_uartdm)
  275. msm_write(port, 0, UARTDM_DMEN);
  276. }
  277. static void msm_set_mctrl(struct uart_port *port, unsigned int mctrl)
  278. {
  279. unsigned int mr;
  280. mr = msm_read(port, UART_MR1);
  281. if (!(mctrl & TIOCM_RTS)) {
  282. mr &= ~UART_MR1_RX_RDY_CTL;
  283. msm_write(port, mr, UART_MR1);
  284. msm_write(port, UART_CR_CMD_RESET_RFR, UART_CR);
  285. } else {
  286. mr |= UART_MR1_RX_RDY_CTL;
  287. msm_write(port, mr, UART_MR1);
  288. }
  289. }
  290. static void msm_break_ctl(struct uart_port *port, int break_ctl)
  291. {
  292. if (break_ctl)
  293. msm_write(port, UART_CR_CMD_START_BREAK, UART_CR);
  294. else
  295. msm_write(port, UART_CR_CMD_STOP_BREAK, UART_CR);
  296. }
  297. struct msm_baud_map {
  298. u16 divisor;
  299. u8 code;
  300. u8 rxstale;
  301. };
  302. static const struct msm_baud_map *
  303. msm_find_best_baud(struct uart_port *port, unsigned int baud)
  304. {
  305. unsigned int i, divisor;
  306. const struct msm_baud_map *entry;
  307. static const struct msm_baud_map table[] = {
  308. { 1536, 0x00, 1 },
  309. { 768, 0x11, 1 },
  310. { 384, 0x22, 1 },
  311. { 192, 0x33, 1 },
  312. { 96, 0x44, 1 },
  313. { 48, 0x55, 1 },
  314. { 32, 0x66, 1 },
  315. { 24, 0x77, 1 },
  316. { 16, 0x88, 1 },
  317. { 12, 0x99, 6 },
  318. { 8, 0xaa, 6 },
  319. { 6, 0xbb, 6 },
  320. { 4, 0xcc, 6 },
  321. { 3, 0xdd, 8 },
  322. { 2, 0xee, 16 },
  323. { 1, 0xff, 31 },
  324. };
  325. divisor = uart_get_divisor(port, baud);
  326. for (i = 0, entry = table; i < ARRAY_SIZE(table); i++, entry++)
  327. if (entry->divisor <= divisor)
  328. break;
  329. return entry; /* Default to smallest divider */
  330. }
  331. static int msm_set_baud_rate(struct uart_port *port, unsigned int baud)
  332. {
  333. unsigned int rxstale, watermark;
  334. struct msm_port *msm_port = UART_TO_MSM(port);
  335. const struct msm_baud_map *entry;
  336. entry = msm_find_best_baud(port, baud);
  337. if (msm_port->is_uartdm)
  338. msm_write(port, UART_CR_CMD_RESET_RX, UART_CR);
  339. msm_write(port, entry->code, UART_CSR);
  340. /* RX stale watermark */
  341. rxstale = entry->rxstale;
  342. watermark = UART_IPR_STALE_LSB & rxstale;
  343. watermark |= UART_IPR_RXSTALE_LAST;
  344. watermark |= UART_IPR_STALE_TIMEOUT_MSB & (rxstale << 2);
  345. msm_write(port, watermark, UART_IPR);
  346. /* set RX watermark */
  347. watermark = (port->fifosize * 3) / 4;
  348. msm_write(port, watermark, UART_RFWR);
  349. /* set TX watermark */
  350. msm_write(port, 10, UART_TFWR);
  351. if (msm_port->is_uartdm) {
  352. msm_write(port, UART_CR_CMD_RESET_STALE_INT, UART_CR);
  353. msm_write(port, 0xFFFFFF, UARTDM_DMRX);
  354. msm_write(port, UART_CR_CMD_STALE_EVENT_ENABLE, UART_CR);
  355. }
  356. return baud;
  357. }
  358. static void msm_init_clock(struct uart_port *port)
  359. {
  360. struct msm_port *msm_port = UART_TO_MSM(port);
  361. clk_prepare_enable(msm_port->clk);
  362. clk_prepare_enable(msm_port->pclk);
  363. msm_serial_set_mnd_regs(port);
  364. }
  365. static int msm_startup(struct uart_port *port)
  366. {
  367. struct msm_port *msm_port = UART_TO_MSM(port);
  368. unsigned int data, rfr_level;
  369. int ret;
  370. snprintf(msm_port->name, sizeof(msm_port->name),
  371. "msm_serial%d", port->line);
  372. ret = request_irq(port->irq, msm_irq, IRQF_TRIGGER_HIGH,
  373. msm_port->name, port);
  374. if (unlikely(ret))
  375. return ret;
  376. msm_init_clock(port);
  377. if (likely(port->fifosize > 12))
  378. rfr_level = port->fifosize - 12;
  379. else
  380. rfr_level = port->fifosize;
  381. /* set automatic RFR level */
  382. data = msm_read(port, UART_MR1);
  383. data &= ~UART_MR1_AUTO_RFR_LEVEL1;
  384. data &= ~UART_MR1_AUTO_RFR_LEVEL0;
  385. data |= UART_MR1_AUTO_RFR_LEVEL1 & (rfr_level << 2);
  386. data |= UART_MR1_AUTO_RFR_LEVEL0 & rfr_level;
  387. msm_write(port, data, UART_MR1);
  388. /* make sure that RXSTALE count is non-zero */
  389. data = msm_read(port, UART_IPR);
  390. if (unlikely(!data)) {
  391. data |= UART_IPR_RXSTALE_LAST;
  392. data |= UART_IPR_STALE_LSB;
  393. msm_write(port, data, UART_IPR);
  394. }
  395. data = 0;
  396. if (!port->cons || (port->cons && !(port->cons->flags & CON_ENABLED))) {
  397. msm_write(port, UART_CR_CMD_PROTECTION_EN, UART_CR);
  398. msm_reset(port);
  399. data = UART_CR_TX_ENABLE;
  400. }
  401. data |= UART_CR_RX_ENABLE;
  402. msm_write(port, data, UART_CR); /* enable TX & RX */
  403. /* Make sure IPR is not 0 to start with*/
  404. if (msm_port->is_uartdm)
  405. msm_write(port, UART_IPR_STALE_LSB, UART_IPR);
  406. /* turn on RX and CTS interrupts */
  407. msm_port->imr = UART_IMR_RXLEV | UART_IMR_RXSTALE |
  408. UART_IMR_CURRENT_CTS;
  409. if (msm_port->is_uartdm) {
  410. msm_write(port, 0xFFFFFF, UARTDM_DMRX);
  411. msm_write(port, UART_CR_CMD_RESET_STALE_INT, UART_CR);
  412. msm_write(port, UART_CR_CMD_STALE_EVENT_ENABLE, UART_CR);
  413. }
  414. msm_write(port, msm_port->imr, UART_IMR);
  415. return 0;
  416. }
  417. static void msm_shutdown(struct uart_port *port)
  418. {
  419. struct msm_port *msm_port = UART_TO_MSM(port);
  420. msm_port->imr = 0;
  421. msm_write(port, 0, UART_IMR); /* disable interrupts */
  422. clk_disable_unprepare(msm_port->clk);
  423. free_irq(port->irq, port);
  424. }
  425. static void msm_set_termios(struct uart_port *port, struct ktermios *termios,
  426. struct ktermios *old)
  427. {
  428. unsigned long flags;
  429. unsigned int baud, mr;
  430. spin_lock_irqsave(&port->lock, flags);
  431. /* calculate and set baud rate */
  432. baud = uart_get_baud_rate(port, termios, old, 300, 115200);
  433. baud = msm_set_baud_rate(port, baud);
  434. if (tty_termios_baud_rate(termios))
  435. tty_termios_encode_baud_rate(termios, baud, baud);
  436. /* calculate parity */
  437. mr = msm_read(port, UART_MR2);
  438. mr &= ~UART_MR2_PARITY_MODE;
  439. if (termios->c_cflag & PARENB) {
  440. if (termios->c_cflag & PARODD)
  441. mr |= UART_MR2_PARITY_MODE_ODD;
  442. else if (termios->c_cflag & CMSPAR)
  443. mr |= UART_MR2_PARITY_MODE_SPACE;
  444. else
  445. mr |= UART_MR2_PARITY_MODE_EVEN;
  446. }
  447. /* calculate bits per char */
  448. mr &= ~UART_MR2_BITS_PER_CHAR;
  449. switch (termios->c_cflag & CSIZE) {
  450. case CS5:
  451. mr |= UART_MR2_BITS_PER_CHAR_5;
  452. break;
  453. case CS6:
  454. mr |= UART_MR2_BITS_PER_CHAR_6;
  455. break;
  456. case CS7:
  457. mr |= UART_MR2_BITS_PER_CHAR_7;
  458. break;
  459. case CS8:
  460. default:
  461. mr |= UART_MR2_BITS_PER_CHAR_8;
  462. break;
  463. }
  464. /* calculate stop bits */
  465. mr &= ~(UART_MR2_STOP_BIT_LEN_ONE | UART_MR2_STOP_BIT_LEN_TWO);
  466. if (termios->c_cflag & CSTOPB)
  467. mr |= UART_MR2_STOP_BIT_LEN_TWO;
  468. else
  469. mr |= UART_MR2_STOP_BIT_LEN_ONE;
  470. /* set parity, bits per char, and stop bit */
  471. msm_write(port, mr, UART_MR2);
  472. /* calculate and set hardware flow control */
  473. mr = msm_read(port, UART_MR1);
  474. mr &= ~(UART_MR1_CTS_CTL | UART_MR1_RX_RDY_CTL);
  475. if (termios->c_cflag & CRTSCTS) {
  476. mr |= UART_MR1_CTS_CTL;
  477. mr |= UART_MR1_RX_RDY_CTL;
  478. }
  479. msm_write(port, mr, UART_MR1);
  480. /* Configure status bits to ignore based on termio flags. */
  481. port->read_status_mask = 0;
  482. if (termios->c_iflag & INPCK)
  483. port->read_status_mask |= UART_SR_PAR_FRAME_ERR;
  484. if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
  485. port->read_status_mask |= UART_SR_RX_BREAK;
  486. uart_update_timeout(port, termios->c_cflag, baud);
  487. spin_unlock_irqrestore(&port->lock, flags);
  488. }
  489. static const char *msm_type(struct uart_port *port)
  490. {
  491. return "MSM";
  492. }
  493. static void msm_release_port(struct uart_port *port)
  494. {
  495. struct platform_device *pdev = to_platform_device(port->dev);
  496. struct resource *uart_resource;
  497. resource_size_t size;
  498. uart_resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  499. if (unlikely(!uart_resource))
  500. return;
  501. size = resource_size(uart_resource);
  502. release_mem_region(port->mapbase, size);
  503. iounmap(port->membase);
  504. port->membase = NULL;
  505. }
  506. static int msm_request_port(struct uart_port *port)
  507. {
  508. struct platform_device *pdev = to_platform_device(port->dev);
  509. struct resource *uart_resource;
  510. resource_size_t size;
  511. int ret;
  512. uart_resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  513. if (unlikely(!uart_resource))
  514. return -ENXIO;
  515. size = resource_size(uart_resource);
  516. if (!request_mem_region(port->mapbase, size, "msm_serial"))
  517. return -EBUSY;
  518. port->membase = ioremap(port->mapbase, size);
  519. if (!port->membase) {
  520. ret = -EBUSY;
  521. goto fail_release_port;
  522. }
  523. return 0;
  524. fail_release_port:
  525. release_mem_region(port->mapbase, size);
  526. return ret;
  527. }
  528. static void msm_config_port(struct uart_port *port, int flags)
  529. {
  530. int ret;
  531. if (flags & UART_CONFIG_TYPE) {
  532. port->type = PORT_MSM;
  533. ret = msm_request_port(port);
  534. if (ret)
  535. return;
  536. }
  537. }
  538. static int msm_verify_port(struct uart_port *port, struct serial_struct *ser)
  539. {
  540. if (unlikely(ser->type != PORT_UNKNOWN && ser->type != PORT_MSM))
  541. return -EINVAL;
  542. if (unlikely(port->irq != ser->irq))
  543. return -EINVAL;
  544. return 0;
  545. }
  546. static void msm_power(struct uart_port *port, unsigned int state,
  547. unsigned int oldstate)
  548. {
  549. struct msm_port *msm_port = UART_TO_MSM(port);
  550. switch (state) {
  551. case 0:
  552. clk_prepare_enable(msm_port->clk);
  553. clk_prepare_enable(msm_port->pclk);
  554. break;
  555. case 3:
  556. clk_disable_unprepare(msm_port->clk);
  557. clk_disable_unprepare(msm_port->pclk);
  558. break;
  559. default:
  560. printk(KERN_ERR "msm_serial: Unknown PM state %d\n", state);
  561. }
  562. }
  563. #ifdef CONFIG_CONSOLE_POLL
  564. static int msm_poll_init(struct uart_port *port)
  565. {
  566. struct msm_port *msm_port = UART_TO_MSM(port);
  567. /* Enable single character mode on RX FIFO */
  568. if (msm_port->is_uartdm >= UARTDM_1P4)
  569. msm_write(port, UARTDM_DMEN_RX_SC_ENABLE, UARTDM_DMEN);
  570. return 0;
  571. }
  572. static int msm_poll_get_char_single(struct uart_port *port)
  573. {
  574. struct msm_port *msm_port = UART_TO_MSM(port);
  575. unsigned int rf_reg = msm_port->is_uartdm ? UARTDM_RF : UART_RF;
  576. if (!(msm_read(port, UART_SR) & UART_SR_RX_READY))
  577. return NO_POLL_CHAR;
  578. else
  579. return msm_read(port, rf_reg) & 0xff;
  580. }
  581. static int msm_poll_get_char_dm_1p3(struct uart_port *port)
  582. {
  583. int c;
  584. static u32 slop;
  585. static int count;
  586. unsigned char *sp = (unsigned char *)&slop;
  587. /* Check if a previous read had more than one char */
  588. if (count) {
  589. c = sp[sizeof(slop) - count];
  590. count--;
  591. /* Or if FIFO is empty */
  592. } else if (!(msm_read(port, UART_SR) & UART_SR_RX_READY)) {
  593. /*
  594. * If RX packing buffer has less than a word, force stale to
  595. * push contents into RX FIFO
  596. */
  597. count = msm_read(port, UARTDM_RXFS);
  598. count = (count >> UARTDM_RXFS_BUF_SHIFT) & UARTDM_RXFS_BUF_MASK;
  599. if (count) {
  600. msm_write(port, UART_CR_CMD_FORCE_STALE, UART_CR);
  601. slop = msm_read(port, UARTDM_RF);
  602. c = sp[0];
  603. count--;
  604. } else {
  605. c = NO_POLL_CHAR;
  606. }
  607. /* FIFO has a word */
  608. } else {
  609. slop = msm_read(port, UARTDM_RF);
  610. c = sp[0];
  611. count = sizeof(slop) - 1;
  612. }
  613. return c;
  614. }
  615. static int msm_poll_get_char(struct uart_port *port)
  616. {
  617. u32 imr;
  618. int c;
  619. struct msm_port *msm_port = UART_TO_MSM(port);
  620. /* Disable all interrupts */
  621. imr = msm_read(port, UART_IMR);
  622. msm_write(port, 0, UART_IMR);
  623. if (msm_port->is_uartdm == UARTDM_1P3)
  624. c = msm_poll_get_char_dm_1p3(port);
  625. else
  626. c = msm_poll_get_char_single(port);
  627. /* Enable interrupts */
  628. msm_write(port, imr, UART_IMR);
  629. return c;
  630. }
  631. static void msm_poll_put_char(struct uart_port *port, unsigned char c)
  632. {
  633. u32 imr;
  634. struct msm_port *msm_port = UART_TO_MSM(port);
  635. /* Disable all interrupts */
  636. imr = msm_read(port, UART_IMR);
  637. msm_write(port, 0, UART_IMR);
  638. if (msm_port->is_uartdm)
  639. reset_dm_count(port, 1);
  640. /* Wait until FIFO is empty */
  641. while (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
  642. cpu_relax();
  643. /* Write a character */
  644. msm_write(port, c, msm_port->is_uartdm ? UARTDM_TF : UART_TF);
  645. /* Wait until FIFO is empty */
  646. while (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
  647. cpu_relax();
  648. /* Enable interrupts */
  649. msm_write(port, imr, UART_IMR);
  650. return;
  651. }
  652. #endif
  653. static struct uart_ops msm_uart_pops = {
  654. .tx_empty = msm_tx_empty,
  655. .set_mctrl = msm_set_mctrl,
  656. .get_mctrl = msm_get_mctrl,
  657. .stop_tx = msm_stop_tx,
  658. .start_tx = msm_start_tx,
  659. .stop_rx = msm_stop_rx,
  660. .enable_ms = msm_enable_ms,
  661. .break_ctl = msm_break_ctl,
  662. .startup = msm_startup,
  663. .shutdown = msm_shutdown,
  664. .set_termios = msm_set_termios,
  665. .type = msm_type,
  666. .release_port = msm_release_port,
  667. .request_port = msm_request_port,
  668. .config_port = msm_config_port,
  669. .verify_port = msm_verify_port,
  670. .pm = msm_power,
  671. #ifdef CONFIG_CONSOLE_POLL
  672. .poll_init = msm_poll_init,
  673. .poll_get_char = msm_poll_get_char,
  674. .poll_put_char = msm_poll_put_char,
  675. #endif
  676. };
  677. static struct msm_port msm_uart_ports[] = {
  678. {
  679. .uart = {
  680. .iotype = UPIO_MEM,
  681. .ops = &msm_uart_pops,
  682. .flags = UPF_BOOT_AUTOCONF,
  683. .fifosize = 64,
  684. .line = 0,
  685. },
  686. },
  687. {
  688. .uart = {
  689. .iotype = UPIO_MEM,
  690. .ops = &msm_uart_pops,
  691. .flags = UPF_BOOT_AUTOCONF,
  692. .fifosize = 64,
  693. .line = 1,
  694. },
  695. },
  696. {
  697. .uart = {
  698. .iotype = UPIO_MEM,
  699. .ops = &msm_uart_pops,
  700. .flags = UPF_BOOT_AUTOCONF,
  701. .fifosize = 64,
  702. .line = 2,
  703. },
  704. },
  705. };
  706. #define UART_NR ARRAY_SIZE(msm_uart_ports)
  707. static inline struct uart_port *get_port_from_line(unsigned int line)
  708. {
  709. return &msm_uart_ports[line].uart;
  710. }
  711. #ifdef CONFIG_SERIAL_MSM_CONSOLE
  712. static void msm_console_write(struct console *co, const char *s,
  713. unsigned int count)
  714. {
  715. int i;
  716. struct uart_port *port;
  717. struct msm_port *msm_port;
  718. int num_newlines = 0;
  719. bool replaced = false;
  720. void __iomem *tf;
  721. BUG_ON(co->index < 0 || co->index >= UART_NR);
  722. port = get_port_from_line(co->index);
  723. msm_port = UART_TO_MSM(port);
  724. if (msm_port->is_uartdm)
  725. tf = port->membase + UARTDM_TF;
  726. else
  727. tf = port->membase + UART_TF;
  728. /* Account for newlines that will get a carriage return added */
  729. for (i = 0; i < count; i++)
  730. if (s[i] == '\n')
  731. num_newlines++;
  732. count += num_newlines;
  733. spin_lock(&port->lock);
  734. if (msm_port->is_uartdm)
  735. reset_dm_count(port, count);
  736. i = 0;
  737. while (i < count) {
  738. int j;
  739. unsigned int num_chars;
  740. char buf[4] = { 0 };
  741. if (msm_port->is_uartdm)
  742. num_chars = min(count - i, (unsigned int)sizeof(buf));
  743. else
  744. num_chars = 1;
  745. for (j = 0; j < num_chars; j++) {
  746. char c = *s;
  747. if (c == '\n' && !replaced) {
  748. buf[j] = '\r';
  749. j++;
  750. replaced = true;
  751. }
  752. if (j < num_chars) {
  753. buf[j] = c;
  754. s++;
  755. replaced = false;
  756. }
  757. }
  758. while (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
  759. cpu_relax();
  760. iowrite32_rep(tf, buf, 1);
  761. i += num_chars;
  762. }
  763. spin_unlock(&port->lock);
  764. }
  765. static int __init msm_console_setup(struct console *co, char *options)
  766. {
  767. struct uart_port *port;
  768. struct msm_port *msm_port;
  769. int baud = 0, flow, bits, parity;
  770. if (unlikely(co->index >= UART_NR || co->index < 0))
  771. return -ENXIO;
  772. port = get_port_from_line(co->index);
  773. msm_port = UART_TO_MSM(port);
  774. if (unlikely(!port->membase))
  775. return -ENXIO;
  776. msm_init_clock(port);
  777. if (options)
  778. uart_parse_options(options, &baud, &parity, &bits, &flow);
  779. bits = 8;
  780. parity = 'n';
  781. flow = 'n';
  782. msm_write(port, UART_MR2_BITS_PER_CHAR_8 | UART_MR2_STOP_BIT_LEN_ONE,
  783. UART_MR2); /* 8N1 */
  784. if (baud < 300 || baud > 115200)
  785. baud = 115200;
  786. msm_set_baud_rate(port, baud);
  787. msm_reset(port);
  788. if (msm_port->is_uartdm) {
  789. msm_write(port, UART_CR_CMD_PROTECTION_EN, UART_CR);
  790. msm_write(port, UART_CR_TX_ENABLE, UART_CR);
  791. }
  792. printk(KERN_INFO "msm_serial: console setup on port #%d\n", port->line);
  793. return uart_set_options(port, co, baud, parity, bits, flow);
  794. }
  795. static struct uart_driver msm_uart_driver;
  796. static struct console msm_console = {
  797. .name = "ttyMSM",
  798. .write = msm_console_write,
  799. .device = uart_console_device,
  800. .setup = msm_console_setup,
  801. .flags = CON_PRINTBUFFER,
  802. .index = -1,
  803. .data = &msm_uart_driver,
  804. };
  805. #define MSM_CONSOLE (&msm_console)
  806. #else
  807. #define MSM_CONSOLE NULL
  808. #endif
  809. static struct uart_driver msm_uart_driver = {
  810. .owner = THIS_MODULE,
  811. .driver_name = "msm_serial",
  812. .dev_name = "ttyMSM",
  813. .nr = UART_NR,
  814. .cons = MSM_CONSOLE,
  815. };
  816. static atomic_t msm_uart_next_id = ATOMIC_INIT(0);
  817. static const struct of_device_id msm_uartdm_table[] = {
  818. { .compatible = "qcom,msm-uartdm-v1.1", .data = (void *)UARTDM_1P1 },
  819. { .compatible = "qcom,msm-uartdm-v1.2", .data = (void *)UARTDM_1P2 },
  820. { .compatible = "qcom,msm-uartdm-v1.3", .data = (void *)UARTDM_1P3 },
  821. { .compatible = "qcom,msm-uartdm-v1.4", .data = (void *)UARTDM_1P4 },
  822. { }
  823. };
  824. static int msm_serial_probe(struct platform_device *pdev)
  825. {
  826. struct msm_port *msm_port;
  827. struct resource *resource;
  828. struct uart_port *port;
  829. const struct of_device_id *id;
  830. int irq;
  831. if (pdev->id == -1)
  832. pdev->id = atomic_inc_return(&msm_uart_next_id) - 1;
  833. if (unlikely(pdev->id < 0 || pdev->id >= UART_NR))
  834. return -ENXIO;
  835. printk(KERN_INFO "msm_serial: detected port #%d\n", pdev->id);
  836. port = get_port_from_line(pdev->id);
  837. port->dev = &pdev->dev;
  838. msm_port = UART_TO_MSM(port);
  839. id = of_match_device(msm_uartdm_table, &pdev->dev);
  840. if (id)
  841. msm_port->is_uartdm = (unsigned long)id->data;
  842. else
  843. msm_port->is_uartdm = 0;
  844. msm_port->clk = devm_clk_get(&pdev->dev, "core");
  845. if (IS_ERR(msm_port->clk))
  846. return PTR_ERR(msm_port->clk);
  847. if (msm_port->is_uartdm) {
  848. msm_port->pclk = devm_clk_get(&pdev->dev, "iface");
  849. if (IS_ERR(msm_port->pclk))
  850. return PTR_ERR(msm_port->pclk);
  851. clk_set_rate(msm_port->clk, 1843200);
  852. }
  853. port->uartclk = clk_get_rate(msm_port->clk);
  854. printk(KERN_INFO "uartclk = %d\n", port->uartclk);
  855. resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  856. if (unlikely(!resource))
  857. return -ENXIO;
  858. port->mapbase = resource->start;
  859. irq = platform_get_irq(pdev, 0);
  860. if (unlikely(irq < 0))
  861. return -ENXIO;
  862. port->irq = irq;
  863. platform_set_drvdata(pdev, port);
  864. return uart_add_one_port(&msm_uart_driver, port);
  865. }
  866. static int msm_serial_remove(struct platform_device *pdev)
  867. {
  868. struct uart_port *port = platform_get_drvdata(pdev);
  869. uart_remove_one_port(&msm_uart_driver, port);
  870. return 0;
  871. }
  872. static const struct of_device_id msm_match_table[] = {
  873. { .compatible = "qcom,msm-uart" },
  874. { .compatible = "qcom,msm-uartdm" },
  875. {}
  876. };
  877. static struct platform_driver msm_platform_driver = {
  878. .remove = msm_serial_remove,
  879. .probe = msm_serial_probe,
  880. .driver = {
  881. .name = "msm_serial",
  882. .owner = THIS_MODULE,
  883. .of_match_table = msm_match_table,
  884. },
  885. };
  886. static int __init msm_serial_init(void)
  887. {
  888. int ret;
  889. ret = uart_register_driver(&msm_uart_driver);
  890. if (unlikely(ret))
  891. return ret;
  892. ret = platform_driver_register(&msm_platform_driver);
  893. if (unlikely(ret))
  894. uart_unregister_driver(&msm_uart_driver);
  895. printk(KERN_INFO "msm_serial: driver initialized\n");
  896. return ret;
  897. }
  898. static void __exit msm_serial_exit(void)
  899. {
  900. #ifdef CONFIG_SERIAL_MSM_CONSOLE
  901. unregister_console(&msm_console);
  902. #endif
  903. platform_driver_unregister(&msm_platform_driver);
  904. uart_unregister_driver(&msm_uart_driver);
  905. }
  906. module_init(msm_serial_init);
  907. module_exit(msm_serial_exit);
  908. MODULE_AUTHOR("Robert Love <rlove@google.com>");
  909. MODULE_DESCRIPTION("Driver for msm7x serial device");
  910. MODULE_LICENSE("GPL");