fsl_lpuart.c 49 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912
  1. /*
  2. * Freescale lpuart serial port driver
  3. *
  4. * Copyright 2012-2014 Freescale Semiconductor, Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #if defined(CONFIG_SERIAL_FSL_LPUART_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  12. #define SUPPORT_SYSRQ
  13. #endif
  14. #include <linux/clk.h>
  15. #include <linux/console.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/dmaengine.h>
  18. #include <linux/dmapool.h>
  19. #include <linux/io.h>
  20. #include <linux/irq.h>
  21. #include <linux/module.h>
  22. #include <linux/of.h>
  23. #include <linux/of_device.h>
  24. #include <linux/of_dma.h>
  25. #include <linux/serial_core.h>
  26. #include <linux/slab.h>
  27. #include <linux/tty_flip.h>
  28. /* All registers are 8-bit width */
  29. #define UARTBDH 0x00
  30. #define UARTBDL 0x01
  31. #define UARTCR1 0x02
  32. #define UARTCR2 0x03
  33. #define UARTSR1 0x04
  34. #define UARTCR3 0x06
  35. #define UARTDR 0x07
  36. #define UARTCR4 0x0a
  37. #define UARTCR5 0x0b
  38. #define UARTMODEM 0x0d
  39. #define UARTPFIFO 0x10
  40. #define UARTCFIFO 0x11
  41. #define UARTSFIFO 0x12
  42. #define UARTTWFIFO 0x13
  43. #define UARTTCFIFO 0x14
  44. #define UARTRWFIFO 0x15
  45. #define UARTBDH_LBKDIE 0x80
  46. #define UARTBDH_RXEDGIE 0x40
  47. #define UARTBDH_SBR_MASK 0x1f
  48. #define UARTCR1_LOOPS 0x80
  49. #define UARTCR1_RSRC 0x20
  50. #define UARTCR1_M 0x10
  51. #define UARTCR1_WAKE 0x08
  52. #define UARTCR1_ILT 0x04
  53. #define UARTCR1_PE 0x02
  54. #define UARTCR1_PT 0x01
  55. #define UARTCR2_TIE 0x80
  56. #define UARTCR2_TCIE 0x40
  57. #define UARTCR2_RIE 0x20
  58. #define UARTCR2_ILIE 0x10
  59. #define UARTCR2_TE 0x08
  60. #define UARTCR2_RE 0x04
  61. #define UARTCR2_RWU 0x02
  62. #define UARTCR2_SBK 0x01
  63. #define UARTSR1_TDRE 0x80
  64. #define UARTSR1_TC 0x40
  65. #define UARTSR1_RDRF 0x20
  66. #define UARTSR1_IDLE 0x10
  67. #define UARTSR1_OR 0x08
  68. #define UARTSR1_NF 0x04
  69. #define UARTSR1_FE 0x02
  70. #define UARTSR1_PE 0x01
  71. #define UARTCR3_R8 0x80
  72. #define UARTCR3_T8 0x40
  73. #define UARTCR3_TXDIR 0x20
  74. #define UARTCR3_TXINV 0x10
  75. #define UARTCR3_ORIE 0x08
  76. #define UARTCR3_NEIE 0x04
  77. #define UARTCR3_FEIE 0x02
  78. #define UARTCR3_PEIE 0x01
  79. #define UARTCR4_MAEN1 0x80
  80. #define UARTCR4_MAEN2 0x40
  81. #define UARTCR4_M10 0x20
  82. #define UARTCR4_BRFA_MASK 0x1f
  83. #define UARTCR4_BRFA_OFF 0
  84. #define UARTCR5_TDMAS 0x80
  85. #define UARTCR5_RDMAS 0x20
  86. #define UARTMODEM_RXRTSE 0x08
  87. #define UARTMODEM_TXRTSPOL 0x04
  88. #define UARTMODEM_TXRTSE 0x02
  89. #define UARTMODEM_TXCTSE 0x01
  90. #define UARTPFIFO_TXFE 0x80
  91. #define UARTPFIFO_FIFOSIZE_MASK 0x7
  92. #define UARTPFIFO_TXSIZE_OFF 4
  93. #define UARTPFIFO_RXFE 0x08
  94. #define UARTPFIFO_RXSIZE_OFF 0
  95. #define UARTCFIFO_TXFLUSH 0x80
  96. #define UARTCFIFO_RXFLUSH 0x40
  97. #define UARTCFIFO_RXOFE 0x04
  98. #define UARTCFIFO_TXOFE 0x02
  99. #define UARTCFIFO_RXUFE 0x01
  100. #define UARTSFIFO_TXEMPT 0x80
  101. #define UARTSFIFO_RXEMPT 0x40
  102. #define UARTSFIFO_RXOF 0x04
  103. #define UARTSFIFO_TXOF 0x02
  104. #define UARTSFIFO_RXUF 0x01
  105. /* 32-bit register defination */
  106. #define UARTBAUD 0x00
  107. #define UARTSTAT 0x04
  108. #define UARTCTRL 0x08
  109. #define UARTDATA 0x0C
  110. #define UARTMATCH 0x10
  111. #define UARTMODIR 0x14
  112. #define UARTFIFO 0x18
  113. #define UARTWATER 0x1c
  114. #define UARTBAUD_MAEN1 0x80000000
  115. #define UARTBAUD_MAEN2 0x40000000
  116. #define UARTBAUD_M10 0x20000000
  117. #define UARTBAUD_TDMAE 0x00800000
  118. #define UARTBAUD_RDMAE 0x00200000
  119. #define UARTBAUD_MATCFG 0x00400000
  120. #define UARTBAUD_BOTHEDGE 0x00020000
  121. #define UARTBAUD_RESYNCDIS 0x00010000
  122. #define UARTBAUD_LBKDIE 0x00008000
  123. #define UARTBAUD_RXEDGIE 0x00004000
  124. #define UARTBAUD_SBNS 0x00002000
  125. #define UARTBAUD_SBR 0x00000000
  126. #define UARTBAUD_SBR_MASK 0x1fff
  127. #define UARTSTAT_LBKDIF 0x80000000
  128. #define UARTSTAT_RXEDGIF 0x40000000
  129. #define UARTSTAT_MSBF 0x20000000
  130. #define UARTSTAT_RXINV 0x10000000
  131. #define UARTSTAT_RWUID 0x08000000
  132. #define UARTSTAT_BRK13 0x04000000
  133. #define UARTSTAT_LBKDE 0x02000000
  134. #define UARTSTAT_RAF 0x01000000
  135. #define UARTSTAT_TDRE 0x00800000
  136. #define UARTSTAT_TC 0x00400000
  137. #define UARTSTAT_RDRF 0x00200000
  138. #define UARTSTAT_IDLE 0x00100000
  139. #define UARTSTAT_OR 0x00080000
  140. #define UARTSTAT_NF 0x00040000
  141. #define UARTSTAT_FE 0x00020000
  142. #define UARTSTAT_PE 0x00010000
  143. #define UARTSTAT_MA1F 0x00008000
  144. #define UARTSTAT_M21F 0x00004000
  145. #define UARTCTRL_R8T9 0x80000000
  146. #define UARTCTRL_R9T8 0x40000000
  147. #define UARTCTRL_TXDIR 0x20000000
  148. #define UARTCTRL_TXINV 0x10000000
  149. #define UARTCTRL_ORIE 0x08000000
  150. #define UARTCTRL_NEIE 0x04000000
  151. #define UARTCTRL_FEIE 0x02000000
  152. #define UARTCTRL_PEIE 0x01000000
  153. #define UARTCTRL_TIE 0x00800000
  154. #define UARTCTRL_TCIE 0x00400000
  155. #define UARTCTRL_RIE 0x00200000
  156. #define UARTCTRL_ILIE 0x00100000
  157. #define UARTCTRL_TE 0x00080000
  158. #define UARTCTRL_RE 0x00040000
  159. #define UARTCTRL_RWU 0x00020000
  160. #define UARTCTRL_SBK 0x00010000
  161. #define UARTCTRL_MA1IE 0x00008000
  162. #define UARTCTRL_MA2IE 0x00004000
  163. #define UARTCTRL_IDLECFG 0x00000100
  164. #define UARTCTRL_LOOPS 0x00000080
  165. #define UARTCTRL_DOZEEN 0x00000040
  166. #define UARTCTRL_RSRC 0x00000020
  167. #define UARTCTRL_M 0x00000010
  168. #define UARTCTRL_WAKE 0x00000008
  169. #define UARTCTRL_ILT 0x00000004
  170. #define UARTCTRL_PE 0x00000002
  171. #define UARTCTRL_PT 0x00000001
  172. #define UARTDATA_NOISY 0x00008000
  173. #define UARTDATA_PARITYE 0x00004000
  174. #define UARTDATA_FRETSC 0x00002000
  175. #define UARTDATA_RXEMPT 0x00001000
  176. #define UARTDATA_IDLINE 0x00000800
  177. #define UARTDATA_MASK 0x3ff
  178. #define UARTMODIR_IREN 0x00020000
  179. #define UARTMODIR_TXCTSSRC 0x00000020
  180. #define UARTMODIR_TXCTSC 0x00000010
  181. #define UARTMODIR_RXRTSE 0x00000008
  182. #define UARTMODIR_TXRTSPOL 0x00000004
  183. #define UARTMODIR_TXRTSE 0x00000002
  184. #define UARTMODIR_TXCTSE 0x00000001
  185. #define UARTFIFO_TXEMPT 0x00800000
  186. #define UARTFIFO_RXEMPT 0x00400000
  187. #define UARTFIFO_TXOF 0x00020000
  188. #define UARTFIFO_RXUF 0x00010000
  189. #define UARTFIFO_TXFLUSH 0x00008000
  190. #define UARTFIFO_RXFLUSH 0x00004000
  191. #define UARTFIFO_TXOFE 0x00000200
  192. #define UARTFIFO_RXUFE 0x00000100
  193. #define UARTFIFO_TXFE 0x00000080
  194. #define UARTFIFO_FIFOSIZE_MASK 0x7
  195. #define UARTFIFO_TXSIZE_OFF 4
  196. #define UARTFIFO_RXFE 0x00000008
  197. #define UARTFIFO_RXSIZE_OFF 0
  198. #define UARTWATER_COUNT_MASK 0xff
  199. #define UARTWATER_TXCNT_OFF 8
  200. #define UARTWATER_RXCNT_OFF 24
  201. #define UARTWATER_WATER_MASK 0xff
  202. #define UARTWATER_TXWATER_OFF 0
  203. #define UARTWATER_RXWATER_OFF 16
  204. #define FSL_UART_RX_DMA_BUFFER_SIZE 64
  205. #define DRIVER_NAME "fsl-lpuart"
  206. #define DEV_NAME "ttyLP"
  207. #define UART_NR 6
  208. struct lpuart_port {
  209. struct uart_port port;
  210. struct clk *clk;
  211. unsigned int txfifo_size;
  212. unsigned int rxfifo_size;
  213. bool lpuart32;
  214. bool lpuart_dma_use;
  215. struct dma_chan *dma_tx_chan;
  216. struct dma_chan *dma_rx_chan;
  217. struct dma_async_tx_descriptor *dma_tx_desc;
  218. struct dma_async_tx_descriptor *dma_rx_desc;
  219. dma_addr_t dma_tx_buf_bus;
  220. dma_addr_t dma_rx_buf_bus;
  221. dma_cookie_t dma_tx_cookie;
  222. dma_cookie_t dma_rx_cookie;
  223. unsigned char *dma_tx_buf_virt;
  224. unsigned char *dma_rx_buf_virt;
  225. unsigned int dma_tx_bytes;
  226. unsigned int dma_rx_bytes;
  227. int dma_tx_in_progress;
  228. int dma_rx_in_progress;
  229. unsigned int dma_rx_timeout;
  230. struct timer_list lpuart_timer;
  231. };
  232. static struct of_device_id lpuart_dt_ids[] = {
  233. {
  234. .compatible = "fsl,vf610-lpuart",
  235. },
  236. {
  237. .compatible = "fsl,ls1021a-lpuart",
  238. },
  239. { /* sentinel */ }
  240. };
  241. MODULE_DEVICE_TABLE(of, lpuart_dt_ids);
  242. /* Forward declare this for the dma callbacks*/
  243. static void lpuart_dma_tx_complete(void *arg);
  244. static void lpuart_dma_rx_complete(void *arg);
  245. static u32 lpuart32_read(void __iomem *addr)
  246. {
  247. return ioread32be(addr);
  248. }
  249. static void lpuart32_write(u32 val, void __iomem *addr)
  250. {
  251. iowrite32be(val, addr);
  252. }
  253. static void lpuart_stop_tx(struct uart_port *port)
  254. {
  255. unsigned char temp;
  256. temp = readb(port->membase + UARTCR2);
  257. temp &= ~(UARTCR2_TIE | UARTCR2_TCIE);
  258. writeb(temp, port->membase + UARTCR2);
  259. }
  260. static void lpuart32_stop_tx(struct uart_port *port)
  261. {
  262. unsigned long temp;
  263. temp = lpuart32_read(port->membase + UARTCTRL);
  264. temp &= ~(UARTCTRL_TIE | UARTCTRL_TCIE);
  265. lpuart32_write(temp, port->membase + UARTCTRL);
  266. }
  267. static void lpuart_stop_rx(struct uart_port *port)
  268. {
  269. unsigned char temp;
  270. temp = readb(port->membase + UARTCR2);
  271. writeb(temp & ~UARTCR2_RE, port->membase + UARTCR2);
  272. }
  273. static void lpuart32_stop_rx(struct uart_port *port)
  274. {
  275. unsigned long temp;
  276. temp = lpuart32_read(port->membase + UARTCTRL);
  277. lpuart32_write(temp & ~UARTCTRL_RE, port->membase + UARTCTRL);
  278. }
  279. static void lpuart_copy_rx_to_tty(struct lpuart_port *sport,
  280. struct tty_port *tty, int count)
  281. {
  282. int copied;
  283. sport->port.icount.rx += count;
  284. if (!tty) {
  285. dev_err(sport->port.dev, "No tty port\n");
  286. return;
  287. }
  288. dma_sync_single_for_cpu(sport->port.dev, sport->dma_rx_buf_bus,
  289. FSL_UART_RX_DMA_BUFFER_SIZE, DMA_FROM_DEVICE);
  290. copied = tty_insert_flip_string(tty,
  291. ((unsigned char *)(sport->dma_rx_buf_virt)), count);
  292. if (copied != count) {
  293. WARN_ON(1);
  294. dev_err(sport->port.dev, "RxData copy to tty layer failed\n");
  295. }
  296. dma_sync_single_for_device(sport->port.dev, sport->dma_rx_buf_bus,
  297. FSL_UART_RX_DMA_BUFFER_SIZE, DMA_TO_DEVICE);
  298. }
  299. static void lpuart_pio_tx(struct lpuart_port *sport)
  300. {
  301. struct circ_buf *xmit = &sport->port.state->xmit;
  302. unsigned long flags;
  303. spin_lock_irqsave(&sport->port.lock, flags);
  304. while (!uart_circ_empty(xmit) &&
  305. readb(sport->port.membase + UARTTCFIFO) < sport->txfifo_size) {
  306. writeb(xmit->buf[xmit->tail], sport->port.membase + UARTDR);
  307. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  308. sport->port.icount.tx++;
  309. }
  310. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  311. uart_write_wakeup(&sport->port);
  312. if (uart_circ_empty(xmit))
  313. writeb(readb(sport->port.membase + UARTCR5) | UARTCR5_TDMAS,
  314. sport->port.membase + UARTCR5);
  315. spin_unlock_irqrestore(&sport->port.lock, flags);
  316. }
  317. static int lpuart_dma_tx(struct lpuart_port *sport, unsigned long count)
  318. {
  319. struct circ_buf *xmit = &sport->port.state->xmit;
  320. dma_addr_t tx_bus_addr;
  321. dma_sync_single_for_device(sport->port.dev, sport->dma_tx_buf_bus,
  322. UART_XMIT_SIZE, DMA_TO_DEVICE);
  323. sport->dma_tx_bytes = count & ~(sport->txfifo_size - 1);
  324. tx_bus_addr = sport->dma_tx_buf_bus + xmit->tail;
  325. sport->dma_tx_desc = dmaengine_prep_slave_single(sport->dma_tx_chan,
  326. tx_bus_addr, sport->dma_tx_bytes,
  327. DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
  328. if (!sport->dma_tx_desc) {
  329. dev_err(sport->port.dev, "Not able to get desc for tx\n");
  330. return -EIO;
  331. }
  332. sport->dma_tx_desc->callback = lpuart_dma_tx_complete;
  333. sport->dma_tx_desc->callback_param = sport;
  334. sport->dma_tx_in_progress = 1;
  335. sport->dma_tx_cookie = dmaengine_submit(sport->dma_tx_desc);
  336. dma_async_issue_pending(sport->dma_tx_chan);
  337. return 0;
  338. }
  339. static void lpuart_prepare_tx(struct lpuart_port *sport)
  340. {
  341. struct circ_buf *xmit = &sport->port.state->xmit;
  342. unsigned long count = CIRC_CNT_TO_END(xmit->head,
  343. xmit->tail, UART_XMIT_SIZE);
  344. if (!count)
  345. return;
  346. if (count < sport->txfifo_size)
  347. writeb(readb(sport->port.membase + UARTCR5) & ~UARTCR5_TDMAS,
  348. sport->port.membase + UARTCR5);
  349. else {
  350. writeb(readb(sport->port.membase + UARTCR5) | UARTCR5_TDMAS,
  351. sport->port.membase + UARTCR5);
  352. lpuart_dma_tx(sport, count);
  353. }
  354. }
  355. static void lpuart_dma_tx_complete(void *arg)
  356. {
  357. struct lpuart_port *sport = arg;
  358. struct circ_buf *xmit = &sport->port.state->xmit;
  359. unsigned long flags;
  360. async_tx_ack(sport->dma_tx_desc);
  361. spin_lock_irqsave(&sport->port.lock, flags);
  362. xmit->tail = (xmit->tail + sport->dma_tx_bytes) & (UART_XMIT_SIZE - 1);
  363. sport->dma_tx_in_progress = 0;
  364. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  365. uart_write_wakeup(&sport->port);
  366. lpuart_prepare_tx(sport);
  367. spin_unlock_irqrestore(&sport->port.lock, flags);
  368. }
  369. static int lpuart_dma_rx(struct lpuart_port *sport)
  370. {
  371. dma_sync_single_for_device(sport->port.dev, sport->dma_rx_buf_bus,
  372. FSL_UART_RX_DMA_BUFFER_SIZE, DMA_TO_DEVICE);
  373. sport->dma_rx_desc = dmaengine_prep_slave_single(sport->dma_rx_chan,
  374. sport->dma_rx_buf_bus, FSL_UART_RX_DMA_BUFFER_SIZE,
  375. DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT);
  376. if (!sport->dma_rx_desc) {
  377. dev_err(sport->port.dev, "Not able to get desc for rx\n");
  378. return -EIO;
  379. }
  380. sport->dma_rx_desc->callback = lpuart_dma_rx_complete;
  381. sport->dma_rx_desc->callback_param = sport;
  382. sport->dma_rx_in_progress = 1;
  383. sport->dma_rx_cookie = dmaengine_submit(sport->dma_rx_desc);
  384. dma_async_issue_pending(sport->dma_rx_chan);
  385. return 0;
  386. }
  387. static void lpuart_dma_rx_complete(void *arg)
  388. {
  389. struct lpuart_port *sport = arg;
  390. struct tty_port *port = &sport->port.state->port;
  391. unsigned long flags;
  392. async_tx_ack(sport->dma_rx_desc);
  393. spin_lock_irqsave(&sport->port.lock, flags);
  394. sport->dma_rx_in_progress = 0;
  395. lpuart_copy_rx_to_tty(sport, port, FSL_UART_RX_DMA_BUFFER_SIZE);
  396. tty_flip_buffer_push(port);
  397. lpuart_dma_rx(sport);
  398. spin_unlock_irqrestore(&sport->port.lock, flags);
  399. }
  400. static void lpuart_timer_func(unsigned long data)
  401. {
  402. struct lpuart_port *sport = (struct lpuart_port *)data;
  403. struct tty_port *port = &sport->port.state->port;
  404. struct dma_tx_state state;
  405. unsigned long flags;
  406. unsigned char temp;
  407. int count;
  408. del_timer(&sport->lpuart_timer);
  409. dmaengine_pause(sport->dma_rx_chan);
  410. dmaengine_tx_status(sport->dma_rx_chan, sport->dma_rx_cookie, &state);
  411. dmaengine_terminate_all(sport->dma_rx_chan);
  412. count = FSL_UART_RX_DMA_BUFFER_SIZE - state.residue;
  413. async_tx_ack(sport->dma_rx_desc);
  414. spin_lock_irqsave(&sport->port.lock, flags);
  415. sport->dma_rx_in_progress = 0;
  416. lpuart_copy_rx_to_tty(sport, port, count);
  417. tty_flip_buffer_push(port);
  418. temp = readb(sport->port.membase + UARTCR5);
  419. writeb(temp & ~UARTCR5_RDMAS, sport->port.membase + UARTCR5);
  420. spin_unlock_irqrestore(&sport->port.lock, flags);
  421. }
  422. static inline void lpuart_prepare_rx(struct lpuart_port *sport)
  423. {
  424. unsigned long flags;
  425. unsigned char temp;
  426. spin_lock_irqsave(&sport->port.lock, flags);
  427. init_timer(&sport->lpuart_timer);
  428. sport->lpuart_timer.function = lpuart_timer_func;
  429. sport->lpuart_timer.data = (unsigned long)sport;
  430. sport->lpuart_timer.expires = jiffies + sport->dma_rx_timeout;
  431. add_timer(&sport->lpuart_timer);
  432. lpuart_dma_rx(sport);
  433. temp = readb(sport->port.membase + UARTCR5);
  434. writeb(temp | UARTCR5_RDMAS, sport->port.membase + UARTCR5);
  435. spin_unlock_irqrestore(&sport->port.lock, flags);
  436. }
  437. static inline void lpuart_transmit_buffer(struct lpuart_port *sport)
  438. {
  439. struct circ_buf *xmit = &sport->port.state->xmit;
  440. while (!uart_circ_empty(xmit) &&
  441. (readb(sport->port.membase + UARTTCFIFO) < sport->txfifo_size)) {
  442. writeb(xmit->buf[xmit->tail], sport->port.membase + UARTDR);
  443. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  444. sport->port.icount.tx++;
  445. }
  446. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  447. uart_write_wakeup(&sport->port);
  448. if (uart_circ_empty(xmit))
  449. lpuart_stop_tx(&sport->port);
  450. }
  451. static inline void lpuart32_transmit_buffer(struct lpuart_port *sport)
  452. {
  453. struct circ_buf *xmit = &sport->port.state->xmit;
  454. unsigned long txcnt;
  455. txcnt = lpuart32_read(sport->port.membase + UARTWATER);
  456. txcnt = txcnt >> UARTWATER_TXCNT_OFF;
  457. txcnt &= UARTWATER_COUNT_MASK;
  458. while (!uart_circ_empty(xmit) && (txcnt < sport->txfifo_size)) {
  459. lpuart32_write(xmit->buf[xmit->tail], sport->port.membase + UARTDATA);
  460. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  461. sport->port.icount.tx++;
  462. txcnt = lpuart32_read(sport->port.membase + UARTWATER);
  463. txcnt = txcnt >> UARTWATER_TXCNT_OFF;
  464. txcnt &= UARTWATER_COUNT_MASK;
  465. }
  466. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  467. uart_write_wakeup(&sport->port);
  468. if (uart_circ_empty(xmit))
  469. lpuart32_stop_tx(&sport->port);
  470. }
  471. static void lpuart_start_tx(struct uart_port *port)
  472. {
  473. struct lpuart_port *sport = container_of(port,
  474. struct lpuart_port, port);
  475. struct circ_buf *xmit = &sport->port.state->xmit;
  476. unsigned char temp;
  477. temp = readb(port->membase + UARTCR2);
  478. writeb(temp | UARTCR2_TIE, port->membase + UARTCR2);
  479. if (sport->lpuart_dma_use) {
  480. if (!uart_circ_empty(xmit) && !sport->dma_tx_in_progress)
  481. lpuart_prepare_tx(sport);
  482. } else {
  483. if (readb(port->membase + UARTSR1) & UARTSR1_TDRE)
  484. lpuart_transmit_buffer(sport);
  485. }
  486. }
  487. static void lpuart32_start_tx(struct uart_port *port)
  488. {
  489. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  490. unsigned long temp;
  491. temp = lpuart32_read(port->membase + UARTCTRL);
  492. lpuart32_write(temp | UARTCTRL_TIE, port->membase + UARTCTRL);
  493. if (lpuart32_read(port->membase + UARTSTAT) & UARTSTAT_TDRE)
  494. lpuart32_transmit_buffer(sport);
  495. }
  496. static irqreturn_t lpuart_txint(int irq, void *dev_id)
  497. {
  498. struct lpuart_port *sport = dev_id;
  499. struct circ_buf *xmit = &sport->port.state->xmit;
  500. unsigned long flags;
  501. spin_lock_irqsave(&sport->port.lock, flags);
  502. if (sport->port.x_char) {
  503. if (sport->lpuart32)
  504. lpuart32_write(sport->port.x_char, sport->port.membase + UARTDATA);
  505. else
  506. writeb(sport->port.x_char, sport->port.membase + UARTDR);
  507. goto out;
  508. }
  509. if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
  510. if (sport->lpuart32)
  511. lpuart32_stop_tx(&sport->port);
  512. else
  513. lpuart_stop_tx(&sport->port);
  514. goto out;
  515. }
  516. if (sport->lpuart32)
  517. lpuart32_transmit_buffer(sport);
  518. else
  519. lpuart_transmit_buffer(sport);
  520. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  521. uart_write_wakeup(&sport->port);
  522. out:
  523. spin_unlock_irqrestore(&sport->port.lock, flags);
  524. return IRQ_HANDLED;
  525. }
  526. static irqreturn_t lpuart_rxint(int irq, void *dev_id)
  527. {
  528. struct lpuart_port *sport = dev_id;
  529. unsigned int flg, ignored = 0;
  530. struct tty_port *port = &sport->port.state->port;
  531. unsigned long flags;
  532. unsigned char rx, sr;
  533. spin_lock_irqsave(&sport->port.lock, flags);
  534. while (!(readb(sport->port.membase + UARTSFIFO) & UARTSFIFO_RXEMPT)) {
  535. flg = TTY_NORMAL;
  536. sport->port.icount.rx++;
  537. /*
  538. * to clear the FE, OR, NF, FE, PE flags,
  539. * read SR1 then read DR
  540. */
  541. sr = readb(sport->port.membase + UARTSR1);
  542. rx = readb(sport->port.membase + UARTDR);
  543. if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
  544. continue;
  545. if (sr & (UARTSR1_PE | UARTSR1_OR | UARTSR1_FE)) {
  546. if (sr & UARTSR1_PE)
  547. sport->port.icount.parity++;
  548. else if (sr & UARTSR1_FE)
  549. sport->port.icount.frame++;
  550. if (sr & UARTSR1_OR)
  551. sport->port.icount.overrun++;
  552. if (sr & sport->port.ignore_status_mask) {
  553. if (++ignored > 100)
  554. goto out;
  555. continue;
  556. }
  557. sr &= sport->port.read_status_mask;
  558. if (sr & UARTSR1_PE)
  559. flg = TTY_PARITY;
  560. else if (sr & UARTSR1_FE)
  561. flg = TTY_FRAME;
  562. if (sr & UARTSR1_OR)
  563. flg = TTY_OVERRUN;
  564. #ifdef SUPPORT_SYSRQ
  565. sport->port.sysrq = 0;
  566. #endif
  567. }
  568. tty_insert_flip_char(port, rx, flg);
  569. }
  570. out:
  571. spin_unlock_irqrestore(&sport->port.lock, flags);
  572. tty_flip_buffer_push(port);
  573. return IRQ_HANDLED;
  574. }
  575. static irqreturn_t lpuart32_rxint(int irq, void *dev_id)
  576. {
  577. struct lpuart_port *sport = dev_id;
  578. unsigned int flg, ignored = 0;
  579. struct tty_port *port = &sport->port.state->port;
  580. unsigned long flags;
  581. unsigned long rx, sr;
  582. spin_lock_irqsave(&sport->port.lock, flags);
  583. while (!(lpuart32_read(sport->port.membase + UARTFIFO) & UARTFIFO_RXEMPT)) {
  584. flg = TTY_NORMAL;
  585. sport->port.icount.rx++;
  586. /*
  587. * to clear the FE, OR, NF, FE, PE flags,
  588. * read STAT then read DATA reg
  589. */
  590. sr = lpuart32_read(sport->port.membase + UARTSTAT);
  591. rx = lpuart32_read(sport->port.membase + UARTDATA);
  592. rx &= 0x3ff;
  593. if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
  594. continue;
  595. if (sr & (UARTSTAT_PE | UARTSTAT_OR | UARTSTAT_FE)) {
  596. if (sr & UARTSTAT_PE)
  597. sport->port.icount.parity++;
  598. else if (sr & UARTSTAT_FE)
  599. sport->port.icount.frame++;
  600. if (sr & UARTSTAT_OR)
  601. sport->port.icount.overrun++;
  602. if (sr & sport->port.ignore_status_mask) {
  603. if (++ignored > 100)
  604. goto out;
  605. continue;
  606. }
  607. sr &= sport->port.read_status_mask;
  608. if (sr & UARTSTAT_PE)
  609. flg = TTY_PARITY;
  610. else if (sr & UARTSTAT_FE)
  611. flg = TTY_FRAME;
  612. if (sr & UARTSTAT_OR)
  613. flg = TTY_OVERRUN;
  614. #ifdef SUPPORT_SYSRQ
  615. sport->port.sysrq = 0;
  616. #endif
  617. }
  618. tty_insert_flip_char(port, rx, flg);
  619. }
  620. out:
  621. spin_unlock_irqrestore(&sport->port.lock, flags);
  622. tty_flip_buffer_push(port);
  623. return IRQ_HANDLED;
  624. }
  625. static irqreturn_t lpuart_int(int irq, void *dev_id)
  626. {
  627. struct lpuart_port *sport = dev_id;
  628. unsigned char sts;
  629. sts = readb(sport->port.membase + UARTSR1);
  630. if (sts & UARTSR1_RDRF) {
  631. if (sport->lpuart_dma_use)
  632. lpuart_prepare_rx(sport);
  633. else
  634. lpuart_rxint(irq, dev_id);
  635. }
  636. if (sts & UARTSR1_TDRE &&
  637. !(readb(sport->port.membase + UARTCR5) & UARTCR5_TDMAS)) {
  638. if (sport->lpuart_dma_use)
  639. lpuart_pio_tx(sport);
  640. else
  641. lpuart_txint(irq, dev_id);
  642. }
  643. return IRQ_HANDLED;
  644. }
  645. static irqreturn_t lpuart32_int(int irq, void *dev_id)
  646. {
  647. struct lpuart_port *sport = dev_id;
  648. unsigned long sts, rxcount;
  649. sts = lpuart32_read(sport->port.membase + UARTSTAT);
  650. rxcount = lpuart32_read(sport->port.membase + UARTWATER);
  651. rxcount = rxcount >> UARTWATER_RXCNT_OFF;
  652. if (sts & UARTSTAT_RDRF || rxcount > 0)
  653. lpuart32_rxint(irq, dev_id);
  654. if ((sts & UARTSTAT_TDRE) &&
  655. !(lpuart32_read(sport->port.membase + UARTBAUD) & UARTBAUD_TDMAE))
  656. lpuart_txint(irq, dev_id);
  657. lpuart32_write(sts, sport->port.membase + UARTSTAT);
  658. return IRQ_HANDLED;
  659. }
  660. /* return TIOCSER_TEMT when transmitter is not busy */
  661. static unsigned int lpuart_tx_empty(struct uart_port *port)
  662. {
  663. return (readb(port->membase + UARTSR1) & UARTSR1_TC) ?
  664. TIOCSER_TEMT : 0;
  665. }
  666. static unsigned int lpuart32_tx_empty(struct uart_port *port)
  667. {
  668. return (lpuart32_read(port->membase + UARTSTAT) & UARTSTAT_TC) ?
  669. TIOCSER_TEMT : 0;
  670. }
  671. static unsigned int lpuart_get_mctrl(struct uart_port *port)
  672. {
  673. unsigned int temp = 0;
  674. unsigned char reg;
  675. reg = readb(port->membase + UARTMODEM);
  676. if (reg & UARTMODEM_TXCTSE)
  677. temp |= TIOCM_CTS;
  678. if (reg & UARTMODEM_RXRTSE)
  679. temp |= TIOCM_RTS;
  680. return temp;
  681. }
  682. static unsigned int lpuart32_get_mctrl(struct uart_port *port)
  683. {
  684. unsigned int temp = 0;
  685. unsigned long reg;
  686. reg = lpuart32_read(port->membase + UARTMODIR);
  687. if (reg & UARTMODIR_TXCTSE)
  688. temp |= TIOCM_CTS;
  689. if (reg & UARTMODIR_RXRTSE)
  690. temp |= TIOCM_RTS;
  691. return temp;
  692. }
  693. static void lpuart_set_mctrl(struct uart_port *port, unsigned int mctrl)
  694. {
  695. unsigned char temp;
  696. temp = readb(port->membase + UARTMODEM) &
  697. ~(UARTMODEM_RXRTSE | UARTMODEM_TXCTSE);
  698. if (mctrl & TIOCM_RTS)
  699. temp |= UARTMODEM_RXRTSE;
  700. if (mctrl & TIOCM_CTS)
  701. temp |= UARTMODEM_TXCTSE;
  702. writeb(temp, port->membase + UARTMODEM);
  703. }
  704. static void lpuart32_set_mctrl(struct uart_port *port, unsigned int mctrl)
  705. {
  706. unsigned long temp;
  707. temp = lpuart32_read(port->membase + UARTMODIR) &
  708. ~(UARTMODIR_RXRTSE | UARTMODIR_TXCTSE);
  709. if (mctrl & TIOCM_RTS)
  710. temp |= UARTMODIR_RXRTSE;
  711. if (mctrl & TIOCM_CTS)
  712. temp |= UARTMODIR_TXCTSE;
  713. lpuart32_write(temp, port->membase + UARTMODIR);
  714. }
  715. static void lpuart_break_ctl(struct uart_port *port, int break_state)
  716. {
  717. unsigned char temp;
  718. temp = readb(port->membase + UARTCR2) & ~UARTCR2_SBK;
  719. if (break_state != 0)
  720. temp |= UARTCR2_SBK;
  721. writeb(temp, port->membase + UARTCR2);
  722. }
  723. static void lpuart32_break_ctl(struct uart_port *port, int break_state)
  724. {
  725. unsigned long temp;
  726. temp = lpuart32_read(port->membase + UARTCTRL) & ~UARTCTRL_SBK;
  727. if (break_state != 0)
  728. temp |= UARTCTRL_SBK;
  729. lpuart32_write(temp, port->membase + UARTCTRL);
  730. }
  731. static void lpuart_setup_watermark(struct lpuart_port *sport)
  732. {
  733. unsigned char val, cr2;
  734. unsigned char cr2_saved;
  735. cr2 = readb(sport->port.membase + UARTCR2);
  736. cr2_saved = cr2;
  737. cr2 &= ~(UARTCR2_TIE | UARTCR2_TCIE | UARTCR2_TE |
  738. UARTCR2_RIE | UARTCR2_RE);
  739. writeb(cr2, sport->port.membase + UARTCR2);
  740. val = readb(sport->port.membase + UARTPFIFO);
  741. writeb(val | UARTPFIFO_TXFE | UARTPFIFO_RXFE,
  742. sport->port.membase + UARTPFIFO);
  743. /* flush Tx and Rx FIFO */
  744. writeb(UARTCFIFO_TXFLUSH | UARTCFIFO_RXFLUSH,
  745. sport->port.membase + UARTCFIFO);
  746. writeb(0, sport->port.membase + UARTTWFIFO);
  747. writeb(1, sport->port.membase + UARTRWFIFO);
  748. /* Restore cr2 */
  749. writeb(cr2_saved, sport->port.membase + UARTCR2);
  750. }
  751. static void lpuart32_setup_watermark(struct lpuart_port *sport)
  752. {
  753. unsigned long val, ctrl;
  754. unsigned long ctrl_saved;
  755. ctrl = lpuart32_read(sport->port.membase + UARTCTRL);
  756. ctrl_saved = ctrl;
  757. ctrl &= ~(UARTCTRL_TIE | UARTCTRL_TCIE | UARTCTRL_TE |
  758. UARTCTRL_RIE | UARTCTRL_RE);
  759. lpuart32_write(ctrl, sport->port.membase + UARTCTRL);
  760. /* enable FIFO mode */
  761. val = lpuart32_read(sport->port.membase + UARTFIFO);
  762. val |= UARTFIFO_TXFE | UARTFIFO_RXFE;
  763. val |= UARTFIFO_TXFLUSH | UARTFIFO_RXFLUSH;
  764. lpuart32_write(val, sport->port.membase + UARTFIFO);
  765. /* set the watermark */
  766. val = (0x1 << UARTWATER_RXWATER_OFF) | (0x0 << UARTWATER_TXWATER_OFF);
  767. lpuart32_write(val, sport->port.membase + UARTWATER);
  768. /* Restore cr2 */
  769. lpuart32_write(ctrl_saved, sport->port.membase + UARTCTRL);
  770. }
  771. static int lpuart_dma_tx_request(struct uart_port *port)
  772. {
  773. struct lpuart_port *sport = container_of(port,
  774. struct lpuart_port, port);
  775. struct dma_chan *tx_chan;
  776. struct dma_slave_config dma_tx_sconfig;
  777. dma_addr_t dma_bus;
  778. unsigned char *dma_buf;
  779. int ret;
  780. tx_chan = dma_request_slave_channel(sport->port.dev, "tx");
  781. if (!tx_chan) {
  782. dev_err(sport->port.dev, "Dma tx channel request failed!\n");
  783. return -ENODEV;
  784. }
  785. dma_bus = dma_map_single(tx_chan->device->dev,
  786. sport->port.state->xmit.buf,
  787. UART_XMIT_SIZE, DMA_TO_DEVICE);
  788. if (dma_mapping_error(tx_chan->device->dev, dma_bus)) {
  789. dev_err(sport->port.dev, "dma_map_single tx failed\n");
  790. dma_release_channel(tx_chan);
  791. return -ENOMEM;
  792. }
  793. dma_buf = sport->port.state->xmit.buf;
  794. dma_tx_sconfig.dst_addr = sport->port.mapbase + UARTDR;
  795. dma_tx_sconfig.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
  796. dma_tx_sconfig.dst_maxburst = sport->txfifo_size;
  797. dma_tx_sconfig.direction = DMA_MEM_TO_DEV;
  798. ret = dmaengine_slave_config(tx_chan, &dma_tx_sconfig);
  799. if (ret < 0) {
  800. dev_err(sport->port.dev,
  801. "Dma slave config failed, err = %d\n", ret);
  802. dma_release_channel(tx_chan);
  803. return ret;
  804. }
  805. sport->dma_tx_chan = tx_chan;
  806. sport->dma_tx_buf_virt = dma_buf;
  807. sport->dma_tx_buf_bus = dma_bus;
  808. sport->dma_tx_in_progress = 0;
  809. return 0;
  810. }
  811. static int lpuart_dma_rx_request(struct uart_port *port)
  812. {
  813. struct lpuart_port *sport = container_of(port,
  814. struct lpuart_port, port);
  815. struct dma_chan *rx_chan;
  816. struct dma_slave_config dma_rx_sconfig;
  817. dma_addr_t dma_bus;
  818. unsigned char *dma_buf;
  819. int ret;
  820. rx_chan = dma_request_slave_channel(sport->port.dev, "rx");
  821. if (!rx_chan) {
  822. dev_err(sport->port.dev, "Dma rx channel request failed!\n");
  823. return -ENODEV;
  824. }
  825. dma_buf = devm_kzalloc(sport->port.dev,
  826. FSL_UART_RX_DMA_BUFFER_SIZE, GFP_KERNEL);
  827. if (!dma_buf) {
  828. dev_err(sport->port.dev, "Dma rx alloc failed\n");
  829. dma_release_channel(rx_chan);
  830. return -ENOMEM;
  831. }
  832. dma_bus = dma_map_single(rx_chan->device->dev, dma_buf,
  833. FSL_UART_RX_DMA_BUFFER_SIZE, DMA_FROM_DEVICE);
  834. if (dma_mapping_error(rx_chan->device->dev, dma_bus)) {
  835. dev_err(sport->port.dev, "dma_map_single rx failed\n");
  836. dma_release_channel(rx_chan);
  837. return -ENOMEM;
  838. }
  839. dma_rx_sconfig.src_addr = sport->port.mapbase + UARTDR;
  840. dma_rx_sconfig.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
  841. dma_rx_sconfig.src_maxburst = 1;
  842. dma_rx_sconfig.direction = DMA_DEV_TO_MEM;
  843. ret = dmaengine_slave_config(rx_chan, &dma_rx_sconfig);
  844. if (ret < 0) {
  845. dev_err(sport->port.dev,
  846. "Dma slave config failed, err = %d\n", ret);
  847. dma_release_channel(rx_chan);
  848. return ret;
  849. }
  850. sport->dma_rx_chan = rx_chan;
  851. sport->dma_rx_buf_virt = dma_buf;
  852. sport->dma_rx_buf_bus = dma_bus;
  853. sport->dma_rx_in_progress = 0;
  854. return 0;
  855. }
  856. static void lpuart_dma_tx_free(struct uart_port *port)
  857. {
  858. struct lpuart_port *sport = container_of(port,
  859. struct lpuart_port, port);
  860. struct dma_chan *dma_chan;
  861. dma_unmap_single(sport->port.dev, sport->dma_tx_buf_bus,
  862. UART_XMIT_SIZE, DMA_TO_DEVICE);
  863. dma_chan = sport->dma_tx_chan;
  864. sport->dma_tx_chan = NULL;
  865. sport->dma_tx_buf_bus = 0;
  866. sport->dma_tx_buf_virt = NULL;
  867. dma_release_channel(dma_chan);
  868. }
  869. static void lpuart_dma_rx_free(struct uart_port *port)
  870. {
  871. struct lpuart_port *sport = container_of(port,
  872. struct lpuart_port, port);
  873. struct dma_chan *dma_chan;
  874. dma_unmap_single(sport->port.dev, sport->dma_rx_buf_bus,
  875. FSL_UART_RX_DMA_BUFFER_SIZE, DMA_FROM_DEVICE);
  876. dma_chan = sport->dma_rx_chan;
  877. sport->dma_rx_chan = NULL;
  878. sport->dma_rx_buf_bus = 0;
  879. sport->dma_rx_buf_virt = NULL;
  880. dma_release_channel(dma_chan);
  881. }
  882. static int lpuart_startup(struct uart_port *port)
  883. {
  884. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  885. int ret;
  886. unsigned long flags;
  887. unsigned char temp;
  888. /* determine FIFO size and enable FIFO mode */
  889. temp = readb(sport->port.membase + UARTPFIFO);
  890. sport->txfifo_size = 0x1 << (((temp >> UARTPFIFO_TXSIZE_OFF) &
  891. UARTPFIFO_FIFOSIZE_MASK) + 1);
  892. sport->rxfifo_size = 0x1 << (((temp >> UARTPFIFO_RXSIZE_OFF) &
  893. UARTPFIFO_FIFOSIZE_MASK) + 1);
  894. /* Whether use dma support by dma request results */
  895. if (lpuart_dma_tx_request(port) || lpuart_dma_rx_request(port)) {
  896. sport->lpuart_dma_use = false;
  897. } else {
  898. sport->lpuart_dma_use = true;
  899. temp = readb(port->membase + UARTCR5);
  900. writeb(temp | UARTCR5_TDMAS, port->membase + UARTCR5);
  901. }
  902. ret = devm_request_irq(port->dev, port->irq, lpuart_int, 0,
  903. DRIVER_NAME, sport);
  904. if (ret)
  905. return ret;
  906. spin_lock_irqsave(&sport->port.lock, flags);
  907. lpuart_setup_watermark(sport);
  908. temp = readb(sport->port.membase + UARTCR2);
  909. temp |= (UARTCR2_RIE | UARTCR2_TIE | UARTCR2_RE | UARTCR2_TE);
  910. writeb(temp, sport->port.membase + UARTCR2);
  911. spin_unlock_irqrestore(&sport->port.lock, flags);
  912. return 0;
  913. }
  914. static int lpuart32_startup(struct uart_port *port)
  915. {
  916. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  917. int ret;
  918. unsigned long flags;
  919. unsigned long temp;
  920. /* determine FIFO size */
  921. temp = lpuart32_read(sport->port.membase + UARTFIFO);
  922. sport->txfifo_size = 0x1 << (((temp >> UARTFIFO_TXSIZE_OFF) &
  923. UARTFIFO_FIFOSIZE_MASK) - 1);
  924. sport->rxfifo_size = 0x1 << (((temp >> UARTFIFO_RXSIZE_OFF) &
  925. UARTFIFO_FIFOSIZE_MASK) - 1);
  926. ret = devm_request_irq(port->dev, port->irq, lpuart32_int, 0,
  927. DRIVER_NAME, sport);
  928. if (ret)
  929. return ret;
  930. spin_lock_irqsave(&sport->port.lock, flags);
  931. lpuart32_setup_watermark(sport);
  932. temp = lpuart32_read(sport->port.membase + UARTCTRL);
  933. temp |= (UARTCTRL_RIE | UARTCTRL_TIE | UARTCTRL_RE | UARTCTRL_TE);
  934. temp |= UARTCTRL_ILIE;
  935. lpuart32_write(temp, sport->port.membase + UARTCTRL);
  936. spin_unlock_irqrestore(&sport->port.lock, flags);
  937. return 0;
  938. }
  939. static void lpuart_shutdown(struct uart_port *port)
  940. {
  941. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  942. unsigned char temp;
  943. unsigned long flags;
  944. spin_lock_irqsave(&port->lock, flags);
  945. /* disable Rx/Tx and interrupts */
  946. temp = readb(port->membase + UARTCR2);
  947. temp &= ~(UARTCR2_TE | UARTCR2_RE |
  948. UARTCR2_TIE | UARTCR2_TCIE | UARTCR2_RIE);
  949. writeb(temp, port->membase + UARTCR2);
  950. spin_unlock_irqrestore(&port->lock, flags);
  951. devm_free_irq(port->dev, port->irq, sport);
  952. if (sport->lpuart_dma_use) {
  953. lpuart_dma_tx_free(port);
  954. lpuart_dma_rx_free(port);
  955. }
  956. }
  957. static void lpuart32_shutdown(struct uart_port *port)
  958. {
  959. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  960. unsigned long temp;
  961. unsigned long flags;
  962. spin_lock_irqsave(&port->lock, flags);
  963. /* disable Rx/Tx and interrupts */
  964. temp = lpuart32_read(port->membase + UARTCTRL);
  965. temp &= ~(UARTCTRL_TE | UARTCTRL_RE |
  966. UARTCTRL_TIE | UARTCTRL_TCIE | UARTCTRL_RIE);
  967. lpuart32_write(temp, port->membase + UARTCTRL);
  968. spin_unlock_irqrestore(&port->lock, flags);
  969. devm_free_irq(port->dev, port->irq, sport);
  970. }
  971. static void
  972. lpuart_set_termios(struct uart_port *port, struct ktermios *termios,
  973. struct ktermios *old)
  974. {
  975. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  976. unsigned long flags;
  977. unsigned char cr1, old_cr1, old_cr2, cr4, bdh, modem;
  978. unsigned int baud;
  979. unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
  980. unsigned int sbr, brfa;
  981. cr1 = old_cr1 = readb(sport->port.membase + UARTCR1);
  982. old_cr2 = readb(sport->port.membase + UARTCR2);
  983. cr4 = readb(sport->port.membase + UARTCR4);
  984. bdh = readb(sport->port.membase + UARTBDH);
  985. modem = readb(sport->port.membase + UARTMODEM);
  986. /*
  987. * only support CS8 and CS7, and for CS7 must enable PE.
  988. * supported mode:
  989. * - (7,e/o,1)
  990. * - (8,n,1)
  991. * - (8,m/s,1)
  992. * - (8,e/o,1)
  993. */
  994. while ((termios->c_cflag & CSIZE) != CS8 &&
  995. (termios->c_cflag & CSIZE) != CS7) {
  996. termios->c_cflag &= ~CSIZE;
  997. termios->c_cflag |= old_csize;
  998. old_csize = CS8;
  999. }
  1000. if ((termios->c_cflag & CSIZE) == CS8 ||
  1001. (termios->c_cflag & CSIZE) == CS7)
  1002. cr1 = old_cr1 & ~UARTCR1_M;
  1003. if (termios->c_cflag & CMSPAR) {
  1004. if ((termios->c_cflag & CSIZE) != CS8) {
  1005. termios->c_cflag &= ~CSIZE;
  1006. termios->c_cflag |= CS8;
  1007. }
  1008. cr1 |= UARTCR1_M;
  1009. }
  1010. if (termios->c_cflag & CRTSCTS) {
  1011. modem |= (UARTMODEM_RXRTSE | UARTMODEM_TXCTSE);
  1012. } else {
  1013. termios->c_cflag &= ~CRTSCTS;
  1014. modem &= ~(UARTMODEM_RXRTSE | UARTMODEM_TXCTSE);
  1015. }
  1016. if (termios->c_cflag & CSTOPB)
  1017. termios->c_cflag &= ~CSTOPB;
  1018. /* parity must be enabled when CS7 to match 8-bits format */
  1019. if ((termios->c_cflag & CSIZE) == CS7)
  1020. termios->c_cflag |= PARENB;
  1021. if ((termios->c_cflag & PARENB)) {
  1022. if (termios->c_cflag & CMSPAR) {
  1023. cr1 &= ~UARTCR1_PE;
  1024. cr1 |= UARTCR1_M;
  1025. } else {
  1026. cr1 |= UARTCR1_PE;
  1027. if ((termios->c_cflag & CSIZE) == CS8)
  1028. cr1 |= UARTCR1_M;
  1029. if (termios->c_cflag & PARODD)
  1030. cr1 |= UARTCR1_PT;
  1031. else
  1032. cr1 &= ~UARTCR1_PT;
  1033. }
  1034. }
  1035. /* ask the core to calculate the divisor */
  1036. baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
  1037. spin_lock_irqsave(&sport->port.lock, flags);
  1038. sport->port.read_status_mask = 0;
  1039. if (termios->c_iflag & INPCK)
  1040. sport->port.read_status_mask |= (UARTSR1_FE | UARTSR1_PE);
  1041. if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
  1042. sport->port.read_status_mask |= UARTSR1_FE;
  1043. /* characters to ignore */
  1044. sport->port.ignore_status_mask = 0;
  1045. if (termios->c_iflag & IGNPAR)
  1046. sport->port.ignore_status_mask |= UARTSR1_PE;
  1047. if (termios->c_iflag & IGNBRK) {
  1048. sport->port.ignore_status_mask |= UARTSR1_FE;
  1049. /*
  1050. * if we're ignoring parity and break indicators,
  1051. * ignore overruns too (for real raw support).
  1052. */
  1053. if (termios->c_iflag & IGNPAR)
  1054. sport->port.ignore_status_mask |= UARTSR1_OR;
  1055. }
  1056. /* update the per-port timeout */
  1057. uart_update_timeout(port, termios->c_cflag, baud);
  1058. if (sport->lpuart_dma_use) {
  1059. /* Calculate delay for 1.5 DMA buffers */
  1060. sport->dma_rx_timeout = (sport->port.timeout - HZ / 50) *
  1061. FSL_UART_RX_DMA_BUFFER_SIZE * 3 /
  1062. sport->rxfifo_size / 2;
  1063. dev_dbg(port->dev, "DMA Rx t-out %ums, tty t-out %u jiffies\n",
  1064. sport->dma_rx_timeout * 1000 / HZ, sport->port.timeout);
  1065. if (sport->dma_rx_timeout < msecs_to_jiffies(20))
  1066. sport->dma_rx_timeout = msecs_to_jiffies(20);
  1067. }
  1068. /* wait transmit engin complete */
  1069. while (!(readb(sport->port.membase + UARTSR1) & UARTSR1_TC))
  1070. barrier();
  1071. /* disable transmit and receive */
  1072. writeb(old_cr2 & ~(UARTCR2_TE | UARTCR2_RE),
  1073. sport->port.membase + UARTCR2);
  1074. sbr = sport->port.uartclk / (16 * baud);
  1075. brfa = ((sport->port.uartclk - (16 * sbr * baud)) * 2) / baud;
  1076. bdh &= ~UARTBDH_SBR_MASK;
  1077. bdh |= (sbr >> 8) & 0x1F;
  1078. cr4 &= ~UARTCR4_BRFA_MASK;
  1079. brfa &= UARTCR4_BRFA_MASK;
  1080. writeb(cr4 | brfa, sport->port.membase + UARTCR4);
  1081. writeb(bdh, sport->port.membase + UARTBDH);
  1082. writeb(sbr & 0xFF, sport->port.membase + UARTBDL);
  1083. writeb(cr1, sport->port.membase + UARTCR1);
  1084. writeb(modem, sport->port.membase + UARTMODEM);
  1085. /* restore control register */
  1086. writeb(old_cr2, sport->port.membase + UARTCR2);
  1087. spin_unlock_irqrestore(&sport->port.lock, flags);
  1088. }
  1089. static void
  1090. lpuart32_set_termios(struct uart_port *port, struct ktermios *termios,
  1091. struct ktermios *old)
  1092. {
  1093. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  1094. unsigned long flags;
  1095. unsigned long ctrl, old_ctrl, bd, modem;
  1096. unsigned int baud;
  1097. unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
  1098. unsigned int sbr;
  1099. ctrl = old_ctrl = lpuart32_read(sport->port.membase + UARTCTRL);
  1100. bd = lpuart32_read(sport->port.membase + UARTBAUD);
  1101. modem = lpuart32_read(sport->port.membase + UARTMODIR);
  1102. /*
  1103. * only support CS8 and CS7, and for CS7 must enable PE.
  1104. * supported mode:
  1105. * - (7,e/o,1)
  1106. * - (8,n,1)
  1107. * - (8,m/s,1)
  1108. * - (8,e/o,1)
  1109. */
  1110. while ((termios->c_cflag & CSIZE) != CS8 &&
  1111. (termios->c_cflag & CSIZE) != CS7) {
  1112. termios->c_cflag &= ~CSIZE;
  1113. termios->c_cflag |= old_csize;
  1114. old_csize = CS8;
  1115. }
  1116. if ((termios->c_cflag & CSIZE) == CS8 ||
  1117. (termios->c_cflag & CSIZE) == CS7)
  1118. ctrl = old_ctrl & ~UARTCTRL_M;
  1119. if (termios->c_cflag & CMSPAR) {
  1120. if ((termios->c_cflag & CSIZE) != CS8) {
  1121. termios->c_cflag &= ~CSIZE;
  1122. termios->c_cflag |= CS8;
  1123. }
  1124. ctrl |= UARTCTRL_M;
  1125. }
  1126. if (termios->c_cflag & CRTSCTS) {
  1127. modem |= (UARTMODEM_RXRTSE | UARTMODEM_TXCTSE);
  1128. } else {
  1129. termios->c_cflag &= ~CRTSCTS;
  1130. modem &= ~(UARTMODEM_RXRTSE | UARTMODEM_TXCTSE);
  1131. }
  1132. if (termios->c_cflag & CSTOPB)
  1133. termios->c_cflag &= ~CSTOPB;
  1134. /* parity must be enabled when CS7 to match 8-bits format */
  1135. if ((termios->c_cflag & CSIZE) == CS7)
  1136. termios->c_cflag |= PARENB;
  1137. if ((termios->c_cflag & PARENB)) {
  1138. if (termios->c_cflag & CMSPAR) {
  1139. ctrl &= ~UARTCTRL_PE;
  1140. ctrl |= UARTCTRL_M;
  1141. } else {
  1142. ctrl |= UARTCR1_PE;
  1143. if ((termios->c_cflag & CSIZE) == CS8)
  1144. ctrl |= UARTCTRL_M;
  1145. if (termios->c_cflag & PARODD)
  1146. ctrl |= UARTCTRL_PT;
  1147. else
  1148. ctrl &= ~UARTCTRL_PT;
  1149. }
  1150. }
  1151. /* ask the core to calculate the divisor */
  1152. baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
  1153. spin_lock_irqsave(&sport->port.lock, flags);
  1154. sport->port.read_status_mask = 0;
  1155. if (termios->c_iflag & INPCK)
  1156. sport->port.read_status_mask |= (UARTSTAT_FE | UARTSTAT_PE);
  1157. if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
  1158. sport->port.read_status_mask |= UARTSTAT_FE;
  1159. /* characters to ignore */
  1160. sport->port.ignore_status_mask = 0;
  1161. if (termios->c_iflag & IGNPAR)
  1162. sport->port.ignore_status_mask |= UARTSTAT_PE;
  1163. if (termios->c_iflag & IGNBRK) {
  1164. sport->port.ignore_status_mask |= UARTSTAT_FE;
  1165. /*
  1166. * if we're ignoring parity and break indicators,
  1167. * ignore overruns too (for real raw support).
  1168. */
  1169. if (termios->c_iflag & IGNPAR)
  1170. sport->port.ignore_status_mask |= UARTSTAT_OR;
  1171. }
  1172. /* update the per-port timeout */
  1173. uart_update_timeout(port, termios->c_cflag, baud);
  1174. /* wait transmit engin complete */
  1175. while (!(lpuart32_read(sport->port.membase + UARTSTAT) & UARTSTAT_TC))
  1176. barrier();
  1177. /* disable transmit and receive */
  1178. lpuart32_write(old_ctrl & ~(UARTCTRL_TE | UARTCTRL_RE),
  1179. sport->port.membase + UARTCTRL);
  1180. sbr = sport->port.uartclk / (16 * baud);
  1181. bd &= ~UARTBAUD_SBR_MASK;
  1182. bd |= sbr & UARTBAUD_SBR_MASK;
  1183. bd |= UARTBAUD_BOTHEDGE;
  1184. bd &= ~(UARTBAUD_TDMAE | UARTBAUD_RDMAE);
  1185. lpuart32_write(bd, sport->port.membase + UARTBAUD);
  1186. lpuart32_write(modem, sport->port.membase + UARTMODIR);
  1187. lpuart32_write(ctrl, sport->port.membase + UARTCTRL);
  1188. /* restore control register */
  1189. spin_unlock_irqrestore(&sport->port.lock, flags);
  1190. }
  1191. static const char *lpuart_type(struct uart_port *port)
  1192. {
  1193. return "FSL_LPUART";
  1194. }
  1195. static void lpuart_release_port(struct uart_port *port)
  1196. {
  1197. /* nothing to do */
  1198. }
  1199. static int lpuart_request_port(struct uart_port *port)
  1200. {
  1201. return 0;
  1202. }
  1203. /* configure/autoconfigure the port */
  1204. static void lpuart_config_port(struct uart_port *port, int flags)
  1205. {
  1206. if (flags & UART_CONFIG_TYPE)
  1207. port->type = PORT_LPUART;
  1208. }
  1209. static int lpuart_verify_port(struct uart_port *port, struct serial_struct *ser)
  1210. {
  1211. int ret = 0;
  1212. if (ser->type != PORT_UNKNOWN && ser->type != PORT_LPUART)
  1213. ret = -EINVAL;
  1214. if (port->irq != ser->irq)
  1215. ret = -EINVAL;
  1216. if (ser->io_type != UPIO_MEM)
  1217. ret = -EINVAL;
  1218. if (port->uartclk / 16 != ser->baud_base)
  1219. ret = -EINVAL;
  1220. if (port->iobase != ser->port)
  1221. ret = -EINVAL;
  1222. if (ser->hub6 != 0)
  1223. ret = -EINVAL;
  1224. return ret;
  1225. }
  1226. static struct uart_ops lpuart_pops = {
  1227. .tx_empty = lpuart_tx_empty,
  1228. .set_mctrl = lpuart_set_mctrl,
  1229. .get_mctrl = lpuart_get_mctrl,
  1230. .stop_tx = lpuart_stop_tx,
  1231. .start_tx = lpuart_start_tx,
  1232. .stop_rx = lpuart_stop_rx,
  1233. .break_ctl = lpuart_break_ctl,
  1234. .startup = lpuart_startup,
  1235. .shutdown = lpuart_shutdown,
  1236. .set_termios = lpuart_set_termios,
  1237. .type = lpuart_type,
  1238. .request_port = lpuart_request_port,
  1239. .release_port = lpuart_release_port,
  1240. .config_port = lpuart_config_port,
  1241. .verify_port = lpuart_verify_port,
  1242. };
  1243. static struct uart_ops lpuart32_pops = {
  1244. .tx_empty = lpuart32_tx_empty,
  1245. .set_mctrl = lpuart32_set_mctrl,
  1246. .get_mctrl = lpuart32_get_mctrl,
  1247. .stop_tx = lpuart32_stop_tx,
  1248. .start_tx = lpuart32_start_tx,
  1249. .stop_rx = lpuart32_stop_rx,
  1250. .break_ctl = lpuart32_break_ctl,
  1251. .startup = lpuart32_startup,
  1252. .shutdown = lpuart32_shutdown,
  1253. .set_termios = lpuart32_set_termios,
  1254. .type = lpuart_type,
  1255. .request_port = lpuart_request_port,
  1256. .release_port = lpuart_release_port,
  1257. .config_port = lpuart_config_port,
  1258. .verify_port = lpuart_verify_port,
  1259. };
  1260. static struct lpuart_port *lpuart_ports[UART_NR];
  1261. #ifdef CONFIG_SERIAL_FSL_LPUART_CONSOLE
  1262. static void lpuart_console_putchar(struct uart_port *port, int ch)
  1263. {
  1264. while (!(readb(port->membase + UARTSR1) & UARTSR1_TDRE))
  1265. barrier();
  1266. writeb(ch, port->membase + UARTDR);
  1267. }
  1268. static void lpuart32_console_putchar(struct uart_port *port, int ch)
  1269. {
  1270. while (!(lpuart32_read(port->membase + UARTSTAT) & UARTSTAT_TDRE))
  1271. barrier();
  1272. lpuart32_write(ch, port->membase + UARTDATA);
  1273. }
  1274. static void
  1275. lpuart_console_write(struct console *co, const char *s, unsigned int count)
  1276. {
  1277. struct lpuart_port *sport = lpuart_ports[co->index];
  1278. unsigned char old_cr2, cr2;
  1279. /* first save CR2 and then disable interrupts */
  1280. cr2 = old_cr2 = readb(sport->port.membase + UARTCR2);
  1281. cr2 |= (UARTCR2_TE | UARTCR2_RE);
  1282. cr2 &= ~(UARTCR2_TIE | UARTCR2_TCIE | UARTCR2_RIE);
  1283. writeb(cr2, sport->port.membase + UARTCR2);
  1284. uart_console_write(&sport->port, s, count, lpuart_console_putchar);
  1285. /* wait for transmitter finish complete and restore CR2 */
  1286. while (!(readb(sport->port.membase + UARTSR1) & UARTSR1_TC))
  1287. barrier();
  1288. writeb(old_cr2, sport->port.membase + UARTCR2);
  1289. }
  1290. static void
  1291. lpuart32_console_write(struct console *co, const char *s, unsigned int count)
  1292. {
  1293. struct lpuart_port *sport = lpuart_ports[co->index];
  1294. unsigned long old_cr, cr;
  1295. /* first save CR2 and then disable interrupts */
  1296. cr = old_cr = lpuart32_read(sport->port.membase + UARTCTRL);
  1297. cr |= (UARTCTRL_TE | UARTCTRL_RE);
  1298. cr &= ~(UARTCTRL_TIE | UARTCTRL_TCIE | UARTCTRL_RIE);
  1299. lpuart32_write(cr, sport->port.membase + UARTCTRL);
  1300. uart_console_write(&sport->port, s, count, lpuart32_console_putchar);
  1301. /* wait for transmitter finish complete and restore CR2 */
  1302. while (!(lpuart32_read(sport->port.membase + UARTSTAT) & UARTSTAT_TC))
  1303. barrier();
  1304. lpuart32_write(old_cr, sport->port.membase + UARTCTRL);
  1305. }
  1306. /*
  1307. * if the port was already initialised (eg, by a boot loader),
  1308. * try to determine the current setup.
  1309. */
  1310. static void __init
  1311. lpuart_console_get_options(struct lpuart_port *sport, int *baud,
  1312. int *parity, int *bits)
  1313. {
  1314. unsigned char cr, bdh, bdl, brfa;
  1315. unsigned int sbr, uartclk, baud_raw;
  1316. cr = readb(sport->port.membase + UARTCR2);
  1317. cr &= UARTCR2_TE | UARTCR2_RE;
  1318. if (!cr)
  1319. return;
  1320. /* ok, the port was enabled */
  1321. cr = readb(sport->port.membase + UARTCR1);
  1322. *parity = 'n';
  1323. if (cr & UARTCR1_PE) {
  1324. if (cr & UARTCR1_PT)
  1325. *parity = 'o';
  1326. else
  1327. *parity = 'e';
  1328. }
  1329. if (cr & UARTCR1_M)
  1330. *bits = 9;
  1331. else
  1332. *bits = 8;
  1333. bdh = readb(sport->port.membase + UARTBDH);
  1334. bdh &= UARTBDH_SBR_MASK;
  1335. bdl = readb(sport->port.membase + UARTBDL);
  1336. sbr = bdh;
  1337. sbr <<= 8;
  1338. sbr |= bdl;
  1339. brfa = readb(sport->port.membase + UARTCR4);
  1340. brfa &= UARTCR4_BRFA_MASK;
  1341. uartclk = clk_get_rate(sport->clk);
  1342. /*
  1343. * baud = mod_clk/(16*(sbr[13]+(brfa)/32)
  1344. */
  1345. baud_raw = uartclk / (16 * (sbr + brfa / 32));
  1346. if (*baud != baud_raw)
  1347. printk(KERN_INFO "Serial: Console lpuart rounded baud rate"
  1348. "from %d to %d\n", baud_raw, *baud);
  1349. }
  1350. static void __init
  1351. lpuart32_console_get_options(struct lpuart_port *sport, int *baud,
  1352. int *parity, int *bits)
  1353. {
  1354. unsigned long cr, bd;
  1355. unsigned int sbr, uartclk, baud_raw;
  1356. cr = lpuart32_read(sport->port.membase + UARTCTRL);
  1357. cr &= UARTCTRL_TE | UARTCTRL_RE;
  1358. if (!cr)
  1359. return;
  1360. /* ok, the port was enabled */
  1361. cr = lpuart32_read(sport->port.membase + UARTCTRL);
  1362. *parity = 'n';
  1363. if (cr & UARTCTRL_PE) {
  1364. if (cr & UARTCTRL_PT)
  1365. *parity = 'o';
  1366. else
  1367. *parity = 'e';
  1368. }
  1369. if (cr & UARTCTRL_M)
  1370. *bits = 9;
  1371. else
  1372. *bits = 8;
  1373. bd = lpuart32_read(sport->port.membase + UARTBAUD);
  1374. bd &= UARTBAUD_SBR_MASK;
  1375. sbr = bd;
  1376. uartclk = clk_get_rate(sport->clk);
  1377. /*
  1378. * baud = mod_clk/(16*(sbr[13]+(brfa)/32)
  1379. */
  1380. baud_raw = uartclk / (16 * sbr);
  1381. if (*baud != baud_raw)
  1382. printk(KERN_INFO "Serial: Console lpuart rounded baud rate"
  1383. "from %d to %d\n", baud_raw, *baud);
  1384. }
  1385. static int __init lpuart_console_setup(struct console *co, char *options)
  1386. {
  1387. struct lpuart_port *sport;
  1388. int baud = 115200;
  1389. int bits = 8;
  1390. int parity = 'n';
  1391. int flow = 'n';
  1392. /*
  1393. * check whether an invalid uart number has been specified, and
  1394. * if so, search for the first available port that does have
  1395. * console support.
  1396. */
  1397. if (co->index == -1 || co->index >= ARRAY_SIZE(lpuart_ports))
  1398. co->index = 0;
  1399. sport = lpuart_ports[co->index];
  1400. if (sport == NULL)
  1401. return -ENODEV;
  1402. if (options)
  1403. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1404. else
  1405. if (sport->lpuart32)
  1406. lpuart32_console_get_options(sport, &baud, &parity, &bits);
  1407. else
  1408. lpuart_console_get_options(sport, &baud, &parity, &bits);
  1409. if (sport->lpuart32)
  1410. lpuart32_setup_watermark(sport);
  1411. else
  1412. lpuart_setup_watermark(sport);
  1413. return uart_set_options(&sport->port, co, baud, parity, bits, flow);
  1414. }
  1415. static struct uart_driver lpuart_reg;
  1416. static struct console lpuart_console = {
  1417. .name = DEV_NAME,
  1418. .write = lpuart_console_write,
  1419. .device = uart_console_device,
  1420. .setup = lpuart_console_setup,
  1421. .flags = CON_PRINTBUFFER,
  1422. .index = -1,
  1423. .data = &lpuart_reg,
  1424. };
  1425. static struct console lpuart32_console = {
  1426. .name = DEV_NAME,
  1427. .write = lpuart32_console_write,
  1428. .device = uart_console_device,
  1429. .setup = lpuart_console_setup,
  1430. .flags = CON_PRINTBUFFER,
  1431. .index = -1,
  1432. .data = &lpuart_reg,
  1433. };
  1434. #define LPUART_CONSOLE (&lpuart_console)
  1435. #define LPUART32_CONSOLE (&lpuart32_console)
  1436. #else
  1437. #define LPUART_CONSOLE NULL
  1438. #define LPUART32_CONSOLE NULL
  1439. #endif
  1440. static struct uart_driver lpuart_reg = {
  1441. .owner = THIS_MODULE,
  1442. .driver_name = DRIVER_NAME,
  1443. .dev_name = DEV_NAME,
  1444. .nr = ARRAY_SIZE(lpuart_ports),
  1445. .cons = LPUART_CONSOLE,
  1446. };
  1447. static int lpuart_probe(struct platform_device *pdev)
  1448. {
  1449. struct device_node *np = pdev->dev.of_node;
  1450. struct lpuart_port *sport;
  1451. struct resource *res;
  1452. int ret;
  1453. sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
  1454. if (!sport)
  1455. return -ENOMEM;
  1456. pdev->dev.coherent_dma_mask = 0;
  1457. ret = of_alias_get_id(np, "serial");
  1458. if (ret < 0) {
  1459. dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
  1460. return ret;
  1461. }
  1462. sport->port.line = ret;
  1463. sport->lpuart32 = of_device_is_compatible(np, "fsl,ls1021a-lpuart");
  1464. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1465. if (!res)
  1466. return -ENODEV;
  1467. sport->port.mapbase = res->start;
  1468. sport->port.membase = devm_ioremap_resource(&pdev->dev, res);
  1469. if (IS_ERR(sport->port.membase))
  1470. return PTR_ERR(sport->port.membase);
  1471. sport->port.dev = &pdev->dev;
  1472. sport->port.type = PORT_LPUART;
  1473. sport->port.iotype = UPIO_MEM;
  1474. sport->port.irq = platform_get_irq(pdev, 0);
  1475. if (sport->lpuart32)
  1476. sport->port.ops = &lpuart32_pops;
  1477. else
  1478. sport->port.ops = &lpuart_pops;
  1479. sport->port.flags = UPF_BOOT_AUTOCONF;
  1480. sport->clk = devm_clk_get(&pdev->dev, "ipg");
  1481. if (IS_ERR(sport->clk)) {
  1482. ret = PTR_ERR(sport->clk);
  1483. dev_err(&pdev->dev, "failed to get uart clk: %d\n", ret);
  1484. return ret;
  1485. }
  1486. ret = clk_prepare_enable(sport->clk);
  1487. if (ret) {
  1488. dev_err(&pdev->dev, "failed to enable uart clk: %d\n", ret);
  1489. return ret;
  1490. }
  1491. sport->port.uartclk = clk_get_rate(sport->clk);
  1492. lpuart_ports[sport->port.line] = sport;
  1493. platform_set_drvdata(pdev, &sport->port);
  1494. if (sport->lpuart32)
  1495. lpuart_reg.cons = LPUART32_CONSOLE;
  1496. else
  1497. lpuart_reg.cons = LPUART_CONSOLE;
  1498. ret = uart_add_one_port(&lpuart_reg, &sport->port);
  1499. if (ret) {
  1500. clk_disable_unprepare(sport->clk);
  1501. return ret;
  1502. }
  1503. return 0;
  1504. }
  1505. static int lpuart_remove(struct platform_device *pdev)
  1506. {
  1507. struct lpuart_port *sport = platform_get_drvdata(pdev);
  1508. uart_remove_one_port(&lpuart_reg, &sport->port);
  1509. clk_disable_unprepare(sport->clk);
  1510. return 0;
  1511. }
  1512. #ifdef CONFIG_PM_SLEEP
  1513. static int lpuart_suspend(struct device *dev)
  1514. {
  1515. struct lpuart_port *sport = dev_get_drvdata(dev);
  1516. uart_suspend_port(&lpuart_reg, &sport->port);
  1517. return 0;
  1518. }
  1519. static int lpuart_resume(struct device *dev)
  1520. {
  1521. struct lpuart_port *sport = dev_get_drvdata(dev);
  1522. uart_resume_port(&lpuart_reg, &sport->port);
  1523. return 0;
  1524. }
  1525. #endif
  1526. static SIMPLE_DEV_PM_OPS(lpuart_pm_ops, lpuart_suspend, lpuart_resume);
  1527. static struct platform_driver lpuart_driver = {
  1528. .probe = lpuart_probe,
  1529. .remove = lpuart_remove,
  1530. .driver = {
  1531. .name = "fsl-lpuart",
  1532. .owner = THIS_MODULE,
  1533. .of_match_table = lpuart_dt_ids,
  1534. .pm = &lpuart_pm_ops,
  1535. },
  1536. };
  1537. static int __init lpuart_serial_init(void)
  1538. {
  1539. int ret;
  1540. pr_info("serial: Freescale lpuart driver\n");
  1541. ret = uart_register_driver(&lpuart_reg);
  1542. if (ret)
  1543. return ret;
  1544. ret = platform_driver_register(&lpuart_driver);
  1545. if (ret)
  1546. uart_unregister_driver(&lpuart_reg);
  1547. return ret;
  1548. }
  1549. static void __exit lpuart_serial_exit(void)
  1550. {
  1551. platform_driver_unregister(&lpuart_driver);
  1552. uart_unregister_driver(&lpuart_reg);
  1553. }
  1554. module_init(lpuart_serial_init);
  1555. module_exit(lpuart_serial_exit);
  1556. MODULE_DESCRIPTION("Freescale lpuart serial port driver");
  1557. MODULE_LICENSE("GPL v2");