clps711x.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590
  1. /*
  2. * Driver for CLPS711x serial ports
  3. *
  4. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  5. *
  6. * Copyright 1999 ARM Limited
  7. * Copyright (C) 2000 Deep Blue Solutions Ltd.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. */
  14. #if defined(CONFIG_SERIAL_CLPS711X_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  15. #define SUPPORT_SYSRQ
  16. #endif
  17. #include <linux/module.h>
  18. #include <linux/device.h>
  19. #include <linux/console.h>
  20. #include <linux/serial_core.h>
  21. #include <linux/serial.h>
  22. #include <linux/clk.h>
  23. #include <linux/io.h>
  24. #include <linux/tty.h>
  25. #include <linux/tty_flip.h>
  26. #include <linux/ioport.h>
  27. #include <linux/of.h>
  28. #include <linux/platform_device.h>
  29. #include <linux/regmap.h>
  30. #include <linux/mfd/syscon.h>
  31. #include <linux/mfd/syscon/clps711x.h>
  32. #define UART_CLPS711X_DEVNAME "ttyCL"
  33. #define UART_CLPS711X_NR 2
  34. #define UART_CLPS711X_MAJOR 204
  35. #define UART_CLPS711X_MINOR 40
  36. #define UARTDR_OFFSET (0x00)
  37. #define UBRLCR_OFFSET (0x40)
  38. #define UARTDR_FRMERR (1 << 8)
  39. #define UARTDR_PARERR (1 << 9)
  40. #define UARTDR_OVERR (1 << 10)
  41. #define UBRLCR_BAUD_MASK ((1 << 12) - 1)
  42. #define UBRLCR_BREAK (1 << 12)
  43. #define UBRLCR_PRTEN (1 << 13)
  44. #define UBRLCR_EVENPRT (1 << 14)
  45. #define UBRLCR_XSTOP (1 << 15)
  46. #define UBRLCR_FIFOEN (1 << 16)
  47. #define UBRLCR_WRDLEN5 (0 << 17)
  48. #define UBRLCR_WRDLEN6 (1 << 17)
  49. #define UBRLCR_WRDLEN7 (2 << 17)
  50. #define UBRLCR_WRDLEN8 (3 << 17)
  51. #define UBRLCR_WRDLEN_MASK (3 << 17)
  52. struct clps711x_port {
  53. struct uart_port port;
  54. unsigned int tx_enabled;
  55. int rx_irq;
  56. struct regmap *syscon;
  57. bool use_ms;
  58. };
  59. static struct uart_driver clps711x_uart = {
  60. .owner = THIS_MODULE,
  61. .driver_name = UART_CLPS711X_DEVNAME,
  62. .dev_name = UART_CLPS711X_DEVNAME,
  63. .major = UART_CLPS711X_MAJOR,
  64. .minor = UART_CLPS711X_MINOR,
  65. .nr = UART_CLPS711X_NR,
  66. };
  67. static void uart_clps711x_stop_tx(struct uart_port *port)
  68. {
  69. struct clps711x_port *s = dev_get_drvdata(port->dev);
  70. if (s->tx_enabled) {
  71. disable_irq(port->irq);
  72. s->tx_enabled = 0;
  73. }
  74. }
  75. static void uart_clps711x_start_tx(struct uart_port *port)
  76. {
  77. struct clps711x_port *s = dev_get_drvdata(port->dev);
  78. if (!s->tx_enabled) {
  79. s->tx_enabled = 1;
  80. enable_irq(port->irq);
  81. }
  82. }
  83. static irqreturn_t uart_clps711x_int_rx(int irq, void *dev_id)
  84. {
  85. struct uart_port *port = dev_id;
  86. struct clps711x_port *s = dev_get_drvdata(port->dev);
  87. unsigned int status, flg;
  88. u16 ch;
  89. for (;;) {
  90. u32 sysflg = 0;
  91. regmap_read(s->syscon, SYSFLG_OFFSET, &sysflg);
  92. if (sysflg & SYSFLG_URXFE)
  93. break;
  94. ch = readw(port->membase + UARTDR_OFFSET);
  95. status = ch & (UARTDR_FRMERR | UARTDR_PARERR | UARTDR_OVERR);
  96. ch &= 0xff;
  97. port->icount.rx++;
  98. flg = TTY_NORMAL;
  99. if (unlikely(status)) {
  100. if (status & UARTDR_PARERR)
  101. port->icount.parity++;
  102. else if (status & UARTDR_FRMERR)
  103. port->icount.frame++;
  104. else if (status & UARTDR_OVERR)
  105. port->icount.overrun++;
  106. status &= port->read_status_mask;
  107. if (status & UARTDR_PARERR)
  108. flg = TTY_PARITY;
  109. else if (status & UARTDR_FRMERR)
  110. flg = TTY_FRAME;
  111. else if (status & UARTDR_OVERR)
  112. flg = TTY_OVERRUN;
  113. }
  114. if (uart_handle_sysrq_char(port, ch))
  115. continue;
  116. if (status & port->ignore_status_mask)
  117. continue;
  118. uart_insert_char(port, status, UARTDR_OVERR, ch, flg);
  119. }
  120. tty_flip_buffer_push(&port->state->port);
  121. return IRQ_HANDLED;
  122. }
  123. static irqreturn_t uart_clps711x_int_tx(int irq, void *dev_id)
  124. {
  125. struct uart_port *port = dev_id;
  126. struct clps711x_port *s = dev_get_drvdata(port->dev);
  127. struct circ_buf *xmit = &port->state->xmit;
  128. if (port->x_char) {
  129. writew(port->x_char, port->membase + UARTDR_OFFSET);
  130. port->icount.tx++;
  131. port->x_char = 0;
  132. return IRQ_HANDLED;
  133. }
  134. if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
  135. if (s->tx_enabled) {
  136. disable_irq_nosync(port->irq);
  137. s->tx_enabled = 0;
  138. }
  139. return IRQ_HANDLED;
  140. }
  141. while (!uart_circ_empty(xmit)) {
  142. u32 sysflg = 0;
  143. writew(xmit->buf[xmit->tail], port->membase + UARTDR_OFFSET);
  144. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  145. port->icount.tx++;
  146. regmap_read(s->syscon, SYSFLG_OFFSET, &sysflg);
  147. if (sysflg & SYSFLG_UTXFF)
  148. break;
  149. }
  150. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  151. uart_write_wakeup(port);
  152. return IRQ_HANDLED;
  153. }
  154. static unsigned int uart_clps711x_tx_empty(struct uart_port *port)
  155. {
  156. struct clps711x_port *s = dev_get_drvdata(port->dev);
  157. u32 sysflg = 0;
  158. regmap_read(s->syscon, SYSFLG_OFFSET, &sysflg);
  159. return (sysflg & SYSFLG_UBUSY) ? 0 : TIOCSER_TEMT;
  160. }
  161. static unsigned int uart_clps711x_get_mctrl(struct uart_port *port)
  162. {
  163. struct clps711x_port *s = dev_get_drvdata(port->dev);
  164. unsigned int result = 0;
  165. if (s->use_ms) {
  166. u32 sysflg = 0;
  167. regmap_read(s->syscon, SYSFLG_OFFSET, &sysflg);
  168. if (sysflg & SYSFLG1_DCD)
  169. result |= TIOCM_CAR;
  170. if (sysflg & SYSFLG1_DSR)
  171. result |= TIOCM_DSR;
  172. if (sysflg & SYSFLG1_CTS)
  173. result |= TIOCM_CTS;
  174. } else
  175. result = TIOCM_DSR | TIOCM_CTS | TIOCM_CAR;
  176. return result;
  177. }
  178. static void uart_clps711x_set_mctrl(struct uart_port *port, unsigned int mctrl)
  179. {
  180. /* Do nothing */
  181. }
  182. static void uart_clps711x_break_ctl(struct uart_port *port, int break_state)
  183. {
  184. unsigned int ubrlcr;
  185. ubrlcr = readl(port->membase + UBRLCR_OFFSET);
  186. if (break_state)
  187. ubrlcr |= UBRLCR_BREAK;
  188. else
  189. ubrlcr &= ~UBRLCR_BREAK;
  190. writel(ubrlcr, port->membase + UBRLCR_OFFSET);
  191. }
  192. static void uart_clps711x_set_ldisc(struct uart_port *port, int ld)
  193. {
  194. if (!port->line) {
  195. struct clps711x_port *s = dev_get_drvdata(port->dev);
  196. regmap_update_bits(s->syscon, SYSCON_OFFSET, SYSCON1_SIREN,
  197. (ld == N_IRDA) ? SYSCON1_SIREN : 0);
  198. }
  199. }
  200. static int uart_clps711x_startup(struct uart_port *port)
  201. {
  202. struct clps711x_port *s = dev_get_drvdata(port->dev);
  203. /* Disable break */
  204. writel(readl(port->membase + UBRLCR_OFFSET) & ~UBRLCR_BREAK,
  205. port->membase + UBRLCR_OFFSET);
  206. /* Enable the port */
  207. return regmap_update_bits(s->syscon, SYSCON_OFFSET,
  208. SYSCON_UARTEN, SYSCON_UARTEN);
  209. }
  210. static void uart_clps711x_shutdown(struct uart_port *port)
  211. {
  212. struct clps711x_port *s = dev_get_drvdata(port->dev);
  213. /* Disable the port */
  214. regmap_update_bits(s->syscon, SYSCON_OFFSET, SYSCON_UARTEN, 0);
  215. }
  216. static void uart_clps711x_set_termios(struct uart_port *port,
  217. struct ktermios *termios,
  218. struct ktermios *old)
  219. {
  220. u32 ubrlcr;
  221. unsigned int baud, quot;
  222. /* Mask termios capabilities we don't support */
  223. termios->c_cflag &= ~CMSPAR;
  224. termios->c_iflag &= ~(BRKINT | IGNBRK);
  225. /* Ask the core to calculate the divisor for us */
  226. baud = uart_get_baud_rate(port, termios, old, port->uartclk / 4096,
  227. port->uartclk / 16);
  228. quot = uart_get_divisor(port, baud);
  229. switch (termios->c_cflag & CSIZE) {
  230. case CS5:
  231. ubrlcr = UBRLCR_WRDLEN5;
  232. break;
  233. case CS6:
  234. ubrlcr = UBRLCR_WRDLEN6;
  235. break;
  236. case CS7:
  237. ubrlcr = UBRLCR_WRDLEN7;
  238. break;
  239. case CS8:
  240. default:
  241. ubrlcr = UBRLCR_WRDLEN8;
  242. break;
  243. }
  244. if (termios->c_cflag & CSTOPB)
  245. ubrlcr |= UBRLCR_XSTOP;
  246. if (termios->c_cflag & PARENB) {
  247. ubrlcr |= UBRLCR_PRTEN;
  248. if (!(termios->c_cflag & PARODD))
  249. ubrlcr |= UBRLCR_EVENPRT;
  250. }
  251. /* Enable FIFO */
  252. ubrlcr |= UBRLCR_FIFOEN;
  253. /* Set read status mask */
  254. port->read_status_mask = UARTDR_OVERR;
  255. if (termios->c_iflag & INPCK)
  256. port->read_status_mask |= UARTDR_PARERR | UARTDR_FRMERR;
  257. /* Set status ignore mask */
  258. port->ignore_status_mask = 0;
  259. if (!(termios->c_cflag & CREAD))
  260. port->ignore_status_mask |= UARTDR_OVERR | UARTDR_PARERR |
  261. UARTDR_FRMERR;
  262. uart_update_timeout(port, termios->c_cflag, baud);
  263. writel(ubrlcr | (quot - 1), port->membase + UBRLCR_OFFSET);
  264. }
  265. static const char *uart_clps711x_type(struct uart_port *port)
  266. {
  267. return (port->type == PORT_CLPS711X) ? "CLPS711X" : NULL;
  268. }
  269. static void uart_clps711x_config_port(struct uart_port *port, int flags)
  270. {
  271. if (flags & UART_CONFIG_TYPE)
  272. port->type = PORT_CLPS711X;
  273. }
  274. static void uart_clps711x_nop_void(struct uart_port *port)
  275. {
  276. }
  277. static int uart_clps711x_nop_int(struct uart_port *port)
  278. {
  279. return 0;
  280. }
  281. static const struct uart_ops uart_clps711x_ops = {
  282. .tx_empty = uart_clps711x_tx_empty,
  283. .set_mctrl = uart_clps711x_set_mctrl,
  284. .get_mctrl = uart_clps711x_get_mctrl,
  285. .stop_tx = uart_clps711x_stop_tx,
  286. .start_tx = uart_clps711x_start_tx,
  287. .stop_rx = uart_clps711x_nop_void,
  288. .break_ctl = uart_clps711x_break_ctl,
  289. .set_ldisc = uart_clps711x_set_ldisc,
  290. .startup = uart_clps711x_startup,
  291. .shutdown = uart_clps711x_shutdown,
  292. .set_termios = uart_clps711x_set_termios,
  293. .type = uart_clps711x_type,
  294. .config_port = uart_clps711x_config_port,
  295. .release_port = uart_clps711x_nop_void,
  296. .request_port = uart_clps711x_nop_int,
  297. };
  298. #ifdef CONFIG_SERIAL_CLPS711X_CONSOLE
  299. static void uart_clps711x_console_putchar(struct uart_port *port, int ch)
  300. {
  301. struct clps711x_port *s = dev_get_drvdata(port->dev);
  302. u32 sysflg = 0;
  303. /* Wait for FIFO is not full */
  304. do {
  305. regmap_read(s->syscon, SYSFLG_OFFSET, &sysflg);
  306. } while (sysflg & SYSFLG_UTXFF);
  307. writew(ch, port->membase + UARTDR_OFFSET);
  308. }
  309. static void uart_clps711x_console_write(struct console *co, const char *c,
  310. unsigned n)
  311. {
  312. struct uart_port *port = clps711x_uart.state[co->index].uart_port;
  313. struct clps711x_port *s = dev_get_drvdata(port->dev);
  314. u32 sysflg = 0;
  315. uart_console_write(port, c, n, uart_clps711x_console_putchar);
  316. /* Wait for transmitter to become empty */
  317. do {
  318. regmap_read(s->syscon, SYSFLG_OFFSET, &sysflg);
  319. } while (sysflg & SYSFLG_UBUSY);
  320. }
  321. static int uart_clps711x_console_setup(struct console *co, char *options)
  322. {
  323. int baud = 38400, bits = 8, parity = 'n', flow = 'n';
  324. int ret, index = co->index;
  325. struct clps711x_port *s;
  326. struct uart_port *port;
  327. unsigned int quot;
  328. u32 ubrlcr;
  329. if (index < 0 || index >= UART_CLPS711X_NR)
  330. return -EINVAL;
  331. port = clps711x_uart.state[index].uart_port;
  332. if (!port)
  333. return -ENODEV;
  334. s = dev_get_drvdata(port->dev);
  335. if (!options) {
  336. u32 syscon = 0;
  337. regmap_read(s->syscon, SYSCON_OFFSET, &syscon);
  338. if (syscon & SYSCON_UARTEN) {
  339. ubrlcr = readl(port->membase + UBRLCR_OFFSET);
  340. if (ubrlcr & UBRLCR_PRTEN) {
  341. if (ubrlcr & UBRLCR_EVENPRT)
  342. parity = 'e';
  343. else
  344. parity = 'o';
  345. }
  346. if ((ubrlcr & UBRLCR_WRDLEN_MASK) == UBRLCR_WRDLEN7)
  347. bits = 7;
  348. quot = ubrlcr & UBRLCR_BAUD_MASK;
  349. baud = port->uartclk / (16 * (quot + 1));
  350. }
  351. } else
  352. uart_parse_options(options, &baud, &parity, &bits, &flow);
  353. ret = uart_set_options(port, co, baud, parity, bits, flow);
  354. if (ret)
  355. return ret;
  356. return regmap_update_bits(s->syscon, SYSCON_OFFSET,
  357. SYSCON_UARTEN, SYSCON_UARTEN);
  358. }
  359. static struct console clps711x_console = {
  360. .name = UART_CLPS711X_DEVNAME,
  361. .device = uart_console_device,
  362. .write = uart_clps711x_console_write,
  363. .setup = uart_clps711x_console_setup,
  364. .flags = CON_PRINTBUFFER,
  365. .index = -1,
  366. };
  367. #endif
  368. static int uart_clps711x_probe(struct platform_device *pdev)
  369. {
  370. struct device_node *np = pdev->dev.of_node;
  371. int ret, index = np ? of_alias_get_id(np, "serial") : pdev->id;
  372. struct clps711x_port *s;
  373. struct resource *res;
  374. struct clk *uart_clk;
  375. if (index < 0 || index >= UART_CLPS711X_NR)
  376. return -EINVAL;
  377. s = devm_kzalloc(&pdev->dev, sizeof(*s), GFP_KERNEL);
  378. if (!s)
  379. return -ENOMEM;
  380. uart_clk = devm_clk_get(&pdev->dev, NULL);
  381. if (IS_ERR(uart_clk))
  382. return PTR_ERR(uart_clk);
  383. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  384. s->port.membase = devm_ioremap_resource(&pdev->dev, res);
  385. if (IS_ERR(s->port.membase))
  386. return PTR_ERR(s->port.membase);
  387. s->port.irq = platform_get_irq(pdev, 0);
  388. if (IS_ERR_VALUE(s->port.irq))
  389. return s->port.irq;
  390. s->rx_irq = platform_get_irq(pdev, 1);
  391. if (IS_ERR_VALUE(s->rx_irq))
  392. return s->rx_irq;
  393. if (!np) {
  394. char syscon_name[9];
  395. sprintf(syscon_name, "syscon.%i", index + 1);
  396. s->syscon = syscon_regmap_lookup_by_pdevname(syscon_name);
  397. if (IS_ERR(s->syscon))
  398. return PTR_ERR(s->syscon);
  399. s->use_ms = !index;
  400. } else {
  401. s->syscon = syscon_regmap_lookup_by_phandle(np, "syscon");
  402. if (IS_ERR(s->syscon))
  403. return PTR_ERR(s->syscon);
  404. if (!index)
  405. s->use_ms = of_property_read_bool(np, "uart-use-ms");
  406. }
  407. s->port.line = index;
  408. s->port.dev = &pdev->dev;
  409. s->port.iotype = UPIO_MEM32;
  410. s->port.mapbase = res->start;
  411. s->port.type = PORT_CLPS711X;
  412. s->port.fifosize = 16;
  413. s->port.flags = UPF_SKIP_TEST | UPF_FIXED_TYPE;
  414. s->port.uartclk = clk_get_rate(uart_clk);
  415. s->port.ops = &uart_clps711x_ops;
  416. platform_set_drvdata(pdev, s);
  417. ret = uart_add_one_port(&clps711x_uart, &s->port);
  418. if (ret)
  419. return ret;
  420. /* Disable port */
  421. if (!uart_console(&s->port))
  422. regmap_update_bits(s->syscon, SYSCON_OFFSET, SYSCON_UARTEN, 0);
  423. s->tx_enabled = 1;
  424. ret = devm_request_irq(&pdev->dev, s->port.irq, uart_clps711x_int_tx, 0,
  425. dev_name(&pdev->dev), &s->port);
  426. if (ret) {
  427. uart_remove_one_port(&clps711x_uart, &s->port);
  428. return ret;
  429. }
  430. ret = devm_request_irq(&pdev->dev, s->rx_irq, uart_clps711x_int_rx, 0,
  431. dev_name(&pdev->dev), &s->port);
  432. if (ret)
  433. uart_remove_one_port(&clps711x_uart, &s->port);
  434. return ret;
  435. }
  436. static int uart_clps711x_remove(struct platform_device *pdev)
  437. {
  438. struct clps711x_port *s = platform_get_drvdata(pdev);
  439. return uart_remove_one_port(&clps711x_uart, &s->port);
  440. }
  441. static const struct of_device_id __maybe_unused clps711x_uart_dt_ids[] = {
  442. { .compatible = "cirrus,clps711x-uart", },
  443. { }
  444. };
  445. MODULE_DEVICE_TABLE(of, clps711x_uart_dt_ids);
  446. static struct platform_driver clps711x_uart_platform = {
  447. .driver = {
  448. .name = "clps711x-uart",
  449. .owner = THIS_MODULE,
  450. .of_match_table = of_match_ptr(clps711x_uart_dt_ids),
  451. },
  452. .probe = uart_clps711x_probe,
  453. .remove = uart_clps711x_remove,
  454. };
  455. static int __init uart_clps711x_init(void)
  456. {
  457. int ret;
  458. #ifdef CONFIG_SERIAL_CLPS711X_CONSOLE
  459. clps711x_uart.cons = &clps711x_console;
  460. clps711x_console.data = &clps711x_uart;
  461. #endif
  462. ret = uart_register_driver(&clps711x_uart);
  463. if (ret)
  464. return ret;
  465. return platform_driver_register(&clps711x_uart_platform);
  466. }
  467. module_init(uart_clps711x_init);
  468. static void __exit uart_clps711x_exit(void)
  469. {
  470. platform_driver_unregister(&clps711x_uart_platform);
  471. uart_unregister_driver(&clps711x_uart);
  472. }
  473. module_exit(uart_clps711x_exit);
  474. MODULE_AUTHOR("Deep Blue Solutions Ltd");
  475. MODULE_DESCRIPTION("CLPS711X serial driver");
  476. MODULE_LICENSE("GPL");