phy-berlin-sata.c 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284
  1. /*
  2. * Marvell Berlin SATA PHY driver
  3. *
  4. * Copyright (C) 2014 Marvell Technology Group Ltd.
  5. *
  6. * Antoine Ténart <antoine.tenart@free-electrons.com>
  7. *
  8. * This file is licensed under the terms of the GNU General Public
  9. * License version 2. This program is licensed "as is" without any
  10. * warranty of any kind, whether express or implied.
  11. */
  12. #include <linux/clk.h>
  13. #include <linux/module.h>
  14. #include <linux/phy/phy.h>
  15. #include <linux/io.h>
  16. #include <linux/platform_device.h>
  17. #define HOST_VSA_ADDR 0x0
  18. #define HOST_VSA_DATA 0x4
  19. #define PORT_SCR_CTL 0x2c
  20. #define PORT_VSR_ADDR 0x78
  21. #define PORT_VSR_DATA 0x7c
  22. #define CONTROL_REGISTER 0x0
  23. #define MBUS_SIZE_CONTROL 0x4
  24. #define POWER_DOWN_PHY0 BIT(6)
  25. #define POWER_DOWN_PHY1 BIT(14)
  26. #define MBUS_WRITE_REQUEST_SIZE_128 (BIT(2) << 16)
  27. #define MBUS_READ_REQUEST_SIZE_128 (BIT(2) << 19)
  28. #define PHY_BASE 0x200
  29. /* register 0x01 */
  30. #define REF_FREF_SEL_25 BIT(0)
  31. #define PHY_MODE_SATA (0x0 << 5)
  32. /* register 0x02 */
  33. #define USE_MAX_PLL_RATE BIT(12)
  34. /* register 0x23 */
  35. #define DATA_BIT_WIDTH_10 (0x0 << 10)
  36. #define DATA_BIT_WIDTH_20 (0x1 << 10)
  37. #define DATA_BIT_WIDTH_40 (0x2 << 10)
  38. /* register 0x25 */
  39. #define PHY_GEN_MAX_1_5 (0x0 << 10)
  40. #define PHY_GEN_MAX_3_0 (0x1 << 10)
  41. #define PHY_GEN_MAX_6_0 (0x2 << 10)
  42. struct phy_berlin_desc {
  43. struct phy *phy;
  44. u32 power_bit;
  45. unsigned index;
  46. };
  47. struct phy_berlin_priv {
  48. void __iomem *base;
  49. spinlock_t lock;
  50. struct clk *clk;
  51. struct phy_berlin_desc **phys;
  52. unsigned nphys;
  53. };
  54. static inline void phy_berlin_sata_reg_setbits(void __iomem *ctrl_reg, u32 reg,
  55. u32 mask, u32 val)
  56. {
  57. u32 regval;
  58. /* select register */
  59. writel(PHY_BASE + reg, ctrl_reg + PORT_VSR_ADDR);
  60. /* set bits */
  61. regval = readl(ctrl_reg + PORT_VSR_DATA);
  62. regval &= ~mask;
  63. regval |= val;
  64. writel(regval, ctrl_reg + PORT_VSR_DATA);
  65. }
  66. static int phy_berlin_sata_power_on(struct phy *phy)
  67. {
  68. struct phy_berlin_desc *desc = phy_get_drvdata(phy);
  69. struct phy_berlin_priv *priv = dev_get_drvdata(phy->dev.parent);
  70. void __iomem *ctrl_reg = priv->base + 0x60 + (desc->index * 0x80);
  71. int ret = 0;
  72. u32 regval;
  73. clk_prepare_enable(priv->clk);
  74. spin_lock(&priv->lock);
  75. /* Power on PHY */
  76. writel(CONTROL_REGISTER, priv->base + HOST_VSA_ADDR);
  77. regval = readl(priv->base + HOST_VSA_DATA);
  78. regval &= ~desc->power_bit;
  79. writel(regval, priv->base + HOST_VSA_DATA);
  80. /* Configure MBus */
  81. writel(MBUS_SIZE_CONTROL, priv->base + HOST_VSA_ADDR);
  82. regval = readl(priv->base + HOST_VSA_DATA);
  83. regval |= MBUS_WRITE_REQUEST_SIZE_128 | MBUS_READ_REQUEST_SIZE_128;
  84. writel(regval, priv->base + HOST_VSA_DATA);
  85. /* set PHY mode and ref freq to 25 MHz */
  86. phy_berlin_sata_reg_setbits(ctrl_reg, 0x1, 0xff,
  87. REF_FREF_SEL_25 | PHY_MODE_SATA);
  88. /* set PHY up to 6 Gbps */
  89. phy_berlin_sata_reg_setbits(ctrl_reg, 0x25, 0xc00, PHY_GEN_MAX_6_0);
  90. /* set 40 bits width */
  91. phy_berlin_sata_reg_setbits(ctrl_reg, 0x23, 0xc00, DATA_BIT_WIDTH_40);
  92. /* use max pll rate */
  93. phy_berlin_sata_reg_setbits(ctrl_reg, 0x2, 0x0, USE_MAX_PLL_RATE);
  94. /* set Gen3 controller speed */
  95. regval = readl(ctrl_reg + PORT_SCR_CTL);
  96. regval &= ~GENMASK(7, 4);
  97. regval |= 0x30;
  98. writel(regval, ctrl_reg + PORT_SCR_CTL);
  99. spin_unlock(&priv->lock);
  100. clk_disable_unprepare(priv->clk);
  101. return ret;
  102. }
  103. static int phy_berlin_sata_power_off(struct phy *phy)
  104. {
  105. struct phy_berlin_desc *desc = phy_get_drvdata(phy);
  106. struct phy_berlin_priv *priv = dev_get_drvdata(phy->dev.parent);
  107. u32 regval;
  108. clk_prepare_enable(priv->clk);
  109. spin_lock(&priv->lock);
  110. /* Power down PHY */
  111. writel(CONTROL_REGISTER, priv->base + HOST_VSA_ADDR);
  112. regval = readl(priv->base + HOST_VSA_DATA);
  113. regval |= desc->power_bit;
  114. writel(regval, priv->base + HOST_VSA_DATA);
  115. spin_unlock(&priv->lock);
  116. clk_disable_unprepare(priv->clk);
  117. return 0;
  118. }
  119. static struct phy *phy_berlin_sata_phy_xlate(struct device *dev,
  120. struct of_phandle_args *args)
  121. {
  122. struct phy_berlin_priv *priv = dev_get_drvdata(dev);
  123. int i;
  124. if (WARN_ON(args->args[0] >= priv->nphys))
  125. return ERR_PTR(-ENODEV);
  126. for (i = 0; i < priv->nphys; i++) {
  127. if (priv->phys[i]->index == args->args[0])
  128. break;
  129. }
  130. if (i == priv->nphys)
  131. return ERR_PTR(-ENODEV);
  132. return priv->phys[i]->phy;
  133. }
  134. static struct phy_ops phy_berlin_sata_ops = {
  135. .power_on = phy_berlin_sata_power_on,
  136. .power_off = phy_berlin_sata_power_off,
  137. .owner = THIS_MODULE,
  138. };
  139. static u32 phy_berlin_power_down_bits[] = {
  140. POWER_DOWN_PHY0,
  141. POWER_DOWN_PHY1,
  142. };
  143. static int phy_berlin_sata_probe(struct platform_device *pdev)
  144. {
  145. struct device *dev = &pdev->dev;
  146. struct device_node *child;
  147. struct phy *phy;
  148. struct phy_provider *phy_provider;
  149. struct phy_berlin_priv *priv;
  150. struct resource *res;
  151. int i = 0;
  152. u32 phy_id;
  153. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  154. if (!priv)
  155. return -ENOMEM;
  156. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  157. if (!res)
  158. return -EINVAL;
  159. priv->base = devm_ioremap(dev, res->start, resource_size(res));
  160. if (!priv->base)
  161. return -ENOMEM;
  162. priv->clk = devm_clk_get(dev, NULL);
  163. if (IS_ERR(priv->clk))
  164. return PTR_ERR(priv->clk);
  165. priv->nphys = of_get_child_count(dev->of_node);
  166. if (priv->nphys == 0)
  167. return -ENODEV;
  168. priv->phys = devm_kzalloc(dev, priv->nphys * sizeof(*priv->phys),
  169. GFP_KERNEL);
  170. if (!priv->phys)
  171. return -ENOMEM;
  172. dev_set_drvdata(dev, priv);
  173. spin_lock_init(&priv->lock);
  174. for_each_available_child_of_node(dev->of_node, child) {
  175. struct phy_berlin_desc *phy_desc;
  176. if (of_property_read_u32(child, "reg", &phy_id)) {
  177. dev_err(dev, "missing reg property in node %s\n",
  178. child->name);
  179. return -EINVAL;
  180. }
  181. if (phy_id >= ARRAY_SIZE(phy_berlin_power_down_bits)) {
  182. dev_err(dev, "invalid reg in node %s\n", child->name);
  183. return -EINVAL;
  184. }
  185. phy_desc = devm_kzalloc(dev, sizeof(*phy_desc), GFP_KERNEL);
  186. if (!phy_desc)
  187. return -ENOMEM;
  188. phy = devm_phy_create(dev, NULL, &phy_berlin_sata_ops, NULL);
  189. if (IS_ERR(phy)) {
  190. dev_err(dev, "failed to create PHY %d\n", phy_id);
  191. return PTR_ERR(phy);
  192. }
  193. phy_desc->phy = phy;
  194. phy_desc->power_bit = phy_berlin_power_down_bits[phy_id];
  195. phy_desc->index = phy_id;
  196. phy_set_drvdata(phy, phy_desc);
  197. priv->phys[i++] = phy_desc;
  198. /* Make sure the PHY is off */
  199. phy_berlin_sata_power_off(phy);
  200. }
  201. phy_provider =
  202. devm_of_phy_provider_register(dev, phy_berlin_sata_phy_xlate);
  203. if (IS_ERR(phy_provider))
  204. return PTR_ERR(phy_provider);
  205. return 0;
  206. }
  207. static const struct of_device_id phy_berlin_sata_of_match[] = {
  208. { .compatible = "marvell,berlin2q-sata-phy" },
  209. { },
  210. };
  211. static struct platform_driver phy_berlin_sata_driver = {
  212. .probe = phy_berlin_sata_probe,
  213. .driver = {
  214. .name = "phy-berlin-sata",
  215. .owner = THIS_MODULE,
  216. .of_match_table = phy_berlin_sata_of_match,
  217. },
  218. };
  219. module_platform_driver(phy_berlin_sata_driver);
  220. MODULE_DESCRIPTION("Marvell Berlin SATA PHY driver");
  221. MODULE_AUTHOR("Antoine Ténart <antoine.tenart@free-electrons.com>");
  222. MODULE_LICENSE("GPL v2");