sdio.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465
  1. /*
  2. * Marvell Wireless LAN device driver: SDIO specific definitions
  3. *
  4. * Copyright (C) 2011-2014, Marvell International Ltd.
  5. *
  6. * This software file (the "File") is distributed by Marvell International
  7. * Ltd. under the terms of the GNU General Public License Version 2, June 1991
  8. * (the "License"). You may use, redistribute and/or modify this File in
  9. * accordance with the terms and conditions of the License, a copy of which
  10. * is available by writing to the Free Software Foundation, Inc.,
  11. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA or on the
  12. * worldwide web at http://www.gnu.org/licenses/old-licenses/gpl-2.0.txt.
  13. *
  14. * THE FILE IS DISTRIBUTED AS-IS, WITHOUT WARRANTY OF ANY KIND, AND THE
  15. * IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE
  16. * ARE EXPRESSLY DISCLAIMED. The License provides additional details about
  17. * this warranty disclaimer.
  18. */
  19. #ifndef _MWIFIEX_SDIO_H
  20. #define _MWIFIEX_SDIO_H
  21. #include <linux/mmc/sdio.h>
  22. #include <linux/mmc/sdio_ids.h>
  23. #include <linux/mmc/sdio_func.h>
  24. #include <linux/mmc/card.h>
  25. #include <linux/mmc/host.h>
  26. #include "main.h"
  27. #define SD8786_DEFAULT_FW_NAME "mrvl/sd8786_uapsta.bin"
  28. #define SD8787_DEFAULT_FW_NAME "mrvl/sd8787_uapsta.bin"
  29. #define SD8797_DEFAULT_FW_NAME "mrvl/sd8797_uapsta.bin"
  30. #define SD8897_DEFAULT_FW_NAME "mrvl/sd8897_uapsta.bin"
  31. #define BLOCK_MODE 1
  32. #define BYTE_MODE 0
  33. #define REG_PORT 0
  34. #define MWIFIEX_SDIO_IO_PORT_MASK 0xfffff
  35. #define MWIFIEX_SDIO_BYTE_MODE_MASK 0x80000000
  36. #define SDIO_MPA_ADDR_BASE 0x1000
  37. #define CTRL_PORT 0
  38. #define CTRL_PORT_MASK 0x0001
  39. #define CMD_PORT_UPLD_INT_MASK (0x1U<<6)
  40. #define CMD_PORT_DNLD_INT_MASK (0x1U<<7)
  41. #define HOST_TERM_CMD53 (0x1U << 2)
  42. #define REG_PORT 0
  43. #define MEM_PORT 0x10000
  44. #define CMD_RD_LEN_0 0xB4
  45. #define CMD_RD_LEN_1 0xB5
  46. #define CARD_CONFIG_2_1_REG 0xCD
  47. #define CMD53_NEW_MODE (0x1U << 0)
  48. #define CMD_CONFIG_0 0xB8
  49. #define CMD_PORT_RD_LEN_EN (0x1U << 2)
  50. #define CMD_CONFIG_1 0xB9
  51. #define CMD_PORT_AUTO_EN (0x1U << 0)
  52. #define CMD_PORT_SLCT 0x8000
  53. #define UP_LD_CMD_PORT_HOST_INT_STATUS (0x40U)
  54. #define DN_LD_CMD_PORT_HOST_INT_STATUS (0x80U)
  55. #define MWIFIEX_MP_AGGR_BUF_SIZE_16K (16384)
  56. #define MWIFIEX_MP_AGGR_BUF_SIZE_32K (32768)
  57. /* Misc. Config Register : Auto Re-enable interrupts */
  58. #define AUTO_RE_ENABLE_INT BIT(4)
  59. /* Host Control Registers */
  60. /* Host Control Registers : I/O port 0 */
  61. #define IO_PORT_0_REG 0x78
  62. /* Host Control Registers : I/O port 1 */
  63. #define IO_PORT_1_REG 0x79
  64. /* Host Control Registers : I/O port 2 */
  65. #define IO_PORT_2_REG 0x7A
  66. /* Host Control Registers : Configuration */
  67. #define CONFIGURATION_REG 0x00
  68. /* Host Control Registers : Host power up */
  69. #define HOST_POWER_UP (0x1U << 1)
  70. /* Host Control Registers : Host interrupt mask */
  71. #define HOST_INT_MASK_REG 0x02
  72. /* Host Control Registers : Upload host interrupt mask */
  73. #define UP_LD_HOST_INT_MASK (0x1U)
  74. /* Host Control Registers : Download host interrupt mask */
  75. #define DN_LD_HOST_INT_MASK (0x2U)
  76. /* Host Control Registers : Host interrupt status */
  77. #define HOST_INTSTATUS_REG 0x03
  78. /* Host Control Registers : Upload host interrupt status */
  79. #define UP_LD_HOST_INT_STATUS (0x1U)
  80. /* Host Control Registers : Download host interrupt status */
  81. #define DN_LD_HOST_INT_STATUS (0x2U)
  82. /* Host Control Registers : Host interrupt RSR */
  83. #define HOST_INT_RSR_REG 0x01
  84. /* Host Control Registers : Host interrupt status */
  85. #define HOST_INT_STATUS_REG 0x28
  86. /* Card Control Registers : Card I/O ready */
  87. #define CARD_IO_READY (0x1U << 3)
  88. /* Card Control Registers : Download card ready */
  89. #define DN_LD_CARD_RDY (0x1U << 0)
  90. /* Max retry number of CMD53 write */
  91. #define MAX_WRITE_IOMEM_RETRY 2
  92. /* SDIO Tx aggregation in progress ? */
  93. #define MP_TX_AGGR_IN_PROGRESS(a) (a->mpa_tx.pkt_cnt > 0)
  94. /* SDIO Tx aggregation buffer room for next packet ? */
  95. #define MP_TX_AGGR_BUF_HAS_ROOM(a, len) ((a->mpa_tx.buf_len+len) \
  96. <= a->mpa_tx.buf_size)
  97. /* Copy current packet (SDIO Tx aggregation buffer) to SDIO buffer */
  98. #define MP_TX_AGGR_BUF_PUT(a, payload, pkt_len, port) do { \
  99. memmove(&a->mpa_tx.buf[a->mpa_tx.buf_len], \
  100. payload, pkt_len); \
  101. a->mpa_tx.buf_len += pkt_len; \
  102. if (!a->mpa_tx.pkt_cnt) \
  103. a->mpa_tx.start_port = port; \
  104. if (a->mpa_tx.start_port <= port) \
  105. a->mpa_tx.ports |= (1<<(a->mpa_tx.pkt_cnt)); \
  106. else \
  107. a->mpa_tx.ports |= (1<<(a->mpa_tx.pkt_cnt+1+ \
  108. (a->max_ports - \
  109. a->mp_end_port))); \
  110. a->mpa_tx.pkt_cnt++; \
  111. } while (0)
  112. /* SDIO Tx aggregation limit ? */
  113. #define MP_TX_AGGR_PKT_LIMIT_REACHED(a) \
  114. (a->mpa_tx.pkt_cnt == a->mpa_tx.pkt_aggr_limit)
  115. /* Reset SDIO Tx aggregation buffer parameters */
  116. #define MP_TX_AGGR_BUF_RESET(a) do { \
  117. a->mpa_tx.pkt_cnt = 0; \
  118. a->mpa_tx.buf_len = 0; \
  119. a->mpa_tx.ports = 0; \
  120. a->mpa_tx.start_port = 0; \
  121. } while (0)
  122. /* SDIO Rx aggregation limit ? */
  123. #define MP_RX_AGGR_PKT_LIMIT_REACHED(a) \
  124. (a->mpa_rx.pkt_cnt == a->mpa_rx.pkt_aggr_limit)
  125. /* SDIO Rx aggregation in progress ? */
  126. #define MP_RX_AGGR_IN_PROGRESS(a) (a->mpa_rx.pkt_cnt > 0)
  127. /* SDIO Rx aggregation buffer room for next packet ? */
  128. #define MP_RX_AGGR_BUF_HAS_ROOM(a, rx_len) \
  129. ((a->mpa_rx.buf_len+rx_len) <= a->mpa_rx.buf_size)
  130. /* Reset SDIO Rx aggregation buffer parameters */
  131. #define MP_RX_AGGR_BUF_RESET(a) do { \
  132. a->mpa_rx.pkt_cnt = 0; \
  133. a->mpa_rx.buf_len = 0; \
  134. a->mpa_rx.ports = 0; \
  135. a->mpa_rx.start_port = 0; \
  136. } while (0)
  137. /* data structure for SDIO MPA TX */
  138. struct mwifiex_sdio_mpa_tx {
  139. /* multiport tx aggregation buffer pointer */
  140. u8 *buf;
  141. u32 buf_len;
  142. u32 pkt_cnt;
  143. u32 ports;
  144. u16 start_port;
  145. u8 enabled;
  146. u32 buf_size;
  147. u32 pkt_aggr_limit;
  148. };
  149. struct mwifiex_sdio_mpa_rx {
  150. u8 *buf;
  151. u32 buf_len;
  152. u32 pkt_cnt;
  153. u32 ports;
  154. u16 start_port;
  155. struct sk_buff **skb_arr;
  156. u32 *len_arr;
  157. u8 enabled;
  158. u32 buf_size;
  159. u32 pkt_aggr_limit;
  160. };
  161. int mwifiex_bus_register(void);
  162. void mwifiex_bus_unregister(void);
  163. struct mwifiex_sdio_card_reg {
  164. u8 start_rd_port;
  165. u8 start_wr_port;
  166. u8 base_0_reg;
  167. u8 base_1_reg;
  168. u8 poll_reg;
  169. u8 host_int_enable;
  170. u8 status_reg_0;
  171. u8 status_reg_1;
  172. u8 sdio_int_mask;
  173. u32 data_port_mask;
  174. u8 max_mp_regs;
  175. u8 rd_bitmap_l;
  176. u8 rd_bitmap_u;
  177. u8 rd_bitmap_1l;
  178. u8 rd_bitmap_1u;
  179. u8 wr_bitmap_l;
  180. u8 wr_bitmap_u;
  181. u8 wr_bitmap_1l;
  182. u8 wr_bitmap_1u;
  183. u8 rd_len_p0_l;
  184. u8 rd_len_p0_u;
  185. u8 card_misc_cfg_reg;
  186. u8 fw_dump_ctrl;
  187. u8 fw_dump_start;
  188. u8 fw_dump_end;
  189. };
  190. struct sdio_mmc_card {
  191. struct sdio_func *func;
  192. struct mwifiex_adapter *adapter;
  193. const char *firmware;
  194. const struct mwifiex_sdio_card_reg *reg;
  195. u8 max_ports;
  196. u8 mp_agg_pkt_limit;
  197. bool supports_sdio_new_mode;
  198. bool has_control_mask;
  199. bool supports_fw_dump;
  200. u16 tx_buf_size;
  201. u32 mp_tx_agg_buf_size;
  202. u32 mp_rx_agg_buf_size;
  203. u32 mp_rd_bitmap;
  204. u32 mp_wr_bitmap;
  205. u16 mp_end_port;
  206. u32 mp_data_port_mask;
  207. u8 curr_rd_port;
  208. u8 curr_wr_port;
  209. u8 *mp_regs;
  210. struct mwifiex_sdio_mpa_tx mpa_tx;
  211. struct mwifiex_sdio_mpa_rx mpa_rx;
  212. };
  213. struct mwifiex_sdio_device {
  214. const char *firmware;
  215. const struct mwifiex_sdio_card_reg *reg;
  216. u8 max_ports;
  217. u8 mp_agg_pkt_limit;
  218. bool supports_sdio_new_mode;
  219. bool has_control_mask;
  220. bool supports_fw_dump;
  221. u16 tx_buf_size;
  222. u32 mp_tx_agg_buf_size;
  223. u32 mp_rx_agg_buf_size;
  224. };
  225. static const struct mwifiex_sdio_card_reg mwifiex_reg_sd87xx = {
  226. .start_rd_port = 1,
  227. .start_wr_port = 1,
  228. .base_0_reg = 0x0040,
  229. .base_1_reg = 0x0041,
  230. .poll_reg = 0x30,
  231. .host_int_enable = UP_LD_HOST_INT_MASK | DN_LD_HOST_INT_MASK,
  232. .status_reg_0 = 0x60,
  233. .status_reg_1 = 0x61,
  234. .sdio_int_mask = 0x3f,
  235. .data_port_mask = 0x0000fffe,
  236. .max_mp_regs = 64,
  237. .rd_bitmap_l = 0x04,
  238. .rd_bitmap_u = 0x05,
  239. .wr_bitmap_l = 0x06,
  240. .wr_bitmap_u = 0x07,
  241. .rd_len_p0_l = 0x08,
  242. .rd_len_p0_u = 0x09,
  243. .card_misc_cfg_reg = 0x6c,
  244. };
  245. static const struct mwifiex_sdio_card_reg mwifiex_reg_sd8897 = {
  246. .start_rd_port = 0,
  247. .start_wr_port = 0,
  248. .base_0_reg = 0x60,
  249. .base_1_reg = 0x61,
  250. .poll_reg = 0x50,
  251. .host_int_enable = UP_LD_HOST_INT_MASK | DN_LD_HOST_INT_MASK |
  252. CMD_PORT_UPLD_INT_MASK | CMD_PORT_DNLD_INT_MASK,
  253. .status_reg_0 = 0xc0,
  254. .status_reg_1 = 0xc1,
  255. .sdio_int_mask = 0xff,
  256. .data_port_mask = 0xffffffff,
  257. .max_mp_regs = 184,
  258. .rd_bitmap_l = 0x04,
  259. .rd_bitmap_u = 0x05,
  260. .rd_bitmap_1l = 0x06,
  261. .rd_bitmap_1u = 0x07,
  262. .wr_bitmap_l = 0x08,
  263. .wr_bitmap_u = 0x09,
  264. .wr_bitmap_1l = 0x0a,
  265. .wr_bitmap_1u = 0x0b,
  266. .rd_len_p0_l = 0x0c,
  267. .rd_len_p0_u = 0x0d,
  268. .card_misc_cfg_reg = 0xcc,
  269. .fw_dump_ctrl = 0xe2,
  270. .fw_dump_start = 0xe3,
  271. .fw_dump_end = 0xea,
  272. };
  273. static const struct mwifiex_sdio_device mwifiex_sdio_sd8786 = {
  274. .firmware = SD8786_DEFAULT_FW_NAME,
  275. .reg = &mwifiex_reg_sd87xx,
  276. .max_ports = 16,
  277. .mp_agg_pkt_limit = 8,
  278. .supports_sdio_new_mode = false,
  279. .has_control_mask = true,
  280. .tx_buf_size = MWIFIEX_TX_DATA_BUF_SIZE_2K,
  281. .mp_tx_agg_buf_size = MWIFIEX_MP_AGGR_BUF_SIZE_16K,
  282. .mp_rx_agg_buf_size = MWIFIEX_MP_AGGR_BUF_SIZE_16K,
  283. .supports_fw_dump = false,
  284. };
  285. static const struct mwifiex_sdio_device mwifiex_sdio_sd8787 = {
  286. .firmware = SD8787_DEFAULT_FW_NAME,
  287. .reg = &mwifiex_reg_sd87xx,
  288. .max_ports = 16,
  289. .mp_agg_pkt_limit = 8,
  290. .supports_sdio_new_mode = false,
  291. .has_control_mask = true,
  292. .tx_buf_size = MWIFIEX_TX_DATA_BUF_SIZE_2K,
  293. .mp_tx_agg_buf_size = MWIFIEX_MP_AGGR_BUF_SIZE_16K,
  294. .mp_rx_agg_buf_size = MWIFIEX_MP_AGGR_BUF_SIZE_16K,
  295. .supports_fw_dump = false,
  296. };
  297. static const struct mwifiex_sdio_device mwifiex_sdio_sd8797 = {
  298. .firmware = SD8797_DEFAULT_FW_NAME,
  299. .reg = &mwifiex_reg_sd87xx,
  300. .max_ports = 16,
  301. .mp_agg_pkt_limit = 8,
  302. .supports_sdio_new_mode = false,
  303. .has_control_mask = true,
  304. .tx_buf_size = MWIFIEX_TX_DATA_BUF_SIZE_2K,
  305. .mp_tx_agg_buf_size = MWIFIEX_MP_AGGR_BUF_SIZE_16K,
  306. .mp_rx_agg_buf_size = MWIFIEX_MP_AGGR_BUF_SIZE_16K,
  307. .supports_fw_dump = false,
  308. };
  309. static const struct mwifiex_sdio_device mwifiex_sdio_sd8897 = {
  310. .firmware = SD8897_DEFAULT_FW_NAME,
  311. .reg = &mwifiex_reg_sd8897,
  312. .max_ports = 32,
  313. .mp_agg_pkt_limit = 16,
  314. .supports_sdio_new_mode = true,
  315. .has_control_mask = false,
  316. .tx_buf_size = MWIFIEX_TX_DATA_BUF_SIZE_4K,
  317. .mp_tx_agg_buf_size = MWIFIEX_MP_AGGR_BUF_SIZE_32K,
  318. .mp_rx_agg_buf_size = MWIFIEX_MP_AGGR_BUF_SIZE_32K,
  319. .supports_fw_dump = true,
  320. };
  321. /*
  322. * .cmdrsp_complete handler
  323. */
  324. static inline int mwifiex_sdio_cmdrsp_complete(struct mwifiex_adapter *adapter,
  325. struct sk_buff *skb)
  326. {
  327. dev_kfree_skb_any(skb);
  328. return 0;
  329. }
  330. /*
  331. * .event_complete handler
  332. */
  333. static inline int mwifiex_sdio_event_complete(struct mwifiex_adapter *adapter,
  334. struct sk_buff *skb)
  335. {
  336. dev_kfree_skb_any(skb);
  337. return 0;
  338. }
  339. static inline bool
  340. mp_rx_aggr_port_limit_reached(struct sdio_mmc_card *card)
  341. {
  342. u8 tmp;
  343. if (card->curr_rd_port < card->mpa_rx.start_port) {
  344. if (card->supports_sdio_new_mode)
  345. tmp = card->mp_end_port >> 1;
  346. else
  347. tmp = card->mp_agg_pkt_limit;
  348. if (((card->max_ports - card->mpa_rx.start_port) +
  349. card->curr_rd_port) >= tmp)
  350. return true;
  351. }
  352. if (!card->supports_sdio_new_mode)
  353. return false;
  354. if ((card->curr_rd_port - card->mpa_rx.start_port) >=
  355. (card->mp_end_port >> 1))
  356. return true;
  357. return false;
  358. }
  359. static inline bool
  360. mp_tx_aggr_port_limit_reached(struct sdio_mmc_card *card)
  361. {
  362. u16 tmp;
  363. if (card->curr_wr_port < card->mpa_tx.start_port) {
  364. if (card->supports_sdio_new_mode)
  365. tmp = card->mp_end_port >> 1;
  366. else
  367. tmp = card->mp_agg_pkt_limit;
  368. if (((card->max_ports - card->mpa_tx.start_port) +
  369. card->curr_wr_port) >= tmp)
  370. return true;
  371. }
  372. if (!card->supports_sdio_new_mode)
  373. return false;
  374. if ((card->curr_wr_port - card->mpa_tx.start_port) >=
  375. (card->mp_end_port >> 1))
  376. return true;
  377. return false;
  378. }
  379. /* Prepare to copy current packet from card to SDIO Rx aggregation buffer */
  380. static inline void mp_rx_aggr_setup(struct sdio_mmc_card *card,
  381. struct sk_buff *skb, u8 port)
  382. {
  383. card->mpa_rx.buf_len += skb->len;
  384. if (!card->mpa_rx.pkt_cnt)
  385. card->mpa_rx.start_port = port;
  386. if (card->supports_sdio_new_mode) {
  387. card->mpa_rx.ports |= (1 << port);
  388. } else {
  389. if (card->mpa_rx.start_port <= port)
  390. card->mpa_rx.ports |= 1 << (card->mpa_rx.pkt_cnt);
  391. else
  392. card->mpa_rx.ports |= 1 << (card->mpa_rx.pkt_cnt + 1);
  393. }
  394. card->mpa_rx.skb_arr[card->mpa_rx.pkt_cnt] = skb;
  395. card->mpa_rx.len_arr[card->mpa_rx.pkt_cnt] = skb->len;
  396. card->mpa_rx.pkt_cnt++;
  397. }
  398. #endif /* _MWIFIEX_SDIO_H */