vmxnet3_drv.c 88 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377
  1. /*
  2. * Linux driver for VMware's vmxnet3 ethernet NIC.
  3. *
  4. * Copyright (C) 2008-2009, VMware, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; version 2 of the License and no later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  13. * NON INFRINGEMENT. See the GNU General Public License for more
  14. * details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
  19. *
  20. * The full GNU General Public License is included in this distribution in
  21. * the file called "COPYING".
  22. *
  23. * Maintained by: Shreyas Bhatewara <pv-drivers@vmware.com>
  24. *
  25. */
  26. #include <linux/module.h>
  27. #include <net/ip6_checksum.h>
  28. #include "vmxnet3_int.h"
  29. char vmxnet3_driver_name[] = "vmxnet3";
  30. #define VMXNET3_DRIVER_DESC "VMware vmxnet3 virtual NIC driver"
  31. /*
  32. * PCI Device ID Table
  33. * Last entry must be all 0s
  34. */
  35. static const struct pci_device_id vmxnet3_pciid_table[] = {
  36. {PCI_VDEVICE(VMWARE, PCI_DEVICE_ID_VMWARE_VMXNET3)},
  37. {0}
  38. };
  39. MODULE_DEVICE_TABLE(pci, vmxnet3_pciid_table);
  40. static int enable_mq = 1;
  41. static void
  42. vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac);
  43. /*
  44. * Enable/Disable the given intr
  45. */
  46. static void
  47. vmxnet3_enable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  48. {
  49. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 0);
  50. }
  51. static void
  52. vmxnet3_disable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  53. {
  54. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 1);
  55. }
  56. /*
  57. * Enable/Disable all intrs used by the device
  58. */
  59. static void
  60. vmxnet3_enable_all_intrs(struct vmxnet3_adapter *adapter)
  61. {
  62. int i;
  63. for (i = 0; i < adapter->intr.num_intrs; i++)
  64. vmxnet3_enable_intr(adapter, i);
  65. adapter->shared->devRead.intrConf.intrCtrl &=
  66. cpu_to_le32(~VMXNET3_IC_DISABLE_ALL);
  67. }
  68. static void
  69. vmxnet3_disable_all_intrs(struct vmxnet3_adapter *adapter)
  70. {
  71. int i;
  72. adapter->shared->devRead.intrConf.intrCtrl |=
  73. cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  74. for (i = 0; i < adapter->intr.num_intrs; i++)
  75. vmxnet3_disable_intr(adapter, i);
  76. }
  77. static void
  78. vmxnet3_ack_events(struct vmxnet3_adapter *adapter, u32 events)
  79. {
  80. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_ECR, events);
  81. }
  82. static bool
  83. vmxnet3_tq_stopped(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  84. {
  85. return tq->stopped;
  86. }
  87. static void
  88. vmxnet3_tq_start(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  89. {
  90. tq->stopped = false;
  91. netif_start_subqueue(adapter->netdev, tq - adapter->tx_queue);
  92. }
  93. static void
  94. vmxnet3_tq_wake(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  95. {
  96. tq->stopped = false;
  97. netif_wake_subqueue(adapter->netdev, (tq - adapter->tx_queue));
  98. }
  99. static void
  100. vmxnet3_tq_stop(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  101. {
  102. tq->stopped = true;
  103. tq->num_stop++;
  104. netif_stop_subqueue(adapter->netdev, (tq - adapter->tx_queue));
  105. }
  106. /*
  107. * Check the link state. This may start or stop the tx queue.
  108. */
  109. static void
  110. vmxnet3_check_link(struct vmxnet3_adapter *adapter, bool affectTxQueue)
  111. {
  112. u32 ret;
  113. int i;
  114. unsigned long flags;
  115. spin_lock_irqsave(&adapter->cmd_lock, flags);
  116. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_GET_LINK);
  117. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  118. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  119. adapter->link_speed = ret >> 16;
  120. if (ret & 1) { /* Link is up. */
  121. netdev_info(adapter->netdev, "NIC Link is Up %d Mbps\n",
  122. adapter->link_speed);
  123. netif_carrier_on(adapter->netdev);
  124. if (affectTxQueue) {
  125. for (i = 0; i < adapter->num_tx_queues; i++)
  126. vmxnet3_tq_start(&adapter->tx_queue[i],
  127. adapter);
  128. }
  129. } else {
  130. netdev_info(adapter->netdev, "NIC Link is Down\n");
  131. netif_carrier_off(adapter->netdev);
  132. if (affectTxQueue) {
  133. for (i = 0; i < adapter->num_tx_queues; i++)
  134. vmxnet3_tq_stop(&adapter->tx_queue[i], adapter);
  135. }
  136. }
  137. }
  138. static void
  139. vmxnet3_process_events(struct vmxnet3_adapter *adapter)
  140. {
  141. int i;
  142. unsigned long flags;
  143. u32 events = le32_to_cpu(adapter->shared->ecr);
  144. if (!events)
  145. return;
  146. vmxnet3_ack_events(adapter, events);
  147. /* Check if link state has changed */
  148. if (events & VMXNET3_ECR_LINK)
  149. vmxnet3_check_link(adapter, true);
  150. /* Check if there is an error on xmit/recv queues */
  151. if (events & (VMXNET3_ECR_TQERR | VMXNET3_ECR_RQERR)) {
  152. spin_lock_irqsave(&adapter->cmd_lock, flags);
  153. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  154. VMXNET3_CMD_GET_QUEUE_STATUS);
  155. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  156. for (i = 0; i < adapter->num_tx_queues; i++)
  157. if (adapter->tqd_start[i].status.stopped)
  158. dev_err(&adapter->netdev->dev,
  159. "%s: tq[%d] error 0x%x\n",
  160. adapter->netdev->name, i, le32_to_cpu(
  161. adapter->tqd_start[i].status.error));
  162. for (i = 0; i < adapter->num_rx_queues; i++)
  163. if (adapter->rqd_start[i].status.stopped)
  164. dev_err(&adapter->netdev->dev,
  165. "%s: rq[%d] error 0x%x\n",
  166. adapter->netdev->name, i,
  167. adapter->rqd_start[i].status.error);
  168. schedule_work(&adapter->work);
  169. }
  170. }
  171. #ifdef __BIG_ENDIAN_BITFIELD
  172. /*
  173. * The device expects the bitfields in shared structures to be written in
  174. * little endian. When CPU is big endian, the following routines are used to
  175. * correctly read and write into ABI.
  176. * The general technique used here is : double word bitfields are defined in
  177. * opposite order for big endian architecture. Then before reading them in
  178. * driver the complete double word is translated using le32_to_cpu. Similarly
  179. * After the driver writes into bitfields, cpu_to_le32 is used to translate the
  180. * double words into required format.
  181. * In order to avoid touching bits in shared structure more than once, temporary
  182. * descriptors are used. These are passed as srcDesc to following functions.
  183. */
  184. static void vmxnet3_RxDescToCPU(const struct Vmxnet3_RxDesc *srcDesc,
  185. struct Vmxnet3_RxDesc *dstDesc)
  186. {
  187. u32 *src = (u32 *)srcDesc + 2;
  188. u32 *dst = (u32 *)dstDesc + 2;
  189. dstDesc->addr = le64_to_cpu(srcDesc->addr);
  190. *dst = le32_to_cpu(*src);
  191. dstDesc->ext1 = le32_to_cpu(srcDesc->ext1);
  192. }
  193. static void vmxnet3_TxDescToLe(const struct Vmxnet3_TxDesc *srcDesc,
  194. struct Vmxnet3_TxDesc *dstDesc)
  195. {
  196. int i;
  197. u32 *src = (u32 *)(srcDesc + 1);
  198. u32 *dst = (u32 *)(dstDesc + 1);
  199. /* Working backwards so that the gen bit is set at the end. */
  200. for (i = 2; i > 0; i--) {
  201. src--;
  202. dst--;
  203. *dst = cpu_to_le32(*src);
  204. }
  205. }
  206. static void vmxnet3_RxCompToCPU(const struct Vmxnet3_RxCompDesc *srcDesc,
  207. struct Vmxnet3_RxCompDesc *dstDesc)
  208. {
  209. int i = 0;
  210. u32 *src = (u32 *)srcDesc;
  211. u32 *dst = (u32 *)dstDesc;
  212. for (i = 0; i < sizeof(struct Vmxnet3_RxCompDesc) / sizeof(u32); i++) {
  213. *dst = le32_to_cpu(*src);
  214. src++;
  215. dst++;
  216. }
  217. }
  218. /* Used to read bitfield values from double words. */
  219. static u32 get_bitfield32(const __le32 *bitfield, u32 pos, u32 size)
  220. {
  221. u32 temp = le32_to_cpu(*bitfield);
  222. u32 mask = ((1 << size) - 1) << pos;
  223. temp &= mask;
  224. temp >>= pos;
  225. return temp;
  226. }
  227. #endif /* __BIG_ENDIAN_BITFIELD */
  228. #ifdef __BIG_ENDIAN_BITFIELD
  229. # define VMXNET3_TXDESC_GET_GEN(txdesc) get_bitfield32(((const __le32 *) \
  230. txdesc) + VMXNET3_TXD_GEN_DWORD_SHIFT, \
  231. VMXNET3_TXD_GEN_SHIFT, VMXNET3_TXD_GEN_SIZE)
  232. # define VMXNET3_TXDESC_GET_EOP(txdesc) get_bitfield32(((const __le32 *) \
  233. txdesc) + VMXNET3_TXD_EOP_DWORD_SHIFT, \
  234. VMXNET3_TXD_EOP_SHIFT, VMXNET3_TXD_EOP_SIZE)
  235. # define VMXNET3_TCD_GET_GEN(tcd) get_bitfield32(((const __le32 *)tcd) + \
  236. VMXNET3_TCD_GEN_DWORD_SHIFT, VMXNET3_TCD_GEN_SHIFT, \
  237. VMXNET3_TCD_GEN_SIZE)
  238. # define VMXNET3_TCD_GET_TXIDX(tcd) get_bitfield32((const __le32 *)tcd, \
  239. VMXNET3_TCD_TXIDX_SHIFT, VMXNET3_TCD_TXIDX_SIZE)
  240. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) do { \
  241. (dstrcd) = (tmp); \
  242. vmxnet3_RxCompToCPU((rcd), (tmp)); \
  243. } while (0)
  244. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) do { \
  245. (dstrxd) = (tmp); \
  246. vmxnet3_RxDescToCPU((rxd), (tmp)); \
  247. } while (0)
  248. #else
  249. # define VMXNET3_TXDESC_GET_GEN(txdesc) ((txdesc)->gen)
  250. # define VMXNET3_TXDESC_GET_EOP(txdesc) ((txdesc)->eop)
  251. # define VMXNET3_TCD_GET_GEN(tcd) ((tcd)->gen)
  252. # define VMXNET3_TCD_GET_TXIDX(tcd) ((tcd)->txdIdx)
  253. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) (dstrcd) = (rcd)
  254. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) (dstrxd) = (rxd)
  255. #endif /* __BIG_ENDIAN_BITFIELD */
  256. static void
  257. vmxnet3_unmap_tx_buf(struct vmxnet3_tx_buf_info *tbi,
  258. struct pci_dev *pdev)
  259. {
  260. if (tbi->map_type == VMXNET3_MAP_SINGLE)
  261. dma_unmap_single(&pdev->dev, tbi->dma_addr, tbi->len,
  262. PCI_DMA_TODEVICE);
  263. else if (tbi->map_type == VMXNET3_MAP_PAGE)
  264. dma_unmap_page(&pdev->dev, tbi->dma_addr, tbi->len,
  265. PCI_DMA_TODEVICE);
  266. else
  267. BUG_ON(tbi->map_type != VMXNET3_MAP_NONE);
  268. tbi->map_type = VMXNET3_MAP_NONE; /* to help debugging */
  269. }
  270. static int
  271. vmxnet3_unmap_pkt(u32 eop_idx, struct vmxnet3_tx_queue *tq,
  272. struct pci_dev *pdev, struct vmxnet3_adapter *adapter)
  273. {
  274. struct sk_buff *skb;
  275. int entries = 0;
  276. /* no out of order completion */
  277. BUG_ON(tq->buf_info[eop_idx].sop_idx != tq->tx_ring.next2comp);
  278. BUG_ON(VMXNET3_TXDESC_GET_EOP(&(tq->tx_ring.base[eop_idx].txd)) != 1);
  279. skb = tq->buf_info[eop_idx].skb;
  280. BUG_ON(skb == NULL);
  281. tq->buf_info[eop_idx].skb = NULL;
  282. VMXNET3_INC_RING_IDX_ONLY(eop_idx, tq->tx_ring.size);
  283. while (tq->tx_ring.next2comp != eop_idx) {
  284. vmxnet3_unmap_tx_buf(tq->buf_info + tq->tx_ring.next2comp,
  285. pdev);
  286. /* update next2comp w/o tx_lock. Since we are marking more,
  287. * instead of less, tx ring entries avail, the worst case is
  288. * that the tx routine incorrectly re-queues a pkt due to
  289. * insufficient tx ring entries.
  290. */
  291. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  292. entries++;
  293. }
  294. dev_kfree_skb_any(skb);
  295. return entries;
  296. }
  297. static int
  298. vmxnet3_tq_tx_complete(struct vmxnet3_tx_queue *tq,
  299. struct vmxnet3_adapter *adapter)
  300. {
  301. int completed = 0;
  302. union Vmxnet3_GenericDesc *gdesc;
  303. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  304. while (VMXNET3_TCD_GET_GEN(&gdesc->tcd) == tq->comp_ring.gen) {
  305. completed += vmxnet3_unmap_pkt(VMXNET3_TCD_GET_TXIDX(
  306. &gdesc->tcd), tq, adapter->pdev,
  307. adapter);
  308. vmxnet3_comp_ring_adv_next2proc(&tq->comp_ring);
  309. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  310. }
  311. if (completed) {
  312. spin_lock(&tq->tx_lock);
  313. if (unlikely(vmxnet3_tq_stopped(tq, adapter) &&
  314. vmxnet3_cmd_ring_desc_avail(&tq->tx_ring) >
  315. VMXNET3_WAKE_QUEUE_THRESHOLD(tq) &&
  316. netif_carrier_ok(adapter->netdev))) {
  317. vmxnet3_tq_wake(tq, adapter);
  318. }
  319. spin_unlock(&tq->tx_lock);
  320. }
  321. return completed;
  322. }
  323. static void
  324. vmxnet3_tq_cleanup(struct vmxnet3_tx_queue *tq,
  325. struct vmxnet3_adapter *adapter)
  326. {
  327. int i;
  328. while (tq->tx_ring.next2comp != tq->tx_ring.next2fill) {
  329. struct vmxnet3_tx_buf_info *tbi;
  330. tbi = tq->buf_info + tq->tx_ring.next2comp;
  331. vmxnet3_unmap_tx_buf(tbi, adapter->pdev);
  332. if (tbi->skb) {
  333. dev_kfree_skb_any(tbi->skb);
  334. tbi->skb = NULL;
  335. }
  336. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  337. }
  338. /* sanity check, verify all buffers are indeed unmapped and freed */
  339. for (i = 0; i < tq->tx_ring.size; i++) {
  340. BUG_ON(tq->buf_info[i].skb != NULL ||
  341. tq->buf_info[i].map_type != VMXNET3_MAP_NONE);
  342. }
  343. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  344. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  345. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  346. tq->comp_ring.next2proc = 0;
  347. }
  348. static void
  349. vmxnet3_tq_destroy(struct vmxnet3_tx_queue *tq,
  350. struct vmxnet3_adapter *adapter)
  351. {
  352. if (tq->tx_ring.base) {
  353. dma_free_coherent(&adapter->pdev->dev, tq->tx_ring.size *
  354. sizeof(struct Vmxnet3_TxDesc),
  355. tq->tx_ring.base, tq->tx_ring.basePA);
  356. tq->tx_ring.base = NULL;
  357. }
  358. if (tq->data_ring.base) {
  359. dma_free_coherent(&adapter->pdev->dev, tq->data_ring.size *
  360. sizeof(struct Vmxnet3_TxDataDesc),
  361. tq->data_ring.base, tq->data_ring.basePA);
  362. tq->data_ring.base = NULL;
  363. }
  364. if (tq->comp_ring.base) {
  365. dma_free_coherent(&adapter->pdev->dev, tq->comp_ring.size *
  366. sizeof(struct Vmxnet3_TxCompDesc),
  367. tq->comp_ring.base, tq->comp_ring.basePA);
  368. tq->comp_ring.base = NULL;
  369. }
  370. if (tq->buf_info) {
  371. dma_free_coherent(&adapter->pdev->dev,
  372. tq->tx_ring.size * sizeof(tq->buf_info[0]),
  373. tq->buf_info, tq->buf_info_pa);
  374. tq->buf_info = NULL;
  375. }
  376. }
  377. /* Destroy all tx queues */
  378. void
  379. vmxnet3_tq_destroy_all(struct vmxnet3_adapter *adapter)
  380. {
  381. int i;
  382. for (i = 0; i < adapter->num_tx_queues; i++)
  383. vmxnet3_tq_destroy(&adapter->tx_queue[i], adapter);
  384. }
  385. static void
  386. vmxnet3_tq_init(struct vmxnet3_tx_queue *tq,
  387. struct vmxnet3_adapter *adapter)
  388. {
  389. int i;
  390. /* reset the tx ring contents to 0 and reset the tx ring states */
  391. memset(tq->tx_ring.base, 0, tq->tx_ring.size *
  392. sizeof(struct Vmxnet3_TxDesc));
  393. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  394. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  395. memset(tq->data_ring.base, 0, tq->data_ring.size *
  396. sizeof(struct Vmxnet3_TxDataDesc));
  397. /* reset the tx comp ring contents to 0 and reset comp ring states */
  398. memset(tq->comp_ring.base, 0, tq->comp_ring.size *
  399. sizeof(struct Vmxnet3_TxCompDesc));
  400. tq->comp_ring.next2proc = 0;
  401. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  402. /* reset the bookkeeping data */
  403. memset(tq->buf_info, 0, sizeof(tq->buf_info[0]) * tq->tx_ring.size);
  404. for (i = 0; i < tq->tx_ring.size; i++)
  405. tq->buf_info[i].map_type = VMXNET3_MAP_NONE;
  406. /* stats are not reset */
  407. }
  408. static int
  409. vmxnet3_tq_create(struct vmxnet3_tx_queue *tq,
  410. struct vmxnet3_adapter *adapter)
  411. {
  412. size_t sz;
  413. BUG_ON(tq->tx_ring.base || tq->data_ring.base ||
  414. tq->comp_ring.base || tq->buf_info);
  415. tq->tx_ring.base = dma_alloc_coherent(&adapter->pdev->dev,
  416. tq->tx_ring.size * sizeof(struct Vmxnet3_TxDesc),
  417. &tq->tx_ring.basePA, GFP_KERNEL);
  418. if (!tq->tx_ring.base) {
  419. netdev_err(adapter->netdev, "failed to allocate tx ring\n");
  420. goto err;
  421. }
  422. tq->data_ring.base = dma_alloc_coherent(&adapter->pdev->dev,
  423. tq->data_ring.size * sizeof(struct Vmxnet3_TxDataDesc),
  424. &tq->data_ring.basePA, GFP_KERNEL);
  425. if (!tq->data_ring.base) {
  426. netdev_err(adapter->netdev, "failed to allocate data ring\n");
  427. goto err;
  428. }
  429. tq->comp_ring.base = dma_alloc_coherent(&adapter->pdev->dev,
  430. tq->comp_ring.size * sizeof(struct Vmxnet3_TxCompDesc),
  431. &tq->comp_ring.basePA, GFP_KERNEL);
  432. if (!tq->comp_ring.base) {
  433. netdev_err(adapter->netdev, "failed to allocate tx comp ring\n");
  434. goto err;
  435. }
  436. sz = tq->tx_ring.size * sizeof(tq->buf_info[0]);
  437. tq->buf_info = dma_zalloc_coherent(&adapter->pdev->dev, sz,
  438. &tq->buf_info_pa, GFP_KERNEL);
  439. if (!tq->buf_info)
  440. goto err;
  441. return 0;
  442. err:
  443. vmxnet3_tq_destroy(tq, adapter);
  444. return -ENOMEM;
  445. }
  446. static void
  447. vmxnet3_tq_cleanup_all(struct vmxnet3_adapter *adapter)
  448. {
  449. int i;
  450. for (i = 0; i < adapter->num_tx_queues; i++)
  451. vmxnet3_tq_cleanup(&adapter->tx_queue[i], adapter);
  452. }
  453. /*
  454. * starting from ring->next2fill, allocate rx buffers for the given ring
  455. * of the rx queue and update the rx desc. stop after @num_to_alloc buffers
  456. * are allocated or allocation fails
  457. */
  458. static int
  459. vmxnet3_rq_alloc_rx_buf(struct vmxnet3_rx_queue *rq, u32 ring_idx,
  460. int num_to_alloc, struct vmxnet3_adapter *adapter)
  461. {
  462. int num_allocated = 0;
  463. struct vmxnet3_rx_buf_info *rbi_base = rq->buf_info[ring_idx];
  464. struct vmxnet3_cmd_ring *ring = &rq->rx_ring[ring_idx];
  465. u32 val;
  466. while (num_allocated <= num_to_alloc) {
  467. struct vmxnet3_rx_buf_info *rbi;
  468. union Vmxnet3_GenericDesc *gd;
  469. rbi = rbi_base + ring->next2fill;
  470. gd = ring->base + ring->next2fill;
  471. if (rbi->buf_type == VMXNET3_RX_BUF_SKB) {
  472. if (rbi->skb == NULL) {
  473. rbi->skb = __netdev_alloc_skb_ip_align(adapter->netdev,
  474. rbi->len,
  475. GFP_KERNEL);
  476. if (unlikely(rbi->skb == NULL)) {
  477. rq->stats.rx_buf_alloc_failure++;
  478. break;
  479. }
  480. rbi->dma_addr = dma_map_single(
  481. &adapter->pdev->dev,
  482. rbi->skb->data, rbi->len,
  483. PCI_DMA_FROMDEVICE);
  484. } else {
  485. /* rx buffer skipped by the device */
  486. }
  487. val = VMXNET3_RXD_BTYPE_HEAD << VMXNET3_RXD_BTYPE_SHIFT;
  488. } else {
  489. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_PAGE ||
  490. rbi->len != PAGE_SIZE);
  491. if (rbi->page == NULL) {
  492. rbi->page = alloc_page(GFP_ATOMIC);
  493. if (unlikely(rbi->page == NULL)) {
  494. rq->stats.rx_buf_alloc_failure++;
  495. break;
  496. }
  497. rbi->dma_addr = dma_map_page(
  498. &adapter->pdev->dev,
  499. rbi->page, 0, PAGE_SIZE,
  500. PCI_DMA_FROMDEVICE);
  501. } else {
  502. /* rx buffers skipped by the device */
  503. }
  504. val = VMXNET3_RXD_BTYPE_BODY << VMXNET3_RXD_BTYPE_SHIFT;
  505. }
  506. BUG_ON(rbi->dma_addr == 0);
  507. gd->rxd.addr = cpu_to_le64(rbi->dma_addr);
  508. gd->dword[2] = cpu_to_le32((!ring->gen << VMXNET3_RXD_GEN_SHIFT)
  509. | val | rbi->len);
  510. /* Fill the last buffer but dont mark it ready, or else the
  511. * device will think that the queue is full */
  512. if (num_allocated == num_to_alloc)
  513. break;
  514. gd->dword[2] |= cpu_to_le32(ring->gen << VMXNET3_RXD_GEN_SHIFT);
  515. num_allocated++;
  516. vmxnet3_cmd_ring_adv_next2fill(ring);
  517. }
  518. netdev_dbg(adapter->netdev,
  519. "alloc_rx_buf: %d allocated, next2fill %u, next2comp %u\n",
  520. num_allocated, ring->next2fill, ring->next2comp);
  521. /* so that the device can distinguish a full ring and an empty ring */
  522. BUG_ON(num_allocated != 0 && ring->next2fill == ring->next2comp);
  523. return num_allocated;
  524. }
  525. static void
  526. vmxnet3_append_frag(struct sk_buff *skb, struct Vmxnet3_RxCompDesc *rcd,
  527. struct vmxnet3_rx_buf_info *rbi)
  528. {
  529. struct skb_frag_struct *frag = skb_shinfo(skb)->frags +
  530. skb_shinfo(skb)->nr_frags;
  531. BUG_ON(skb_shinfo(skb)->nr_frags >= MAX_SKB_FRAGS);
  532. __skb_frag_set_page(frag, rbi->page);
  533. frag->page_offset = 0;
  534. skb_frag_size_set(frag, rcd->len);
  535. skb->data_len += rcd->len;
  536. skb->truesize += PAGE_SIZE;
  537. skb_shinfo(skb)->nr_frags++;
  538. }
  539. static void
  540. vmxnet3_map_pkt(struct sk_buff *skb, struct vmxnet3_tx_ctx *ctx,
  541. struct vmxnet3_tx_queue *tq, struct pci_dev *pdev,
  542. struct vmxnet3_adapter *adapter)
  543. {
  544. u32 dw2, len;
  545. unsigned long buf_offset;
  546. int i;
  547. union Vmxnet3_GenericDesc *gdesc;
  548. struct vmxnet3_tx_buf_info *tbi = NULL;
  549. BUG_ON(ctx->copy_size > skb_headlen(skb));
  550. /* use the previous gen bit for the SOP desc */
  551. dw2 = (tq->tx_ring.gen ^ 0x1) << VMXNET3_TXD_GEN_SHIFT;
  552. ctx->sop_txd = tq->tx_ring.base + tq->tx_ring.next2fill;
  553. gdesc = ctx->sop_txd; /* both loops below can be skipped */
  554. /* no need to map the buffer if headers are copied */
  555. if (ctx->copy_size) {
  556. ctx->sop_txd->txd.addr = cpu_to_le64(tq->data_ring.basePA +
  557. tq->tx_ring.next2fill *
  558. sizeof(struct Vmxnet3_TxDataDesc));
  559. ctx->sop_txd->dword[2] = cpu_to_le32(dw2 | ctx->copy_size);
  560. ctx->sop_txd->dword[3] = 0;
  561. tbi = tq->buf_info + tq->tx_ring.next2fill;
  562. tbi->map_type = VMXNET3_MAP_NONE;
  563. netdev_dbg(adapter->netdev,
  564. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  565. tq->tx_ring.next2fill,
  566. le64_to_cpu(ctx->sop_txd->txd.addr),
  567. ctx->sop_txd->dword[2], ctx->sop_txd->dword[3]);
  568. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  569. /* use the right gen for non-SOP desc */
  570. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  571. }
  572. /* linear part can use multiple tx desc if it's big */
  573. len = skb_headlen(skb) - ctx->copy_size;
  574. buf_offset = ctx->copy_size;
  575. while (len) {
  576. u32 buf_size;
  577. if (len < VMXNET3_MAX_TX_BUF_SIZE) {
  578. buf_size = len;
  579. dw2 |= len;
  580. } else {
  581. buf_size = VMXNET3_MAX_TX_BUF_SIZE;
  582. /* spec says that for TxDesc.len, 0 == 2^14 */
  583. }
  584. tbi = tq->buf_info + tq->tx_ring.next2fill;
  585. tbi->map_type = VMXNET3_MAP_SINGLE;
  586. tbi->dma_addr = dma_map_single(&adapter->pdev->dev,
  587. skb->data + buf_offset, buf_size,
  588. PCI_DMA_TODEVICE);
  589. tbi->len = buf_size;
  590. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  591. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  592. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  593. gdesc->dword[2] = cpu_to_le32(dw2);
  594. gdesc->dword[3] = 0;
  595. netdev_dbg(adapter->netdev,
  596. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  597. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  598. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  599. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  600. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  601. len -= buf_size;
  602. buf_offset += buf_size;
  603. }
  604. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  605. const struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[i];
  606. u32 buf_size;
  607. buf_offset = 0;
  608. len = skb_frag_size(frag);
  609. while (len) {
  610. tbi = tq->buf_info + tq->tx_ring.next2fill;
  611. if (len < VMXNET3_MAX_TX_BUF_SIZE) {
  612. buf_size = len;
  613. dw2 |= len;
  614. } else {
  615. buf_size = VMXNET3_MAX_TX_BUF_SIZE;
  616. /* spec says that for TxDesc.len, 0 == 2^14 */
  617. }
  618. tbi->map_type = VMXNET3_MAP_PAGE;
  619. tbi->dma_addr = skb_frag_dma_map(&adapter->pdev->dev, frag,
  620. buf_offset, buf_size,
  621. DMA_TO_DEVICE);
  622. tbi->len = buf_size;
  623. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  624. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  625. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  626. gdesc->dword[2] = cpu_to_le32(dw2);
  627. gdesc->dword[3] = 0;
  628. netdev_dbg(adapter->netdev,
  629. "txd[%u]: 0x%llx %u %u\n",
  630. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  631. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  632. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  633. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  634. len -= buf_size;
  635. buf_offset += buf_size;
  636. }
  637. }
  638. ctx->eop_txd = gdesc;
  639. /* set the last buf_info for the pkt */
  640. tbi->skb = skb;
  641. tbi->sop_idx = ctx->sop_txd - tq->tx_ring.base;
  642. }
  643. /* Init all tx queues */
  644. static void
  645. vmxnet3_tq_init_all(struct vmxnet3_adapter *adapter)
  646. {
  647. int i;
  648. for (i = 0; i < adapter->num_tx_queues; i++)
  649. vmxnet3_tq_init(&adapter->tx_queue[i], adapter);
  650. }
  651. /*
  652. * parse and copy relevant protocol headers:
  653. * For a tso pkt, relevant headers are L2/3/4 including options
  654. * For a pkt requesting csum offloading, they are L2/3 and may include L4
  655. * if it's a TCP/UDP pkt
  656. *
  657. * Returns:
  658. * -1: error happens during parsing
  659. * 0: protocol headers parsed, but too big to be copied
  660. * 1: protocol headers parsed and copied
  661. *
  662. * Other effects:
  663. * 1. related *ctx fields are updated.
  664. * 2. ctx->copy_size is # of bytes copied
  665. * 3. the portion copied is guaranteed to be in the linear part
  666. *
  667. */
  668. static int
  669. vmxnet3_parse_and_copy_hdr(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  670. struct vmxnet3_tx_ctx *ctx,
  671. struct vmxnet3_adapter *adapter)
  672. {
  673. struct Vmxnet3_TxDataDesc *tdd;
  674. if (ctx->mss) { /* TSO */
  675. ctx->eth_ip_hdr_size = skb_transport_offset(skb);
  676. ctx->l4_hdr_size = tcp_hdrlen(skb);
  677. ctx->copy_size = ctx->eth_ip_hdr_size + ctx->l4_hdr_size;
  678. } else {
  679. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  680. ctx->eth_ip_hdr_size = skb_checksum_start_offset(skb);
  681. if (ctx->ipv4) {
  682. const struct iphdr *iph = ip_hdr(skb);
  683. if (iph->protocol == IPPROTO_TCP)
  684. ctx->l4_hdr_size = tcp_hdrlen(skb);
  685. else if (iph->protocol == IPPROTO_UDP)
  686. ctx->l4_hdr_size = sizeof(struct udphdr);
  687. else
  688. ctx->l4_hdr_size = 0;
  689. } else {
  690. /* for simplicity, don't copy L4 headers */
  691. ctx->l4_hdr_size = 0;
  692. }
  693. ctx->copy_size = min(ctx->eth_ip_hdr_size +
  694. ctx->l4_hdr_size, skb->len);
  695. } else {
  696. ctx->eth_ip_hdr_size = 0;
  697. ctx->l4_hdr_size = 0;
  698. /* copy as much as allowed */
  699. ctx->copy_size = min((unsigned int)VMXNET3_HDR_COPY_SIZE
  700. , skb_headlen(skb));
  701. }
  702. /* make sure headers are accessible directly */
  703. if (unlikely(!pskb_may_pull(skb, ctx->copy_size)))
  704. goto err;
  705. }
  706. if (unlikely(ctx->copy_size > VMXNET3_HDR_COPY_SIZE)) {
  707. tq->stats.oversized_hdr++;
  708. ctx->copy_size = 0;
  709. return 0;
  710. }
  711. tdd = tq->data_ring.base + tq->tx_ring.next2fill;
  712. memcpy(tdd->data, skb->data, ctx->copy_size);
  713. netdev_dbg(adapter->netdev,
  714. "copy %u bytes to dataRing[%u]\n",
  715. ctx->copy_size, tq->tx_ring.next2fill);
  716. return 1;
  717. err:
  718. return -1;
  719. }
  720. static void
  721. vmxnet3_prepare_tso(struct sk_buff *skb,
  722. struct vmxnet3_tx_ctx *ctx)
  723. {
  724. struct tcphdr *tcph = tcp_hdr(skb);
  725. if (ctx->ipv4) {
  726. struct iphdr *iph = ip_hdr(skb);
  727. iph->check = 0;
  728. tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr, 0,
  729. IPPROTO_TCP, 0);
  730. } else {
  731. struct ipv6hdr *iph = ipv6_hdr(skb);
  732. tcph->check = ~csum_ipv6_magic(&iph->saddr, &iph->daddr, 0,
  733. IPPROTO_TCP, 0);
  734. }
  735. }
  736. static int txd_estimate(const struct sk_buff *skb)
  737. {
  738. int count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) + 1;
  739. int i;
  740. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  741. const struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[i];
  742. count += VMXNET3_TXD_NEEDED(skb_frag_size(frag));
  743. }
  744. return count;
  745. }
  746. /*
  747. * Transmits a pkt thru a given tq
  748. * Returns:
  749. * NETDEV_TX_OK: descriptors are setup successfully
  750. * NETDEV_TX_OK: error occurred, the pkt is dropped
  751. * NETDEV_TX_BUSY: tx ring is full, queue is stopped
  752. *
  753. * Side-effects:
  754. * 1. tx ring may be changed
  755. * 2. tq stats may be updated accordingly
  756. * 3. shared->txNumDeferred may be updated
  757. */
  758. static int
  759. vmxnet3_tq_xmit(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  760. struct vmxnet3_adapter *adapter, struct net_device *netdev)
  761. {
  762. int ret;
  763. u32 count;
  764. unsigned long flags;
  765. struct vmxnet3_tx_ctx ctx;
  766. union Vmxnet3_GenericDesc *gdesc;
  767. #ifdef __BIG_ENDIAN_BITFIELD
  768. /* Use temporary descriptor to avoid touching bits multiple times */
  769. union Vmxnet3_GenericDesc tempTxDesc;
  770. #endif
  771. count = txd_estimate(skb);
  772. ctx.ipv4 = (vlan_get_protocol(skb) == cpu_to_be16(ETH_P_IP));
  773. ctx.mss = skb_shinfo(skb)->gso_size;
  774. if (ctx.mss) {
  775. if (skb_header_cloned(skb)) {
  776. if (unlikely(pskb_expand_head(skb, 0, 0,
  777. GFP_ATOMIC) != 0)) {
  778. tq->stats.drop_tso++;
  779. goto drop_pkt;
  780. }
  781. tq->stats.copy_skb_header++;
  782. }
  783. vmxnet3_prepare_tso(skb, &ctx);
  784. } else {
  785. if (unlikely(count > VMXNET3_MAX_TXD_PER_PKT)) {
  786. /* non-tso pkts must not use more than
  787. * VMXNET3_MAX_TXD_PER_PKT entries
  788. */
  789. if (skb_linearize(skb) != 0) {
  790. tq->stats.drop_too_many_frags++;
  791. goto drop_pkt;
  792. }
  793. tq->stats.linearized++;
  794. /* recalculate the # of descriptors to use */
  795. count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) + 1;
  796. }
  797. }
  798. spin_lock_irqsave(&tq->tx_lock, flags);
  799. if (count > vmxnet3_cmd_ring_desc_avail(&tq->tx_ring)) {
  800. tq->stats.tx_ring_full++;
  801. netdev_dbg(adapter->netdev,
  802. "tx queue stopped on %s, next2comp %u"
  803. " next2fill %u\n", adapter->netdev->name,
  804. tq->tx_ring.next2comp, tq->tx_ring.next2fill);
  805. vmxnet3_tq_stop(tq, adapter);
  806. spin_unlock_irqrestore(&tq->tx_lock, flags);
  807. return NETDEV_TX_BUSY;
  808. }
  809. ret = vmxnet3_parse_and_copy_hdr(skb, tq, &ctx, adapter);
  810. if (ret >= 0) {
  811. BUG_ON(ret <= 0 && ctx.copy_size != 0);
  812. /* hdrs parsed, check against other limits */
  813. if (ctx.mss) {
  814. if (unlikely(ctx.eth_ip_hdr_size + ctx.l4_hdr_size >
  815. VMXNET3_MAX_TX_BUF_SIZE)) {
  816. goto hdr_too_big;
  817. }
  818. } else {
  819. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  820. if (unlikely(ctx.eth_ip_hdr_size +
  821. skb->csum_offset >
  822. VMXNET3_MAX_CSUM_OFFSET)) {
  823. goto hdr_too_big;
  824. }
  825. }
  826. }
  827. } else {
  828. tq->stats.drop_hdr_inspect_err++;
  829. goto unlock_drop_pkt;
  830. }
  831. /* fill tx descs related to addr & len */
  832. vmxnet3_map_pkt(skb, &ctx, tq, adapter->pdev, adapter);
  833. /* setup the EOP desc */
  834. ctx.eop_txd->dword[3] = cpu_to_le32(VMXNET3_TXD_CQ | VMXNET3_TXD_EOP);
  835. /* setup the SOP desc */
  836. #ifdef __BIG_ENDIAN_BITFIELD
  837. gdesc = &tempTxDesc;
  838. gdesc->dword[2] = ctx.sop_txd->dword[2];
  839. gdesc->dword[3] = ctx.sop_txd->dword[3];
  840. #else
  841. gdesc = ctx.sop_txd;
  842. #endif
  843. if (ctx.mss) {
  844. gdesc->txd.hlen = ctx.eth_ip_hdr_size + ctx.l4_hdr_size;
  845. gdesc->txd.om = VMXNET3_OM_TSO;
  846. gdesc->txd.msscof = ctx.mss;
  847. le32_add_cpu(&tq->shared->txNumDeferred, (skb->len -
  848. gdesc->txd.hlen + ctx.mss - 1) / ctx.mss);
  849. } else {
  850. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  851. gdesc->txd.hlen = ctx.eth_ip_hdr_size;
  852. gdesc->txd.om = VMXNET3_OM_CSUM;
  853. gdesc->txd.msscof = ctx.eth_ip_hdr_size +
  854. skb->csum_offset;
  855. } else {
  856. gdesc->txd.om = 0;
  857. gdesc->txd.msscof = 0;
  858. }
  859. le32_add_cpu(&tq->shared->txNumDeferred, 1);
  860. }
  861. if (vlan_tx_tag_present(skb)) {
  862. gdesc->txd.ti = 1;
  863. gdesc->txd.tci = vlan_tx_tag_get(skb);
  864. }
  865. /* finally flips the GEN bit of the SOP desc. */
  866. gdesc->dword[2] = cpu_to_le32(le32_to_cpu(gdesc->dword[2]) ^
  867. VMXNET3_TXD_GEN);
  868. #ifdef __BIG_ENDIAN_BITFIELD
  869. /* Finished updating in bitfields of Tx Desc, so write them in original
  870. * place.
  871. */
  872. vmxnet3_TxDescToLe((struct Vmxnet3_TxDesc *)gdesc,
  873. (struct Vmxnet3_TxDesc *)ctx.sop_txd);
  874. gdesc = ctx.sop_txd;
  875. #endif
  876. netdev_dbg(adapter->netdev,
  877. "txd[%u]: SOP 0x%Lx 0x%x 0x%x\n",
  878. (u32)(ctx.sop_txd -
  879. tq->tx_ring.base), le64_to_cpu(gdesc->txd.addr),
  880. le32_to_cpu(gdesc->dword[2]), le32_to_cpu(gdesc->dword[3]));
  881. spin_unlock_irqrestore(&tq->tx_lock, flags);
  882. if (le32_to_cpu(tq->shared->txNumDeferred) >=
  883. le32_to_cpu(tq->shared->txThreshold)) {
  884. tq->shared->txNumDeferred = 0;
  885. VMXNET3_WRITE_BAR0_REG(adapter,
  886. VMXNET3_REG_TXPROD + tq->qid * 8,
  887. tq->tx_ring.next2fill);
  888. }
  889. return NETDEV_TX_OK;
  890. hdr_too_big:
  891. tq->stats.drop_oversized_hdr++;
  892. unlock_drop_pkt:
  893. spin_unlock_irqrestore(&tq->tx_lock, flags);
  894. drop_pkt:
  895. tq->stats.drop_total++;
  896. dev_kfree_skb_any(skb);
  897. return NETDEV_TX_OK;
  898. }
  899. static netdev_tx_t
  900. vmxnet3_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  901. {
  902. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  903. BUG_ON(skb->queue_mapping > adapter->num_tx_queues);
  904. return vmxnet3_tq_xmit(skb,
  905. &adapter->tx_queue[skb->queue_mapping],
  906. adapter, netdev);
  907. }
  908. static void
  909. vmxnet3_rx_csum(struct vmxnet3_adapter *adapter,
  910. struct sk_buff *skb,
  911. union Vmxnet3_GenericDesc *gdesc)
  912. {
  913. if (!gdesc->rcd.cnc && adapter->netdev->features & NETIF_F_RXCSUM) {
  914. /* typical case: TCP/UDP over IP and both csums are correct */
  915. if ((le32_to_cpu(gdesc->dword[3]) & VMXNET3_RCD_CSUM_OK) ==
  916. VMXNET3_RCD_CSUM_OK) {
  917. skb->ip_summed = CHECKSUM_UNNECESSARY;
  918. BUG_ON(!(gdesc->rcd.tcp || gdesc->rcd.udp));
  919. BUG_ON(!(gdesc->rcd.v4 || gdesc->rcd.v6));
  920. BUG_ON(gdesc->rcd.frg);
  921. } else {
  922. if (gdesc->rcd.csum) {
  923. skb->csum = htons(gdesc->rcd.csum);
  924. skb->ip_summed = CHECKSUM_PARTIAL;
  925. } else {
  926. skb_checksum_none_assert(skb);
  927. }
  928. }
  929. } else {
  930. skb_checksum_none_assert(skb);
  931. }
  932. }
  933. static void
  934. vmxnet3_rx_error(struct vmxnet3_rx_queue *rq, struct Vmxnet3_RxCompDesc *rcd,
  935. struct vmxnet3_rx_ctx *ctx, struct vmxnet3_adapter *adapter)
  936. {
  937. rq->stats.drop_err++;
  938. if (!rcd->fcs)
  939. rq->stats.drop_fcs++;
  940. rq->stats.drop_total++;
  941. /*
  942. * We do not unmap and chain the rx buffer to the skb.
  943. * We basically pretend this buffer is not used and will be recycled
  944. * by vmxnet3_rq_alloc_rx_buf()
  945. */
  946. /*
  947. * ctx->skb may be NULL if this is the first and the only one
  948. * desc for the pkt
  949. */
  950. if (ctx->skb)
  951. dev_kfree_skb_irq(ctx->skb);
  952. ctx->skb = NULL;
  953. }
  954. static int
  955. vmxnet3_rq_rx_complete(struct vmxnet3_rx_queue *rq,
  956. struct vmxnet3_adapter *adapter, int quota)
  957. {
  958. static const u32 rxprod_reg[2] = {
  959. VMXNET3_REG_RXPROD, VMXNET3_REG_RXPROD2
  960. };
  961. u32 num_rxd = 0;
  962. bool skip_page_frags = false;
  963. struct Vmxnet3_RxCompDesc *rcd;
  964. struct vmxnet3_rx_ctx *ctx = &rq->rx_ctx;
  965. #ifdef __BIG_ENDIAN_BITFIELD
  966. struct Vmxnet3_RxDesc rxCmdDesc;
  967. struct Vmxnet3_RxCompDesc rxComp;
  968. #endif
  969. vmxnet3_getRxComp(rcd, &rq->comp_ring.base[rq->comp_ring.next2proc].rcd,
  970. &rxComp);
  971. while (rcd->gen == rq->comp_ring.gen) {
  972. struct vmxnet3_rx_buf_info *rbi;
  973. struct sk_buff *skb, *new_skb = NULL;
  974. struct page *new_page = NULL;
  975. int num_to_alloc;
  976. struct Vmxnet3_RxDesc *rxd;
  977. u32 idx, ring_idx;
  978. struct vmxnet3_cmd_ring *ring = NULL;
  979. if (num_rxd >= quota) {
  980. /* we may stop even before we see the EOP desc of
  981. * the current pkt
  982. */
  983. break;
  984. }
  985. num_rxd++;
  986. BUG_ON(rcd->rqID != rq->qid && rcd->rqID != rq->qid2);
  987. idx = rcd->rxdIdx;
  988. ring_idx = rcd->rqID < adapter->num_rx_queues ? 0 : 1;
  989. ring = rq->rx_ring + ring_idx;
  990. vmxnet3_getRxDesc(rxd, &rq->rx_ring[ring_idx].base[idx].rxd,
  991. &rxCmdDesc);
  992. rbi = rq->buf_info[ring_idx] + idx;
  993. BUG_ON(rxd->addr != rbi->dma_addr ||
  994. rxd->len != rbi->len);
  995. if (unlikely(rcd->eop && rcd->err)) {
  996. vmxnet3_rx_error(rq, rcd, ctx, adapter);
  997. goto rcd_done;
  998. }
  999. if (rcd->sop) { /* first buf of the pkt */
  1000. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_HEAD ||
  1001. rcd->rqID != rq->qid);
  1002. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_SKB);
  1003. BUG_ON(ctx->skb != NULL || rbi->skb == NULL);
  1004. if (unlikely(rcd->len == 0)) {
  1005. /* Pretend the rx buffer is skipped. */
  1006. BUG_ON(!(rcd->sop && rcd->eop));
  1007. netdev_dbg(adapter->netdev,
  1008. "rxRing[%u][%u] 0 length\n",
  1009. ring_idx, idx);
  1010. goto rcd_done;
  1011. }
  1012. skip_page_frags = false;
  1013. ctx->skb = rbi->skb;
  1014. new_skb = netdev_alloc_skb_ip_align(adapter->netdev,
  1015. rbi->len);
  1016. if (new_skb == NULL) {
  1017. /* Skb allocation failed, do not handover this
  1018. * skb to stack. Reuse it. Drop the existing pkt
  1019. */
  1020. rq->stats.rx_buf_alloc_failure++;
  1021. ctx->skb = NULL;
  1022. rq->stats.drop_total++;
  1023. skip_page_frags = true;
  1024. goto rcd_done;
  1025. }
  1026. dma_unmap_single(&adapter->pdev->dev, rbi->dma_addr,
  1027. rbi->len,
  1028. PCI_DMA_FROMDEVICE);
  1029. #ifdef VMXNET3_RSS
  1030. if (rcd->rssType != VMXNET3_RCD_RSS_TYPE_NONE &&
  1031. (adapter->netdev->features & NETIF_F_RXHASH))
  1032. skb_set_hash(ctx->skb,
  1033. le32_to_cpu(rcd->rssHash),
  1034. PKT_HASH_TYPE_L3);
  1035. #endif
  1036. skb_put(ctx->skb, rcd->len);
  1037. /* Immediate refill */
  1038. rbi->skb = new_skb;
  1039. rbi->dma_addr = dma_map_single(&adapter->pdev->dev,
  1040. rbi->skb->data, rbi->len,
  1041. PCI_DMA_FROMDEVICE);
  1042. rxd->addr = cpu_to_le64(rbi->dma_addr);
  1043. rxd->len = rbi->len;
  1044. } else {
  1045. BUG_ON(ctx->skb == NULL && !skip_page_frags);
  1046. /* non SOP buffer must be type 1 in most cases */
  1047. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_PAGE);
  1048. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_BODY);
  1049. /* If an sop buffer was dropped, skip all
  1050. * following non-sop fragments. They will be reused.
  1051. */
  1052. if (skip_page_frags)
  1053. goto rcd_done;
  1054. new_page = alloc_page(GFP_ATOMIC);
  1055. if (unlikely(new_page == NULL)) {
  1056. /* Replacement page frag could not be allocated.
  1057. * Reuse this page. Drop the pkt and free the
  1058. * skb which contained this page as a frag. Skip
  1059. * processing all the following non-sop frags.
  1060. */
  1061. rq->stats.rx_buf_alloc_failure++;
  1062. dev_kfree_skb(ctx->skb);
  1063. ctx->skb = NULL;
  1064. skip_page_frags = true;
  1065. goto rcd_done;
  1066. }
  1067. if (rcd->len) {
  1068. dma_unmap_page(&adapter->pdev->dev,
  1069. rbi->dma_addr, rbi->len,
  1070. PCI_DMA_FROMDEVICE);
  1071. vmxnet3_append_frag(ctx->skb, rcd, rbi);
  1072. }
  1073. /* Immediate refill */
  1074. rbi->page = new_page;
  1075. rbi->dma_addr = dma_map_page(&adapter->pdev->dev,
  1076. rbi->page,
  1077. 0, PAGE_SIZE,
  1078. PCI_DMA_FROMDEVICE);
  1079. rxd->addr = cpu_to_le64(rbi->dma_addr);
  1080. rxd->len = rbi->len;
  1081. }
  1082. skb = ctx->skb;
  1083. if (rcd->eop) {
  1084. skb->len += skb->data_len;
  1085. vmxnet3_rx_csum(adapter, skb,
  1086. (union Vmxnet3_GenericDesc *)rcd);
  1087. skb->protocol = eth_type_trans(skb, adapter->netdev);
  1088. if (unlikely(rcd->ts))
  1089. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), rcd->tci);
  1090. if (adapter->netdev->features & NETIF_F_LRO)
  1091. netif_receive_skb(skb);
  1092. else
  1093. napi_gro_receive(&rq->napi, skb);
  1094. ctx->skb = NULL;
  1095. }
  1096. rcd_done:
  1097. /* device may have skipped some rx descs */
  1098. ring->next2comp = idx;
  1099. num_to_alloc = vmxnet3_cmd_ring_desc_avail(ring);
  1100. ring = rq->rx_ring + ring_idx;
  1101. while (num_to_alloc) {
  1102. vmxnet3_getRxDesc(rxd, &ring->base[ring->next2fill].rxd,
  1103. &rxCmdDesc);
  1104. BUG_ON(!rxd->addr);
  1105. /* Recv desc is ready to be used by the device */
  1106. rxd->gen = ring->gen;
  1107. vmxnet3_cmd_ring_adv_next2fill(ring);
  1108. num_to_alloc--;
  1109. }
  1110. /* if needed, update the register */
  1111. if (unlikely(rq->shared->updateRxProd)) {
  1112. VMXNET3_WRITE_BAR0_REG(adapter,
  1113. rxprod_reg[ring_idx] + rq->qid * 8,
  1114. ring->next2fill);
  1115. }
  1116. vmxnet3_comp_ring_adv_next2proc(&rq->comp_ring);
  1117. vmxnet3_getRxComp(rcd,
  1118. &rq->comp_ring.base[rq->comp_ring.next2proc].rcd, &rxComp);
  1119. }
  1120. return num_rxd;
  1121. }
  1122. static void
  1123. vmxnet3_rq_cleanup(struct vmxnet3_rx_queue *rq,
  1124. struct vmxnet3_adapter *adapter)
  1125. {
  1126. u32 i, ring_idx;
  1127. struct Vmxnet3_RxDesc *rxd;
  1128. for (ring_idx = 0; ring_idx < 2; ring_idx++) {
  1129. for (i = 0; i < rq->rx_ring[ring_idx].size; i++) {
  1130. #ifdef __BIG_ENDIAN_BITFIELD
  1131. struct Vmxnet3_RxDesc rxDesc;
  1132. #endif
  1133. vmxnet3_getRxDesc(rxd,
  1134. &rq->rx_ring[ring_idx].base[i].rxd, &rxDesc);
  1135. if (rxd->btype == VMXNET3_RXD_BTYPE_HEAD &&
  1136. rq->buf_info[ring_idx][i].skb) {
  1137. dma_unmap_single(&adapter->pdev->dev, rxd->addr,
  1138. rxd->len, PCI_DMA_FROMDEVICE);
  1139. dev_kfree_skb(rq->buf_info[ring_idx][i].skb);
  1140. rq->buf_info[ring_idx][i].skb = NULL;
  1141. } else if (rxd->btype == VMXNET3_RXD_BTYPE_BODY &&
  1142. rq->buf_info[ring_idx][i].page) {
  1143. dma_unmap_page(&adapter->pdev->dev, rxd->addr,
  1144. rxd->len, PCI_DMA_FROMDEVICE);
  1145. put_page(rq->buf_info[ring_idx][i].page);
  1146. rq->buf_info[ring_idx][i].page = NULL;
  1147. }
  1148. }
  1149. rq->rx_ring[ring_idx].gen = VMXNET3_INIT_GEN;
  1150. rq->rx_ring[ring_idx].next2fill =
  1151. rq->rx_ring[ring_idx].next2comp = 0;
  1152. }
  1153. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1154. rq->comp_ring.next2proc = 0;
  1155. }
  1156. static void
  1157. vmxnet3_rq_cleanup_all(struct vmxnet3_adapter *adapter)
  1158. {
  1159. int i;
  1160. for (i = 0; i < adapter->num_rx_queues; i++)
  1161. vmxnet3_rq_cleanup(&adapter->rx_queue[i], adapter);
  1162. }
  1163. static void vmxnet3_rq_destroy(struct vmxnet3_rx_queue *rq,
  1164. struct vmxnet3_adapter *adapter)
  1165. {
  1166. int i;
  1167. int j;
  1168. /* all rx buffers must have already been freed */
  1169. for (i = 0; i < 2; i++) {
  1170. if (rq->buf_info[i]) {
  1171. for (j = 0; j < rq->rx_ring[i].size; j++)
  1172. BUG_ON(rq->buf_info[i][j].page != NULL);
  1173. }
  1174. }
  1175. for (i = 0; i < 2; i++) {
  1176. if (rq->rx_ring[i].base) {
  1177. dma_free_coherent(&adapter->pdev->dev,
  1178. rq->rx_ring[i].size
  1179. * sizeof(struct Vmxnet3_RxDesc),
  1180. rq->rx_ring[i].base,
  1181. rq->rx_ring[i].basePA);
  1182. rq->rx_ring[i].base = NULL;
  1183. }
  1184. rq->buf_info[i] = NULL;
  1185. }
  1186. if (rq->comp_ring.base) {
  1187. dma_free_coherent(&adapter->pdev->dev, rq->comp_ring.size
  1188. * sizeof(struct Vmxnet3_RxCompDesc),
  1189. rq->comp_ring.base, rq->comp_ring.basePA);
  1190. rq->comp_ring.base = NULL;
  1191. }
  1192. if (rq->buf_info[0]) {
  1193. size_t sz = sizeof(struct vmxnet3_rx_buf_info) *
  1194. (rq->rx_ring[0].size + rq->rx_ring[1].size);
  1195. dma_free_coherent(&adapter->pdev->dev, sz, rq->buf_info[0],
  1196. rq->buf_info_pa);
  1197. }
  1198. }
  1199. static int
  1200. vmxnet3_rq_init(struct vmxnet3_rx_queue *rq,
  1201. struct vmxnet3_adapter *adapter)
  1202. {
  1203. int i;
  1204. /* initialize buf_info */
  1205. for (i = 0; i < rq->rx_ring[0].size; i++) {
  1206. /* 1st buf for a pkt is skbuff */
  1207. if (i % adapter->rx_buf_per_pkt == 0) {
  1208. rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_SKB;
  1209. rq->buf_info[0][i].len = adapter->skb_buf_size;
  1210. } else { /* subsequent bufs for a pkt is frag */
  1211. rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1212. rq->buf_info[0][i].len = PAGE_SIZE;
  1213. }
  1214. }
  1215. for (i = 0; i < rq->rx_ring[1].size; i++) {
  1216. rq->buf_info[1][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1217. rq->buf_info[1][i].len = PAGE_SIZE;
  1218. }
  1219. /* reset internal state and allocate buffers for both rings */
  1220. for (i = 0; i < 2; i++) {
  1221. rq->rx_ring[i].next2fill = rq->rx_ring[i].next2comp = 0;
  1222. memset(rq->rx_ring[i].base, 0, rq->rx_ring[i].size *
  1223. sizeof(struct Vmxnet3_RxDesc));
  1224. rq->rx_ring[i].gen = VMXNET3_INIT_GEN;
  1225. }
  1226. if (vmxnet3_rq_alloc_rx_buf(rq, 0, rq->rx_ring[0].size - 1,
  1227. adapter) == 0) {
  1228. /* at least has 1 rx buffer for the 1st ring */
  1229. return -ENOMEM;
  1230. }
  1231. vmxnet3_rq_alloc_rx_buf(rq, 1, rq->rx_ring[1].size - 1, adapter);
  1232. /* reset the comp ring */
  1233. rq->comp_ring.next2proc = 0;
  1234. memset(rq->comp_ring.base, 0, rq->comp_ring.size *
  1235. sizeof(struct Vmxnet3_RxCompDesc));
  1236. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1237. /* reset rxctx */
  1238. rq->rx_ctx.skb = NULL;
  1239. /* stats are not reset */
  1240. return 0;
  1241. }
  1242. static int
  1243. vmxnet3_rq_init_all(struct vmxnet3_adapter *adapter)
  1244. {
  1245. int i, err = 0;
  1246. for (i = 0; i < adapter->num_rx_queues; i++) {
  1247. err = vmxnet3_rq_init(&adapter->rx_queue[i], adapter);
  1248. if (unlikely(err)) {
  1249. dev_err(&adapter->netdev->dev, "%s: failed to "
  1250. "initialize rx queue%i\n",
  1251. adapter->netdev->name, i);
  1252. break;
  1253. }
  1254. }
  1255. return err;
  1256. }
  1257. static int
  1258. vmxnet3_rq_create(struct vmxnet3_rx_queue *rq, struct vmxnet3_adapter *adapter)
  1259. {
  1260. int i;
  1261. size_t sz;
  1262. struct vmxnet3_rx_buf_info *bi;
  1263. for (i = 0; i < 2; i++) {
  1264. sz = rq->rx_ring[i].size * sizeof(struct Vmxnet3_RxDesc);
  1265. rq->rx_ring[i].base = dma_alloc_coherent(
  1266. &adapter->pdev->dev, sz,
  1267. &rq->rx_ring[i].basePA,
  1268. GFP_KERNEL);
  1269. if (!rq->rx_ring[i].base) {
  1270. netdev_err(adapter->netdev,
  1271. "failed to allocate rx ring %d\n", i);
  1272. goto err;
  1273. }
  1274. }
  1275. sz = rq->comp_ring.size * sizeof(struct Vmxnet3_RxCompDesc);
  1276. rq->comp_ring.base = dma_alloc_coherent(&adapter->pdev->dev, sz,
  1277. &rq->comp_ring.basePA,
  1278. GFP_KERNEL);
  1279. if (!rq->comp_ring.base) {
  1280. netdev_err(adapter->netdev, "failed to allocate rx comp ring\n");
  1281. goto err;
  1282. }
  1283. sz = sizeof(struct vmxnet3_rx_buf_info) * (rq->rx_ring[0].size +
  1284. rq->rx_ring[1].size);
  1285. bi = dma_zalloc_coherent(&adapter->pdev->dev, sz, &rq->buf_info_pa,
  1286. GFP_KERNEL);
  1287. if (!bi)
  1288. goto err;
  1289. rq->buf_info[0] = bi;
  1290. rq->buf_info[1] = bi + rq->rx_ring[0].size;
  1291. return 0;
  1292. err:
  1293. vmxnet3_rq_destroy(rq, adapter);
  1294. return -ENOMEM;
  1295. }
  1296. static int
  1297. vmxnet3_rq_create_all(struct vmxnet3_adapter *adapter)
  1298. {
  1299. int i, err = 0;
  1300. for (i = 0; i < adapter->num_rx_queues; i++) {
  1301. err = vmxnet3_rq_create(&adapter->rx_queue[i], adapter);
  1302. if (unlikely(err)) {
  1303. dev_err(&adapter->netdev->dev,
  1304. "%s: failed to create rx queue%i\n",
  1305. adapter->netdev->name, i);
  1306. goto err_out;
  1307. }
  1308. }
  1309. return err;
  1310. err_out:
  1311. vmxnet3_rq_destroy_all(adapter);
  1312. return err;
  1313. }
  1314. /* Multiple queue aware polling function for tx and rx */
  1315. static int
  1316. vmxnet3_do_poll(struct vmxnet3_adapter *adapter, int budget)
  1317. {
  1318. int rcd_done = 0, i;
  1319. if (unlikely(adapter->shared->ecr))
  1320. vmxnet3_process_events(adapter);
  1321. for (i = 0; i < adapter->num_tx_queues; i++)
  1322. vmxnet3_tq_tx_complete(&adapter->tx_queue[i], adapter);
  1323. for (i = 0; i < adapter->num_rx_queues; i++)
  1324. rcd_done += vmxnet3_rq_rx_complete(&adapter->rx_queue[i],
  1325. adapter, budget);
  1326. return rcd_done;
  1327. }
  1328. static int
  1329. vmxnet3_poll(struct napi_struct *napi, int budget)
  1330. {
  1331. struct vmxnet3_rx_queue *rx_queue = container_of(napi,
  1332. struct vmxnet3_rx_queue, napi);
  1333. int rxd_done;
  1334. rxd_done = vmxnet3_do_poll(rx_queue->adapter, budget);
  1335. if (rxd_done < budget) {
  1336. napi_complete(napi);
  1337. vmxnet3_enable_all_intrs(rx_queue->adapter);
  1338. }
  1339. return rxd_done;
  1340. }
  1341. /*
  1342. * NAPI polling function for MSI-X mode with multiple Rx queues
  1343. * Returns the # of the NAPI credit consumed (# of rx descriptors processed)
  1344. */
  1345. static int
  1346. vmxnet3_poll_rx_only(struct napi_struct *napi, int budget)
  1347. {
  1348. struct vmxnet3_rx_queue *rq = container_of(napi,
  1349. struct vmxnet3_rx_queue, napi);
  1350. struct vmxnet3_adapter *adapter = rq->adapter;
  1351. int rxd_done;
  1352. /* When sharing interrupt with corresponding tx queue, process
  1353. * tx completions in that queue as well
  1354. */
  1355. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE) {
  1356. struct vmxnet3_tx_queue *tq =
  1357. &adapter->tx_queue[rq - adapter->rx_queue];
  1358. vmxnet3_tq_tx_complete(tq, adapter);
  1359. }
  1360. rxd_done = vmxnet3_rq_rx_complete(rq, adapter, budget);
  1361. if (rxd_done < budget) {
  1362. napi_complete(napi);
  1363. vmxnet3_enable_intr(adapter, rq->comp_ring.intr_idx);
  1364. }
  1365. return rxd_done;
  1366. }
  1367. #ifdef CONFIG_PCI_MSI
  1368. /*
  1369. * Handle completion interrupts on tx queues
  1370. * Returns whether or not the intr is handled
  1371. */
  1372. static irqreturn_t
  1373. vmxnet3_msix_tx(int irq, void *data)
  1374. {
  1375. struct vmxnet3_tx_queue *tq = data;
  1376. struct vmxnet3_adapter *adapter = tq->adapter;
  1377. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1378. vmxnet3_disable_intr(adapter, tq->comp_ring.intr_idx);
  1379. /* Handle the case where only one irq is allocate for all tx queues */
  1380. if (adapter->share_intr == VMXNET3_INTR_TXSHARE) {
  1381. int i;
  1382. for (i = 0; i < adapter->num_tx_queues; i++) {
  1383. struct vmxnet3_tx_queue *txq = &adapter->tx_queue[i];
  1384. vmxnet3_tq_tx_complete(txq, adapter);
  1385. }
  1386. } else {
  1387. vmxnet3_tq_tx_complete(tq, adapter);
  1388. }
  1389. vmxnet3_enable_intr(adapter, tq->comp_ring.intr_idx);
  1390. return IRQ_HANDLED;
  1391. }
  1392. /*
  1393. * Handle completion interrupts on rx queues. Returns whether or not the
  1394. * intr is handled
  1395. */
  1396. static irqreturn_t
  1397. vmxnet3_msix_rx(int irq, void *data)
  1398. {
  1399. struct vmxnet3_rx_queue *rq = data;
  1400. struct vmxnet3_adapter *adapter = rq->adapter;
  1401. /* disable intr if needed */
  1402. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1403. vmxnet3_disable_intr(adapter, rq->comp_ring.intr_idx);
  1404. napi_schedule(&rq->napi);
  1405. return IRQ_HANDLED;
  1406. }
  1407. /*
  1408. *----------------------------------------------------------------------------
  1409. *
  1410. * vmxnet3_msix_event --
  1411. *
  1412. * vmxnet3 msix event intr handler
  1413. *
  1414. * Result:
  1415. * whether or not the intr is handled
  1416. *
  1417. *----------------------------------------------------------------------------
  1418. */
  1419. static irqreturn_t
  1420. vmxnet3_msix_event(int irq, void *data)
  1421. {
  1422. struct net_device *dev = data;
  1423. struct vmxnet3_adapter *adapter = netdev_priv(dev);
  1424. /* disable intr if needed */
  1425. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1426. vmxnet3_disable_intr(adapter, adapter->intr.event_intr_idx);
  1427. if (adapter->shared->ecr)
  1428. vmxnet3_process_events(adapter);
  1429. vmxnet3_enable_intr(adapter, adapter->intr.event_intr_idx);
  1430. return IRQ_HANDLED;
  1431. }
  1432. #endif /* CONFIG_PCI_MSI */
  1433. /* Interrupt handler for vmxnet3 */
  1434. static irqreturn_t
  1435. vmxnet3_intr(int irq, void *dev_id)
  1436. {
  1437. struct net_device *dev = dev_id;
  1438. struct vmxnet3_adapter *adapter = netdev_priv(dev);
  1439. if (adapter->intr.type == VMXNET3_IT_INTX) {
  1440. u32 icr = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_ICR);
  1441. if (unlikely(icr == 0))
  1442. /* not ours */
  1443. return IRQ_NONE;
  1444. }
  1445. /* disable intr if needed */
  1446. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1447. vmxnet3_disable_all_intrs(adapter);
  1448. napi_schedule(&adapter->rx_queue[0].napi);
  1449. return IRQ_HANDLED;
  1450. }
  1451. #ifdef CONFIG_NET_POLL_CONTROLLER
  1452. /* netpoll callback. */
  1453. static void
  1454. vmxnet3_netpoll(struct net_device *netdev)
  1455. {
  1456. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1457. switch (adapter->intr.type) {
  1458. #ifdef CONFIG_PCI_MSI
  1459. case VMXNET3_IT_MSIX: {
  1460. int i;
  1461. for (i = 0; i < adapter->num_rx_queues; i++)
  1462. vmxnet3_msix_rx(0, &adapter->rx_queue[i]);
  1463. break;
  1464. }
  1465. #endif
  1466. case VMXNET3_IT_MSI:
  1467. default:
  1468. vmxnet3_intr(0, adapter->netdev);
  1469. break;
  1470. }
  1471. }
  1472. #endif /* CONFIG_NET_POLL_CONTROLLER */
  1473. static int
  1474. vmxnet3_request_irqs(struct vmxnet3_adapter *adapter)
  1475. {
  1476. struct vmxnet3_intr *intr = &adapter->intr;
  1477. int err = 0, i;
  1478. int vector = 0;
  1479. #ifdef CONFIG_PCI_MSI
  1480. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  1481. for (i = 0; i < adapter->num_tx_queues; i++) {
  1482. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE) {
  1483. sprintf(adapter->tx_queue[i].name, "%s-tx-%d",
  1484. adapter->netdev->name, vector);
  1485. err = request_irq(
  1486. intr->msix_entries[vector].vector,
  1487. vmxnet3_msix_tx, 0,
  1488. adapter->tx_queue[i].name,
  1489. &adapter->tx_queue[i]);
  1490. } else {
  1491. sprintf(adapter->tx_queue[i].name, "%s-rxtx-%d",
  1492. adapter->netdev->name, vector);
  1493. }
  1494. if (err) {
  1495. dev_err(&adapter->netdev->dev,
  1496. "Failed to request irq for MSIX, %s, "
  1497. "error %d\n",
  1498. adapter->tx_queue[i].name, err);
  1499. return err;
  1500. }
  1501. /* Handle the case where only 1 MSIx was allocated for
  1502. * all tx queues */
  1503. if (adapter->share_intr == VMXNET3_INTR_TXSHARE) {
  1504. for (; i < adapter->num_tx_queues; i++)
  1505. adapter->tx_queue[i].comp_ring.intr_idx
  1506. = vector;
  1507. vector++;
  1508. break;
  1509. } else {
  1510. adapter->tx_queue[i].comp_ring.intr_idx
  1511. = vector++;
  1512. }
  1513. }
  1514. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE)
  1515. vector = 0;
  1516. for (i = 0; i < adapter->num_rx_queues; i++) {
  1517. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE)
  1518. sprintf(adapter->rx_queue[i].name, "%s-rx-%d",
  1519. adapter->netdev->name, vector);
  1520. else
  1521. sprintf(adapter->rx_queue[i].name, "%s-rxtx-%d",
  1522. adapter->netdev->name, vector);
  1523. err = request_irq(intr->msix_entries[vector].vector,
  1524. vmxnet3_msix_rx, 0,
  1525. adapter->rx_queue[i].name,
  1526. &(adapter->rx_queue[i]));
  1527. if (err) {
  1528. netdev_err(adapter->netdev,
  1529. "Failed to request irq for MSIX, "
  1530. "%s, error %d\n",
  1531. adapter->rx_queue[i].name, err);
  1532. return err;
  1533. }
  1534. adapter->rx_queue[i].comp_ring.intr_idx = vector++;
  1535. }
  1536. sprintf(intr->event_msi_vector_name, "%s-event-%d",
  1537. adapter->netdev->name, vector);
  1538. err = request_irq(intr->msix_entries[vector].vector,
  1539. vmxnet3_msix_event, 0,
  1540. intr->event_msi_vector_name, adapter->netdev);
  1541. intr->event_intr_idx = vector;
  1542. } else if (intr->type == VMXNET3_IT_MSI) {
  1543. adapter->num_rx_queues = 1;
  1544. err = request_irq(adapter->pdev->irq, vmxnet3_intr, 0,
  1545. adapter->netdev->name, adapter->netdev);
  1546. } else {
  1547. #endif
  1548. adapter->num_rx_queues = 1;
  1549. err = request_irq(adapter->pdev->irq, vmxnet3_intr,
  1550. IRQF_SHARED, adapter->netdev->name,
  1551. adapter->netdev);
  1552. #ifdef CONFIG_PCI_MSI
  1553. }
  1554. #endif
  1555. intr->num_intrs = vector + 1;
  1556. if (err) {
  1557. netdev_err(adapter->netdev,
  1558. "Failed to request irq (intr type:%d), error %d\n",
  1559. intr->type, err);
  1560. } else {
  1561. /* Number of rx queues will not change after this */
  1562. for (i = 0; i < adapter->num_rx_queues; i++) {
  1563. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  1564. rq->qid = i;
  1565. rq->qid2 = i + adapter->num_rx_queues;
  1566. }
  1567. /* init our intr settings */
  1568. for (i = 0; i < intr->num_intrs; i++)
  1569. intr->mod_levels[i] = UPT1_IML_ADAPTIVE;
  1570. if (adapter->intr.type != VMXNET3_IT_MSIX) {
  1571. adapter->intr.event_intr_idx = 0;
  1572. for (i = 0; i < adapter->num_tx_queues; i++)
  1573. adapter->tx_queue[i].comp_ring.intr_idx = 0;
  1574. adapter->rx_queue[0].comp_ring.intr_idx = 0;
  1575. }
  1576. netdev_info(adapter->netdev,
  1577. "intr type %u, mode %u, %u vectors allocated\n",
  1578. intr->type, intr->mask_mode, intr->num_intrs);
  1579. }
  1580. return err;
  1581. }
  1582. static void
  1583. vmxnet3_free_irqs(struct vmxnet3_adapter *adapter)
  1584. {
  1585. struct vmxnet3_intr *intr = &adapter->intr;
  1586. BUG_ON(intr->type == VMXNET3_IT_AUTO || intr->num_intrs <= 0);
  1587. switch (intr->type) {
  1588. #ifdef CONFIG_PCI_MSI
  1589. case VMXNET3_IT_MSIX:
  1590. {
  1591. int i, vector = 0;
  1592. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE) {
  1593. for (i = 0; i < adapter->num_tx_queues; i++) {
  1594. free_irq(intr->msix_entries[vector++].vector,
  1595. &(adapter->tx_queue[i]));
  1596. if (adapter->share_intr == VMXNET3_INTR_TXSHARE)
  1597. break;
  1598. }
  1599. }
  1600. for (i = 0; i < adapter->num_rx_queues; i++) {
  1601. free_irq(intr->msix_entries[vector++].vector,
  1602. &(adapter->rx_queue[i]));
  1603. }
  1604. free_irq(intr->msix_entries[vector].vector,
  1605. adapter->netdev);
  1606. BUG_ON(vector >= intr->num_intrs);
  1607. break;
  1608. }
  1609. #endif
  1610. case VMXNET3_IT_MSI:
  1611. free_irq(adapter->pdev->irq, adapter->netdev);
  1612. break;
  1613. case VMXNET3_IT_INTX:
  1614. free_irq(adapter->pdev->irq, adapter->netdev);
  1615. break;
  1616. default:
  1617. BUG();
  1618. }
  1619. }
  1620. static void
  1621. vmxnet3_restore_vlan(struct vmxnet3_adapter *adapter)
  1622. {
  1623. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1624. u16 vid;
  1625. /* allow untagged pkts */
  1626. VMXNET3_SET_VFTABLE_ENTRY(vfTable, 0);
  1627. for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
  1628. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  1629. }
  1630. static int
  1631. vmxnet3_vlan_rx_add_vid(struct net_device *netdev, __be16 proto, u16 vid)
  1632. {
  1633. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1634. if (!(netdev->flags & IFF_PROMISC)) {
  1635. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1636. unsigned long flags;
  1637. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  1638. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1639. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1640. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1641. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1642. }
  1643. set_bit(vid, adapter->active_vlans);
  1644. return 0;
  1645. }
  1646. static int
  1647. vmxnet3_vlan_rx_kill_vid(struct net_device *netdev, __be16 proto, u16 vid)
  1648. {
  1649. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1650. if (!(netdev->flags & IFF_PROMISC)) {
  1651. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1652. unsigned long flags;
  1653. VMXNET3_CLEAR_VFTABLE_ENTRY(vfTable, vid);
  1654. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1655. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1656. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1657. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1658. }
  1659. clear_bit(vid, adapter->active_vlans);
  1660. return 0;
  1661. }
  1662. static u8 *
  1663. vmxnet3_copy_mc(struct net_device *netdev)
  1664. {
  1665. u8 *buf = NULL;
  1666. u32 sz = netdev_mc_count(netdev) * ETH_ALEN;
  1667. /* struct Vmxnet3_RxFilterConf.mfTableLen is u16. */
  1668. if (sz <= 0xffff) {
  1669. /* We may be called with BH disabled */
  1670. buf = kmalloc(sz, GFP_ATOMIC);
  1671. if (buf) {
  1672. struct netdev_hw_addr *ha;
  1673. int i = 0;
  1674. netdev_for_each_mc_addr(ha, netdev)
  1675. memcpy(buf + i++ * ETH_ALEN, ha->addr,
  1676. ETH_ALEN);
  1677. }
  1678. }
  1679. return buf;
  1680. }
  1681. static void
  1682. vmxnet3_set_mc(struct net_device *netdev)
  1683. {
  1684. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1685. unsigned long flags;
  1686. struct Vmxnet3_RxFilterConf *rxConf =
  1687. &adapter->shared->devRead.rxFilterConf;
  1688. u8 *new_table = NULL;
  1689. dma_addr_t new_table_pa = 0;
  1690. u32 new_mode = VMXNET3_RXM_UCAST;
  1691. if (netdev->flags & IFF_PROMISC) {
  1692. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1693. memset(vfTable, 0, VMXNET3_VFT_SIZE * sizeof(*vfTable));
  1694. new_mode |= VMXNET3_RXM_PROMISC;
  1695. } else {
  1696. vmxnet3_restore_vlan(adapter);
  1697. }
  1698. if (netdev->flags & IFF_BROADCAST)
  1699. new_mode |= VMXNET3_RXM_BCAST;
  1700. if (netdev->flags & IFF_ALLMULTI)
  1701. new_mode |= VMXNET3_RXM_ALL_MULTI;
  1702. else
  1703. if (!netdev_mc_empty(netdev)) {
  1704. new_table = vmxnet3_copy_mc(netdev);
  1705. if (new_table) {
  1706. rxConf->mfTableLen = cpu_to_le16(
  1707. netdev_mc_count(netdev) * ETH_ALEN);
  1708. new_table_pa = dma_map_single(
  1709. &adapter->pdev->dev,
  1710. new_table,
  1711. rxConf->mfTableLen,
  1712. PCI_DMA_TODEVICE);
  1713. }
  1714. if (new_table_pa) {
  1715. new_mode |= VMXNET3_RXM_MCAST;
  1716. rxConf->mfTablePA = cpu_to_le64(new_table_pa);
  1717. } else {
  1718. netdev_info(netdev,
  1719. "failed to copy mcast list, setting ALL_MULTI\n");
  1720. new_mode |= VMXNET3_RXM_ALL_MULTI;
  1721. }
  1722. }
  1723. if (!(new_mode & VMXNET3_RXM_MCAST)) {
  1724. rxConf->mfTableLen = 0;
  1725. rxConf->mfTablePA = 0;
  1726. }
  1727. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1728. if (new_mode != rxConf->rxMode) {
  1729. rxConf->rxMode = cpu_to_le32(new_mode);
  1730. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1731. VMXNET3_CMD_UPDATE_RX_MODE);
  1732. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1733. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1734. }
  1735. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1736. VMXNET3_CMD_UPDATE_MAC_FILTERS);
  1737. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1738. if (new_table_pa)
  1739. dma_unmap_single(&adapter->pdev->dev, new_table_pa,
  1740. rxConf->mfTableLen, PCI_DMA_TODEVICE);
  1741. kfree(new_table);
  1742. }
  1743. void
  1744. vmxnet3_rq_destroy_all(struct vmxnet3_adapter *adapter)
  1745. {
  1746. int i;
  1747. for (i = 0; i < adapter->num_rx_queues; i++)
  1748. vmxnet3_rq_destroy(&adapter->rx_queue[i], adapter);
  1749. }
  1750. /*
  1751. * Set up driver_shared based on settings in adapter.
  1752. */
  1753. static void
  1754. vmxnet3_setup_driver_shared(struct vmxnet3_adapter *adapter)
  1755. {
  1756. struct Vmxnet3_DriverShared *shared = adapter->shared;
  1757. struct Vmxnet3_DSDevRead *devRead = &shared->devRead;
  1758. struct Vmxnet3_TxQueueConf *tqc;
  1759. struct Vmxnet3_RxQueueConf *rqc;
  1760. int i;
  1761. memset(shared, 0, sizeof(*shared));
  1762. /* driver settings */
  1763. shared->magic = cpu_to_le32(VMXNET3_REV1_MAGIC);
  1764. devRead->misc.driverInfo.version = cpu_to_le32(
  1765. VMXNET3_DRIVER_VERSION_NUM);
  1766. devRead->misc.driverInfo.gos.gosBits = (sizeof(void *) == 4 ?
  1767. VMXNET3_GOS_BITS_32 : VMXNET3_GOS_BITS_64);
  1768. devRead->misc.driverInfo.gos.gosType = VMXNET3_GOS_TYPE_LINUX;
  1769. *((u32 *)&devRead->misc.driverInfo.gos) = cpu_to_le32(
  1770. *((u32 *)&devRead->misc.driverInfo.gos));
  1771. devRead->misc.driverInfo.vmxnet3RevSpt = cpu_to_le32(1);
  1772. devRead->misc.driverInfo.uptVerSpt = cpu_to_le32(1);
  1773. devRead->misc.ddPA = cpu_to_le64(adapter->adapter_pa);
  1774. devRead->misc.ddLen = cpu_to_le32(sizeof(struct vmxnet3_adapter));
  1775. /* set up feature flags */
  1776. if (adapter->netdev->features & NETIF_F_RXCSUM)
  1777. devRead->misc.uptFeatures |= UPT1_F_RXCSUM;
  1778. if (adapter->netdev->features & NETIF_F_LRO) {
  1779. devRead->misc.uptFeatures |= UPT1_F_LRO;
  1780. devRead->misc.maxNumRxSG = cpu_to_le16(1 + MAX_SKB_FRAGS);
  1781. }
  1782. if (adapter->netdev->features & NETIF_F_HW_VLAN_CTAG_RX)
  1783. devRead->misc.uptFeatures |= UPT1_F_RXVLAN;
  1784. devRead->misc.mtu = cpu_to_le32(adapter->netdev->mtu);
  1785. devRead->misc.queueDescPA = cpu_to_le64(adapter->queue_desc_pa);
  1786. devRead->misc.queueDescLen = cpu_to_le32(
  1787. adapter->num_tx_queues * sizeof(struct Vmxnet3_TxQueueDesc) +
  1788. adapter->num_rx_queues * sizeof(struct Vmxnet3_RxQueueDesc));
  1789. /* tx queue settings */
  1790. devRead->misc.numTxQueues = adapter->num_tx_queues;
  1791. for (i = 0; i < adapter->num_tx_queues; i++) {
  1792. struct vmxnet3_tx_queue *tq = &adapter->tx_queue[i];
  1793. BUG_ON(adapter->tx_queue[i].tx_ring.base == NULL);
  1794. tqc = &adapter->tqd_start[i].conf;
  1795. tqc->txRingBasePA = cpu_to_le64(tq->tx_ring.basePA);
  1796. tqc->dataRingBasePA = cpu_to_le64(tq->data_ring.basePA);
  1797. tqc->compRingBasePA = cpu_to_le64(tq->comp_ring.basePA);
  1798. tqc->ddPA = cpu_to_le64(tq->buf_info_pa);
  1799. tqc->txRingSize = cpu_to_le32(tq->tx_ring.size);
  1800. tqc->dataRingSize = cpu_to_le32(tq->data_ring.size);
  1801. tqc->compRingSize = cpu_to_le32(tq->comp_ring.size);
  1802. tqc->ddLen = cpu_to_le32(
  1803. sizeof(struct vmxnet3_tx_buf_info) *
  1804. tqc->txRingSize);
  1805. tqc->intrIdx = tq->comp_ring.intr_idx;
  1806. }
  1807. /* rx queue settings */
  1808. devRead->misc.numRxQueues = adapter->num_rx_queues;
  1809. for (i = 0; i < adapter->num_rx_queues; i++) {
  1810. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  1811. rqc = &adapter->rqd_start[i].conf;
  1812. rqc->rxRingBasePA[0] = cpu_to_le64(rq->rx_ring[0].basePA);
  1813. rqc->rxRingBasePA[1] = cpu_to_le64(rq->rx_ring[1].basePA);
  1814. rqc->compRingBasePA = cpu_to_le64(rq->comp_ring.basePA);
  1815. rqc->ddPA = cpu_to_le64(rq->buf_info_pa);
  1816. rqc->rxRingSize[0] = cpu_to_le32(rq->rx_ring[0].size);
  1817. rqc->rxRingSize[1] = cpu_to_le32(rq->rx_ring[1].size);
  1818. rqc->compRingSize = cpu_to_le32(rq->comp_ring.size);
  1819. rqc->ddLen = cpu_to_le32(
  1820. sizeof(struct vmxnet3_rx_buf_info) *
  1821. (rqc->rxRingSize[0] +
  1822. rqc->rxRingSize[1]));
  1823. rqc->intrIdx = rq->comp_ring.intr_idx;
  1824. }
  1825. #ifdef VMXNET3_RSS
  1826. memset(adapter->rss_conf, 0, sizeof(*adapter->rss_conf));
  1827. if (adapter->rss) {
  1828. struct UPT1_RSSConf *rssConf = adapter->rss_conf;
  1829. static const uint8_t rss_key[UPT1_RSS_MAX_KEY_SIZE] = {
  1830. 0x3b, 0x56, 0xd1, 0x56, 0x13, 0x4a, 0xe7, 0xac,
  1831. 0xe8, 0x79, 0x09, 0x75, 0xe8, 0x65, 0x79, 0x28,
  1832. 0x35, 0x12, 0xb9, 0x56, 0x7c, 0x76, 0x4b, 0x70,
  1833. 0xd8, 0x56, 0xa3, 0x18, 0x9b, 0x0a, 0xee, 0xf3,
  1834. 0x96, 0xa6, 0x9f, 0x8f, 0x9e, 0x8c, 0x90, 0xc9,
  1835. };
  1836. devRead->misc.uptFeatures |= UPT1_F_RSS;
  1837. devRead->misc.numRxQueues = adapter->num_rx_queues;
  1838. rssConf->hashType = UPT1_RSS_HASH_TYPE_TCP_IPV4 |
  1839. UPT1_RSS_HASH_TYPE_IPV4 |
  1840. UPT1_RSS_HASH_TYPE_TCP_IPV6 |
  1841. UPT1_RSS_HASH_TYPE_IPV6;
  1842. rssConf->hashFunc = UPT1_RSS_HASH_FUNC_TOEPLITZ;
  1843. rssConf->hashKeySize = UPT1_RSS_MAX_KEY_SIZE;
  1844. rssConf->indTableSize = VMXNET3_RSS_IND_TABLE_SIZE;
  1845. memcpy(rssConf->hashKey, rss_key, sizeof(rss_key));
  1846. for (i = 0; i < rssConf->indTableSize; i++)
  1847. rssConf->indTable[i] = ethtool_rxfh_indir_default(
  1848. i, adapter->num_rx_queues);
  1849. devRead->rssConfDesc.confVer = 1;
  1850. devRead->rssConfDesc.confLen = cpu_to_le32(sizeof(*rssConf));
  1851. devRead->rssConfDesc.confPA =
  1852. cpu_to_le64(adapter->rss_conf_pa);
  1853. }
  1854. #endif /* VMXNET3_RSS */
  1855. /* intr settings */
  1856. devRead->intrConf.autoMask = adapter->intr.mask_mode ==
  1857. VMXNET3_IMM_AUTO;
  1858. devRead->intrConf.numIntrs = adapter->intr.num_intrs;
  1859. for (i = 0; i < adapter->intr.num_intrs; i++)
  1860. devRead->intrConf.modLevels[i] = adapter->intr.mod_levels[i];
  1861. devRead->intrConf.eventIntrIdx = adapter->intr.event_intr_idx;
  1862. devRead->intrConf.intrCtrl |= cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  1863. /* rx filter settings */
  1864. devRead->rxFilterConf.rxMode = 0;
  1865. vmxnet3_restore_vlan(adapter);
  1866. vmxnet3_write_mac_addr(adapter, adapter->netdev->dev_addr);
  1867. /* the rest are already zeroed */
  1868. }
  1869. int
  1870. vmxnet3_activate_dev(struct vmxnet3_adapter *adapter)
  1871. {
  1872. int err, i;
  1873. u32 ret;
  1874. unsigned long flags;
  1875. netdev_dbg(adapter->netdev, "%s: skb_buf_size %d, rx_buf_per_pkt %d,"
  1876. " ring sizes %u %u %u\n", adapter->netdev->name,
  1877. adapter->skb_buf_size, adapter->rx_buf_per_pkt,
  1878. adapter->tx_queue[0].tx_ring.size,
  1879. adapter->rx_queue[0].rx_ring[0].size,
  1880. adapter->rx_queue[0].rx_ring[1].size);
  1881. vmxnet3_tq_init_all(adapter);
  1882. err = vmxnet3_rq_init_all(adapter);
  1883. if (err) {
  1884. netdev_err(adapter->netdev,
  1885. "Failed to init rx queue error %d\n", err);
  1886. goto rq_err;
  1887. }
  1888. err = vmxnet3_request_irqs(adapter);
  1889. if (err) {
  1890. netdev_err(adapter->netdev,
  1891. "Failed to setup irq for error %d\n", err);
  1892. goto irq_err;
  1893. }
  1894. vmxnet3_setup_driver_shared(adapter);
  1895. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, VMXNET3_GET_ADDR_LO(
  1896. adapter->shared_pa));
  1897. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, VMXNET3_GET_ADDR_HI(
  1898. adapter->shared_pa));
  1899. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1900. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1901. VMXNET3_CMD_ACTIVATE_DEV);
  1902. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  1903. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1904. if (ret != 0) {
  1905. netdev_err(adapter->netdev,
  1906. "Failed to activate dev: error %u\n", ret);
  1907. err = -EINVAL;
  1908. goto activate_err;
  1909. }
  1910. for (i = 0; i < adapter->num_rx_queues; i++) {
  1911. VMXNET3_WRITE_BAR0_REG(adapter,
  1912. VMXNET3_REG_RXPROD + i * VMXNET3_REG_ALIGN,
  1913. adapter->rx_queue[i].rx_ring[0].next2fill);
  1914. VMXNET3_WRITE_BAR0_REG(adapter, (VMXNET3_REG_RXPROD2 +
  1915. (i * VMXNET3_REG_ALIGN)),
  1916. adapter->rx_queue[i].rx_ring[1].next2fill);
  1917. }
  1918. /* Apply the rx filter settins last. */
  1919. vmxnet3_set_mc(adapter->netdev);
  1920. /*
  1921. * Check link state when first activating device. It will start the
  1922. * tx queue if the link is up.
  1923. */
  1924. vmxnet3_check_link(adapter, true);
  1925. for (i = 0; i < adapter->num_rx_queues; i++)
  1926. napi_enable(&adapter->rx_queue[i].napi);
  1927. vmxnet3_enable_all_intrs(adapter);
  1928. clear_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  1929. return 0;
  1930. activate_err:
  1931. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, 0);
  1932. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, 0);
  1933. vmxnet3_free_irqs(adapter);
  1934. irq_err:
  1935. rq_err:
  1936. /* free up buffers we allocated */
  1937. vmxnet3_rq_cleanup_all(adapter);
  1938. return err;
  1939. }
  1940. void
  1941. vmxnet3_reset_dev(struct vmxnet3_adapter *adapter)
  1942. {
  1943. unsigned long flags;
  1944. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1945. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_RESET_DEV);
  1946. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1947. }
  1948. int
  1949. vmxnet3_quiesce_dev(struct vmxnet3_adapter *adapter)
  1950. {
  1951. int i;
  1952. unsigned long flags;
  1953. if (test_and_set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state))
  1954. return 0;
  1955. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1956. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1957. VMXNET3_CMD_QUIESCE_DEV);
  1958. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1959. vmxnet3_disable_all_intrs(adapter);
  1960. for (i = 0; i < adapter->num_rx_queues; i++)
  1961. napi_disable(&adapter->rx_queue[i].napi);
  1962. netif_tx_disable(adapter->netdev);
  1963. adapter->link_speed = 0;
  1964. netif_carrier_off(adapter->netdev);
  1965. vmxnet3_tq_cleanup_all(adapter);
  1966. vmxnet3_rq_cleanup_all(adapter);
  1967. vmxnet3_free_irqs(adapter);
  1968. return 0;
  1969. }
  1970. static void
  1971. vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
  1972. {
  1973. u32 tmp;
  1974. tmp = *(u32 *)mac;
  1975. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACL, tmp);
  1976. tmp = (mac[5] << 8) | mac[4];
  1977. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACH, tmp);
  1978. }
  1979. static int
  1980. vmxnet3_set_mac_addr(struct net_device *netdev, void *p)
  1981. {
  1982. struct sockaddr *addr = p;
  1983. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1984. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  1985. vmxnet3_write_mac_addr(adapter, addr->sa_data);
  1986. return 0;
  1987. }
  1988. /* ==================== initialization and cleanup routines ============ */
  1989. static int
  1990. vmxnet3_alloc_pci_resources(struct vmxnet3_adapter *adapter, bool *dma64)
  1991. {
  1992. int err;
  1993. unsigned long mmio_start, mmio_len;
  1994. struct pci_dev *pdev = adapter->pdev;
  1995. err = pci_enable_device(pdev);
  1996. if (err) {
  1997. dev_err(&pdev->dev, "Failed to enable adapter: error %d\n", err);
  1998. return err;
  1999. }
  2000. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) == 0) {
  2001. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)) != 0) {
  2002. dev_err(&pdev->dev,
  2003. "pci_set_consistent_dma_mask failed\n");
  2004. err = -EIO;
  2005. goto err_set_mask;
  2006. }
  2007. *dma64 = true;
  2008. } else {
  2009. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) != 0) {
  2010. dev_err(&pdev->dev,
  2011. "pci_set_dma_mask failed\n");
  2012. err = -EIO;
  2013. goto err_set_mask;
  2014. }
  2015. *dma64 = false;
  2016. }
  2017. err = pci_request_selected_regions(pdev, (1 << 2) - 1,
  2018. vmxnet3_driver_name);
  2019. if (err) {
  2020. dev_err(&pdev->dev,
  2021. "Failed to request region for adapter: error %d\n", err);
  2022. goto err_set_mask;
  2023. }
  2024. pci_set_master(pdev);
  2025. mmio_start = pci_resource_start(pdev, 0);
  2026. mmio_len = pci_resource_len(pdev, 0);
  2027. adapter->hw_addr0 = ioremap(mmio_start, mmio_len);
  2028. if (!adapter->hw_addr0) {
  2029. dev_err(&pdev->dev, "Failed to map bar0\n");
  2030. err = -EIO;
  2031. goto err_ioremap;
  2032. }
  2033. mmio_start = pci_resource_start(pdev, 1);
  2034. mmio_len = pci_resource_len(pdev, 1);
  2035. adapter->hw_addr1 = ioremap(mmio_start, mmio_len);
  2036. if (!adapter->hw_addr1) {
  2037. dev_err(&pdev->dev, "Failed to map bar1\n");
  2038. err = -EIO;
  2039. goto err_bar1;
  2040. }
  2041. return 0;
  2042. err_bar1:
  2043. iounmap(adapter->hw_addr0);
  2044. err_ioremap:
  2045. pci_release_selected_regions(pdev, (1 << 2) - 1);
  2046. err_set_mask:
  2047. pci_disable_device(pdev);
  2048. return err;
  2049. }
  2050. static void
  2051. vmxnet3_free_pci_resources(struct vmxnet3_adapter *adapter)
  2052. {
  2053. BUG_ON(!adapter->pdev);
  2054. iounmap(adapter->hw_addr0);
  2055. iounmap(adapter->hw_addr1);
  2056. pci_release_selected_regions(adapter->pdev, (1 << 2) - 1);
  2057. pci_disable_device(adapter->pdev);
  2058. }
  2059. static void
  2060. vmxnet3_adjust_rx_ring_size(struct vmxnet3_adapter *adapter)
  2061. {
  2062. size_t sz, i, ring0_size, ring1_size, comp_size;
  2063. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[0];
  2064. if (adapter->netdev->mtu <= VMXNET3_MAX_SKB_BUF_SIZE -
  2065. VMXNET3_MAX_ETH_HDR_SIZE) {
  2066. adapter->skb_buf_size = adapter->netdev->mtu +
  2067. VMXNET3_MAX_ETH_HDR_SIZE;
  2068. if (adapter->skb_buf_size < VMXNET3_MIN_T0_BUF_SIZE)
  2069. adapter->skb_buf_size = VMXNET3_MIN_T0_BUF_SIZE;
  2070. adapter->rx_buf_per_pkt = 1;
  2071. } else {
  2072. adapter->skb_buf_size = VMXNET3_MAX_SKB_BUF_SIZE;
  2073. sz = adapter->netdev->mtu - VMXNET3_MAX_SKB_BUF_SIZE +
  2074. VMXNET3_MAX_ETH_HDR_SIZE;
  2075. adapter->rx_buf_per_pkt = 1 + (sz + PAGE_SIZE - 1) / PAGE_SIZE;
  2076. }
  2077. /*
  2078. * for simplicity, force the ring0 size to be a multiple of
  2079. * rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN
  2080. */
  2081. sz = adapter->rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN;
  2082. ring0_size = adapter->rx_queue[0].rx_ring[0].size;
  2083. ring0_size = (ring0_size + sz - 1) / sz * sz;
  2084. ring0_size = min_t(u32, ring0_size, VMXNET3_RX_RING_MAX_SIZE /
  2085. sz * sz);
  2086. ring1_size = adapter->rx_queue[0].rx_ring[1].size;
  2087. comp_size = ring0_size + ring1_size;
  2088. for (i = 0; i < adapter->num_rx_queues; i++) {
  2089. rq = &adapter->rx_queue[i];
  2090. rq->rx_ring[0].size = ring0_size;
  2091. rq->rx_ring[1].size = ring1_size;
  2092. rq->comp_ring.size = comp_size;
  2093. }
  2094. }
  2095. int
  2096. vmxnet3_create_queues(struct vmxnet3_adapter *adapter, u32 tx_ring_size,
  2097. u32 rx_ring_size, u32 rx_ring2_size)
  2098. {
  2099. int err = 0, i;
  2100. for (i = 0; i < adapter->num_tx_queues; i++) {
  2101. struct vmxnet3_tx_queue *tq = &adapter->tx_queue[i];
  2102. tq->tx_ring.size = tx_ring_size;
  2103. tq->data_ring.size = tx_ring_size;
  2104. tq->comp_ring.size = tx_ring_size;
  2105. tq->shared = &adapter->tqd_start[i].ctrl;
  2106. tq->stopped = true;
  2107. tq->adapter = adapter;
  2108. tq->qid = i;
  2109. err = vmxnet3_tq_create(tq, adapter);
  2110. /*
  2111. * Too late to change num_tx_queues. We cannot do away with
  2112. * lesser number of queues than what we asked for
  2113. */
  2114. if (err)
  2115. goto queue_err;
  2116. }
  2117. adapter->rx_queue[0].rx_ring[0].size = rx_ring_size;
  2118. adapter->rx_queue[0].rx_ring[1].size = rx_ring2_size;
  2119. vmxnet3_adjust_rx_ring_size(adapter);
  2120. for (i = 0; i < adapter->num_rx_queues; i++) {
  2121. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  2122. /* qid and qid2 for rx queues will be assigned later when num
  2123. * of rx queues is finalized after allocating intrs */
  2124. rq->shared = &adapter->rqd_start[i].ctrl;
  2125. rq->adapter = adapter;
  2126. err = vmxnet3_rq_create(rq, adapter);
  2127. if (err) {
  2128. if (i == 0) {
  2129. netdev_err(adapter->netdev,
  2130. "Could not allocate any rx queues. "
  2131. "Aborting.\n");
  2132. goto queue_err;
  2133. } else {
  2134. netdev_info(adapter->netdev,
  2135. "Number of rx queues changed "
  2136. "to : %d.\n", i);
  2137. adapter->num_rx_queues = i;
  2138. err = 0;
  2139. break;
  2140. }
  2141. }
  2142. }
  2143. return err;
  2144. queue_err:
  2145. vmxnet3_tq_destroy_all(adapter);
  2146. return err;
  2147. }
  2148. static int
  2149. vmxnet3_open(struct net_device *netdev)
  2150. {
  2151. struct vmxnet3_adapter *adapter;
  2152. int err, i;
  2153. adapter = netdev_priv(netdev);
  2154. for (i = 0; i < adapter->num_tx_queues; i++)
  2155. spin_lock_init(&adapter->tx_queue[i].tx_lock);
  2156. err = vmxnet3_create_queues(adapter, adapter->tx_ring_size,
  2157. adapter->rx_ring_size,
  2158. VMXNET3_DEF_RX_RING_SIZE);
  2159. if (err)
  2160. goto queue_err;
  2161. err = vmxnet3_activate_dev(adapter);
  2162. if (err)
  2163. goto activate_err;
  2164. return 0;
  2165. activate_err:
  2166. vmxnet3_rq_destroy_all(adapter);
  2167. vmxnet3_tq_destroy_all(adapter);
  2168. queue_err:
  2169. return err;
  2170. }
  2171. static int
  2172. vmxnet3_close(struct net_device *netdev)
  2173. {
  2174. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2175. /*
  2176. * Reset_work may be in the middle of resetting the device, wait for its
  2177. * completion.
  2178. */
  2179. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2180. msleep(1);
  2181. vmxnet3_quiesce_dev(adapter);
  2182. vmxnet3_rq_destroy_all(adapter);
  2183. vmxnet3_tq_destroy_all(adapter);
  2184. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2185. return 0;
  2186. }
  2187. void
  2188. vmxnet3_force_close(struct vmxnet3_adapter *adapter)
  2189. {
  2190. int i;
  2191. /*
  2192. * we must clear VMXNET3_STATE_BIT_RESETTING, otherwise
  2193. * vmxnet3_close() will deadlock.
  2194. */
  2195. BUG_ON(test_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state));
  2196. /* we need to enable NAPI, otherwise dev_close will deadlock */
  2197. for (i = 0; i < adapter->num_rx_queues; i++)
  2198. napi_enable(&adapter->rx_queue[i].napi);
  2199. dev_close(adapter->netdev);
  2200. }
  2201. static int
  2202. vmxnet3_change_mtu(struct net_device *netdev, int new_mtu)
  2203. {
  2204. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2205. int err = 0;
  2206. if (new_mtu < VMXNET3_MIN_MTU || new_mtu > VMXNET3_MAX_MTU)
  2207. return -EINVAL;
  2208. netdev->mtu = new_mtu;
  2209. /*
  2210. * Reset_work may be in the middle of resetting the device, wait for its
  2211. * completion.
  2212. */
  2213. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2214. msleep(1);
  2215. if (netif_running(netdev)) {
  2216. vmxnet3_quiesce_dev(adapter);
  2217. vmxnet3_reset_dev(adapter);
  2218. /* we need to re-create the rx queue based on the new mtu */
  2219. vmxnet3_rq_destroy_all(adapter);
  2220. vmxnet3_adjust_rx_ring_size(adapter);
  2221. err = vmxnet3_rq_create_all(adapter);
  2222. if (err) {
  2223. netdev_err(netdev,
  2224. "failed to re-create rx queues, "
  2225. " error %d. Closing it.\n", err);
  2226. goto out;
  2227. }
  2228. err = vmxnet3_activate_dev(adapter);
  2229. if (err) {
  2230. netdev_err(netdev,
  2231. "failed to re-activate, error %d. "
  2232. "Closing it\n", err);
  2233. goto out;
  2234. }
  2235. }
  2236. out:
  2237. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2238. if (err)
  2239. vmxnet3_force_close(adapter);
  2240. return err;
  2241. }
  2242. static void
  2243. vmxnet3_declare_features(struct vmxnet3_adapter *adapter, bool dma64)
  2244. {
  2245. struct net_device *netdev = adapter->netdev;
  2246. netdev->hw_features = NETIF_F_SG | NETIF_F_RXCSUM |
  2247. NETIF_F_HW_CSUM | NETIF_F_HW_VLAN_CTAG_TX |
  2248. NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_TSO | NETIF_F_TSO6 |
  2249. NETIF_F_LRO;
  2250. if (dma64)
  2251. netdev->hw_features |= NETIF_F_HIGHDMA;
  2252. netdev->vlan_features = netdev->hw_features &
  2253. ~(NETIF_F_HW_VLAN_CTAG_TX |
  2254. NETIF_F_HW_VLAN_CTAG_RX);
  2255. netdev->features = netdev->hw_features | NETIF_F_HW_VLAN_CTAG_FILTER;
  2256. }
  2257. static void
  2258. vmxnet3_read_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
  2259. {
  2260. u32 tmp;
  2261. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACL);
  2262. *(u32 *)mac = tmp;
  2263. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACH);
  2264. mac[4] = tmp & 0xff;
  2265. mac[5] = (tmp >> 8) & 0xff;
  2266. }
  2267. #ifdef CONFIG_PCI_MSI
  2268. /*
  2269. * Enable MSIx vectors.
  2270. * Returns :
  2271. * VMXNET3_LINUX_MIN_MSIX_VECT when only minimum number of vectors required
  2272. * were enabled.
  2273. * number of vectors which were enabled otherwise (this number is greater
  2274. * than VMXNET3_LINUX_MIN_MSIX_VECT)
  2275. */
  2276. static int
  2277. vmxnet3_acquire_msix_vectors(struct vmxnet3_adapter *adapter, int nvec)
  2278. {
  2279. int ret = pci_enable_msix_range(adapter->pdev,
  2280. adapter->intr.msix_entries, nvec, nvec);
  2281. if (ret == -ENOSPC && nvec > VMXNET3_LINUX_MIN_MSIX_VECT) {
  2282. dev_err(&adapter->netdev->dev,
  2283. "Failed to enable %d MSI-X, trying %d\n",
  2284. nvec, VMXNET3_LINUX_MIN_MSIX_VECT);
  2285. ret = pci_enable_msix_range(adapter->pdev,
  2286. adapter->intr.msix_entries,
  2287. VMXNET3_LINUX_MIN_MSIX_VECT,
  2288. VMXNET3_LINUX_MIN_MSIX_VECT);
  2289. }
  2290. if (ret < 0) {
  2291. dev_err(&adapter->netdev->dev,
  2292. "Failed to enable MSI-X, error: %d\n", ret);
  2293. }
  2294. return ret;
  2295. }
  2296. #endif /* CONFIG_PCI_MSI */
  2297. static void
  2298. vmxnet3_alloc_intr_resources(struct vmxnet3_adapter *adapter)
  2299. {
  2300. u32 cfg;
  2301. unsigned long flags;
  2302. /* intr settings */
  2303. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2304. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2305. VMXNET3_CMD_GET_CONF_INTR);
  2306. cfg = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  2307. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2308. adapter->intr.type = cfg & 0x3;
  2309. adapter->intr.mask_mode = (cfg >> 2) & 0x3;
  2310. if (adapter->intr.type == VMXNET3_IT_AUTO) {
  2311. adapter->intr.type = VMXNET3_IT_MSIX;
  2312. }
  2313. #ifdef CONFIG_PCI_MSI
  2314. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  2315. int i, nvec;
  2316. nvec = adapter->share_intr == VMXNET3_INTR_TXSHARE ?
  2317. 1 : adapter->num_tx_queues;
  2318. nvec += adapter->share_intr == VMXNET3_INTR_BUDDYSHARE ?
  2319. 0 : adapter->num_rx_queues;
  2320. nvec += 1; /* for link event */
  2321. nvec = nvec > VMXNET3_LINUX_MIN_MSIX_VECT ?
  2322. nvec : VMXNET3_LINUX_MIN_MSIX_VECT;
  2323. for (i = 0; i < nvec; i++)
  2324. adapter->intr.msix_entries[i].entry = i;
  2325. nvec = vmxnet3_acquire_msix_vectors(adapter, nvec);
  2326. if (nvec < 0)
  2327. goto msix_err;
  2328. /* If we cannot allocate one MSIx vector per queue
  2329. * then limit the number of rx queues to 1
  2330. */
  2331. if (nvec == VMXNET3_LINUX_MIN_MSIX_VECT) {
  2332. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE
  2333. || adapter->num_rx_queues != 1) {
  2334. adapter->share_intr = VMXNET3_INTR_TXSHARE;
  2335. netdev_err(adapter->netdev,
  2336. "Number of rx queues : 1\n");
  2337. adapter->num_rx_queues = 1;
  2338. }
  2339. }
  2340. adapter->intr.num_intrs = nvec;
  2341. return;
  2342. msix_err:
  2343. /* If we cannot allocate MSIx vectors use only one rx queue */
  2344. dev_info(&adapter->pdev->dev,
  2345. "Failed to enable MSI-X, error %d. "
  2346. "Limiting #rx queues to 1, try MSI.\n", nvec);
  2347. adapter->intr.type = VMXNET3_IT_MSI;
  2348. }
  2349. if (adapter->intr.type == VMXNET3_IT_MSI) {
  2350. if (!pci_enable_msi(adapter->pdev)) {
  2351. adapter->num_rx_queues = 1;
  2352. adapter->intr.num_intrs = 1;
  2353. return;
  2354. }
  2355. }
  2356. #endif /* CONFIG_PCI_MSI */
  2357. adapter->num_rx_queues = 1;
  2358. dev_info(&adapter->netdev->dev,
  2359. "Using INTx interrupt, #Rx queues: 1.\n");
  2360. adapter->intr.type = VMXNET3_IT_INTX;
  2361. /* INT-X related setting */
  2362. adapter->intr.num_intrs = 1;
  2363. }
  2364. static void
  2365. vmxnet3_free_intr_resources(struct vmxnet3_adapter *adapter)
  2366. {
  2367. if (adapter->intr.type == VMXNET3_IT_MSIX)
  2368. pci_disable_msix(adapter->pdev);
  2369. else if (adapter->intr.type == VMXNET3_IT_MSI)
  2370. pci_disable_msi(adapter->pdev);
  2371. else
  2372. BUG_ON(adapter->intr.type != VMXNET3_IT_INTX);
  2373. }
  2374. static void
  2375. vmxnet3_tx_timeout(struct net_device *netdev)
  2376. {
  2377. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2378. adapter->tx_timeout_count++;
  2379. netdev_err(adapter->netdev, "tx hang\n");
  2380. schedule_work(&adapter->work);
  2381. netif_wake_queue(adapter->netdev);
  2382. }
  2383. static void
  2384. vmxnet3_reset_work(struct work_struct *data)
  2385. {
  2386. struct vmxnet3_adapter *adapter;
  2387. adapter = container_of(data, struct vmxnet3_adapter, work);
  2388. /* if another thread is resetting the device, no need to proceed */
  2389. if (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2390. return;
  2391. /* if the device is closed, we must leave it alone */
  2392. rtnl_lock();
  2393. if (netif_running(adapter->netdev)) {
  2394. netdev_notice(adapter->netdev, "resetting\n");
  2395. vmxnet3_quiesce_dev(adapter);
  2396. vmxnet3_reset_dev(adapter);
  2397. vmxnet3_activate_dev(adapter);
  2398. } else {
  2399. netdev_info(adapter->netdev, "already closed\n");
  2400. }
  2401. rtnl_unlock();
  2402. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2403. }
  2404. static int
  2405. vmxnet3_probe_device(struct pci_dev *pdev,
  2406. const struct pci_device_id *id)
  2407. {
  2408. static const struct net_device_ops vmxnet3_netdev_ops = {
  2409. .ndo_open = vmxnet3_open,
  2410. .ndo_stop = vmxnet3_close,
  2411. .ndo_start_xmit = vmxnet3_xmit_frame,
  2412. .ndo_set_mac_address = vmxnet3_set_mac_addr,
  2413. .ndo_change_mtu = vmxnet3_change_mtu,
  2414. .ndo_set_features = vmxnet3_set_features,
  2415. .ndo_get_stats64 = vmxnet3_get_stats64,
  2416. .ndo_tx_timeout = vmxnet3_tx_timeout,
  2417. .ndo_set_rx_mode = vmxnet3_set_mc,
  2418. .ndo_vlan_rx_add_vid = vmxnet3_vlan_rx_add_vid,
  2419. .ndo_vlan_rx_kill_vid = vmxnet3_vlan_rx_kill_vid,
  2420. #ifdef CONFIG_NET_POLL_CONTROLLER
  2421. .ndo_poll_controller = vmxnet3_netpoll,
  2422. #endif
  2423. };
  2424. int err;
  2425. bool dma64 = false; /* stupid gcc */
  2426. u32 ver;
  2427. struct net_device *netdev;
  2428. struct vmxnet3_adapter *adapter;
  2429. u8 mac[ETH_ALEN];
  2430. int size;
  2431. int num_tx_queues;
  2432. int num_rx_queues;
  2433. if (!pci_msi_enabled())
  2434. enable_mq = 0;
  2435. #ifdef VMXNET3_RSS
  2436. if (enable_mq)
  2437. num_rx_queues = min(VMXNET3_DEVICE_MAX_RX_QUEUES,
  2438. (int)num_online_cpus());
  2439. else
  2440. #endif
  2441. num_rx_queues = 1;
  2442. num_rx_queues = rounddown_pow_of_two(num_rx_queues);
  2443. if (enable_mq)
  2444. num_tx_queues = min(VMXNET3_DEVICE_MAX_TX_QUEUES,
  2445. (int)num_online_cpus());
  2446. else
  2447. num_tx_queues = 1;
  2448. num_tx_queues = rounddown_pow_of_two(num_tx_queues);
  2449. netdev = alloc_etherdev_mq(sizeof(struct vmxnet3_adapter),
  2450. max(num_tx_queues, num_rx_queues));
  2451. dev_info(&pdev->dev,
  2452. "# of Tx queues : %d, # of Rx queues : %d\n",
  2453. num_tx_queues, num_rx_queues);
  2454. if (!netdev)
  2455. return -ENOMEM;
  2456. pci_set_drvdata(pdev, netdev);
  2457. adapter = netdev_priv(netdev);
  2458. adapter->netdev = netdev;
  2459. adapter->pdev = pdev;
  2460. adapter->tx_ring_size = VMXNET3_DEF_TX_RING_SIZE;
  2461. adapter->rx_ring_size = VMXNET3_DEF_RX_RING_SIZE;
  2462. spin_lock_init(&adapter->cmd_lock);
  2463. adapter->adapter_pa = dma_map_single(&adapter->pdev->dev, adapter,
  2464. sizeof(struct vmxnet3_adapter),
  2465. PCI_DMA_TODEVICE);
  2466. adapter->shared = dma_alloc_coherent(
  2467. &adapter->pdev->dev,
  2468. sizeof(struct Vmxnet3_DriverShared),
  2469. &adapter->shared_pa, GFP_KERNEL);
  2470. if (!adapter->shared) {
  2471. dev_err(&pdev->dev, "Failed to allocate memory\n");
  2472. err = -ENOMEM;
  2473. goto err_alloc_shared;
  2474. }
  2475. adapter->num_rx_queues = num_rx_queues;
  2476. adapter->num_tx_queues = num_tx_queues;
  2477. adapter->rx_buf_per_pkt = 1;
  2478. size = sizeof(struct Vmxnet3_TxQueueDesc) * adapter->num_tx_queues;
  2479. size += sizeof(struct Vmxnet3_RxQueueDesc) * adapter->num_rx_queues;
  2480. adapter->tqd_start = dma_alloc_coherent(&adapter->pdev->dev, size,
  2481. &adapter->queue_desc_pa,
  2482. GFP_KERNEL);
  2483. if (!adapter->tqd_start) {
  2484. dev_err(&pdev->dev, "Failed to allocate memory\n");
  2485. err = -ENOMEM;
  2486. goto err_alloc_queue_desc;
  2487. }
  2488. adapter->rqd_start = (struct Vmxnet3_RxQueueDesc *)(adapter->tqd_start +
  2489. adapter->num_tx_queues);
  2490. adapter->pm_conf = dma_alloc_coherent(&adapter->pdev->dev,
  2491. sizeof(struct Vmxnet3_PMConf),
  2492. &adapter->pm_conf_pa,
  2493. GFP_KERNEL);
  2494. if (adapter->pm_conf == NULL) {
  2495. err = -ENOMEM;
  2496. goto err_alloc_pm;
  2497. }
  2498. #ifdef VMXNET3_RSS
  2499. adapter->rss_conf = dma_alloc_coherent(&adapter->pdev->dev,
  2500. sizeof(struct UPT1_RSSConf),
  2501. &adapter->rss_conf_pa,
  2502. GFP_KERNEL);
  2503. if (adapter->rss_conf == NULL) {
  2504. err = -ENOMEM;
  2505. goto err_alloc_rss;
  2506. }
  2507. #endif /* VMXNET3_RSS */
  2508. err = vmxnet3_alloc_pci_resources(adapter, &dma64);
  2509. if (err < 0)
  2510. goto err_alloc_pci;
  2511. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_VRRS);
  2512. if (ver & 1) {
  2513. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_VRRS, 1);
  2514. } else {
  2515. dev_err(&pdev->dev,
  2516. "Incompatible h/w version (0x%x) for adapter\n", ver);
  2517. err = -EBUSY;
  2518. goto err_ver;
  2519. }
  2520. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_UVRS);
  2521. if (ver & 1) {
  2522. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_UVRS, 1);
  2523. } else {
  2524. dev_err(&pdev->dev,
  2525. "Incompatible upt version (0x%x) for adapter\n", ver);
  2526. err = -EBUSY;
  2527. goto err_ver;
  2528. }
  2529. SET_NETDEV_DEV(netdev, &pdev->dev);
  2530. vmxnet3_declare_features(adapter, dma64);
  2531. if (adapter->num_tx_queues == adapter->num_rx_queues)
  2532. adapter->share_intr = VMXNET3_INTR_BUDDYSHARE;
  2533. else
  2534. adapter->share_intr = VMXNET3_INTR_DONTSHARE;
  2535. vmxnet3_alloc_intr_resources(adapter);
  2536. #ifdef VMXNET3_RSS
  2537. if (adapter->num_rx_queues > 1 &&
  2538. adapter->intr.type == VMXNET3_IT_MSIX) {
  2539. adapter->rss = true;
  2540. netdev->hw_features |= NETIF_F_RXHASH;
  2541. netdev->features |= NETIF_F_RXHASH;
  2542. dev_dbg(&pdev->dev, "RSS is enabled.\n");
  2543. } else {
  2544. adapter->rss = false;
  2545. }
  2546. #endif
  2547. vmxnet3_read_mac_addr(adapter, mac);
  2548. memcpy(netdev->dev_addr, mac, netdev->addr_len);
  2549. netdev->netdev_ops = &vmxnet3_netdev_ops;
  2550. vmxnet3_set_ethtool_ops(netdev);
  2551. netdev->watchdog_timeo = 5 * HZ;
  2552. INIT_WORK(&adapter->work, vmxnet3_reset_work);
  2553. set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  2554. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  2555. int i;
  2556. for (i = 0; i < adapter->num_rx_queues; i++) {
  2557. netif_napi_add(adapter->netdev,
  2558. &adapter->rx_queue[i].napi,
  2559. vmxnet3_poll_rx_only, 64);
  2560. }
  2561. } else {
  2562. netif_napi_add(adapter->netdev, &adapter->rx_queue[0].napi,
  2563. vmxnet3_poll, 64);
  2564. }
  2565. netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
  2566. netif_set_real_num_rx_queues(adapter->netdev, adapter->num_rx_queues);
  2567. netif_carrier_off(netdev);
  2568. err = register_netdev(netdev);
  2569. if (err) {
  2570. dev_err(&pdev->dev, "Failed to register adapter\n");
  2571. goto err_register;
  2572. }
  2573. vmxnet3_check_link(adapter, false);
  2574. return 0;
  2575. err_register:
  2576. vmxnet3_free_intr_resources(adapter);
  2577. err_ver:
  2578. vmxnet3_free_pci_resources(adapter);
  2579. err_alloc_pci:
  2580. #ifdef VMXNET3_RSS
  2581. dma_free_coherent(&adapter->pdev->dev, sizeof(struct UPT1_RSSConf),
  2582. adapter->rss_conf, adapter->rss_conf_pa);
  2583. err_alloc_rss:
  2584. #endif
  2585. dma_free_coherent(&adapter->pdev->dev, sizeof(struct Vmxnet3_PMConf),
  2586. adapter->pm_conf, adapter->pm_conf_pa);
  2587. err_alloc_pm:
  2588. dma_free_coherent(&adapter->pdev->dev, size, adapter->tqd_start,
  2589. adapter->queue_desc_pa);
  2590. err_alloc_queue_desc:
  2591. dma_free_coherent(&adapter->pdev->dev,
  2592. sizeof(struct Vmxnet3_DriverShared),
  2593. adapter->shared, adapter->shared_pa);
  2594. err_alloc_shared:
  2595. dma_unmap_single(&adapter->pdev->dev, adapter->adapter_pa,
  2596. sizeof(struct vmxnet3_adapter), PCI_DMA_TODEVICE);
  2597. free_netdev(netdev);
  2598. return err;
  2599. }
  2600. static void
  2601. vmxnet3_remove_device(struct pci_dev *pdev)
  2602. {
  2603. struct net_device *netdev = pci_get_drvdata(pdev);
  2604. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2605. int size = 0;
  2606. int num_rx_queues;
  2607. #ifdef VMXNET3_RSS
  2608. if (enable_mq)
  2609. num_rx_queues = min(VMXNET3_DEVICE_MAX_RX_QUEUES,
  2610. (int)num_online_cpus());
  2611. else
  2612. #endif
  2613. num_rx_queues = 1;
  2614. num_rx_queues = rounddown_pow_of_two(num_rx_queues);
  2615. cancel_work_sync(&adapter->work);
  2616. unregister_netdev(netdev);
  2617. vmxnet3_free_intr_resources(adapter);
  2618. vmxnet3_free_pci_resources(adapter);
  2619. #ifdef VMXNET3_RSS
  2620. dma_free_coherent(&adapter->pdev->dev, sizeof(struct UPT1_RSSConf),
  2621. adapter->rss_conf, adapter->rss_conf_pa);
  2622. #endif
  2623. dma_free_coherent(&adapter->pdev->dev, sizeof(struct Vmxnet3_PMConf),
  2624. adapter->pm_conf, adapter->pm_conf_pa);
  2625. size = sizeof(struct Vmxnet3_TxQueueDesc) * adapter->num_tx_queues;
  2626. size += sizeof(struct Vmxnet3_RxQueueDesc) * num_rx_queues;
  2627. dma_free_coherent(&adapter->pdev->dev, size, adapter->tqd_start,
  2628. adapter->queue_desc_pa);
  2629. dma_free_coherent(&adapter->pdev->dev,
  2630. sizeof(struct Vmxnet3_DriverShared),
  2631. adapter->shared, adapter->shared_pa);
  2632. dma_unmap_single(&adapter->pdev->dev, adapter->adapter_pa,
  2633. sizeof(struct vmxnet3_adapter), PCI_DMA_TODEVICE);
  2634. free_netdev(netdev);
  2635. }
  2636. #ifdef CONFIG_PM
  2637. static int
  2638. vmxnet3_suspend(struct device *device)
  2639. {
  2640. struct pci_dev *pdev = to_pci_dev(device);
  2641. struct net_device *netdev = pci_get_drvdata(pdev);
  2642. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2643. struct Vmxnet3_PMConf *pmConf;
  2644. struct ethhdr *ehdr;
  2645. struct arphdr *ahdr;
  2646. u8 *arpreq;
  2647. struct in_device *in_dev;
  2648. struct in_ifaddr *ifa;
  2649. unsigned long flags;
  2650. int i = 0;
  2651. if (!netif_running(netdev))
  2652. return 0;
  2653. for (i = 0; i < adapter->num_rx_queues; i++)
  2654. napi_disable(&adapter->rx_queue[i].napi);
  2655. vmxnet3_disable_all_intrs(adapter);
  2656. vmxnet3_free_irqs(adapter);
  2657. vmxnet3_free_intr_resources(adapter);
  2658. netif_device_detach(netdev);
  2659. netif_tx_stop_all_queues(netdev);
  2660. /* Create wake-up filters. */
  2661. pmConf = adapter->pm_conf;
  2662. memset(pmConf, 0, sizeof(*pmConf));
  2663. if (adapter->wol & WAKE_UCAST) {
  2664. pmConf->filters[i].patternSize = ETH_ALEN;
  2665. pmConf->filters[i].maskSize = 1;
  2666. memcpy(pmConf->filters[i].pattern, netdev->dev_addr, ETH_ALEN);
  2667. pmConf->filters[i].mask[0] = 0x3F; /* LSB ETH_ALEN bits */
  2668. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_FILTER;
  2669. i++;
  2670. }
  2671. if (adapter->wol & WAKE_ARP) {
  2672. in_dev = in_dev_get(netdev);
  2673. if (!in_dev)
  2674. goto skip_arp;
  2675. ifa = (struct in_ifaddr *)in_dev->ifa_list;
  2676. if (!ifa)
  2677. goto skip_arp;
  2678. pmConf->filters[i].patternSize = ETH_HLEN + /* Ethernet header*/
  2679. sizeof(struct arphdr) + /* ARP header */
  2680. 2 * ETH_ALEN + /* 2 Ethernet addresses*/
  2681. 2 * sizeof(u32); /*2 IPv4 addresses */
  2682. pmConf->filters[i].maskSize =
  2683. (pmConf->filters[i].patternSize - 1) / 8 + 1;
  2684. /* ETH_P_ARP in Ethernet header. */
  2685. ehdr = (struct ethhdr *)pmConf->filters[i].pattern;
  2686. ehdr->h_proto = htons(ETH_P_ARP);
  2687. /* ARPOP_REQUEST in ARP header. */
  2688. ahdr = (struct arphdr *)&pmConf->filters[i].pattern[ETH_HLEN];
  2689. ahdr->ar_op = htons(ARPOP_REQUEST);
  2690. arpreq = (u8 *)(ahdr + 1);
  2691. /* The Unicast IPv4 address in 'tip' field. */
  2692. arpreq += 2 * ETH_ALEN + sizeof(u32);
  2693. *(u32 *)arpreq = ifa->ifa_address;
  2694. /* The mask for the relevant bits. */
  2695. pmConf->filters[i].mask[0] = 0x00;
  2696. pmConf->filters[i].mask[1] = 0x30; /* ETH_P_ARP */
  2697. pmConf->filters[i].mask[2] = 0x30; /* ARPOP_REQUEST */
  2698. pmConf->filters[i].mask[3] = 0x00;
  2699. pmConf->filters[i].mask[4] = 0xC0; /* IPv4 TIP */
  2700. pmConf->filters[i].mask[5] = 0x03; /* IPv4 TIP */
  2701. in_dev_put(in_dev);
  2702. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_FILTER;
  2703. i++;
  2704. }
  2705. skip_arp:
  2706. if (adapter->wol & WAKE_MAGIC)
  2707. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_MAGIC;
  2708. pmConf->numFilters = i;
  2709. adapter->shared->devRead.pmConfDesc.confVer = cpu_to_le32(1);
  2710. adapter->shared->devRead.pmConfDesc.confLen = cpu_to_le32(sizeof(
  2711. *pmConf));
  2712. adapter->shared->devRead.pmConfDesc.confPA =
  2713. cpu_to_le64(adapter->pm_conf_pa);
  2714. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2715. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2716. VMXNET3_CMD_UPDATE_PMCFG);
  2717. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2718. pci_save_state(pdev);
  2719. pci_enable_wake(pdev, pci_choose_state(pdev, PMSG_SUSPEND),
  2720. adapter->wol);
  2721. pci_disable_device(pdev);
  2722. pci_set_power_state(pdev, pci_choose_state(pdev, PMSG_SUSPEND));
  2723. return 0;
  2724. }
  2725. static int
  2726. vmxnet3_resume(struct device *device)
  2727. {
  2728. int err, i = 0;
  2729. unsigned long flags;
  2730. struct pci_dev *pdev = to_pci_dev(device);
  2731. struct net_device *netdev = pci_get_drvdata(pdev);
  2732. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2733. struct Vmxnet3_PMConf *pmConf;
  2734. if (!netif_running(netdev))
  2735. return 0;
  2736. /* Destroy wake-up filters. */
  2737. pmConf = adapter->pm_conf;
  2738. memset(pmConf, 0, sizeof(*pmConf));
  2739. adapter->shared->devRead.pmConfDesc.confVer = cpu_to_le32(1);
  2740. adapter->shared->devRead.pmConfDesc.confLen = cpu_to_le32(sizeof(
  2741. *pmConf));
  2742. adapter->shared->devRead.pmConfDesc.confPA =
  2743. cpu_to_le64(adapter->pm_conf_pa);
  2744. netif_device_attach(netdev);
  2745. pci_set_power_state(pdev, PCI_D0);
  2746. pci_restore_state(pdev);
  2747. err = pci_enable_device_mem(pdev);
  2748. if (err != 0)
  2749. return err;
  2750. pci_enable_wake(pdev, PCI_D0, 0);
  2751. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2752. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2753. VMXNET3_CMD_UPDATE_PMCFG);
  2754. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2755. vmxnet3_alloc_intr_resources(adapter);
  2756. vmxnet3_request_irqs(adapter);
  2757. for (i = 0; i < adapter->num_rx_queues; i++)
  2758. napi_enable(&adapter->rx_queue[i].napi);
  2759. vmxnet3_enable_all_intrs(adapter);
  2760. return 0;
  2761. }
  2762. static const struct dev_pm_ops vmxnet3_pm_ops = {
  2763. .suspend = vmxnet3_suspend,
  2764. .resume = vmxnet3_resume,
  2765. };
  2766. #endif
  2767. static struct pci_driver vmxnet3_driver = {
  2768. .name = vmxnet3_driver_name,
  2769. .id_table = vmxnet3_pciid_table,
  2770. .probe = vmxnet3_probe_device,
  2771. .remove = vmxnet3_remove_device,
  2772. #ifdef CONFIG_PM
  2773. .driver.pm = &vmxnet3_pm_ops,
  2774. #endif
  2775. };
  2776. static int __init
  2777. vmxnet3_init_module(void)
  2778. {
  2779. pr_info("%s - version %s\n", VMXNET3_DRIVER_DESC,
  2780. VMXNET3_DRIVER_VERSION_REPORT);
  2781. return pci_register_driver(&vmxnet3_driver);
  2782. }
  2783. module_init(vmxnet3_init_module);
  2784. static void
  2785. vmxnet3_exit_module(void)
  2786. {
  2787. pci_unregister_driver(&vmxnet3_driver);
  2788. }
  2789. module_exit(vmxnet3_exit_module);
  2790. MODULE_AUTHOR("VMware, Inc.");
  2791. MODULE_DESCRIPTION(VMXNET3_DRIVER_DESC);
  2792. MODULE_LICENSE("GPL v2");
  2793. MODULE_VERSION(VMXNET3_DRIVER_VERSION_STRING);