amd-xgbe-phy.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457
  1. /*
  2. * AMD 10Gb Ethernet PHY driver
  3. *
  4. * This file is available to you under your choice of the following two
  5. * licenses:
  6. *
  7. * License 1: GPLv2
  8. *
  9. * Copyright (c) 2014 Advanced Micro Devices, Inc.
  10. *
  11. * This file is free software; you may copy, redistribute and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation, either version 2 of the License, or (at
  14. * your option) any later version.
  15. *
  16. * This file is distributed in the hope that it will be useful, but
  17. * WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  19. * General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  23. *
  24. *
  25. * License 2: Modified BSD
  26. *
  27. * Copyright (c) 2014 Advanced Micro Devices, Inc.
  28. * All rights reserved.
  29. *
  30. * Redistribution and use in source and binary forms, with or without
  31. * modification, are permitted provided that the following conditions are met:
  32. * * Redistributions of source code must retain the above copyright
  33. * notice, this list of conditions and the following disclaimer.
  34. * * Redistributions in binary form must reproduce the above copyright
  35. * notice, this list of conditions and the following disclaimer in the
  36. * documentation and/or other materials provided with the distribution.
  37. * * Neither the name of Advanced Micro Devices, Inc. nor the
  38. * names of its contributors may be used to endorse or promote products
  39. * derived from this software without specific prior written permission.
  40. *
  41. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  42. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  43. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  44. * ARE DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY
  45. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  46. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  47. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  48. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  49. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  50. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  51. */
  52. #include <linux/kernel.h>
  53. #include <linux/device.h>
  54. #include <linux/platform_device.h>
  55. #include <linux/string.h>
  56. #include <linux/errno.h>
  57. #include <linux/unistd.h>
  58. #include <linux/slab.h>
  59. #include <linux/interrupt.h>
  60. #include <linux/init.h>
  61. #include <linux/delay.h>
  62. #include <linux/netdevice.h>
  63. #include <linux/etherdevice.h>
  64. #include <linux/skbuff.h>
  65. #include <linux/mm.h>
  66. #include <linux/module.h>
  67. #include <linux/mii.h>
  68. #include <linux/ethtool.h>
  69. #include <linux/phy.h>
  70. #include <linux/mdio.h>
  71. #include <linux/io.h>
  72. #include <linux/of.h>
  73. #include <linux/of_platform.h>
  74. #include <linux/of_device.h>
  75. #include <linux/uaccess.h>
  76. MODULE_AUTHOR("Tom Lendacky <thomas.lendacky@amd.com>");
  77. MODULE_LICENSE("Dual BSD/GPL");
  78. MODULE_VERSION("1.0.0-a");
  79. MODULE_DESCRIPTION("AMD 10GbE (amd-xgbe) PHY driver");
  80. #define XGBE_PHY_ID 0x000162d0
  81. #define XGBE_PHY_MASK 0xfffffff0
  82. #define XGBE_PHY_SPEEDSET_PROPERTY "amd,speed-set"
  83. #define XGBE_AN_INT_CMPLT 0x01
  84. #define XGBE_AN_INC_LINK 0x02
  85. #define XGBE_AN_PG_RCV 0x04
  86. #define XNP_MCF_NULL_MESSAGE 0x001
  87. #define XNP_ACK_PROCESSED (1 << 12)
  88. #define XNP_MP_FORMATTED (1 << 13)
  89. #define XNP_NP_EXCHANGE (1 << 15)
  90. #define XGBE_PHY_RATECHANGE_COUNT 500
  91. #ifndef MDIO_PMA_10GBR_PMD_CTRL
  92. #define MDIO_PMA_10GBR_PMD_CTRL 0x0096
  93. #endif
  94. #ifndef MDIO_PMA_10GBR_FEC_CTRL
  95. #define MDIO_PMA_10GBR_FEC_CTRL 0x00ab
  96. #endif
  97. #ifndef MDIO_AN_XNP
  98. #define MDIO_AN_XNP 0x0016
  99. #endif
  100. #ifndef MDIO_AN_INTMASK
  101. #define MDIO_AN_INTMASK 0x8001
  102. #endif
  103. #ifndef MDIO_AN_INT
  104. #define MDIO_AN_INT 0x8002
  105. #endif
  106. #ifndef MDIO_CTRL1_SPEED1G
  107. #define MDIO_CTRL1_SPEED1G (MDIO_CTRL1_SPEED10G & ~BMCR_SPEED100)
  108. #endif
  109. /* SerDes integration register offsets */
  110. #define SIR0_KR_RT_1 0x002c
  111. #define SIR0_STATUS 0x0040
  112. #define SIR1_SPEED 0x0000
  113. /* SerDes integration register entry bit positions and sizes */
  114. #define SIR0_KR_RT_1_RESET_INDEX 11
  115. #define SIR0_KR_RT_1_RESET_WIDTH 1
  116. #define SIR0_STATUS_RX_READY_INDEX 0
  117. #define SIR0_STATUS_RX_READY_WIDTH 1
  118. #define SIR0_STATUS_TX_READY_INDEX 8
  119. #define SIR0_STATUS_TX_READY_WIDTH 1
  120. #define SIR1_SPEED_DATARATE_INDEX 4
  121. #define SIR1_SPEED_DATARATE_WIDTH 2
  122. #define SIR1_SPEED_PI_SPD_SEL_INDEX 12
  123. #define SIR1_SPEED_PI_SPD_SEL_WIDTH 4
  124. #define SIR1_SPEED_PLLSEL_INDEX 3
  125. #define SIR1_SPEED_PLLSEL_WIDTH 1
  126. #define SIR1_SPEED_RATECHANGE_INDEX 6
  127. #define SIR1_SPEED_RATECHANGE_WIDTH 1
  128. #define SIR1_SPEED_TXAMP_INDEX 8
  129. #define SIR1_SPEED_TXAMP_WIDTH 4
  130. #define SIR1_SPEED_WORDMODE_INDEX 0
  131. #define SIR1_SPEED_WORDMODE_WIDTH 3
  132. #define SPEED_10000_CDR 0x7
  133. #define SPEED_10000_PLL 0x1
  134. #define SPEED_10000_RATE 0x0
  135. #define SPEED_10000_TXAMP 0xa
  136. #define SPEED_10000_WORD 0x7
  137. #define SPEED_2500_CDR 0x2
  138. #define SPEED_2500_PLL 0x0
  139. #define SPEED_2500_RATE 0x1
  140. #define SPEED_2500_TXAMP 0xf
  141. #define SPEED_2500_WORD 0x1
  142. #define SPEED_1000_CDR 0x2
  143. #define SPEED_1000_PLL 0x0
  144. #define SPEED_1000_RATE 0x3
  145. #define SPEED_1000_TXAMP 0xf
  146. #define SPEED_1000_WORD 0x1
  147. /* SerDes RxTx register offsets */
  148. #define RXTX_REG20 0x0050
  149. #define RXTX_REG114 0x01c8
  150. /* SerDes RxTx register entry bit positions and sizes */
  151. #define RXTX_REG20_BLWC_ENA_INDEX 2
  152. #define RXTX_REG20_BLWC_ENA_WIDTH 1
  153. #define RXTX_REG114_PQ_REG_INDEX 9
  154. #define RXTX_REG114_PQ_REG_WIDTH 7
  155. #define RXTX_10000_BLWC 0
  156. #define RXTX_10000_PQ 0x1e
  157. #define RXTX_2500_BLWC 1
  158. #define RXTX_2500_PQ 0xa
  159. #define RXTX_1000_BLWC 1
  160. #define RXTX_1000_PQ 0xa
  161. /* Bit setting and getting macros
  162. * The get macro will extract the current bit field value from within
  163. * the variable
  164. *
  165. * The set macro will clear the current bit field value within the
  166. * variable and then set the bit field of the variable to the
  167. * specified value
  168. */
  169. #define GET_BITS(_var, _index, _width) \
  170. (((_var) >> (_index)) & ((0x1 << (_width)) - 1))
  171. #define SET_BITS(_var, _index, _width, _val) \
  172. do { \
  173. (_var) &= ~(((0x1 << (_width)) - 1) << (_index)); \
  174. (_var) |= (((_val) & ((0x1 << (_width)) - 1)) << (_index)); \
  175. } while (0)
  176. #define XSIR_GET_BITS(_var, _prefix, _field) \
  177. GET_BITS((_var), \
  178. _prefix##_##_field##_INDEX, \
  179. _prefix##_##_field##_WIDTH)
  180. #define XSIR_SET_BITS(_var, _prefix, _field, _val) \
  181. SET_BITS((_var), \
  182. _prefix##_##_field##_INDEX, \
  183. _prefix##_##_field##_WIDTH, (_val))
  184. /* Macros for reading or writing SerDes integration registers
  185. * The ioread macros will get bit fields or full values using the
  186. * register definitions formed using the input names
  187. *
  188. * The iowrite macros will set bit fields or full values using the
  189. * register definitions formed using the input names
  190. */
  191. #define XSIR0_IOREAD(_priv, _reg) \
  192. ioread16((_priv)->sir0_regs + _reg)
  193. #define XSIR0_IOREAD_BITS(_priv, _reg, _field) \
  194. GET_BITS(XSIR0_IOREAD((_priv), _reg), \
  195. _reg##_##_field##_INDEX, \
  196. _reg##_##_field##_WIDTH)
  197. #define XSIR0_IOWRITE(_priv, _reg, _val) \
  198. iowrite16((_val), (_priv)->sir0_regs + _reg)
  199. #define XSIR0_IOWRITE_BITS(_priv, _reg, _field, _val) \
  200. do { \
  201. u16 reg_val = XSIR0_IOREAD((_priv), _reg); \
  202. SET_BITS(reg_val, \
  203. _reg##_##_field##_INDEX, \
  204. _reg##_##_field##_WIDTH, (_val)); \
  205. XSIR0_IOWRITE((_priv), _reg, reg_val); \
  206. } while (0)
  207. #define XSIR1_IOREAD(_priv, _reg) \
  208. ioread16((_priv)->sir1_regs + _reg)
  209. #define XSIR1_IOREAD_BITS(_priv, _reg, _field) \
  210. GET_BITS(XSIR1_IOREAD((_priv), _reg), \
  211. _reg##_##_field##_INDEX, \
  212. _reg##_##_field##_WIDTH)
  213. #define XSIR1_IOWRITE(_priv, _reg, _val) \
  214. iowrite16((_val), (_priv)->sir1_regs + _reg)
  215. #define XSIR1_IOWRITE_BITS(_priv, _reg, _field, _val) \
  216. do { \
  217. u16 reg_val = XSIR1_IOREAD((_priv), _reg); \
  218. SET_BITS(reg_val, \
  219. _reg##_##_field##_INDEX, \
  220. _reg##_##_field##_WIDTH, (_val)); \
  221. XSIR1_IOWRITE((_priv), _reg, reg_val); \
  222. } while (0)
  223. /* Macros for reading or writing SerDes RxTx registers
  224. * The ioread macros will get bit fields or full values using the
  225. * register definitions formed using the input names
  226. *
  227. * The iowrite macros will set bit fields or full values using the
  228. * register definitions formed using the input names
  229. */
  230. #define XRXTX_IOREAD(_priv, _reg) \
  231. ioread16((_priv)->rxtx_regs + _reg)
  232. #define XRXTX_IOREAD_BITS(_priv, _reg, _field) \
  233. GET_BITS(XRXTX_IOREAD((_priv), _reg), \
  234. _reg##_##_field##_INDEX, \
  235. _reg##_##_field##_WIDTH)
  236. #define XRXTX_IOWRITE(_priv, _reg, _val) \
  237. iowrite16((_val), (_priv)->rxtx_regs + _reg)
  238. #define XRXTX_IOWRITE_BITS(_priv, _reg, _field, _val) \
  239. do { \
  240. u16 reg_val = XRXTX_IOREAD((_priv), _reg); \
  241. SET_BITS(reg_val, \
  242. _reg##_##_field##_INDEX, \
  243. _reg##_##_field##_WIDTH, (_val)); \
  244. XRXTX_IOWRITE((_priv), _reg, reg_val); \
  245. } while (0)
  246. enum amd_xgbe_phy_an {
  247. AMD_XGBE_AN_READY = 0,
  248. AMD_XGBE_AN_START,
  249. AMD_XGBE_AN_EVENT,
  250. AMD_XGBE_AN_PAGE_RECEIVED,
  251. AMD_XGBE_AN_INCOMPAT_LINK,
  252. AMD_XGBE_AN_COMPLETE,
  253. AMD_XGBE_AN_NO_LINK,
  254. AMD_XGBE_AN_EXIT,
  255. AMD_XGBE_AN_ERROR,
  256. };
  257. enum amd_xgbe_phy_rx {
  258. AMD_XGBE_RX_READY = 0,
  259. AMD_XGBE_RX_BPA,
  260. AMD_XGBE_RX_XNP,
  261. AMD_XGBE_RX_COMPLETE,
  262. };
  263. enum amd_xgbe_phy_mode {
  264. AMD_XGBE_MODE_KR,
  265. AMD_XGBE_MODE_KX,
  266. };
  267. enum amd_xgbe_phy_speedset {
  268. AMD_XGBE_PHY_SPEEDSET_1000_10000,
  269. AMD_XGBE_PHY_SPEEDSET_2500_10000,
  270. };
  271. struct amd_xgbe_phy_priv {
  272. struct platform_device *pdev;
  273. struct device *dev;
  274. struct phy_device *phydev;
  275. /* SerDes related mmio resources */
  276. struct resource *rxtx_res;
  277. struct resource *sir0_res;
  278. struct resource *sir1_res;
  279. /* SerDes related mmio registers */
  280. void __iomem *rxtx_regs; /* SerDes Rx/Tx CSRs */
  281. void __iomem *sir0_regs; /* SerDes integration registers (1/2) */
  282. void __iomem *sir1_regs; /* SerDes integration registers (2/2) */
  283. /* Maintain link status for re-starting auto-negotiation */
  284. unsigned int link;
  285. enum amd_xgbe_phy_mode mode;
  286. unsigned int speed_set;
  287. /* Auto-negotiation state machine support */
  288. struct mutex an_mutex;
  289. enum amd_xgbe_phy_an an_result;
  290. enum amd_xgbe_phy_an an_state;
  291. enum amd_xgbe_phy_rx kr_state;
  292. enum amd_xgbe_phy_rx kx_state;
  293. struct work_struct an_work;
  294. struct workqueue_struct *an_workqueue;
  295. };
  296. static int amd_xgbe_an_enable_kr_training(struct phy_device *phydev)
  297. {
  298. int ret;
  299. ret = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL);
  300. if (ret < 0)
  301. return ret;
  302. ret |= 0x02;
  303. phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL, ret);
  304. return 0;
  305. }
  306. static int amd_xgbe_an_disable_kr_training(struct phy_device *phydev)
  307. {
  308. int ret;
  309. ret = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL);
  310. if (ret < 0)
  311. return ret;
  312. ret &= ~0x02;
  313. phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL, ret);
  314. return 0;
  315. }
  316. static int amd_xgbe_phy_pcs_power_cycle(struct phy_device *phydev)
  317. {
  318. int ret;
  319. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1);
  320. if (ret < 0)
  321. return ret;
  322. ret |= MDIO_CTRL1_LPOWER;
  323. phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1, ret);
  324. usleep_range(75, 100);
  325. ret &= ~MDIO_CTRL1_LPOWER;
  326. phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1, ret);
  327. return 0;
  328. }
  329. static void amd_xgbe_phy_serdes_start_ratechange(struct phy_device *phydev)
  330. {
  331. struct amd_xgbe_phy_priv *priv = phydev->priv;
  332. /* Assert Rx and Tx ratechange */
  333. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, RATECHANGE, 1);
  334. }
  335. static void amd_xgbe_phy_serdes_complete_ratechange(struct phy_device *phydev)
  336. {
  337. struct amd_xgbe_phy_priv *priv = phydev->priv;
  338. unsigned int wait;
  339. u16 status;
  340. /* Release Rx and Tx ratechange */
  341. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, RATECHANGE, 0);
  342. /* Wait for Rx and Tx ready */
  343. wait = XGBE_PHY_RATECHANGE_COUNT;
  344. while (wait--) {
  345. usleep_range(50, 75);
  346. status = XSIR0_IOREAD(priv, SIR0_STATUS);
  347. if (XSIR_GET_BITS(status, SIR0_STATUS, RX_READY) &&
  348. XSIR_GET_BITS(status, SIR0_STATUS, TX_READY))
  349. return;
  350. }
  351. netdev_dbg(phydev->attached_dev, "SerDes rx/tx not ready (%#hx)\n",
  352. status);
  353. }
  354. static int amd_xgbe_phy_xgmii_mode(struct phy_device *phydev)
  355. {
  356. struct amd_xgbe_phy_priv *priv = phydev->priv;
  357. int ret;
  358. /* Enable KR training */
  359. ret = amd_xgbe_an_enable_kr_training(phydev);
  360. if (ret < 0)
  361. return ret;
  362. /* Set PCS to KR/10G speed */
  363. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL2);
  364. if (ret < 0)
  365. return ret;
  366. ret &= ~MDIO_PCS_CTRL2_TYPE;
  367. ret |= MDIO_PCS_CTRL2_10GBR;
  368. phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL2, ret);
  369. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1);
  370. if (ret < 0)
  371. return ret;
  372. ret &= ~MDIO_CTRL1_SPEEDSEL;
  373. ret |= MDIO_CTRL1_SPEED10G;
  374. phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1, ret);
  375. ret = amd_xgbe_phy_pcs_power_cycle(phydev);
  376. if (ret < 0)
  377. return ret;
  378. /* Set SerDes to 10G speed */
  379. amd_xgbe_phy_serdes_start_ratechange(phydev);
  380. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, DATARATE, SPEED_10000_RATE);
  381. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, WORDMODE, SPEED_10000_WORD);
  382. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, TXAMP, SPEED_10000_TXAMP);
  383. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, PLLSEL, SPEED_10000_PLL);
  384. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, PI_SPD_SEL, SPEED_10000_CDR);
  385. XRXTX_IOWRITE_BITS(priv, RXTX_REG20, BLWC_ENA, RXTX_10000_BLWC);
  386. XRXTX_IOWRITE_BITS(priv, RXTX_REG114, PQ_REG, RXTX_10000_PQ);
  387. amd_xgbe_phy_serdes_complete_ratechange(phydev);
  388. priv->mode = AMD_XGBE_MODE_KR;
  389. return 0;
  390. }
  391. static int amd_xgbe_phy_gmii_2500_mode(struct phy_device *phydev)
  392. {
  393. struct amd_xgbe_phy_priv *priv = phydev->priv;
  394. int ret;
  395. /* Disable KR training */
  396. ret = amd_xgbe_an_disable_kr_training(phydev);
  397. if (ret < 0)
  398. return ret;
  399. /* Set PCS to KX/1G speed */
  400. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL2);
  401. if (ret < 0)
  402. return ret;
  403. ret &= ~MDIO_PCS_CTRL2_TYPE;
  404. ret |= MDIO_PCS_CTRL2_10GBX;
  405. phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL2, ret);
  406. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1);
  407. if (ret < 0)
  408. return ret;
  409. ret &= ~MDIO_CTRL1_SPEEDSEL;
  410. ret |= MDIO_CTRL1_SPEED1G;
  411. phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1, ret);
  412. ret = amd_xgbe_phy_pcs_power_cycle(phydev);
  413. if (ret < 0)
  414. return ret;
  415. /* Set SerDes to 2.5G speed */
  416. amd_xgbe_phy_serdes_start_ratechange(phydev);
  417. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, DATARATE, SPEED_2500_RATE);
  418. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, WORDMODE, SPEED_2500_WORD);
  419. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, TXAMP, SPEED_2500_TXAMP);
  420. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, PLLSEL, SPEED_2500_PLL);
  421. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, PI_SPD_SEL, SPEED_2500_CDR);
  422. XRXTX_IOWRITE_BITS(priv, RXTX_REG20, BLWC_ENA, RXTX_2500_BLWC);
  423. XRXTX_IOWRITE_BITS(priv, RXTX_REG114, PQ_REG, RXTX_2500_PQ);
  424. amd_xgbe_phy_serdes_complete_ratechange(phydev);
  425. priv->mode = AMD_XGBE_MODE_KX;
  426. return 0;
  427. }
  428. static int amd_xgbe_phy_gmii_mode(struct phy_device *phydev)
  429. {
  430. struct amd_xgbe_phy_priv *priv = phydev->priv;
  431. int ret;
  432. /* Disable KR training */
  433. ret = amd_xgbe_an_disable_kr_training(phydev);
  434. if (ret < 0)
  435. return ret;
  436. /* Set PCS to KX/1G speed */
  437. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL2);
  438. if (ret < 0)
  439. return ret;
  440. ret &= ~MDIO_PCS_CTRL2_TYPE;
  441. ret |= MDIO_PCS_CTRL2_10GBX;
  442. phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL2, ret);
  443. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1);
  444. if (ret < 0)
  445. return ret;
  446. ret &= ~MDIO_CTRL1_SPEEDSEL;
  447. ret |= MDIO_CTRL1_SPEED1G;
  448. phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1, ret);
  449. ret = amd_xgbe_phy_pcs_power_cycle(phydev);
  450. if (ret < 0)
  451. return ret;
  452. /* Set SerDes to 1G speed */
  453. amd_xgbe_phy_serdes_start_ratechange(phydev);
  454. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, DATARATE, SPEED_1000_RATE);
  455. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, WORDMODE, SPEED_1000_WORD);
  456. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, TXAMP, SPEED_1000_TXAMP);
  457. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, PLLSEL, SPEED_1000_PLL);
  458. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, PI_SPD_SEL, SPEED_1000_CDR);
  459. XRXTX_IOWRITE_BITS(priv, RXTX_REG20, BLWC_ENA, RXTX_1000_BLWC);
  460. XRXTX_IOWRITE_BITS(priv, RXTX_REG114, PQ_REG, RXTX_1000_PQ);
  461. amd_xgbe_phy_serdes_complete_ratechange(phydev);
  462. priv->mode = AMD_XGBE_MODE_KX;
  463. return 0;
  464. }
  465. static int amd_xgbe_phy_switch_mode(struct phy_device *phydev)
  466. {
  467. struct amd_xgbe_phy_priv *priv = phydev->priv;
  468. int ret;
  469. /* If we are in KR switch to KX, and vice-versa */
  470. if (priv->mode == AMD_XGBE_MODE_KR) {
  471. if (priv->speed_set == AMD_XGBE_PHY_SPEEDSET_1000_10000)
  472. ret = amd_xgbe_phy_gmii_mode(phydev);
  473. else
  474. ret = amd_xgbe_phy_gmii_2500_mode(phydev);
  475. } else {
  476. ret = amd_xgbe_phy_xgmii_mode(phydev);
  477. }
  478. return ret;
  479. }
  480. static enum amd_xgbe_phy_an amd_xgbe_an_switch_mode(struct phy_device *phydev)
  481. {
  482. int ret;
  483. ret = amd_xgbe_phy_switch_mode(phydev);
  484. if (ret < 0)
  485. return AMD_XGBE_AN_ERROR;
  486. return AMD_XGBE_AN_START;
  487. }
  488. static enum amd_xgbe_phy_an amd_xgbe_an_tx_training(struct phy_device *phydev,
  489. enum amd_xgbe_phy_rx *state)
  490. {
  491. struct amd_xgbe_phy_priv *priv = phydev->priv;
  492. int ad_reg, lp_reg, ret;
  493. *state = AMD_XGBE_RX_COMPLETE;
  494. /* If we're in KX mode then we're done */
  495. if (priv->mode == AMD_XGBE_MODE_KX)
  496. return AMD_XGBE_AN_EVENT;
  497. /* Enable/Disable FEC */
  498. ad_reg = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2);
  499. if (ad_reg < 0)
  500. return AMD_XGBE_AN_ERROR;
  501. lp_reg = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_LPA + 2);
  502. if (lp_reg < 0)
  503. return AMD_XGBE_AN_ERROR;
  504. ret = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_FEC_CTRL);
  505. if (ret < 0)
  506. return AMD_XGBE_AN_ERROR;
  507. if ((ad_reg & 0xc000) && (lp_reg & 0xc000))
  508. ret |= 0x01;
  509. else
  510. ret &= ~0x01;
  511. phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_FEC_CTRL, ret);
  512. /* Start KR training */
  513. ret = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL);
  514. if (ret < 0)
  515. return AMD_XGBE_AN_ERROR;
  516. XSIR0_IOWRITE_BITS(priv, SIR0_KR_RT_1, RESET, 1);
  517. ret |= 0x01;
  518. phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL, ret);
  519. XSIR0_IOWRITE_BITS(priv, SIR0_KR_RT_1, RESET, 0);
  520. return AMD_XGBE_AN_EVENT;
  521. }
  522. static enum amd_xgbe_phy_an amd_xgbe_an_tx_xnp(struct phy_device *phydev,
  523. enum amd_xgbe_phy_rx *state)
  524. {
  525. u16 msg;
  526. *state = AMD_XGBE_RX_XNP;
  527. msg = XNP_MCF_NULL_MESSAGE;
  528. msg |= XNP_MP_FORMATTED;
  529. phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_XNP + 2, 0);
  530. phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_XNP + 1, 0);
  531. phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_XNP, msg);
  532. return AMD_XGBE_AN_EVENT;
  533. }
  534. static enum amd_xgbe_phy_an amd_xgbe_an_rx_bpa(struct phy_device *phydev,
  535. enum amd_xgbe_phy_rx *state)
  536. {
  537. struct amd_xgbe_phy_priv *priv = phydev->priv;
  538. unsigned int link_support;
  539. int ret, ad_reg, lp_reg;
  540. /* Read Base Ability register 2 first */
  541. ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_LPA + 1);
  542. if (ret < 0)
  543. return AMD_XGBE_AN_ERROR;
  544. /* Check for a supported mode, otherwise restart in a different one */
  545. link_support = (priv->mode == AMD_XGBE_MODE_KR) ? 0x80 : 0x20;
  546. if (!(ret & link_support))
  547. return amd_xgbe_an_switch_mode(phydev);
  548. /* Check Extended Next Page support */
  549. ad_reg = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE);
  550. if (ad_reg < 0)
  551. return AMD_XGBE_AN_ERROR;
  552. lp_reg = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_LPA);
  553. if (lp_reg < 0)
  554. return AMD_XGBE_AN_ERROR;
  555. return ((ad_reg & XNP_NP_EXCHANGE) || (lp_reg & XNP_NP_EXCHANGE)) ?
  556. amd_xgbe_an_tx_xnp(phydev, state) :
  557. amd_xgbe_an_tx_training(phydev, state);
  558. }
  559. static enum amd_xgbe_phy_an amd_xgbe_an_rx_xnp(struct phy_device *phydev,
  560. enum amd_xgbe_phy_rx *state)
  561. {
  562. int ad_reg, lp_reg;
  563. /* Check Extended Next Page support */
  564. ad_reg = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE);
  565. if (ad_reg < 0)
  566. return AMD_XGBE_AN_ERROR;
  567. lp_reg = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_LPA);
  568. if (lp_reg < 0)
  569. return AMD_XGBE_AN_ERROR;
  570. return ((ad_reg & XNP_NP_EXCHANGE) || (lp_reg & XNP_NP_EXCHANGE)) ?
  571. amd_xgbe_an_tx_xnp(phydev, state) :
  572. amd_xgbe_an_tx_training(phydev, state);
  573. }
  574. static enum amd_xgbe_phy_an amd_xgbe_an_start(struct phy_device *phydev)
  575. {
  576. struct amd_xgbe_phy_priv *priv = phydev->priv;
  577. int ret;
  578. /* Be sure we aren't looping trying to negotiate */
  579. if (priv->mode == AMD_XGBE_MODE_KR) {
  580. if (priv->kr_state != AMD_XGBE_RX_READY)
  581. return AMD_XGBE_AN_NO_LINK;
  582. priv->kr_state = AMD_XGBE_RX_BPA;
  583. } else {
  584. if (priv->kx_state != AMD_XGBE_RX_READY)
  585. return AMD_XGBE_AN_NO_LINK;
  586. priv->kx_state = AMD_XGBE_RX_BPA;
  587. }
  588. /* Set up Advertisement register 3 first */
  589. ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2);
  590. if (ret < 0)
  591. return AMD_XGBE_AN_ERROR;
  592. if (phydev->supported & SUPPORTED_10000baseR_FEC)
  593. ret |= 0xc000;
  594. else
  595. ret &= ~0xc000;
  596. phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2, ret);
  597. /* Set up Advertisement register 2 next */
  598. ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 1);
  599. if (ret < 0)
  600. return AMD_XGBE_AN_ERROR;
  601. if (phydev->supported & SUPPORTED_10000baseKR_Full)
  602. ret |= 0x80;
  603. else
  604. ret &= ~0x80;
  605. if ((phydev->supported & SUPPORTED_1000baseKX_Full) ||
  606. (phydev->supported & SUPPORTED_2500baseX_Full))
  607. ret |= 0x20;
  608. else
  609. ret &= ~0x20;
  610. phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 1, ret);
  611. /* Set up Advertisement register 1 last */
  612. ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE);
  613. if (ret < 0)
  614. return AMD_XGBE_AN_ERROR;
  615. if (phydev->supported & SUPPORTED_Pause)
  616. ret |= 0x400;
  617. else
  618. ret &= ~0x400;
  619. if (phydev->supported & SUPPORTED_Asym_Pause)
  620. ret |= 0x800;
  621. else
  622. ret &= ~0x800;
  623. /* We don't intend to perform XNP */
  624. ret &= ~XNP_NP_EXCHANGE;
  625. phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE, ret);
  626. /* Enable and start auto-negotiation */
  627. phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_INT, 0);
  628. ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_CTRL1);
  629. if (ret < 0)
  630. return AMD_XGBE_AN_ERROR;
  631. ret |= MDIO_AN_CTRL1_ENABLE;
  632. ret |= MDIO_AN_CTRL1_RESTART;
  633. phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_CTRL1, ret);
  634. return AMD_XGBE_AN_EVENT;
  635. }
  636. static enum amd_xgbe_phy_an amd_xgbe_an_event(struct phy_device *phydev)
  637. {
  638. enum amd_xgbe_phy_an new_state;
  639. int ret;
  640. ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_INT);
  641. if (ret < 0)
  642. return AMD_XGBE_AN_ERROR;
  643. new_state = AMD_XGBE_AN_EVENT;
  644. if (ret & XGBE_AN_PG_RCV)
  645. new_state = AMD_XGBE_AN_PAGE_RECEIVED;
  646. else if (ret & XGBE_AN_INC_LINK)
  647. new_state = AMD_XGBE_AN_INCOMPAT_LINK;
  648. else if (ret & XGBE_AN_INT_CMPLT)
  649. new_state = AMD_XGBE_AN_COMPLETE;
  650. if (new_state != AMD_XGBE_AN_EVENT)
  651. phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_INT, 0);
  652. return new_state;
  653. }
  654. static enum amd_xgbe_phy_an amd_xgbe_an_page_received(struct phy_device *phydev)
  655. {
  656. struct amd_xgbe_phy_priv *priv = phydev->priv;
  657. enum amd_xgbe_phy_rx *state;
  658. int ret;
  659. state = (priv->mode == AMD_XGBE_MODE_KR) ? &priv->kr_state
  660. : &priv->kx_state;
  661. switch (*state) {
  662. case AMD_XGBE_RX_BPA:
  663. ret = amd_xgbe_an_rx_bpa(phydev, state);
  664. break;
  665. case AMD_XGBE_RX_XNP:
  666. ret = amd_xgbe_an_rx_xnp(phydev, state);
  667. break;
  668. default:
  669. ret = AMD_XGBE_AN_ERROR;
  670. }
  671. return ret;
  672. }
  673. static enum amd_xgbe_phy_an amd_xgbe_an_incompat_link(struct phy_device *phydev)
  674. {
  675. return amd_xgbe_an_switch_mode(phydev);
  676. }
  677. static void amd_xgbe_an_state_machine(struct work_struct *work)
  678. {
  679. struct amd_xgbe_phy_priv *priv = container_of(work,
  680. struct amd_xgbe_phy_priv,
  681. an_work);
  682. struct phy_device *phydev = priv->phydev;
  683. enum amd_xgbe_phy_an cur_state;
  684. int sleep;
  685. unsigned int an_supported = 0;
  686. while (1) {
  687. mutex_lock(&priv->an_mutex);
  688. cur_state = priv->an_state;
  689. switch (priv->an_state) {
  690. case AMD_XGBE_AN_START:
  691. priv->an_state = amd_xgbe_an_start(phydev);
  692. an_supported = 0;
  693. break;
  694. case AMD_XGBE_AN_EVENT:
  695. priv->an_state = amd_xgbe_an_event(phydev);
  696. break;
  697. case AMD_XGBE_AN_PAGE_RECEIVED:
  698. priv->an_state = amd_xgbe_an_page_received(phydev);
  699. an_supported++;
  700. break;
  701. case AMD_XGBE_AN_INCOMPAT_LINK:
  702. priv->an_state = amd_xgbe_an_incompat_link(phydev);
  703. break;
  704. case AMD_XGBE_AN_COMPLETE:
  705. netdev_info(phydev->attached_dev, "%s successful\n",
  706. an_supported ? "Auto negotiation"
  707. : "Parallel detection");
  708. /* fall through */
  709. case AMD_XGBE_AN_NO_LINK:
  710. case AMD_XGBE_AN_EXIT:
  711. goto exit_unlock;
  712. default:
  713. priv->an_state = AMD_XGBE_AN_ERROR;
  714. }
  715. if (priv->an_state == AMD_XGBE_AN_ERROR) {
  716. netdev_err(phydev->attached_dev,
  717. "error during auto-negotiation, state=%u\n",
  718. cur_state);
  719. goto exit_unlock;
  720. }
  721. sleep = (priv->an_state == AMD_XGBE_AN_EVENT) ? 1 : 0;
  722. mutex_unlock(&priv->an_mutex);
  723. if (sleep)
  724. usleep_range(20, 50);
  725. }
  726. exit_unlock:
  727. priv->an_result = priv->an_state;
  728. priv->an_state = AMD_XGBE_AN_READY;
  729. mutex_unlock(&priv->an_mutex);
  730. }
  731. static int amd_xgbe_phy_soft_reset(struct phy_device *phydev)
  732. {
  733. int count, ret;
  734. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1);
  735. if (ret < 0)
  736. return ret;
  737. ret |= MDIO_CTRL1_RESET;
  738. phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1, ret);
  739. count = 50;
  740. do {
  741. msleep(20);
  742. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1);
  743. if (ret < 0)
  744. return ret;
  745. } while ((ret & MDIO_CTRL1_RESET) && --count);
  746. if (ret & MDIO_CTRL1_RESET)
  747. return -ETIMEDOUT;
  748. return 0;
  749. }
  750. static int amd_xgbe_phy_config_init(struct phy_device *phydev)
  751. {
  752. struct amd_xgbe_phy_priv *priv = phydev->priv;
  753. /* Initialize supported features */
  754. phydev->supported = SUPPORTED_Autoneg;
  755. phydev->supported |= SUPPORTED_Pause | SUPPORTED_Asym_Pause;
  756. phydev->supported |= SUPPORTED_Backplane;
  757. phydev->supported |= SUPPORTED_10000baseKR_Full |
  758. SUPPORTED_10000baseR_FEC;
  759. switch (priv->speed_set) {
  760. case AMD_XGBE_PHY_SPEEDSET_1000_10000:
  761. phydev->supported |= SUPPORTED_1000baseKX_Full;
  762. break;
  763. case AMD_XGBE_PHY_SPEEDSET_2500_10000:
  764. phydev->supported |= SUPPORTED_2500baseX_Full;
  765. break;
  766. }
  767. phydev->advertising = phydev->supported;
  768. /* Turn off and clear interrupts */
  769. phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_INTMASK, 0);
  770. phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_INT, 0);
  771. return 0;
  772. }
  773. static int amd_xgbe_phy_setup_forced(struct phy_device *phydev)
  774. {
  775. int ret;
  776. /* Disable auto-negotiation */
  777. ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_CTRL1);
  778. if (ret < 0)
  779. return ret;
  780. ret &= ~MDIO_AN_CTRL1_ENABLE;
  781. phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_CTRL1, ret);
  782. /* Validate/Set specified speed */
  783. switch (phydev->speed) {
  784. case SPEED_10000:
  785. ret = amd_xgbe_phy_xgmii_mode(phydev);
  786. break;
  787. case SPEED_2500:
  788. ret = amd_xgbe_phy_gmii_2500_mode(phydev);
  789. break;
  790. case SPEED_1000:
  791. ret = amd_xgbe_phy_gmii_mode(phydev);
  792. break;
  793. default:
  794. ret = -EINVAL;
  795. }
  796. if (ret < 0)
  797. return ret;
  798. /* Validate duplex mode */
  799. if (phydev->duplex != DUPLEX_FULL)
  800. return -EINVAL;
  801. phydev->pause = 0;
  802. phydev->asym_pause = 0;
  803. return 0;
  804. }
  805. static int amd_xgbe_phy_config_aneg(struct phy_device *phydev)
  806. {
  807. struct amd_xgbe_phy_priv *priv = phydev->priv;
  808. u32 mmd_mask = phydev->c45_ids.devices_in_package;
  809. int ret;
  810. if (phydev->autoneg != AUTONEG_ENABLE)
  811. return amd_xgbe_phy_setup_forced(phydev);
  812. /* Make sure we have the AN MMD present */
  813. if (!(mmd_mask & MDIO_DEVS_AN))
  814. return -EINVAL;
  815. /* Get the current speed mode */
  816. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL2);
  817. if (ret < 0)
  818. return ret;
  819. /* Start/Restart the auto-negotiation state machine */
  820. mutex_lock(&priv->an_mutex);
  821. priv->an_result = AMD_XGBE_AN_READY;
  822. priv->an_state = AMD_XGBE_AN_START;
  823. priv->kr_state = AMD_XGBE_RX_READY;
  824. priv->kx_state = AMD_XGBE_RX_READY;
  825. mutex_unlock(&priv->an_mutex);
  826. queue_work(priv->an_workqueue, &priv->an_work);
  827. return 0;
  828. }
  829. static int amd_xgbe_phy_aneg_done(struct phy_device *phydev)
  830. {
  831. struct amd_xgbe_phy_priv *priv = phydev->priv;
  832. enum amd_xgbe_phy_an state;
  833. mutex_lock(&priv->an_mutex);
  834. state = priv->an_result;
  835. mutex_unlock(&priv->an_mutex);
  836. return (state == AMD_XGBE_AN_COMPLETE);
  837. }
  838. static int amd_xgbe_phy_update_link(struct phy_device *phydev)
  839. {
  840. struct amd_xgbe_phy_priv *priv = phydev->priv;
  841. enum amd_xgbe_phy_an state;
  842. unsigned int check_again, autoneg;
  843. int ret;
  844. /* If we're doing auto-negotiation don't report link down */
  845. mutex_lock(&priv->an_mutex);
  846. state = priv->an_state;
  847. mutex_unlock(&priv->an_mutex);
  848. if (state != AMD_XGBE_AN_READY) {
  849. phydev->link = 1;
  850. return 0;
  851. }
  852. /* Since the device can be in the wrong mode when a link is
  853. * (re-)established (cable connected after the interface is
  854. * up, etc.), the link status may report no link. If there
  855. * is no link, try switching modes and checking the status
  856. * again if auto negotiation is enabled.
  857. */
  858. check_again = (phydev->autoneg == AUTONEG_ENABLE) ? 1 : 0;
  859. again:
  860. /* Link status is latched low, so read once to clear
  861. * and then read again to get current state
  862. */
  863. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_STAT1);
  864. if (ret < 0)
  865. return ret;
  866. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_STAT1);
  867. if (ret < 0)
  868. return ret;
  869. phydev->link = (ret & MDIO_STAT1_LSTATUS) ? 1 : 0;
  870. if (!phydev->link) {
  871. if (check_again) {
  872. ret = amd_xgbe_phy_switch_mode(phydev);
  873. if (ret < 0)
  874. return ret;
  875. check_again = 0;
  876. goto again;
  877. }
  878. }
  879. autoneg = (phydev->link && !priv->link) ? 1 : 0;
  880. priv->link = phydev->link;
  881. if (autoneg) {
  882. /* Link is (back) up, re-start auto-negotiation */
  883. ret = amd_xgbe_phy_config_aneg(phydev);
  884. if (ret < 0)
  885. return ret;
  886. }
  887. return 0;
  888. }
  889. static int amd_xgbe_phy_read_status(struct phy_device *phydev)
  890. {
  891. struct amd_xgbe_phy_priv *priv = phydev->priv;
  892. u32 mmd_mask = phydev->c45_ids.devices_in_package;
  893. int ret, mode, ad_ret, lp_ret;
  894. ret = amd_xgbe_phy_update_link(phydev);
  895. if (ret)
  896. return ret;
  897. mode = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL2);
  898. if (mode < 0)
  899. return mode;
  900. mode &= MDIO_PCS_CTRL2_TYPE;
  901. if (phydev->autoneg == AUTONEG_ENABLE) {
  902. if (!(mmd_mask & MDIO_DEVS_AN))
  903. return -EINVAL;
  904. if (!amd_xgbe_phy_aneg_done(phydev))
  905. return 0;
  906. /* Compare Advertisement and Link Partner register 1 */
  907. ad_ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE);
  908. if (ad_ret < 0)
  909. return ad_ret;
  910. lp_ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_LPA);
  911. if (lp_ret < 0)
  912. return lp_ret;
  913. ad_ret &= lp_ret;
  914. phydev->pause = (ad_ret & 0x400) ? 1 : 0;
  915. phydev->asym_pause = (ad_ret & 0x800) ? 1 : 0;
  916. /* Compare Advertisement and Link Partner register 2 */
  917. ad_ret = phy_read_mmd(phydev, MDIO_MMD_AN,
  918. MDIO_AN_ADVERTISE + 1);
  919. if (ad_ret < 0)
  920. return ad_ret;
  921. lp_ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_LPA + 1);
  922. if (lp_ret < 0)
  923. return lp_ret;
  924. ad_ret &= lp_ret;
  925. if (ad_ret & 0x80) {
  926. phydev->speed = SPEED_10000;
  927. if (mode != MDIO_PCS_CTRL2_10GBR) {
  928. ret = amd_xgbe_phy_xgmii_mode(phydev);
  929. if (ret < 0)
  930. return ret;
  931. }
  932. } else {
  933. int (*mode_fcn)(struct phy_device *);
  934. if (priv->speed_set ==
  935. AMD_XGBE_PHY_SPEEDSET_1000_10000) {
  936. phydev->speed = SPEED_1000;
  937. mode_fcn = amd_xgbe_phy_gmii_mode;
  938. } else {
  939. phydev->speed = SPEED_2500;
  940. mode_fcn = amd_xgbe_phy_gmii_2500_mode;
  941. }
  942. if (mode == MDIO_PCS_CTRL2_10GBR) {
  943. ret = mode_fcn(phydev);
  944. if (ret < 0)
  945. return ret;
  946. }
  947. }
  948. phydev->duplex = DUPLEX_FULL;
  949. } else {
  950. if (mode == MDIO_PCS_CTRL2_10GBR) {
  951. phydev->speed = SPEED_10000;
  952. } else {
  953. if (priv->speed_set ==
  954. AMD_XGBE_PHY_SPEEDSET_1000_10000)
  955. phydev->speed = SPEED_1000;
  956. else
  957. phydev->speed = SPEED_2500;
  958. }
  959. phydev->duplex = DUPLEX_FULL;
  960. phydev->pause = 0;
  961. phydev->asym_pause = 0;
  962. }
  963. return 0;
  964. }
  965. static int amd_xgbe_phy_suspend(struct phy_device *phydev)
  966. {
  967. int ret;
  968. mutex_lock(&phydev->lock);
  969. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1);
  970. if (ret < 0)
  971. goto unlock;
  972. ret |= MDIO_CTRL1_LPOWER;
  973. phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1, ret);
  974. ret = 0;
  975. unlock:
  976. mutex_unlock(&phydev->lock);
  977. return ret;
  978. }
  979. static int amd_xgbe_phy_resume(struct phy_device *phydev)
  980. {
  981. int ret;
  982. mutex_lock(&phydev->lock);
  983. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1);
  984. if (ret < 0)
  985. goto unlock;
  986. ret &= ~MDIO_CTRL1_LPOWER;
  987. phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1, ret);
  988. ret = 0;
  989. unlock:
  990. mutex_unlock(&phydev->lock);
  991. return ret;
  992. }
  993. static int amd_xgbe_phy_probe(struct phy_device *phydev)
  994. {
  995. struct amd_xgbe_phy_priv *priv;
  996. struct platform_device *pdev;
  997. struct device *dev;
  998. char *wq_name;
  999. const __be32 *property;
  1000. unsigned int speed_set;
  1001. int ret;
  1002. if (!phydev->dev.of_node)
  1003. return -EINVAL;
  1004. pdev = of_find_device_by_node(phydev->dev.of_node);
  1005. if (!pdev)
  1006. return -EINVAL;
  1007. dev = &pdev->dev;
  1008. wq_name = kasprintf(GFP_KERNEL, "%s-amd-xgbe-phy", phydev->bus->name);
  1009. if (!wq_name) {
  1010. ret = -ENOMEM;
  1011. goto err_pdev;
  1012. }
  1013. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  1014. if (!priv) {
  1015. ret = -ENOMEM;
  1016. goto err_name;
  1017. }
  1018. priv->pdev = pdev;
  1019. priv->dev = dev;
  1020. priv->phydev = phydev;
  1021. /* Get the device mmio areas */
  1022. priv->rxtx_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1023. priv->rxtx_regs = devm_ioremap_resource(dev, priv->rxtx_res);
  1024. if (IS_ERR(priv->rxtx_regs)) {
  1025. dev_err(dev, "rxtx ioremap failed\n");
  1026. ret = PTR_ERR(priv->rxtx_regs);
  1027. goto err_priv;
  1028. }
  1029. priv->sir0_res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  1030. priv->sir0_regs = devm_ioremap_resource(dev, priv->sir0_res);
  1031. if (IS_ERR(priv->sir0_regs)) {
  1032. dev_err(dev, "sir0 ioremap failed\n");
  1033. ret = PTR_ERR(priv->sir0_regs);
  1034. goto err_rxtx;
  1035. }
  1036. priv->sir1_res = platform_get_resource(pdev, IORESOURCE_MEM, 2);
  1037. priv->sir1_regs = devm_ioremap_resource(dev, priv->sir1_res);
  1038. if (IS_ERR(priv->sir1_regs)) {
  1039. dev_err(dev, "sir1 ioremap failed\n");
  1040. ret = PTR_ERR(priv->sir1_regs);
  1041. goto err_sir0;
  1042. }
  1043. /* Get the device speed set property */
  1044. speed_set = 0;
  1045. property = of_get_property(dev->of_node, XGBE_PHY_SPEEDSET_PROPERTY,
  1046. NULL);
  1047. if (property)
  1048. speed_set = be32_to_cpu(*property);
  1049. switch (speed_set) {
  1050. case 0:
  1051. priv->speed_set = AMD_XGBE_PHY_SPEEDSET_1000_10000;
  1052. break;
  1053. case 1:
  1054. priv->speed_set = AMD_XGBE_PHY_SPEEDSET_2500_10000;
  1055. break;
  1056. default:
  1057. dev_err(dev, "invalid amd,speed-set property\n");
  1058. ret = -EINVAL;
  1059. goto err_sir1;
  1060. }
  1061. priv->link = 1;
  1062. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL2);
  1063. if (ret < 0)
  1064. goto err_sir1;
  1065. if ((ret & MDIO_PCS_CTRL2_TYPE) == MDIO_PCS_CTRL2_10GBR)
  1066. priv->mode = AMD_XGBE_MODE_KR;
  1067. else
  1068. priv->mode = AMD_XGBE_MODE_KX;
  1069. mutex_init(&priv->an_mutex);
  1070. INIT_WORK(&priv->an_work, amd_xgbe_an_state_machine);
  1071. priv->an_workqueue = create_singlethread_workqueue(wq_name);
  1072. if (!priv->an_workqueue) {
  1073. ret = -ENOMEM;
  1074. goto err_sir1;
  1075. }
  1076. phydev->priv = priv;
  1077. kfree(wq_name);
  1078. of_dev_put(pdev);
  1079. return 0;
  1080. err_sir1:
  1081. devm_iounmap(dev, priv->sir1_regs);
  1082. devm_release_mem_region(dev, priv->sir1_res->start,
  1083. resource_size(priv->sir1_res));
  1084. err_sir0:
  1085. devm_iounmap(dev, priv->sir0_regs);
  1086. devm_release_mem_region(dev, priv->sir0_res->start,
  1087. resource_size(priv->sir0_res));
  1088. err_rxtx:
  1089. devm_iounmap(dev, priv->rxtx_regs);
  1090. devm_release_mem_region(dev, priv->rxtx_res->start,
  1091. resource_size(priv->rxtx_res));
  1092. err_priv:
  1093. devm_kfree(dev, priv);
  1094. err_name:
  1095. kfree(wq_name);
  1096. err_pdev:
  1097. of_dev_put(pdev);
  1098. return ret;
  1099. }
  1100. static void amd_xgbe_phy_remove(struct phy_device *phydev)
  1101. {
  1102. struct amd_xgbe_phy_priv *priv = phydev->priv;
  1103. struct device *dev = priv->dev;
  1104. /* Stop any in process auto-negotiation */
  1105. mutex_lock(&priv->an_mutex);
  1106. priv->an_state = AMD_XGBE_AN_EXIT;
  1107. mutex_unlock(&priv->an_mutex);
  1108. flush_workqueue(priv->an_workqueue);
  1109. destroy_workqueue(priv->an_workqueue);
  1110. /* Release resources */
  1111. devm_iounmap(dev, priv->sir1_regs);
  1112. devm_release_mem_region(dev, priv->sir1_res->start,
  1113. resource_size(priv->sir1_res));
  1114. devm_iounmap(dev, priv->sir0_regs);
  1115. devm_release_mem_region(dev, priv->sir0_res->start,
  1116. resource_size(priv->sir0_res));
  1117. devm_iounmap(dev, priv->rxtx_regs);
  1118. devm_release_mem_region(dev, priv->rxtx_res->start,
  1119. resource_size(priv->rxtx_res));
  1120. devm_kfree(dev, priv);
  1121. }
  1122. static int amd_xgbe_match_phy_device(struct phy_device *phydev)
  1123. {
  1124. return phydev->c45_ids.device_ids[MDIO_MMD_PCS] == XGBE_PHY_ID;
  1125. }
  1126. static struct phy_driver amd_xgbe_phy_driver[] = {
  1127. {
  1128. .phy_id = XGBE_PHY_ID,
  1129. .phy_id_mask = XGBE_PHY_MASK,
  1130. .name = "AMD XGBE PHY",
  1131. .features = 0,
  1132. .probe = amd_xgbe_phy_probe,
  1133. .remove = amd_xgbe_phy_remove,
  1134. .soft_reset = amd_xgbe_phy_soft_reset,
  1135. .config_init = amd_xgbe_phy_config_init,
  1136. .suspend = amd_xgbe_phy_suspend,
  1137. .resume = amd_xgbe_phy_resume,
  1138. .config_aneg = amd_xgbe_phy_config_aneg,
  1139. .aneg_done = amd_xgbe_phy_aneg_done,
  1140. .read_status = amd_xgbe_phy_read_status,
  1141. .match_phy_device = amd_xgbe_match_phy_device,
  1142. .driver = {
  1143. .owner = THIS_MODULE,
  1144. },
  1145. },
  1146. };
  1147. static int __init amd_xgbe_phy_init(void)
  1148. {
  1149. return phy_drivers_register(amd_xgbe_phy_driver,
  1150. ARRAY_SIZE(amd_xgbe_phy_driver));
  1151. }
  1152. static void __exit amd_xgbe_phy_exit(void)
  1153. {
  1154. phy_drivers_unregister(amd_xgbe_phy_driver,
  1155. ARRAY_SIZE(amd_xgbe_phy_driver));
  1156. }
  1157. module_init(amd_xgbe_phy_init);
  1158. module_exit(amd_xgbe_phy_exit);
  1159. static struct mdio_device_id __maybe_unused amd_xgbe_phy_ids[] = {
  1160. { XGBE_PHY_ID, XGBE_PHY_MASK },
  1161. { }
  1162. };
  1163. MODULE_DEVICE_TABLE(mdio, amd_xgbe_phy_ids);