cc2520.c 24 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039
  1. /* Driver for TI CC2520 802.15.4 Wireless-PAN Networking controller
  2. *
  3. * Copyright (C) 2014 Varka Bhadram <varkab@cdac.in>
  4. * Md.Jamal Mohiuddin <mjmohiuddin@cdac.in>
  5. * P Sowjanya <sowjanyap@cdac.in>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/module.h>
  15. #include <linux/gpio.h>
  16. #include <linux/delay.h>
  17. #include <linux/spi/spi.h>
  18. #include <linux/spi/cc2520.h>
  19. #include <linux/workqueue.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/skbuff.h>
  22. #include <linux/pinctrl/consumer.h>
  23. #include <linux/of_gpio.h>
  24. #include <net/mac802154.h>
  25. #include <net/wpan-phy.h>
  26. #include <net/ieee802154.h>
  27. #define SPI_COMMAND_BUFFER 3
  28. #define HIGH 1
  29. #define LOW 0
  30. #define STATE_IDLE 0
  31. #define RSSI_VALID 0
  32. #define RSSI_OFFSET 78
  33. #define CC2520_RAM_SIZE 640
  34. #define CC2520_FIFO_SIZE 128
  35. #define CC2520RAM_TXFIFO 0x100
  36. #define CC2520RAM_RXFIFO 0x180
  37. #define CC2520RAM_IEEEADDR 0x3EA
  38. #define CC2520RAM_PANID 0x3F2
  39. #define CC2520RAM_SHORTADDR 0x3F4
  40. #define CC2520_FREG_MASK 0x3F
  41. /* status byte values */
  42. #define CC2520_STATUS_XOSC32M_STABLE (1 << 7)
  43. #define CC2520_STATUS_RSSI_VALID (1 << 6)
  44. #define CC2520_STATUS_TX_UNDERFLOW (1 << 3)
  45. /* IEEE-802.15.4 defined constants (2.4 GHz logical channels) */
  46. #define CC2520_MINCHANNEL 11
  47. #define CC2520_MAXCHANNEL 26
  48. #define CC2520_CHANNEL_SPACING 5
  49. /* command strobes */
  50. #define CC2520_CMD_SNOP 0x00
  51. #define CC2520_CMD_IBUFLD 0x02
  52. #define CC2520_CMD_SIBUFEX 0x03
  53. #define CC2520_CMD_SSAMPLECCA 0x04
  54. #define CC2520_CMD_SRES 0x0f
  55. #define CC2520_CMD_MEMORY_MASK 0x0f
  56. #define CC2520_CMD_MEMORY_READ 0x10
  57. #define CC2520_CMD_MEMORY_WRITE 0x20
  58. #define CC2520_CMD_RXBUF 0x30
  59. #define CC2520_CMD_RXBUFCP 0x38
  60. #define CC2520_CMD_RXBUFMOV 0x32
  61. #define CC2520_CMD_TXBUF 0x3A
  62. #define CC2520_CMD_TXBUFCP 0x3E
  63. #define CC2520_CMD_RANDOM 0x3C
  64. #define CC2520_CMD_SXOSCON 0x40
  65. #define CC2520_CMD_STXCAL 0x41
  66. #define CC2520_CMD_SRXON 0x42
  67. #define CC2520_CMD_STXON 0x43
  68. #define CC2520_CMD_STXONCCA 0x44
  69. #define CC2520_CMD_SRFOFF 0x45
  70. #define CC2520_CMD_SXOSCOFF 0x46
  71. #define CC2520_CMD_SFLUSHRX 0x47
  72. #define CC2520_CMD_SFLUSHTX 0x48
  73. #define CC2520_CMD_SACK 0x49
  74. #define CC2520_CMD_SACKPEND 0x4A
  75. #define CC2520_CMD_SNACK 0x4B
  76. #define CC2520_CMD_SRXMASKBITSET 0x4C
  77. #define CC2520_CMD_SRXMASKBITCLR 0x4D
  78. #define CC2520_CMD_RXMASKAND 0x4E
  79. #define CC2520_CMD_RXMASKOR 0x4F
  80. #define CC2520_CMD_MEMCP 0x50
  81. #define CC2520_CMD_MEMCPR 0x52
  82. #define CC2520_CMD_MEMXCP 0x54
  83. #define CC2520_CMD_MEMXWR 0x56
  84. #define CC2520_CMD_BCLR 0x58
  85. #define CC2520_CMD_BSET 0x59
  86. #define CC2520_CMD_CTR_UCTR 0x60
  87. #define CC2520_CMD_CBCMAC 0x64
  88. #define CC2520_CMD_UCBCMAC 0x66
  89. #define CC2520_CMD_CCM 0x68
  90. #define CC2520_CMD_UCCM 0x6A
  91. #define CC2520_CMD_ECB 0x70
  92. #define CC2520_CMD_ECBO 0x72
  93. #define CC2520_CMD_ECBX 0x74
  94. #define CC2520_CMD_INC 0x78
  95. #define CC2520_CMD_ABORT 0x7F
  96. #define CC2520_CMD_REGISTER_READ 0x80
  97. #define CC2520_CMD_REGISTER_WRITE 0xC0
  98. /* status registers */
  99. #define CC2520_CHIPID 0x40
  100. #define CC2520_VERSION 0x42
  101. #define CC2520_EXTCLOCK 0x44
  102. #define CC2520_MDMCTRL0 0x46
  103. #define CC2520_MDMCTRL1 0x47
  104. #define CC2520_FREQEST 0x48
  105. #define CC2520_RXCTRL 0x4A
  106. #define CC2520_FSCTRL 0x4C
  107. #define CC2520_FSCAL0 0x4E
  108. #define CC2520_FSCAL1 0x4F
  109. #define CC2520_FSCAL2 0x50
  110. #define CC2520_FSCAL3 0x51
  111. #define CC2520_AGCCTRL0 0x52
  112. #define CC2520_AGCCTRL1 0x53
  113. #define CC2520_AGCCTRL2 0x54
  114. #define CC2520_AGCCTRL3 0x55
  115. #define CC2520_ADCTEST0 0x56
  116. #define CC2520_ADCTEST1 0x57
  117. #define CC2520_ADCTEST2 0x58
  118. #define CC2520_MDMTEST0 0x5A
  119. #define CC2520_MDMTEST1 0x5B
  120. #define CC2520_DACTEST0 0x5C
  121. #define CC2520_DACTEST1 0x5D
  122. #define CC2520_ATEST 0x5E
  123. #define CC2520_DACTEST2 0x5F
  124. #define CC2520_PTEST0 0x60
  125. #define CC2520_PTEST1 0x61
  126. #define CC2520_RESERVED 0x62
  127. #define CC2520_DPUBIST 0x7A
  128. #define CC2520_ACTBIST 0x7C
  129. #define CC2520_RAMBIST 0x7E
  130. /* frame registers */
  131. #define CC2520_FRMFILT0 0x00
  132. #define CC2520_FRMFILT1 0x01
  133. #define CC2520_SRCMATCH 0x02
  134. #define CC2520_SRCSHORTEN0 0x04
  135. #define CC2520_SRCSHORTEN1 0x05
  136. #define CC2520_SRCSHORTEN2 0x06
  137. #define CC2520_SRCEXTEN0 0x08
  138. #define CC2520_SRCEXTEN1 0x09
  139. #define CC2520_SRCEXTEN2 0x0A
  140. #define CC2520_FRMCTRL0 0x0C
  141. #define CC2520_FRMCTRL1 0x0D
  142. #define CC2520_RXENABLE0 0x0E
  143. #define CC2520_RXENABLE1 0x0F
  144. #define CC2520_EXCFLAG0 0x10
  145. #define CC2520_EXCFLAG1 0x11
  146. #define CC2520_EXCFLAG2 0x12
  147. #define CC2520_EXCMASKA0 0x14
  148. #define CC2520_EXCMASKA1 0x15
  149. #define CC2520_EXCMASKA2 0x16
  150. #define CC2520_EXCMASKB0 0x18
  151. #define CC2520_EXCMASKB1 0x19
  152. #define CC2520_EXCMASKB2 0x1A
  153. #define CC2520_EXCBINDX0 0x1C
  154. #define CC2520_EXCBINDX1 0x1D
  155. #define CC2520_EXCBINDY0 0x1E
  156. #define CC2520_EXCBINDY1 0x1F
  157. #define CC2520_GPIOCTRL0 0x20
  158. #define CC2520_GPIOCTRL1 0x21
  159. #define CC2520_GPIOCTRL2 0x22
  160. #define CC2520_GPIOCTRL3 0x23
  161. #define CC2520_GPIOCTRL4 0x24
  162. #define CC2520_GPIOCTRL5 0x25
  163. #define CC2520_GPIOPOLARITY 0x26
  164. #define CC2520_GPIOCTRL 0x28
  165. #define CC2520_DPUCON 0x2A
  166. #define CC2520_DPUSTAT 0x2C
  167. #define CC2520_FREQCTRL 0x2E
  168. #define CC2520_FREQTUNE 0x2F
  169. #define CC2520_TXPOWER 0x30
  170. #define CC2520_TXCTRL 0x31
  171. #define CC2520_FSMSTAT0 0x32
  172. #define CC2520_FSMSTAT1 0x33
  173. #define CC2520_FIFOPCTRL 0x34
  174. #define CC2520_FSMCTRL 0x35
  175. #define CC2520_CCACTRL0 0x36
  176. #define CC2520_CCACTRL1 0x37
  177. #define CC2520_RSSI 0x38
  178. #define CC2520_RSSISTAT 0x39
  179. #define CC2520_RXFIRST 0x3C
  180. #define CC2520_RXFIFOCNT 0x3E
  181. #define CC2520_TXFIFOCNT 0x3F
  182. /* Driver private information */
  183. struct cc2520_private {
  184. struct spi_device *spi; /* SPI device structure */
  185. struct ieee802154_dev *dev; /* IEEE-802.15.4 device */
  186. u8 *buf; /* SPI TX/Rx data buffer */
  187. struct mutex buffer_mutex; /* SPI buffer mutex */
  188. bool is_tx; /* Flag for sync b/w Tx and Rx */
  189. int fifo_pin; /* FIFO GPIO pin number */
  190. struct work_struct fifop_irqwork;/* Workqueue for FIFOP */
  191. spinlock_t lock; /* Lock for is_tx*/
  192. struct completion tx_complete; /* Work completion for Tx */
  193. };
  194. /* Generic Functions */
  195. static int
  196. cc2520_cmd_strobe(struct cc2520_private *priv, u8 cmd)
  197. {
  198. int ret;
  199. u8 status = 0xff;
  200. struct spi_message msg;
  201. struct spi_transfer xfer = {
  202. .len = 0,
  203. .tx_buf = priv->buf,
  204. .rx_buf = priv->buf,
  205. };
  206. spi_message_init(&msg);
  207. spi_message_add_tail(&xfer, &msg);
  208. mutex_lock(&priv->buffer_mutex);
  209. priv->buf[xfer.len++] = cmd;
  210. dev_vdbg(&priv->spi->dev,
  211. "command strobe buf[0] = %02x\n",
  212. priv->buf[0]);
  213. ret = spi_sync(priv->spi, &msg);
  214. if (!ret)
  215. status = priv->buf[0];
  216. dev_vdbg(&priv->spi->dev,
  217. "buf[0] = %02x\n", priv->buf[0]);
  218. mutex_unlock(&priv->buffer_mutex);
  219. return ret;
  220. }
  221. static int
  222. cc2520_get_status(struct cc2520_private *priv, u8 *status)
  223. {
  224. int ret;
  225. struct spi_message msg;
  226. struct spi_transfer xfer = {
  227. .len = 0,
  228. .tx_buf = priv->buf,
  229. .rx_buf = priv->buf,
  230. };
  231. spi_message_init(&msg);
  232. spi_message_add_tail(&xfer, &msg);
  233. mutex_lock(&priv->buffer_mutex);
  234. priv->buf[xfer.len++] = CC2520_CMD_SNOP;
  235. dev_vdbg(&priv->spi->dev,
  236. "get status command buf[0] = %02x\n", priv->buf[0]);
  237. ret = spi_sync(priv->spi, &msg);
  238. if (!ret)
  239. *status = priv->buf[0];
  240. dev_vdbg(&priv->spi->dev,
  241. "buf[0] = %02x\n", priv->buf[0]);
  242. mutex_unlock(&priv->buffer_mutex);
  243. return ret;
  244. }
  245. static int
  246. cc2520_write_register(struct cc2520_private *priv, u8 reg, u8 value)
  247. {
  248. int status;
  249. struct spi_message msg;
  250. struct spi_transfer xfer = {
  251. .len = 0,
  252. .tx_buf = priv->buf,
  253. .rx_buf = priv->buf,
  254. };
  255. spi_message_init(&msg);
  256. spi_message_add_tail(&xfer, &msg);
  257. mutex_lock(&priv->buffer_mutex);
  258. if (reg <= CC2520_FREG_MASK) {
  259. priv->buf[xfer.len++] = CC2520_CMD_REGISTER_WRITE | reg;
  260. priv->buf[xfer.len++] = value;
  261. } else {
  262. priv->buf[xfer.len++] = CC2520_CMD_MEMORY_WRITE;
  263. priv->buf[xfer.len++] = reg;
  264. priv->buf[xfer.len++] = value;
  265. }
  266. status = spi_sync(priv->spi, &msg);
  267. if (msg.status)
  268. status = msg.status;
  269. mutex_unlock(&priv->buffer_mutex);
  270. return status;
  271. }
  272. static int
  273. cc2520_write_ram(struct cc2520_private *priv, u16 reg, u8 len, u8 *data)
  274. {
  275. int status;
  276. struct spi_message msg;
  277. struct spi_transfer xfer_head = {
  278. .len = 0,
  279. .tx_buf = priv->buf,
  280. .rx_buf = priv->buf,
  281. };
  282. struct spi_transfer xfer_buf = {
  283. .len = len,
  284. .tx_buf = data,
  285. };
  286. mutex_lock(&priv->buffer_mutex);
  287. priv->buf[xfer_head.len++] = (CC2520_CMD_MEMORY_WRITE |
  288. ((reg >> 8) & 0xff));
  289. priv->buf[xfer_head.len++] = reg & 0xff;
  290. spi_message_init(&msg);
  291. spi_message_add_tail(&xfer_head, &msg);
  292. spi_message_add_tail(&xfer_buf, &msg);
  293. status = spi_sync(priv->spi, &msg);
  294. dev_dbg(&priv->spi->dev, "spi status = %d\n", status);
  295. if (msg.status)
  296. status = msg.status;
  297. mutex_unlock(&priv->buffer_mutex);
  298. return status;
  299. }
  300. static int
  301. cc2520_read_register(struct cc2520_private *priv, u8 reg, u8 *data)
  302. {
  303. int status;
  304. struct spi_message msg;
  305. struct spi_transfer xfer1 = {
  306. .len = 0,
  307. .tx_buf = priv->buf,
  308. .rx_buf = priv->buf,
  309. };
  310. struct spi_transfer xfer2 = {
  311. .len = 1,
  312. .rx_buf = data,
  313. };
  314. spi_message_init(&msg);
  315. spi_message_add_tail(&xfer1, &msg);
  316. spi_message_add_tail(&xfer2, &msg);
  317. mutex_lock(&priv->buffer_mutex);
  318. priv->buf[xfer1.len++] = CC2520_CMD_MEMORY_READ;
  319. priv->buf[xfer1.len++] = reg;
  320. status = spi_sync(priv->spi, &msg);
  321. dev_dbg(&priv->spi->dev,
  322. "spi status = %d\n", status);
  323. if (msg.status)
  324. status = msg.status;
  325. mutex_unlock(&priv->buffer_mutex);
  326. return status;
  327. }
  328. static int
  329. cc2520_write_txfifo(struct cc2520_private *priv, u8 *data, u8 len)
  330. {
  331. int status;
  332. /* length byte must include FCS even
  333. * if it is calculated in the hardware
  334. */
  335. int len_byte = len + 2;
  336. struct spi_message msg;
  337. struct spi_transfer xfer_head = {
  338. .len = 0,
  339. .tx_buf = priv->buf,
  340. .rx_buf = priv->buf,
  341. };
  342. struct spi_transfer xfer_len = {
  343. .len = 1,
  344. .tx_buf = &len_byte,
  345. };
  346. struct spi_transfer xfer_buf = {
  347. .len = len,
  348. .tx_buf = data,
  349. };
  350. spi_message_init(&msg);
  351. spi_message_add_tail(&xfer_head, &msg);
  352. spi_message_add_tail(&xfer_len, &msg);
  353. spi_message_add_tail(&xfer_buf, &msg);
  354. mutex_lock(&priv->buffer_mutex);
  355. priv->buf[xfer_head.len++] = CC2520_CMD_TXBUF;
  356. dev_vdbg(&priv->spi->dev,
  357. "TX_FIFO cmd buf[0] = %02x\n", priv->buf[0]);
  358. status = spi_sync(priv->spi, &msg);
  359. dev_vdbg(&priv->spi->dev, "status = %d\n", status);
  360. if (msg.status)
  361. status = msg.status;
  362. dev_vdbg(&priv->spi->dev, "status = %d\n", status);
  363. dev_vdbg(&priv->spi->dev, "buf[0] = %02x\n", priv->buf[0]);
  364. mutex_unlock(&priv->buffer_mutex);
  365. return status;
  366. }
  367. static int
  368. cc2520_read_rxfifo(struct cc2520_private *priv, u8 *data, u8 len, u8 *lqi)
  369. {
  370. int status;
  371. struct spi_message msg;
  372. struct spi_transfer xfer_head = {
  373. .len = 0,
  374. .tx_buf = priv->buf,
  375. .rx_buf = priv->buf,
  376. };
  377. struct spi_transfer xfer_buf = {
  378. .len = len,
  379. .rx_buf = data,
  380. };
  381. spi_message_init(&msg);
  382. spi_message_add_tail(&xfer_head, &msg);
  383. spi_message_add_tail(&xfer_buf, &msg);
  384. mutex_lock(&priv->buffer_mutex);
  385. priv->buf[xfer_head.len++] = CC2520_CMD_RXBUF;
  386. dev_vdbg(&priv->spi->dev, "read rxfifo buf[0] = %02x\n", priv->buf[0]);
  387. dev_vdbg(&priv->spi->dev, "buf[1] = %02x\n", priv->buf[1]);
  388. status = spi_sync(priv->spi, &msg);
  389. dev_vdbg(&priv->spi->dev, "status = %d\n", status);
  390. if (msg.status)
  391. status = msg.status;
  392. dev_vdbg(&priv->spi->dev, "status = %d\n", status);
  393. dev_vdbg(&priv->spi->dev,
  394. "return status buf[0] = %02x\n", priv->buf[0]);
  395. dev_vdbg(&priv->spi->dev, "length buf[1] = %02x\n", priv->buf[1]);
  396. mutex_unlock(&priv->buffer_mutex);
  397. return status;
  398. }
  399. static int cc2520_start(struct ieee802154_dev *dev)
  400. {
  401. return cc2520_cmd_strobe(dev->priv, CC2520_CMD_SRXON);
  402. }
  403. static void cc2520_stop(struct ieee802154_dev *dev)
  404. {
  405. cc2520_cmd_strobe(dev->priv, CC2520_CMD_SRFOFF);
  406. }
  407. static int
  408. cc2520_tx(struct ieee802154_dev *dev, struct sk_buff *skb)
  409. {
  410. struct cc2520_private *priv = dev->priv;
  411. unsigned long flags;
  412. int rc;
  413. u8 status = 0;
  414. rc = cc2520_cmd_strobe(priv, CC2520_CMD_SFLUSHTX);
  415. if (rc)
  416. goto err_tx;
  417. rc = cc2520_write_txfifo(priv, skb->data, skb->len);
  418. if (rc)
  419. goto err_tx;
  420. rc = cc2520_get_status(priv, &status);
  421. if (rc)
  422. goto err_tx;
  423. if (status & CC2520_STATUS_TX_UNDERFLOW) {
  424. dev_err(&priv->spi->dev, "cc2520 tx underflow exception\n");
  425. goto err_tx;
  426. }
  427. spin_lock_irqsave(&priv->lock, flags);
  428. BUG_ON(priv->is_tx);
  429. priv->is_tx = 1;
  430. spin_unlock_irqrestore(&priv->lock, flags);
  431. rc = cc2520_cmd_strobe(priv, CC2520_CMD_STXONCCA);
  432. if (rc)
  433. goto err;
  434. rc = wait_for_completion_interruptible(&priv->tx_complete);
  435. if (rc < 0)
  436. goto err;
  437. cc2520_cmd_strobe(priv, CC2520_CMD_SFLUSHTX);
  438. cc2520_cmd_strobe(priv, CC2520_CMD_SRXON);
  439. return rc;
  440. err:
  441. spin_lock_irqsave(&priv->lock, flags);
  442. priv->is_tx = 0;
  443. spin_unlock_irqrestore(&priv->lock, flags);
  444. err_tx:
  445. return rc;
  446. }
  447. static int cc2520_rx(struct cc2520_private *priv)
  448. {
  449. u8 len = 0, lqi = 0, bytes = 1;
  450. struct sk_buff *skb;
  451. cc2520_read_rxfifo(priv, &len, bytes, &lqi);
  452. if (len < 2 || len > IEEE802154_MTU)
  453. return -EINVAL;
  454. skb = alloc_skb(len, GFP_KERNEL);
  455. if (!skb)
  456. return -ENOMEM;
  457. if (cc2520_read_rxfifo(priv, skb_put(skb, len), len, &lqi)) {
  458. dev_dbg(&priv->spi->dev, "frame reception failed\n");
  459. kfree_skb(skb);
  460. return -EINVAL;
  461. }
  462. skb_trim(skb, skb->len - 2);
  463. ieee802154_rx_irqsafe(priv->dev, skb, lqi);
  464. dev_vdbg(&priv->spi->dev, "RXFIFO: %x %x\n", len, lqi);
  465. return 0;
  466. }
  467. static int
  468. cc2520_ed(struct ieee802154_dev *dev, u8 *level)
  469. {
  470. struct cc2520_private *priv = dev->priv;
  471. u8 status = 0xff;
  472. u8 rssi;
  473. int ret;
  474. ret = cc2520_read_register(priv , CC2520_RSSISTAT, &status);
  475. if (ret)
  476. return ret;
  477. if (status != RSSI_VALID)
  478. return -EINVAL;
  479. ret = cc2520_read_register(priv , CC2520_RSSI, &rssi);
  480. if (ret)
  481. return ret;
  482. /* level = RSSI(rssi) - OFFSET [dBm] : offset is 76dBm */
  483. *level = rssi - RSSI_OFFSET;
  484. return 0;
  485. }
  486. static int
  487. cc2520_set_channel(struct ieee802154_dev *dev, int page, int channel)
  488. {
  489. struct cc2520_private *priv = dev->priv;
  490. int ret;
  491. might_sleep();
  492. dev_dbg(&priv->spi->dev, "trying to set channel\n");
  493. BUG_ON(page != 0);
  494. BUG_ON(channel < CC2520_MINCHANNEL);
  495. BUG_ON(channel > CC2520_MAXCHANNEL);
  496. ret = cc2520_write_register(priv, CC2520_FREQCTRL,
  497. 11 + 5*(channel - 11));
  498. return ret;
  499. }
  500. static int
  501. cc2520_filter(struct ieee802154_dev *dev,
  502. struct ieee802154_hw_addr_filt *filt, unsigned long changed)
  503. {
  504. struct cc2520_private *priv = dev->priv;
  505. if (changed & IEEE802515_AFILT_PANID_CHANGED) {
  506. u16 panid = le16_to_cpu(filt->pan_id);
  507. dev_vdbg(&priv->spi->dev,
  508. "cc2520_filter called for pan id\n");
  509. cc2520_write_ram(priv, CC2520RAM_PANID,
  510. sizeof(panid), (u8 *)&panid);
  511. }
  512. if (changed & IEEE802515_AFILT_IEEEADDR_CHANGED) {
  513. dev_vdbg(&priv->spi->dev,
  514. "cc2520_filter called for IEEE addr\n");
  515. cc2520_write_ram(priv, CC2520RAM_IEEEADDR,
  516. sizeof(filt->ieee_addr),
  517. (u8 *)&filt->ieee_addr);
  518. }
  519. if (changed & IEEE802515_AFILT_SADDR_CHANGED) {
  520. u16 addr = le16_to_cpu(filt->short_addr);
  521. dev_vdbg(&priv->spi->dev,
  522. "cc2520_filter called for saddr\n");
  523. cc2520_write_ram(priv, CC2520RAM_SHORTADDR,
  524. sizeof(addr), (u8 *)&addr);
  525. }
  526. if (changed & IEEE802515_AFILT_PANC_CHANGED) {
  527. dev_vdbg(&priv->spi->dev,
  528. "cc2520_filter called for panc change\n");
  529. if (filt->pan_coord)
  530. cc2520_write_register(priv, CC2520_FRMFILT0, 0x02);
  531. else
  532. cc2520_write_register(priv, CC2520_FRMFILT0, 0x00);
  533. }
  534. return 0;
  535. }
  536. static struct ieee802154_ops cc2520_ops = {
  537. .owner = THIS_MODULE,
  538. .start = cc2520_start,
  539. .stop = cc2520_stop,
  540. .xmit = cc2520_tx,
  541. .ed = cc2520_ed,
  542. .set_channel = cc2520_set_channel,
  543. .set_hw_addr_filt = cc2520_filter,
  544. };
  545. static int cc2520_register(struct cc2520_private *priv)
  546. {
  547. int ret = -ENOMEM;
  548. priv->dev = ieee802154_alloc_device(sizeof(*priv), &cc2520_ops);
  549. if (!priv->dev)
  550. goto err_ret;
  551. priv->dev->priv = priv;
  552. priv->dev->parent = &priv->spi->dev;
  553. priv->dev->extra_tx_headroom = 0;
  554. /* We do support only 2.4 Ghz */
  555. priv->dev->phy->channels_supported[0] = 0x7FFF800;
  556. priv->dev->flags = IEEE802154_HW_OMIT_CKSUM | IEEE802154_HW_AACK;
  557. dev_vdbg(&priv->spi->dev, "registered cc2520\n");
  558. ret = ieee802154_register_device(priv->dev);
  559. if (ret)
  560. goto err_free_device;
  561. return 0;
  562. err_free_device:
  563. ieee802154_free_device(priv->dev);
  564. err_ret:
  565. return ret;
  566. }
  567. static void cc2520_fifop_irqwork(struct work_struct *work)
  568. {
  569. struct cc2520_private *priv
  570. = container_of(work, struct cc2520_private, fifop_irqwork);
  571. dev_dbg(&priv->spi->dev, "fifop interrupt received\n");
  572. if (gpio_get_value(priv->fifo_pin))
  573. cc2520_rx(priv);
  574. else
  575. dev_dbg(&priv->spi->dev, "rxfifo overflow\n");
  576. cc2520_cmd_strobe(priv, CC2520_CMD_SFLUSHRX);
  577. cc2520_cmd_strobe(priv, CC2520_CMD_SFLUSHRX);
  578. }
  579. static irqreturn_t cc2520_fifop_isr(int irq, void *data)
  580. {
  581. struct cc2520_private *priv = data;
  582. schedule_work(&priv->fifop_irqwork);
  583. return IRQ_HANDLED;
  584. }
  585. static irqreturn_t cc2520_sfd_isr(int irq, void *data)
  586. {
  587. struct cc2520_private *priv = data;
  588. unsigned long flags;
  589. spin_lock_irqsave(&priv->lock, flags);
  590. if (priv->is_tx) {
  591. priv->is_tx = 0;
  592. spin_unlock_irqrestore(&priv->lock, flags);
  593. dev_dbg(&priv->spi->dev, "SFD for TX\n");
  594. complete(&priv->tx_complete);
  595. } else {
  596. spin_unlock_irqrestore(&priv->lock, flags);
  597. dev_dbg(&priv->spi->dev, "SFD for RX\n");
  598. }
  599. return IRQ_HANDLED;
  600. }
  601. static int cc2520_hw_init(struct cc2520_private *priv)
  602. {
  603. u8 status = 0, state = 0xff;
  604. int ret;
  605. int timeout = 100;
  606. ret = cc2520_read_register(priv, CC2520_FSMSTAT1, &state);
  607. if (ret)
  608. goto err_ret;
  609. if (state != STATE_IDLE)
  610. return -EINVAL;
  611. do {
  612. ret = cc2520_get_status(priv, &status);
  613. if (ret)
  614. goto err_ret;
  615. if (timeout-- <= 0) {
  616. dev_err(&priv->spi->dev, "oscillator start failed!\n");
  617. return ret;
  618. }
  619. udelay(1);
  620. } while (!(status & CC2520_STATUS_XOSC32M_STABLE));
  621. dev_vdbg(&priv->spi->dev, "oscillator brought up\n");
  622. /* Registers default value: section 28.1 in Datasheet */
  623. ret = cc2520_write_register(priv, CC2520_TXPOWER, 0xF7);
  624. if (ret)
  625. goto err_ret;
  626. ret = cc2520_write_register(priv, CC2520_CCACTRL0, 0x1A);
  627. if (ret)
  628. goto err_ret;
  629. ret = cc2520_write_register(priv, CC2520_MDMCTRL0, 0x85);
  630. if (ret)
  631. goto err_ret;
  632. ret = cc2520_write_register(priv, CC2520_MDMCTRL1, 0x14);
  633. if (ret)
  634. goto err_ret;
  635. ret = cc2520_write_register(priv, CC2520_RXCTRL, 0x3f);
  636. if (ret)
  637. goto err_ret;
  638. ret = cc2520_write_register(priv, CC2520_FSCTRL, 0x5a);
  639. if (ret)
  640. goto err_ret;
  641. ret = cc2520_write_register(priv, CC2520_FSCAL1, 0x2b);
  642. if (ret)
  643. goto err_ret;
  644. ret = cc2520_write_register(priv, CC2520_AGCCTRL1, 0x11);
  645. if (ret)
  646. goto err_ret;
  647. ret = cc2520_write_register(priv, CC2520_ADCTEST0, 0x10);
  648. if (ret)
  649. goto err_ret;
  650. ret = cc2520_write_register(priv, CC2520_ADCTEST1, 0x0e);
  651. if (ret)
  652. goto err_ret;
  653. ret = cc2520_write_register(priv, CC2520_ADCTEST2, 0x03);
  654. if (ret)
  655. goto err_ret;
  656. ret = cc2520_write_register(priv, CC2520_FRMCTRL0, 0x60);
  657. if (ret)
  658. goto err_ret;
  659. ret = cc2520_write_register(priv, CC2520_FRMCTRL1, 0x03);
  660. if (ret)
  661. goto err_ret;
  662. ret = cc2520_write_register(priv, CC2520_FRMFILT0, 0x00);
  663. if (ret)
  664. goto err_ret;
  665. ret = cc2520_write_register(priv, CC2520_FIFOPCTRL, 127);
  666. if (ret)
  667. goto err_ret;
  668. return 0;
  669. err_ret:
  670. return ret;
  671. }
  672. static struct cc2520_platform_data *
  673. cc2520_get_platform_data(struct spi_device *spi)
  674. {
  675. struct cc2520_platform_data *pdata;
  676. struct device_node *np = spi->dev.of_node;
  677. struct cc2520_private *priv = spi_get_drvdata(spi);
  678. if (!np)
  679. return spi->dev.platform_data;
  680. pdata = devm_kzalloc(&spi->dev, sizeof(*pdata), GFP_KERNEL);
  681. if (!pdata)
  682. goto done;
  683. pdata->fifo = of_get_named_gpio(np, "fifo-gpio", 0);
  684. priv->fifo_pin = pdata->fifo;
  685. pdata->fifop = of_get_named_gpio(np, "fifop-gpio", 0);
  686. pdata->sfd = of_get_named_gpio(np, "sfd-gpio", 0);
  687. pdata->cca = of_get_named_gpio(np, "cca-gpio", 0);
  688. pdata->vreg = of_get_named_gpio(np, "vreg-gpio", 0);
  689. pdata->reset = of_get_named_gpio(np, "reset-gpio", 0);
  690. spi->dev.platform_data = pdata;
  691. done:
  692. return pdata;
  693. }
  694. static int cc2520_probe(struct spi_device *spi)
  695. {
  696. struct cc2520_private *priv;
  697. struct pinctrl *pinctrl;
  698. struct cc2520_platform_data *pdata;
  699. int ret;
  700. priv = devm_kzalloc(&spi->dev,
  701. sizeof(struct cc2520_private), GFP_KERNEL);
  702. if (!priv) {
  703. ret = -ENOMEM;
  704. goto err_ret;
  705. }
  706. spi_set_drvdata(spi, priv);
  707. pinctrl = devm_pinctrl_get_select_default(&spi->dev);
  708. if (IS_ERR(pinctrl))
  709. dev_warn(&spi->dev,
  710. "pinctrl pins are not configured");
  711. pdata = cc2520_get_platform_data(spi);
  712. if (!pdata) {
  713. dev_err(&spi->dev, "no platform data\n");
  714. return -EINVAL;
  715. }
  716. priv->spi = spi;
  717. priv->buf = devm_kzalloc(&spi->dev,
  718. SPI_COMMAND_BUFFER, GFP_KERNEL);
  719. if (!priv->buf) {
  720. ret = -ENOMEM;
  721. goto err_ret;
  722. }
  723. mutex_init(&priv->buffer_mutex);
  724. INIT_WORK(&priv->fifop_irqwork, cc2520_fifop_irqwork);
  725. spin_lock_init(&priv->lock);
  726. init_completion(&priv->tx_complete);
  727. /* Request all the gpio's */
  728. if (!gpio_is_valid(pdata->fifo)) {
  729. dev_err(&spi->dev, "fifo gpio is not valid\n");
  730. ret = -EINVAL;
  731. goto err_hw_init;
  732. }
  733. ret = devm_gpio_request_one(&spi->dev, pdata->fifo,
  734. GPIOF_IN, "fifo");
  735. if (ret)
  736. goto err_hw_init;
  737. if (!gpio_is_valid(pdata->cca)) {
  738. dev_err(&spi->dev, "cca gpio is not valid\n");
  739. ret = -EINVAL;
  740. goto err_hw_init;
  741. }
  742. ret = devm_gpio_request_one(&spi->dev, pdata->cca,
  743. GPIOF_IN, "cca");
  744. if (ret)
  745. goto err_hw_init;
  746. if (!gpio_is_valid(pdata->fifop)) {
  747. dev_err(&spi->dev, "fifop gpio is not valid\n");
  748. ret = -EINVAL;
  749. goto err_hw_init;
  750. }
  751. ret = devm_gpio_request_one(&spi->dev, pdata->fifop,
  752. GPIOF_IN, "fifop");
  753. if (ret)
  754. goto err_hw_init;
  755. if (!gpio_is_valid(pdata->sfd)) {
  756. dev_err(&spi->dev, "sfd gpio is not valid\n");
  757. ret = -EINVAL;
  758. goto err_hw_init;
  759. }
  760. ret = devm_gpio_request_one(&spi->dev, pdata->sfd,
  761. GPIOF_IN, "sfd");
  762. if (ret)
  763. goto err_hw_init;
  764. if (!gpio_is_valid(pdata->reset)) {
  765. dev_err(&spi->dev, "reset gpio is not valid\n");
  766. ret = -EINVAL;
  767. goto err_hw_init;
  768. }
  769. ret = devm_gpio_request_one(&spi->dev, pdata->reset,
  770. GPIOF_OUT_INIT_LOW, "reset");
  771. if (ret)
  772. goto err_hw_init;
  773. if (!gpio_is_valid(pdata->vreg)) {
  774. dev_err(&spi->dev, "vreg gpio is not valid\n");
  775. ret = -EINVAL;
  776. goto err_hw_init;
  777. }
  778. ret = devm_gpio_request_one(&spi->dev, pdata->vreg,
  779. GPIOF_OUT_INIT_LOW, "vreg");
  780. if (ret)
  781. goto err_hw_init;
  782. gpio_set_value(pdata->vreg, HIGH);
  783. usleep_range(100, 150);
  784. gpio_set_value(pdata->reset, HIGH);
  785. usleep_range(200, 250);
  786. ret = cc2520_hw_init(priv);
  787. if (ret)
  788. goto err_hw_init;
  789. /* Set up fifop interrupt */
  790. ret = devm_request_irq(&spi->dev,
  791. gpio_to_irq(pdata->fifop),
  792. cc2520_fifop_isr,
  793. IRQF_TRIGGER_RISING,
  794. dev_name(&spi->dev),
  795. priv);
  796. if (ret) {
  797. dev_err(&spi->dev, "could not get fifop irq\n");
  798. goto err_hw_init;
  799. }
  800. /* Set up sfd interrupt */
  801. ret = devm_request_irq(&spi->dev,
  802. gpio_to_irq(pdata->sfd),
  803. cc2520_sfd_isr,
  804. IRQF_TRIGGER_FALLING,
  805. dev_name(&spi->dev),
  806. priv);
  807. if (ret) {
  808. dev_err(&spi->dev, "could not get sfd irq\n");
  809. goto err_hw_init;
  810. }
  811. ret = cc2520_register(priv);
  812. if (ret)
  813. goto err_hw_init;
  814. return 0;
  815. err_hw_init:
  816. mutex_destroy(&priv->buffer_mutex);
  817. flush_work(&priv->fifop_irqwork);
  818. err_ret:
  819. return ret;
  820. }
  821. static int cc2520_remove(struct spi_device *spi)
  822. {
  823. struct cc2520_private *priv = spi_get_drvdata(spi);
  824. mutex_destroy(&priv->buffer_mutex);
  825. flush_work(&priv->fifop_irqwork);
  826. ieee802154_unregister_device(priv->dev);
  827. ieee802154_free_device(priv->dev);
  828. return 0;
  829. }
  830. static const struct spi_device_id cc2520_ids[] = {
  831. {"cc2520", },
  832. {},
  833. };
  834. MODULE_DEVICE_TABLE(spi, cc2520_ids);
  835. static const struct of_device_id cc2520_of_ids[] = {
  836. {.compatible = "ti,cc2520", },
  837. {},
  838. };
  839. MODULE_DEVICE_TABLE(of, cc2520_of_ids);
  840. /* SPI driver structure */
  841. static struct spi_driver cc2520_driver = {
  842. .driver = {
  843. .name = "cc2520",
  844. .bus = &spi_bus_type,
  845. .owner = THIS_MODULE,
  846. .of_match_table = of_match_ptr(cc2520_of_ids),
  847. },
  848. .id_table = cc2520_ids,
  849. .probe = cc2520_probe,
  850. .remove = cc2520_remove,
  851. };
  852. module_spi_driver(cc2520_driver);
  853. MODULE_AUTHOR("Varka Bhadram <varkab@cdac.in>");
  854. MODULE_DESCRIPTION("CC2520 Transceiver Driver");
  855. MODULE_LICENSE("GPL v2");