defxx.c 114 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776
  1. /*
  2. * File Name:
  3. * defxx.c
  4. *
  5. * Copyright Information:
  6. * Copyright Digital Equipment Corporation 1996.
  7. *
  8. * This software may be used and distributed according to the terms of
  9. * the GNU General Public License, incorporated herein by reference.
  10. *
  11. * Abstract:
  12. * A Linux device driver supporting the Digital Equipment Corporation
  13. * FDDI TURBOchannel, EISA and PCI controller families. Supported
  14. * adapters include:
  15. *
  16. * DEC FDDIcontroller/TURBOchannel (DEFTA)
  17. * DEC FDDIcontroller/EISA (DEFEA)
  18. * DEC FDDIcontroller/PCI (DEFPA)
  19. *
  20. * The original author:
  21. * LVS Lawrence V. Stefani <lstefani@yahoo.com>
  22. *
  23. * Maintainers:
  24. * macro Maciej W. Rozycki <macro@linux-mips.org>
  25. *
  26. * Credits:
  27. * I'd like to thank Patricia Cross for helping me get started with
  28. * Linux, David Davies for a lot of help upgrading and configuring
  29. * my development system and for answering many OS and driver
  30. * development questions, and Alan Cox for recommendations and
  31. * integration help on getting FDDI support into Linux. LVS
  32. *
  33. * Driver Architecture:
  34. * The driver architecture is largely based on previous driver work
  35. * for other operating systems. The upper edge interface and
  36. * functions were largely taken from existing Linux device drivers
  37. * such as David Davies' DE4X5.C driver and Donald Becker's TULIP.C
  38. * driver.
  39. *
  40. * Adapter Probe -
  41. * The driver scans for supported EISA adapters by reading the
  42. * SLOT ID register for each EISA slot and making a match
  43. * against the expected value.
  44. *
  45. * Bus-Specific Initialization -
  46. * This driver currently supports both EISA and PCI controller
  47. * families. While the custom DMA chip and FDDI logic is similar
  48. * or identical, the bus logic is very different. After
  49. * initialization, the only bus-specific differences is in how the
  50. * driver enables and disables interrupts. Other than that, the
  51. * run-time critical code behaves the same on both families.
  52. * It's important to note that both adapter families are configured
  53. * to I/O map, rather than memory map, the adapter registers.
  54. *
  55. * Driver Open/Close -
  56. * In the driver open routine, the driver ISR (interrupt service
  57. * routine) is registered and the adapter is brought to an
  58. * operational state. In the driver close routine, the opposite
  59. * occurs; the driver ISR is deregistered and the adapter is
  60. * brought to a safe, but closed state. Users may use consecutive
  61. * commands to bring the adapter up and down as in the following
  62. * example:
  63. * ifconfig fddi0 up
  64. * ifconfig fddi0 down
  65. * ifconfig fddi0 up
  66. *
  67. * Driver Shutdown -
  68. * Apparently, there is no shutdown or halt routine support under
  69. * Linux. This routine would be called during "reboot" or
  70. * "shutdown" to allow the driver to place the adapter in a safe
  71. * state before a warm reboot occurs. To be really safe, the user
  72. * should close the adapter before shutdown (eg. ifconfig fddi0 down)
  73. * to ensure that the adapter DMA engine is taken off-line. However,
  74. * the current driver code anticipates this problem and always issues
  75. * a soft reset of the adapter at the beginning of driver initialization.
  76. * A future driver enhancement in this area may occur in 2.1.X where
  77. * Alan indicated that a shutdown handler may be implemented.
  78. *
  79. * Interrupt Service Routine -
  80. * The driver supports shared interrupts, so the ISR is registered for
  81. * each board with the appropriate flag and the pointer to that board's
  82. * device structure. This provides the context during interrupt
  83. * processing to support shared interrupts and multiple boards.
  84. *
  85. * Interrupt enabling/disabling can occur at many levels. At the host
  86. * end, you can disable system interrupts, or disable interrupts at the
  87. * PIC (on Intel systems). Across the bus, both EISA and PCI adapters
  88. * have a bus-logic chip interrupt enable/disable as well as a DMA
  89. * controller interrupt enable/disable.
  90. *
  91. * The driver currently enables and disables adapter interrupts at the
  92. * bus-logic chip and assumes that Linux will take care of clearing or
  93. * acknowledging any host-based interrupt chips.
  94. *
  95. * Control Functions -
  96. * Control functions are those used to support functions such as adding
  97. * or deleting multicast addresses, enabling or disabling packet
  98. * reception filters, or other custom/proprietary commands. Presently,
  99. * the driver supports the "get statistics", "set multicast list", and
  100. * "set mac address" functions defined by Linux. A list of possible
  101. * enhancements include:
  102. *
  103. * - Custom ioctl interface for executing port interface commands
  104. * - Custom ioctl interface for adding unicast addresses to
  105. * adapter CAM (to support bridge functions).
  106. * - Custom ioctl interface for supporting firmware upgrades.
  107. *
  108. * Hardware (port interface) Support Routines -
  109. * The driver function names that start with "dfx_hw_" represent
  110. * low-level port interface routines that are called frequently. They
  111. * include issuing a DMA or port control command to the adapter,
  112. * resetting the adapter, or reading the adapter state. Since the
  113. * driver initialization and run-time code must make calls into the
  114. * port interface, these routines were written to be as generic and
  115. * usable as possible.
  116. *
  117. * Receive Path -
  118. * The adapter DMA engine supports a 256 entry receive descriptor block
  119. * of which up to 255 entries can be used at any given time. The
  120. * architecture is a standard producer, consumer, completion model in
  121. * which the driver "produces" receive buffers to the adapter, the
  122. * adapter "consumes" the receive buffers by DMAing incoming packet data,
  123. * and the driver "completes" the receive buffers by servicing the
  124. * incoming packet, then "produces" a new buffer and starts the cycle
  125. * again. Receive buffers can be fragmented in up to 16 fragments
  126. * (descriptor entries). For simplicity, this driver posts
  127. * single-fragment receive buffers of 4608 bytes, then allocates a
  128. * sk_buff, copies the data, then reposts the buffer. To reduce CPU
  129. * utilization, a better approach would be to pass up the receive
  130. * buffer (no extra copy) then allocate and post a replacement buffer.
  131. * This is a performance enhancement that should be looked into at
  132. * some point.
  133. *
  134. * Transmit Path -
  135. * Like the receive path, the adapter DMA engine supports a 256 entry
  136. * transmit descriptor block of which up to 255 entries can be used at
  137. * any given time. Transmit buffers can be fragmented in up to 255
  138. * fragments (descriptor entries). This driver always posts one
  139. * fragment per transmit packet request.
  140. *
  141. * The fragment contains the entire packet from FC to end of data.
  142. * Before posting the buffer to the adapter, the driver sets a three-byte
  143. * packet request header (PRH) which is required by the Motorola MAC chip
  144. * used on the adapters. The PRH tells the MAC the type of token to
  145. * receive/send, whether or not to generate and append the CRC, whether
  146. * synchronous or asynchronous framing is used, etc. Since the PRH
  147. * definition is not necessarily consistent across all FDDI chipsets,
  148. * the driver, rather than the common FDDI packet handler routines,
  149. * sets these bytes.
  150. *
  151. * To reduce the amount of descriptor fetches needed per transmit request,
  152. * the driver takes advantage of the fact that there are at least three
  153. * bytes available before the skb->data field on the outgoing transmit
  154. * request. This is guaranteed by having fddi_setup() in net_init.c set
  155. * dev->hard_header_len to 24 bytes. 21 bytes accounts for the largest
  156. * header in an 802.2 SNAP frame. The other 3 bytes are the extra "pad"
  157. * bytes which we'll use to store the PRH.
  158. *
  159. * There's a subtle advantage to adding these pad bytes to the
  160. * hard_header_len, it ensures that the data portion of the packet for
  161. * an 802.2 SNAP frame is longword aligned. Other FDDI driver
  162. * implementations may not need the extra padding and can start copying
  163. * or DMAing directly from the FC byte which starts at skb->data. Should
  164. * another driver implementation need ADDITIONAL padding, the net_init.c
  165. * module should be updated and dev->hard_header_len should be increased.
  166. * NOTE: To maintain the alignment on the data portion of the packet,
  167. * dev->hard_header_len should always be evenly divisible by 4 and at
  168. * least 24 bytes in size.
  169. *
  170. * Modification History:
  171. * Date Name Description
  172. * 16-Aug-96 LVS Created.
  173. * 20-Aug-96 LVS Updated dfx_probe so that version information
  174. * string is only displayed if 1 or more cards are
  175. * found. Changed dfx_rcv_queue_process to copy
  176. * 3 NULL bytes before FC to ensure that data is
  177. * longword aligned in receive buffer.
  178. * 09-Sep-96 LVS Updated dfx_ctl_set_multicast_list to enable
  179. * LLC group promiscuous mode if multicast list
  180. * is too large. LLC individual/group promiscuous
  181. * mode is now disabled if IFF_PROMISC flag not set.
  182. * dfx_xmt_queue_pkt no longer checks for NULL skb
  183. * on Alan Cox recommendation. Added node address
  184. * override support.
  185. * 12-Sep-96 LVS Reset current address to factory address during
  186. * device open. Updated transmit path to post a
  187. * single fragment which includes PRH->end of data.
  188. * Mar 2000 AC Did various cleanups for 2.3.x
  189. * Jun 2000 jgarzik PCI and resource alloc cleanups
  190. * Jul 2000 tjeerd Much cleanup and some bug fixes
  191. * Sep 2000 tjeerd Fix leak on unload, cosmetic code cleanup
  192. * Feb 2001 Skb allocation fixes
  193. * Feb 2001 davej PCI enable cleanups.
  194. * 04 Aug 2003 macro Converted to the DMA API.
  195. * 14 Aug 2004 macro Fix device names reported.
  196. * 14 Jun 2005 macro Use irqreturn_t.
  197. * 23 Oct 2006 macro Big-endian host support.
  198. * 14 Dec 2006 macro TURBOchannel support.
  199. * 01 Jul 2014 macro Fixes for DMA on 64-bit hosts.
  200. */
  201. /* Include files */
  202. #include <linux/bitops.h>
  203. #include <linux/compiler.h>
  204. #include <linux/delay.h>
  205. #include <linux/dma-mapping.h>
  206. #include <linux/eisa.h>
  207. #include <linux/errno.h>
  208. #include <linux/fddidevice.h>
  209. #include <linux/interrupt.h>
  210. #include <linux/ioport.h>
  211. #include <linux/kernel.h>
  212. #include <linux/module.h>
  213. #include <linux/netdevice.h>
  214. #include <linux/pci.h>
  215. #include <linux/skbuff.h>
  216. #include <linux/slab.h>
  217. #include <linux/string.h>
  218. #include <linux/tc.h>
  219. #include <asm/byteorder.h>
  220. #include <asm/io.h>
  221. #include "defxx.h"
  222. /* Version information string should be updated prior to each new release! */
  223. #define DRV_NAME "defxx"
  224. #define DRV_VERSION "v1.11"
  225. #define DRV_RELDATE "2014/07/01"
  226. static char version[] =
  227. DRV_NAME ": " DRV_VERSION " " DRV_RELDATE
  228. " Lawrence V. Stefani and others\n";
  229. #define DYNAMIC_BUFFERS 1
  230. #define SKBUFF_RX_COPYBREAK 200
  231. /*
  232. * NEW_SKB_SIZE = PI_RCV_DATA_K_SIZE_MAX+128 to allow 128 byte
  233. * alignment for compatibility with old EISA boards.
  234. */
  235. #define NEW_SKB_SIZE (PI_RCV_DATA_K_SIZE_MAX+128)
  236. #ifdef CONFIG_EISA
  237. #define DFX_BUS_EISA(dev) (dev->bus == &eisa_bus_type)
  238. #else
  239. #define DFX_BUS_EISA(dev) 0
  240. #endif
  241. #ifdef CONFIG_TC
  242. #define DFX_BUS_TC(dev) (dev->bus == &tc_bus_type)
  243. #else
  244. #define DFX_BUS_TC(dev) 0
  245. #endif
  246. #ifdef CONFIG_DEFXX_MMIO
  247. #define DFX_MMIO 1
  248. #else
  249. #define DFX_MMIO 0
  250. #endif
  251. /* Define module-wide (static) routines */
  252. static void dfx_bus_init(struct net_device *dev);
  253. static void dfx_bus_uninit(struct net_device *dev);
  254. static void dfx_bus_config_check(DFX_board_t *bp);
  255. static int dfx_driver_init(struct net_device *dev,
  256. const char *print_name,
  257. resource_size_t bar_start);
  258. static int dfx_adap_init(DFX_board_t *bp, int get_buffers);
  259. static int dfx_open(struct net_device *dev);
  260. static int dfx_close(struct net_device *dev);
  261. static void dfx_int_pr_halt_id(DFX_board_t *bp);
  262. static void dfx_int_type_0_process(DFX_board_t *bp);
  263. static void dfx_int_common(struct net_device *dev);
  264. static irqreturn_t dfx_interrupt(int irq, void *dev_id);
  265. static struct net_device_stats *dfx_ctl_get_stats(struct net_device *dev);
  266. static void dfx_ctl_set_multicast_list(struct net_device *dev);
  267. static int dfx_ctl_set_mac_address(struct net_device *dev, void *addr);
  268. static int dfx_ctl_update_cam(DFX_board_t *bp);
  269. static int dfx_ctl_update_filters(DFX_board_t *bp);
  270. static int dfx_hw_dma_cmd_req(DFX_board_t *bp);
  271. static int dfx_hw_port_ctrl_req(DFX_board_t *bp, PI_UINT32 command, PI_UINT32 data_a, PI_UINT32 data_b, PI_UINT32 *host_data);
  272. static void dfx_hw_adap_reset(DFX_board_t *bp, PI_UINT32 type);
  273. static int dfx_hw_adap_state_rd(DFX_board_t *bp);
  274. static int dfx_hw_dma_uninit(DFX_board_t *bp, PI_UINT32 type);
  275. static int dfx_rcv_init(DFX_board_t *bp, int get_buffers);
  276. static void dfx_rcv_queue_process(DFX_board_t *bp);
  277. #ifdef DYNAMIC_BUFFERS
  278. static void dfx_rcv_flush(DFX_board_t *bp);
  279. #else
  280. static inline void dfx_rcv_flush(DFX_board_t *bp) {}
  281. #endif
  282. static netdev_tx_t dfx_xmt_queue_pkt(struct sk_buff *skb,
  283. struct net_device *dev);
  284. static int dfx_xmt_done(DFX_board_t *bp);
  285. static void dfx_xmt_flush(DFX_board_t *bp);
  286. /* Define module-wide (static) variables */
  287. static struct pci_driver dfx_pci_driver;
  288. static struct eisa_driver dfx_eisa_driver;
  289. static struct tc_driver dfx_tc_driver;
  290. /*
  291. * =======================
  292. * = dfx_port_write_long =
  293. * = dfx_port_read_long =
  294. * =======================
  295. *
  296. * Overview:
  297. * Routines for reading and writing values from/to adapter
  298. *
  299. * Returns:
  300. * None
  301. *
  302. * Arguments:
  303. * bp - pointer to board information
  304. * offset - register offset from base I/O address
  305. * data - for dfx_port_write_long, this is a value to write;
  306. * for dfx_port_read_long, this is a pointer to store
  307. * the read value
  308. *
  309. * Functional Description:
  310. * These routines perform the correct operation to read or write
  311. * the adapter register.
  312. *
  313. * EISA port block base addresses are based on the slot number in which the
  314. * controller is installed. For example, if the EISA controller is installed
  315. * in slot 4, the port block base address is 0x4000. If the controller is
  316. * installed in slot 2, the port block base address is 0x2000, and so on.
  317. * This port block can be used to access PDQ, ESIC, and DEFEA on-board
  318. * registers using the register offsets defined in DEFXX.H.
  319. *
  320. * PCI port block base addresses are assigned by the PCI BIOS or system
  321. * firmware. There is one 128 byte port block which can be accessed. It
  322. * allows for I/O mapping of both PDQ and PFI registers using the register
  323. * offsets defined in DEFXX.H.
  324. *
  325. * Return Codes:
  326. * None
  327. *
  328. * Assumptions:
  329. * bp->base is a valid base I/O address for this adapter.
  330. * offset is a valid register offset for this adapter.
  331. *
  332. * Side Effects:
  333. * Rather than produce macros for these functions, these routines
  334. * are defined using "inline" to ensure that the compiler will
  335. * generate inline code and not waste a procedure call and return.
  336. * This provides all the benefits of macros, but with the
  337. * advantage of strict data type checking.
  338. */
  339. static inline void dfx_writel(DFX_board_t *bp, int offset, u32 data)
  340. {
  341. writel(data, bp->base.mem + offset);
  342. mb();
  343. }
  344. static inline void dfx_outl(DFX_board_t *bp, int offset, u32 data)
  345. {
  346. outl(data, bp->base.port + offset);
  347. }
  348. static void dfx_port_write_long(DFX_board_t *bp, int offset, u32 data)
  349. {
  350. struct device __maybe_unused *bdev = bp->bus_dev;
  351. int dfx_bus_tc = DFX_BUS_TC(bdev);
  352. int dfx_use_mmio = DFX_MMIO || dfx_bus_tc;
  353. if (dfx_use_mmio)
  354. dfx_writel(bp, offset, data);
  355. else
  356. dfx_outl(bp, offset, data);
  357. }
  358. static inline void dfx_readl(DFX_board_t *bp, int offset, u32 *data)
  359. {
  360. mb();
  361. *data = readl(bp->base.mem + offset);
  362. }
  363. static inline void dfx_inl(DFX_board_t *bp, int offset, u32 *data)
  364. {
  365. *data = inl(bp->base.port + offset);
  366. }
  367. static void dfx_port_read_long(DFX_board_t *bp, int offset, u32 *data)
  368. {
  369. struct device __maybe_unused *bdev = bp->bus_dev;
  370. int dfx_bus_tc = DFX_BUS_TC(bdev);
  371. int dfx_use_mmio = DFX_MMIO || dfx_bus_tc;
  372. if (dfx_use_mmio)
  373. dfx_readl(bp, offset, data);
  374. else
  375. dfx_inl(bp, offset, data);
  376. }
  377. /*
  378. * ================
  379. * = dfx_get_bars =
  380. * ================
  381. *
  382. * Overview:
  383. * Retrieves the address range used to access control and status
  384. * registers.
  385. *
  386. * Returns:
  387. * None
  388. *
  389. * Arguments:
  390. * bdev - pointer to device information
  391. * bar_start - pointer to store the start address
  392. * bar_len - pointer to store the length of the area
  393. *
  394. * Assumptions:
  395. * I am sure there are some.
  396. *
  397. * Side Effects:
  398. * None
  399. */
  400. static void dfx_get_bars(struct device *bdev,
  401. resource_size_t *bar_start, resource_size_t *bar_len)
  402. {
  403. int dfx_bus_pci = dev_is_pci(bdev);
  404. int dfx_bus_eisa = DFX_BUS_EISA(bdev);
  405. int dfx_bus_tc = DFX_BUS_TC(bdev);
  406. int dfx_use_mmio = DFX_MMIO || dfx_bus_tc;
  407. if (dfx_bus_pci) {
  408. int num = dfx_use_mmio ? 0 : 1;
  409. *bar_start = pci_resource_start(to_pci_dev(bdev), num);
  410. *bar_len = pci_resource_len(to_pci_dev(bdev), num);
  411. }
  412. if (dfx_bus_eisa) {
  413. unsigned long base_addr = to_eisa_device(bdev)->base_addr;
  414. resource_size_t bar;
  415. if (dfx_use_mmio) {
  416. bar = inb(base_addr + PI_ESIC_K_MEM_ADD_CMP_2);
  417. bar <<= 8;
  418. bar |= inb(base_addr + PI_ESIC_K_MEM_ADD_CMP_1);
  419. bar <<= 8;
  420. bar |= inb(base_addr + PI_ESIC_K_MEM_ADD_CMP_0);
  421. bar <<= 16;
  422. *bar_start = bar;
  423. bar = inb(base_addr + PI_ESIC_K_MEM_ADD_MASK_2);
  424. bar <<= 8;
  425. bar |= inb(base_addr + PI_ESIC_K_MEM_ADD_MASK_1);
  426. bar <<= 8;
  427. bar |= inb(base_addr + PI_ESIC_K_MEM_ADD_MASK_0);
  428. bar <<= 16;
  429. *bar_len = (bar | PI_MEM_ADD_MASK_M) + 1;
  430. } else {
  431. *bar_start = base_addr;
  432. *bar_len = PI_ESIC_K_CSR_IO_LEN;
  433. }
  434. }
  435. if (dfx_bus_tc) {
  436. *bar_start = to_tc_dev(bdev)->resource.start +
  437. PI_TC_K_CSR_OFFSET;
  438. *bar_len = PI_TC_K_CSR_LEN;
  439. }
  440. }
  441. static const struct net_device_ops dfx_netdev_ops = {
  442. .ndo_open = dfx_open,
  443. .ndo_stop = dfx_close,
  444. .ndo_start_xmit = dfx_xmt_queue_pkt,
  445. .ndo_get_stats = dfx_ctl_get_stats,
  446. .ndo_set_rx_mode = dfx_ctl_set_multicast_list,
  447. .ndo_set_mac_address = dfx_ctl_set_mac_address,
  448. };
  449. /*
  450. * ================
  451. * = dfx_register =
  452. * ================
  453. *
  454. * Overview:
  455. * Initializes a supported FDDI controller
  456. *
  457. * Returns:
  458. * Condition code
  459. *
  460. * Arguments:
  461. * bdev - pointer to device information
  462. *
  463. * Functional Description:
  464. *
  465. * Return Codes:
  466. * 0 - This device (fddi0, fddi1, etc) configured successfully
  467. * -EBUSY - Failed to get resources, or dfx_driver_init failed.
  468. *
  469. * Assumptions:
  470. * It compiles so it should work :-( (PCI cards do :-)
  471. *
  472. * Side Effects:
  473. * Device structures for FDDI adapters (fddi0, fddi1, etc) are
  474. * initialized and the board resources are read and stored in
  475. * the device structure.
  476. */
  477. static int dfx_register(struct device *bdev)
  478. {
  479. static int version_disp;
  480. int dfx_bus_pci = dev_is_pci(bdev);
  481. int dfx_bus_tc = DFX_BUS_TC(bdev);
  482. int dfx_use_mmio = DFX_MMIO || dfx_bus_tc;
  483. const char *print_name = dev_name(bdev);
  484. struct net_device *dev;
  485. DFX_board_t *bp; /* board pointer */
  486. resource_size_t bar_start = 0; /* pointer to port */
  487. resource_size_t bar_len = 0; /* resource length */
  488. int alloc_size; /* total buffer size used */
  489. struct resource *region;
  490. int err = 0;
  491. if (!version_disp) { /* display version info if adapter is found */
  492. version_disp = 1; /* set display flag to TRUE so that */
  493. printk(version); /* we only display this string ONCE */
  494. }
  495. dev = alloc_fddidev(sizeof(*bp));
  496. if (!dev) {
  497. printk(KERN_ERR "%s: Unable to allocate fddidev, aborting\n",
  498. print_name);
  499. return -ENOMEM;
  500. }
  501. /* Enable PCI device. */
  502. if (dfx_bus_pci && pci_enable_device(to_pci_dev(bdev))) {
  503. printk(KERN_ERR "%s: Cannot enable PCI device, aborting\n",
  504. print_name);
  505. goto err_out;
  506. }
  507. SET_NETDEV_DEV(dev, bdev);
  508. bp = netdev_priv(dev);
  509. bp->bus_dev = bdev;
  510. dev_set_drvdata(bdev, dev);
  511. dfx_get_bars(bdev, &bar_start, &bar_len);
  512. if (dfx_use_mmio)
  513. region = request_mem_region(bar_start, bar_len, print_name);
  514. else
  515. region = request_region(bar_start, bar_len, print_name);
  516. if (!region) {
  517. printk(KERN_ERR "%s: Cannot reserve I/O resource "
  518. "0x%lx @ 0x%lx, aborting\n",
  519. print_name, (long)bar_len, (long)bar_start);
  520. err = -EBUSY;
  521. goto err_out_disable;
  522. }
  523. /* Set up I/O base address. */
  524. if (dfx_use_mmio) {
  525. bp->base.mem = ioremap_nocache(bar_start, bar_len);
  526. if (!bp->base.mem) {
  527. printk(KERN_ERR "%s: Cannot map MMIO\n", print_name);
  528. err = -ENOMEM;
  529. goto err_out_region;
  530. }
  531. } else {
  532. bp->base.port = bar_start;
  533. dev->base_addr = bar_start;
  534. }
  535. /* Initialize new device structure */
  536. dev->netdev_ops = &dfx_netdev_ops;
  537. if (dfx_bus_pci)
  538. pci_set_master(to_pci_dev(bdev));
  539. if (dfx_driver_init(dev, print_name, bar_start) != DFX_K_SUCCESS) {
  540. err = -ENODEV;
  541. goto err_out_unmap;
  542. }
  543. err = register_netdev(dev);
  544. if (err)
  545. goto err_out_kfree;
  546. printk("%s: registered as %s\n", print_name, dev->name);
  547. return 0;
  548. err_out_kfree:
  549. alloc_size = sizeof(PI_DESCR_BLOCK) +
  550. PI_CMD_REQ_K_SIZE_MAX + PI_CMD_RSP_K_SIZE_MAX +
  551. #ifndef DYNAMIC_BUFFERS
  552. (bp->rcv_bufs_to_post * PI_RCV_DATA_K_SIZE_MAX) +
  553. #endif
  554. sizeof(PI_CONSUMER_BLOCK) +
  555. (PI_ALIGN_K_DESC_BLK - 1);
  556. if (bp->kmalloced)
  557. dma_free_coherent(bdev, alloc_size,
  558. bp->kmalloced, bp->kmalloced_dma);
  559. err_out_unmap:
  560. if (dfx_use_mmio)
  561. iounmap(bp->base.mem);
  562. err_out_region:
  563. if (dfx_use_mmio)
  564. release_mem_region(bar_start, bar_len);
  565. else
  566. release_region(bar_start, bar_len);
  567. err_out_disable:
  568. if (dfx_bus_pci)
  569. pci_disable_device(to_pci_dev(bdev));
  570. err_out:
  571. free_netdev(dev);
  572. return err;
  573. }
  574. /*
  575. * ================
  576. * = dfx_bus_init =
  577. * ================
  578. *
  579. * Overview:
  580. * Initializes the bus-specific controller logic.
  581. *
  582. * Returns:
  583. * None
  584. *
  585. * Arguments:
  586. * dev - pointer to device information
  587. *
  588. * Functional Description:
  589. * Determine and save adapter IRQ in device table,
  590. * then perform bus-specific logic initialization.
  591. *
  592. * Return Codes:
  593. * None
  594. *
  595. * Assumptions:
  596. * bp->base has already been set with the proper
  597. * base I/O address for this device.
  598. *
  599. * Side Effects:
  600. * Interrupts are enabled at the adapter bus-specific logic.
  601. * Note: Interrupts at the DMA engine (PDQ chip) are not
  602. * enabled yet.
  603. */
  604. static void dfx_bus_init(struct net_device *dev)
  605. {
  606. DFX_board_t *bp = netdev_priv(dev);
  607. struct device *bdev = bp->bus_dev;
  608. int dfx_bus_pci = dev_is_pci(bdev);
  609. int dfx_bus_eisa = DFX_BUS_EISA(bdev);
  610. int dfx_bus_tc = DFX_BUS_TC(bdev);
  611. int dfx_use_mmio = DFX_MMIO || dfx_bus_tc;
  612. u8 val;
  613. DBG_printk("In dfx_bus_init...\n");
  614. /* Initialize a pointer back to the net_device struct */
  615. bp->dev = dev;
  616. /* Initialize adapter based on bus type */
  617. if (dfx_bus_tc)
  618. dev->irq = to_tc_dev(bdev)->interrupt;
  619. if (dfx_bus_eisa) {
  620. unsigned long base_addr = to_eisa_device(bdev)->base_addr;
  621. /* Get the interrupt level from the ESIC chip. */
  622. val = inb(base_addr + PI_ESIC_K_IO_CONFIG_STAT_0);
  623. val &= PI_CONFIG_STAT_0_M_IRQ;
  624. val >>= PI_CONFIG_STAT_0_V_IRQ;
  625. switch (val) {
  626. case PI_CONFIG_STAT_0_IRQ_K_9:
  627. dev->irq = 9;
  628. break;
  629. case PI_CONFIG_STAT_0_IRQ_K_10:
  630. dev->irq = 10;
  631. break;
  632. case PI_CONFIG_STAT_0_IRQ_K_11:
  633. dev->irq = 11;
  634. break;
  635. case PI_CONFIG_STAT_0_IRQ_K_15:
  636. dev->irq = 15;
  637. break;
  638. }
  639. /*
  640. * Enable memory decoding (MEMCS0) and/or port decoding
  641. * (IOCS1/IOCS0) as appropriate in Function Control
  642. * Register. One of the port chip selects seems to be
  643. * used for the Burst Holdoff register, but this bit of
  644. * documentation is missing and as yet it has not been
  645. * determined which of the two. This is also the reason
  646. * the size of the decoded port range is twice as large
  647. * as one required by the PDQ.
  648. */
  649. /* Set the decode range of the board. */
  650. val = ((bp->base.port >> 12) << PI_IO_CMP_V_SLOT);
  651. outb(base_addr + PI_ESIC_K_IO_ADD_CMP_0_1, val);
  652. outb(base_addr + PI_ESIC_K_IO_ADD_CMP_0_0, 0);
  653. outb(base_addr + PI_ESIC_K_IO_ADD_CMP_1_1, val);
  654. outb(base_addr + PI_ESIC_K_IO_ADD_CMP_1_0, 0);
  655. val = PI_ESIC_K_CSR_IO_LEN - 1;
  656. outb(base_addr + PI_ESIC_K_IO_ADD_MASK_0_1, (val >> 8) & 0xff);
  657. outb(base_addr + PI_ESIC_K_IO_ADD_MASK_0_0, val & 0xff);
  658. outb(base_addr + PI_ESIC_K_IO_ADD_MASK_1_1, (val >> 8) & 0xff);
  659. outb(base_addr + PI_ESIC_K_IO_ADD_MASK_1_0, val & 0xff);
  660. /* Enable the decoders. */
  661. val = PI_FUNCTION_CNTRL_M_IOCS1 | PI_FUNCTION_CNTRL_M_IOCS0;
  662. if (dfx_use_mmio)
  663. val |= PI_FUNCTION_CNTRL_M_MEMCS0;
  664. outb(base_addr + PI_ESIC_K_FUNCTION_CNTRL, val);
  665. /*
  666. * Enable access to the rest of the module
  667. * (including PDQ and packet memory).
  668. */
  669. val = PI_SLOT_CNTRL_M_ENB;
  670. outb(base_addr + PI_ESIC_K_SLOT_CNTRL, val);
  671. /*
  672. * Map PDQ registers into memory or port space. This is
  673. * done with a bit in the Burst Holdoff register.
  674. */
  675. val = inb(base_addr + PI_DEFEA_K_BURST_HOLDOFF);
  676. if (dfx_use_mmio)
  677. val |= PI_BURST_HOLDOFF_V_MEM_MAP;
  678. else
  679. val &= ~PI_BURST_HOLDOFF_V_MEM_MAP;
  680. outb(base_addr + PI_DEFEA_K_BURST_HOLDOFF, val);
  681. /* Enable interrupts at EISA bus interface chip (ESIC) */
  682. val = inb(base_addr + PI_ESIC_K_IO_CONFIG_STAT_0);
  683. val |= PI_CONFIG_STAT_0_M_INT_ENB;
  684. outb(base_addr + PI_ESIC_K_IO_CONFIG_STAT_0, val);
  685. }
  686. if (dfx_bus_pci) {
  687. struct pci_dev *pdev = to_pci_dev(bdev);
  688. /* Get the interrupt level from the PCI Configuration Table */
  689. dev->irq = pdev->irq;
  690. /* Check Latency Timer and set if less than minimal */
  691. pci_read_config_byte(pdev, PCI_LATENCY_TIMER, &val);
  692. if (val < PFI_K_LAT_TIMER_MIN) {
  693. val = PFI_K_LAT_TIMER_DEF;
  694. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, val);
  695. }
  696. /* Enable interrupts at PCI bus interface chip (PFI) */
  697. val = PFI_MODE_M_PDQ_INT_ENB | PFI_MODE_M_DMA_ENB;
  698. dfx_port_write_long(bp, PFI_K_REG_MODE_CTRL, val);
  699. }
  700. }
  701. /*
  702. * ==================
  703. * = dfx_bus_uninit =
  704. * ==================
  705. *
  706. * Overview:
  707. * Uninitializes the bus-specific controller logic.
  708. *
  709. * Returns:
  710. * None
  711. *
  712. * Arguments:
  713. * dev - pointer to device information
  714. *
  715. * Functional Description:
  716. * Perform bus-specific logic uninitialization.
  717. *
  718. * Return Codes:
  719. * None
  720. *
  721. * Assumptions:
  722. * bp->base has already been set with the proper
  723. * base I/O address for this device.
  724. *
  725. * Side Effects:
  726. * Interrupts are disabled at the adapter bus-specific logic.
  727. */
  728. static void dfx_bus_uninit(struct net_device *dev)
  729. {
  730. DFX_board_t *bp = netdev_priv(dev);
  731. struct device *bdev = bp->bus_dev;
  732. int dfx_bus_pci = dev_is_pci(bdev);
  733. int dfx_bus_eisa = DFX_BUS_EISA(bdev);
  734. u8 val;
  735. DBG_printk("In dfx_bus_uninit...\n");
  736. /* Uninitialize adapter based on bus type */
  737. if (dfx_bus_eisa) {
  738. unsigned long base_addr = to_eisa_device(bdev)->base_addr;
  739. /* Disable interrupts at EISA bus interface chip (ESIC) */
  740. val = inb(base_addr + PI_ESIC_K_IO_CONFIG_STAT_0);
  741. val &= ~PI_CONFIG_STAT_0_M_INT_ENB;
  742. outb(base_addr + PI_ESIC_K_IO_CONFIG_STAT_0, val);
  743. }
  744. if (dfx_bus_pci) {
  745. /* Disable interrupts at PCI bus interface chip (PFI) */
  746. dfx_port_write_long(bp, PFI_K_REG_MODE_CTRL, 0);
  747. }
  748. }
  749. /*
  750. * ========================
  751. * = dfx_bus_config_check =
  752. * ========================
  753. *
  754. * Overview:
  755. * Checks the configuration (burst size, full-duplex, etc.) If any parameters
  756. * are illegal, then this routine will set new defaults.
  757. *
  758. * Returns:
  759. * None
  760. *
  761. * Arguments:
  762. * bp - pointer to board information
  763. *
  764. * Functional Description:
  765. * For Revision 1 FDDI EISA, Revision 2 or later FDDI EISA with rev E or later
  766. * PDQ, and all FDDI PCI controllers, all values are legal.
  767. *
  768. * Return Codes:
  769. * None
  770. *
  771. * Assumptions:
  772. * dfx_adap_init has NOT been called yet so burst size and other items have
  773. * not been set.
  774. *
  775. * Side Effects:
  776. * None
  777. */
  778. static void dfx_bus_config_check(DFX_board_t *bp)
  779. {
  780. struct device __maybe_unused *bdev = bp->bus_dev;
  781. int dfx_bus_eisa = DFX_BUS_EISA(bdev);
  782. int status; /* return code from adapter port control call */
  783. u32 host_data; /* LW data returned from port control call */
  784. DBG_printk("In dfx_bus_config_check...\n");
  785. /* Configuration check only valid for EISA adapter */
  786. if (dfx_bus_eisa) {
  787. /*
  788. * First check if revision 2 EISA controller. Rev. 1 cards used
  789. * PDQ revision B, so no workaround needed in this case. Rev. 3
  790. * cards used PDQ revision E, so no workaround needed in this
  791. * case, either. Only Rev. 2 cards used either Rev. D or E
  792. * chips, so we must verify the chip revision on Rev. 2 cards.
  793. */
  794. if (to_eisa_device(bdev)->id.driver_data == DEFEA_PROD_ID_2) {
  795. /*
  796. * Revision 2 FDDI EISA controller found,
  797. * so let's check PDQ revision of adapter.
  798. */
  799. status = dfx_hw_port_ctrl_req(bp,
  800. PI_PCTRL_M_SUB_CMD,
  801. PI_SUB_CMD_K_PDQ_REV_GET,
  802. 0,
  803. &host_data);
  804. if ((status != DFX_K_SUCCESS) || (host_data == 2))
  805. {
  806. /*
  807. * Either we couldn't determine the PDQ revision, or
  808. * we determined that it is at revision D. In either case,
  809. * we need to implement the workaround.
  810. */
  811. /* Ensure that the burst size is set to 8 longwords or less */
  812. switch (bp->burst_size)
  813. {
  814. case PI_PDATA_B_DMA_BURST_SIZE_32:
  815. case PI_PDATA_B_DMA_BURST_SIZE_16:
  816. bp->burst_size = PI_PDATA_B_DMA_BURST_SIZE_8;
  817. break;
  818. default:
  819. break;
  820. }
  821. /* Ensure that full-duplex mode is not enabled */
  822. bp->full_duplex_enb = PI_SNMP_K_FALSE;
  823. }
  824. }
  825. }
  826. }
  827. /*
  828. * ===================
  829. * = dfx_driver_init =
  830. * ===================
  831. *
  832. * Overview:
  833. * Initializes remaining adapter board structure information
  834. * and makes sure adapter is in a safe state prior to dfx_open().
  835. *
  836. * Returns:
  837. * Condition code
  838. *
  839. * Arguments:
  840. * dev - pointer to device information
  841. * print_name - printable device name
  842. *
  843. * Functional Description:
  844. * This function allocates additional resources such as the host memory
  845. * blocks needed by the adapter (eg. descriptor and consumer blocks).
  846. * Remaining bus initialization steps are also completed. The adapter
  847. * is also reset so that it is in the DMA_UNAVAILABLE state. The OS
  848. * must call dfx_open() to open the adapter and bring it on-line.
  849. *
  850. * Return Codes:
  851. * DFX_K_SUCCESS - initialization succeeded
  852. * DFX_K_FAILURE - initialization failed - could not allocate memory
  853. * or read adapter MAC address
  854. *
  855. * Assumptions:
  856. * Memory allocated from pci_alloc_consistent() call is physically
  857. * contiguous, locked memory.
  858. *
  859. * Side Effects:
  860. * Adapter is reset and should be in DMA_UNAVAILABLE state before
  861. * returning from this routine.
  862. */
  863. static int dfx_driver_init(struct net_device *dev, const char *print_name,
  864. resource_size_t bar_start)
  865. {
  866. DFX_board_t *bp = netdev_priv(dev);
  867. struct device *bdev = bp->bus_dev;
  868. int dfx_bus_pci = dev_is_pci(bdev);
  869. int dfx_bus_eisa = DFX_BUS_EISA(bdev);
  870. int dfx_bus_tc = DFX_BUS_TC(bdev);
  871. int dfx_use_mmio = DFX_MMIO || dfx_bus_tc;
  872. int alloc_size; /* total buffer size needed */
  873. char *top_v, *curr_v; /* virtual addrs into memory block */
  874. dma_addr_t top_p, curr_p; /* physical addrs into memory block */
  875. u32 data; /* host data register value */
  876. __le32 le32;
  877. char *board_name = NULL;
  878. DBG_printk("In dfx_driver_init...\n");
  879. /* Initialize bus-specific hardware registers */
  880. dfx_bus_init(dev);
  881. /*
  882. * Initialize default values for configurable parameters
  883. *
  884. * Note: All of these parameters are ones that a user may
  885. * want to customize. It'd be nice to break these
  886. * out into Space.c or someplace else that's more
  887. * accessible/understandable than this file.
  888. */
  889. bp->full_duplex_enb = PI_SNMP_K_FALSE;
  890. bp->req_ttrt = 8 * 12500; /* 8ms in 80 nanosec units */
  891. bp->burst_size = PI_PDATA_B_DMA_BURST_SIZE_DEF;
  892. bp->rcv_bufs_to_post = RCV_BUFS_DEF;
  893. /*
  894. * Ensure that HW configuration is OK
  895. *
  896. * Note: Depending on the hardware revision, we may need to modify
  897. * some of the configurable parameters to workaround hardware
  898. * limitations. We'll perform this configuration check AFTER
  899. * setting the parameters to their default values.
  900. */
  901. dfx_bus_config_check(bp);
  902. /* Disable PDQ interrupts first */
  903. dfx_port_write_long(bp, PI_PDQ_K_REG_HOST_INT_ENB, PI_HOST_INT_K_DISABLE_ALL_INTS);
  904. /* Place adapter in DMA_UNAVAILABLE state by resetting adapter */
  905. (void) dfx_hw_dma_uninit(bp, PI_PDATA_A_RESET_M_SKIP_ST);
  906. /* Read the factory MAC address from the adapter then save it */
  907. if (dfx_hw_port_ctrl_req(bp, PI_PCTRL_M_MLA, PI_PDATA_A_MLA_K_LO, 0,
  908. &data) != DFX_K_SUCCESS) {
  909. printk("%s: Could not read adapter factory MAC address!\n",
  910. print_name);
  911. return DFX_K_FAILURE;
  912. }
  913. le32 = cpu_to_le32(data);
  914. memcpy(&bp->factory_mac_addr[0], &le32, sizeof(u32));
  915. if (dfx_hw_port_ctrl_req(bp, PI_PCTRL_M_MLA, PI_PDATA_A_MLA_K_HI, 0,
  916. &data) != DFX_K_SUCCESS) {
  917. printk("%s: Could not read adapter factory MAC address!\n",
  918. print_name);
  919. return DFX_K_FAILURE;
  920. }
  921. le32 = cpu_to_le32(data);
  922. memcpy(&bp->factory_mac_addr[4], &le32, sizeof(u16));
  923. /*
  924. * Set current address to factory address
  925. *
  926. * Note: Node address override support is handled through
  927. * dfx_ctl_set_mac_address.
  928. */
  929. memcpy(dev->dev_addr, bp->factory_mac_addr, FDDI_K_ALEN);
  930. if (dfx_bus_tc)
  931. board_name = "DEFTA";
  932. if (dfx_bus_eisa)
  933. board_name = "DEFEA";
  934. if (dfx_bus_pci)
  935. board_name = "DEFPA";
  936. pr_info("%s: %s at %saddr = 0x%llx, IRQ = %d, Hardware addr = %pMF\n",
  937. print_name, board_name, dfx_use_mmio ? "" : "I/O ",
  938. (long long)bar_start, dev->irq, dev->dev_addr);
  939. /*
  940. * Get memory for descriptor block, consumer block, and other buffers
  941. * that need to be DMA read or written to by the adapter.
  942. */
  943. alloc_size = sizeof(PI_DESCR_BLOCK) +
  944. PI_CMD_REQ_K_SIZE_MAX +
  945. PI_CMD_RSP_K_SIZE_MAX +
  946. #ifndef DYNAMIC_BUFFERS
  947. (bp->rcv_bufs_to_post * PI_RCV_DATA_K_SIZE_MAX) +
  948. #endif
  949. sizeof(PI_CONSUMER_BLOCK) +
  950. (PI_ALIGN_K_DESC_BLK - 1);
  951. bp->kmalloced = top_v = dma_zalloc_coherent(bp->bus_dev, alloc_size,
  952. &bp->kmalloced_dma,
  953. GFP_ATOMIC);
  954. if (top_v == NULL)
  955. return DFX_K_FAILURE;
  956. top_p = bp->kmalloced_dma; /* get physical address of buffer */
  957. /*
  958. * To guarantee the 8K alignment required for the descriptor block, 8K - 1
  959. * plus the amount of memory needed was allocated. The physical address
  960. * is now 8K aligned. By carving up the memory in a specific order,
  961. * we'll guarantee the alignment requirements for all other structures.
  962. *
  963. * Note: If the assumptions change regarding the non-paged, non-cached,
  964. * physically contiguous nature of the memory block or the address
  965. * alignments, then we'll need to implement a different algorithm
  966. * for allocating the needed memory.
  967. */
  968. curr_p = ALIGN(top_p, PI_ALIGN_K_DESC_BLK);
  969. curr_v = top_v + (curr_p - top_p);
  970. /* Reserve space for descriptor block */
  971. bp->descr_block_virt = (PI_DESCR_BLOCK *) curr_v;
  972. bp->descr_block_phys = curr_p;
  973. curr_v += sizeof(PI_DESCR_BLOCK);
  974. curr_p += sizeof(PI_DESCR_BLOCK);
  975. /* Reserve space for command request buffer */
  976. bp->cmd_req_virt = (PI_DMA_CMD_REQ *) curr_v;
  977. bp->cmd_req_phys = curr_p;
  978. curr_v += PI_CMD_REQ_K_SIZE_MAX;
  979. curr_p += PI_CMD_REQ_K_SIZE_MAX;
  980. /* Reserve space for command response buffer */
  981. bp->cmd_rsp_virt = (PI_DMA_CMD_RSP *) curr_v;
  982. bp->cmd_rsp_phys = curr_p;
  983. curr_v += PI_CMD_RSP_K_SIZE_MAX;
  984. curr_p += PI_CMD_RSP_K_SIZE_MAX;
  985. /* Reserve space for the LLC host receive queue buffers */
  986. bp->rcv_block_virt = curr_v;
  987. bp->rcv_block_phys = curr_p;
  988. #ifndef DYNAMIC_BUFFERS
  989. curr_v += (bp->rcv_bufs_to_post * PI_RCV_DATA_K_SIZE_MAX);
  990. curr_p += (bp->rcv_bufs_to_post * PI_RCV_DATA_K_SIZE_MAX);
  991. #endif
  992. /* Reserve space for the consumer block */
  993. bp->cons_block_virt = (PI_CONSUMER_BLOCK *) curr_v;
  994. bp->cons_block_phys = curr_p;
  995. /* Display virtual and physical addresses if debug driver */
  996. DBG_printk("%s: Descriptor block virt = %p, phys = %pad\n",
  997. print_name, bp->descr_block_virt, &bp->descr_block_phys);
  998. DBG_printk("%s: Command Request buffer virt = %p, phys = %pad\n",
  999. print_name, bp->cmd_req_virt, &bp->cmd_req_phys);
  1000. DBG_printk("%s: Command Response buffer virt = %p, phys = %pad\n",
  1001. print_name, bp->cmd_rsp_virt, &bp->cmd_rsp_phys);
  1002. DBG_printk("%s: Receive buffer block virt = %p, phys = %pad\n",
  1003. print_name, bp->rcv_block_virt, &bp->rcv_block_phys);
  1004. DBG_printk("%s: Consumer block virt = %p, phys = %pad\n",
  1005. print_name, bp->cons_block_virt, &bp->cons_block_phys);
  1006. return DFX_K_SUCCESS;
  1007. }
  1008. /*
  1009. * =================
  1010. * = dfx_adap_init =
  1011. * =================
  1012. *
  1013. * Overview:
  1014. * Brings the adapter to the link avail/link unavailable state.
  1015. *
  1016. * Returns:
  1017. * Condition code
  1018. *
  1019. * Arguments:
  1020. * bp - pointer to board information
  1021. * get_buffers - non-zero if buffers to be allocated
  1022. *
  1023. * Functional Description:
  1024. * Issues the low-level firmware/hardware calls necessary to bring
  1025. * the adapter up, or to properly reset and restore adapter during
  1026. * run-time.
  1027. *
  1028. * Return Codes:
  1029. * DFX_K_SUCCESS - Adapter brought up successfully
  1030. * DFX_K_FAILURE - Adapter initialization failed
  1031. *
  1032. * Assumptions:
  1033. * bp->reset_type should be set to a valid reset type value before
  1034. * calling this routine.
  1035. *
  1036. * Side Effects:
  1037. * Adapter should be in LINK_AVAILABLE or LINK_UNAVAILABLE state
  1038. * upon a successful return of this routine.
  1039. */
  1040. static int dfx_adap_init(DFX_board_t *bp, int get_buffers)
  1041. {
  1042. DBG_printk("In dfx_adap_init...\n");
  1043. /* Disable PDQ interrupts first */
  1044. dfx_port_write_long(bp, PI_PDQ_K_REG_HOST_INT_ENB, PI_HOST_INT_K_DISABLE_ALL_INTS);
  1045. /* Place adapter in DMA_UNAVAILABLE state by resetting adapter */
  1046. if (dfx_hw_dma_uninit(bp, bp->reset_type) != DFX_K_SUCCESS)
  1047. {
  1048. printk("%s: Could not uninitialize/reset adapter!\n", bp->dev->name);
  1049. return DFX_K_FAILURE;
  1050. }
  1051. /*
  1052. * When the PDQ is reset, some false Type 0 interrupts may be pending,
  1053. * so we'll acknowledge all Type 0 interrupts now before continuing.
  1054. */
  1055. dfx_port_write_long(bp, PI_PDQ_K_REG_TYPE_0_STATUS, PI_HOST_INT_K_ACK_ALL_TYPE_0);
  1056. /*
  1057. * Clear Type 1 and Type 2 registers before going to DMA_AVAILABLE state
  1058. *
  1059. * Note: We only need to clear host copies of these registers. The PDQ reset
  1060. * takes care of the on-board register values.
  1061. */
  1062. bp->cmd_req_reg.lword = 0;
  1063. bp->cmd_rsp_reg.lword = 0;
  1064. bp->rcv_xmt_reg.lword = 0;
  1065. /* Clear consumer block before going to DMA_AVAILABLE state */
  1066. memset(bp->cons_block_virt, 0, sizeof(PI_CONSUMER_BLOCK));
  1067. /* Initialize the DMA Burst Size */
  1068. if (dfx_hw_port_ctrl_req(bp,
  1069. PI_PCTRL_M_SUB_CMD,
  1070. PI_SUB_CMD_K_BURST_SIZE_SET,
  1071. bp->burst_size,
  1072. NULL) != DFX_K_SUCCESS)
  1073. {
  1074. printk("%s: Could not set adapter burst size!\n", bp->dev->name);
  1075. return DFX_K_FAILURE;
  1076. }
  1077. /*
  1078. * Set base address of Consumer Block
  1079. *
  1080. * Assumption: 32-bit physical address of consumer block is 64 byte
  1081. * aligned. That is, bits 0-5 of the address must be zero.
  1082. */
  1083. if (dfx_hw_port_ctrl_req(bp,
  1084. PI_PCTRL_M_CONS_BLOCK,
  1085. bp->cons_block_phys,
  1086. 0,
  1087. NULL) != DFX_K_SUCCESS)
  1088. {
  1089. printk("%s: Could not set consumer block address!\n", bp->dev->name);
  1090. return DFX_K_FAILURE;
  1091. }
  1092. /*
  1093. * Set the base address of Descriptor Block and bring adapter
  1094. * to DMA_AVAILABLE state.
  1095. *
  1096. * Note: We also set the literal and data swapping requirements
  1097. * in this command.
  1098. *
  1099. * Assumption: 32-bit physical address of descriptor block
  1100. * is 8Kbyte aligned.
  1101. */
  1102. if (dfx_hw_port_ctrl_req(bp, PI_PCTRL_M_INIT,
  1103. (u32)(bp->descr_block_phys |
  1104. PI_PDATA_A_INIT_M_BSWAP_INIT),
  1105. 0, NULL) != DFX_K_SUCCESS) {
  1106. printk("%s: Could not set descriptor block address!\n",
  1107. bp->dev->name);
  1108. return DFX_K_FAILURE;
  1109. }
  1110. /* Set transmit flush timeout value */
  1111. bp->cmd_req_virt->cmd_type = PI_CMD_K_CHARS_SET;
  1112. bp->cmd_req_virt->char_set.item[0].item_code = PI_ITEM_K_FLUSH_TIME;
  1113. bp->cmd_req_virt->char_set.item[0].value = 3; /* 3 seconds */
  1114. bp->cmd_req_virt->char_set.item[0].item_index = 0;
  1115. bp->cmd_req_virt->char_set.item[1].item_code = PI_ITEM_K_EOL;
  1116. if (dfx_hw_dma_cmd_req(bp) != DFX_K_SUCCESS)
  1117. {
  1118. printk("%s: DMA command request failed!\n", bp->dev->name);
  1119. return DFX_K_FAILURE;
  1120. }
  1121. /* Set the initial values for eFDXEnable and MACTReq MIB objects */
  1122. bp->cmd_req_virt->cmd_type = PI_CMD_K_SNMP_SET;
  1123. bp->cmd_req_virt->snmp_set.item[0].item_code = PI_ITEM_K_FDX_ENB_DIS;
  1124. bp->cmd_req_virt->snmp_set.item[0].value = bp->full_duplex_enb;
  1125. bp->cmd_req_virt->snmp_set.item[0].item_index = 0;
  1126. bp->cmd_req_virt->snmp_set.item[1].item_code = PI_ITEM_K_MAC_T_REQ;
  1127. bp->cmd_req_virt->snmp_set.item[1].value = bp->req_ttrt;
  1128. bp->cmd_req_virt->snmp_set.item[1].item_index = 0;
  1129. bp->cmd_req_virt->snmp_set.item[2].item_code = PI_ITEM_K_EOL;
  1130. if (dfx_hw_dma_cmd_req(bp) != DFX_K_SUCCESS)
  1131. {
  1132. printk("%s: DMA command request failed!\n", bp->dev->name);
  1133. return DFX_K_FAILURE;
  1134. }
  1135. /* Initialize adapter CAM */
  1136. if (dfx_ctl_update_cam(bp) != DFX_K_SUCCESS)
  1137. {
  1138. printk("%s: Adapter CAM update failed!\n", bp->dev->name);
  1139. return DFX_K_FAILURE;
  1140. }
  1141. /* Initialize adapter filters */
  1142. if (dfx_ctl_update_filters(bp) != DFX_K_SUCCESS)
  1143. {
  1144. printk("%s: Adapter filters update failed!\n", bp->dev->name);
  1145. return DFX_K_FAILURE;
  1146. }
  1147. /*
  1148. * Remove any existing dynamic buffers (i.e. if the adapter is being
  1149. * reinitialized)
  1150. */
  1151. if (get_buffers)
  1152. dfx_rcv_flush(bp);
  1153. /* Initialize receive descriptor block and produce buffers */
  1154. if (dfx_rcv_init(bp, get_buffers))
  1155. {
  1156. printk("%s: Receive buffer allocation failed\n", bp->dev->name);
  1157. if (get_buffers)
  1158. dfx_rcv_flush(bp);
  1159. return DFX_K_FAILURE;
  1160. }
  1161. /* Issue START command and bring adapter to LINK_(UN)AVAILABLE state */
  1162. bp->cmd_req_virt->cmd_type = PI_CMD_K_START;
  1163. if (dfx_hw_dma_cmd_req(bp) != DFX_K_SUCCESS)
  1164. {
  1165. printk("%s: Start command failed\n", bp->dev->name);
  1166. if (get_buffers)
  1167. dfx_rcv_flush(bp);
  1168. return DFX_K_FAILURE;
  1169. }
  1170. /* Initialization succeeded, reenable PDQ interrupts */
  1171. dfx_port_write_long(bp, PI_PDQ_K_REG_HOST_INT_ENB, PI_HOST_INT_K_ENABLE_DEF_INTS);
  1172. return DFX_K_SUCCESS;
  1173. }
  1174. /*
  1175. * ============
  1176. * = dfx_open =
  1177. * ============
  1178. *
  1179. * Overview:
  1180. * Opens the adapter
  1181. *
  1182. * Returns:
  1183. * Condition code
  1184. *
  1185. * Arguments:
  1186. * dev - pointer to device information
  1187. *
  1188. * Functional Description:
  1189. * This function brings the adapter to an operational state.
  1190. *
  1191. * Return Codes:
  1192. * 0 - Adapter was successfully opened
  1193. * -EAGAIN - Could not register IRQ or adapter initialization failed
  1194. *
  1195. * Assumptions:
  1196. * This routine should only be called for a device that was
  1197. * initialized successfully.
  1198. *
  1199. * Side Effects:
  1200. * Adapter should be in LINK_AVAILABLE or LINK_UNAVAILABLE state
  1201. * if the open is successful.
  1202. */
  1203. static int dfx_open(struct net_device *dev)
  1204. {
  1205. DFX_board_t *bp = netdev_priv(dev);
  1206. int ret;
  1207. DBG_printk("In dfx_open...\n");
  1208. /* Register IRQ - support shared interrupts by passing device ptr */
  1209. ret = request_irq(dev->irq, dfx_interrupt, IRQF_SHARED, dev->name,
  1210. dev);
  1211. if (ret) {
  1212. printk(KERN_ERR "%s: Requested IRQ %d is busy\n", dev->name, dev->irq);
  1213. return ret;
  1214. }
  1215. /*
  1216. * Set current address to factory MAC address
  1217. *
  1218. * Note: We've already done this step in dfx_driver_init.
  1219. * However, it's possible that a user has set a node
  1220. * address override, then closed and reopened the
  1221. * adapter. Unless we reset the device address field
  1222. * now, we'll continue to use the existing modified
  1223. * address.
  1224. */
  1225. memcpy(dev->dev_addr, bp->factory_mac_addr, FDDI_K_ALEN);
  1226. /* Clear local unicast/multicast address tables and counts */
  1227. memset(bp->uc_table, 0, sizeof(bp->uc_table));
  1228. memset(bp->mc_table, 0, sizeof(bp->mc_table));
  1229. bp->uc_count = 0;
  1230. bp->mc_count = 0;
  1231. /* Disable promiscuous filter settings */
  1232. bp->ind_group_prom = PI_FSTATE_K_BLOCK;
  1233. bp->group_prom = PI_FSTATE_K_BLOCK;
  1234. spin_lock_init(&bp->lock);
  1235. /* Reset and initialize adapter */
  1236. bp->reset_type = PI_PDATA_A_RESET_M_SKIP_ST; /* skip self-test */
  1237. if (dfx_adap_init(bp, 1) != DFX_K_SUCCESS)
  1238. {
  1239. printk(KERN_ERR "%s: Adapter open failed!\n", dev->name);
  1240. free_irq(dev->irq, dev);
  1241. return -EAGAIN;
  1242. }
  1243. /* Set device structure info */
  1244. netif_start_queue(dev);
  1245. return 0;
  1246. }
  1247. /*
  1248. * =============
  1249. * = dfx_close =
  1250. * =============
  1251. *
  1252. * Overview:
  1253. * Closes the device/module.
  1254. *
  1255. * Returns:
  1256. * Condition code
  1257. *
  1258. * Arguments:
  1259. * dev - pointer to device information
  1260. *
  1261. * Functional Description:
  1262. * This routine closes the adapter and brings it to a safe state.
  1263. * The interrupt service routine is deregistered with the OS.
  1264. * The adapter can be opened again with another call to dfx_open().
  1265. *
  1266. * Return Codes:
  1267. * Always return 0.
  1268. *
  1269. * Assumptions:
  1270. * No further requests for this adapter are made after this routine is
  1271. * called. dfx_open() can be called to reset and reinitialize the
  1272. * adapter.
  1273. *
  1274. * Side Effects:
  1275. * Adapter should be in DMA_UNAVAILABLE state upon completion of this
  1276. * routine.
  1277. */
  1278. static int dfx_close(struct net_device *dev)
  1279. {
  1280. DFX_board_t *bp = netdev_priv(dev);
  1281. DBG_printk("In dfx_close...\n");
  1282. /* Disable PDQ interrupts first */
  1283. dfx_port_write_long(bp, PI_PDQ_K_REG_HOST_INT_ENB, PI_HOST_INT_K_DISABLE_ALL_INTS);
  1284. /* Place adapter in DMA_UNAVAILABLE state by resetting adapter */
  1285. (void) dfx_hw_dma_uninit(bp, PI_PDATA_A_RESET_M_SKIP_ST);
  1286. /*
  1287. * Flush any pending transmit buffers
  1288. *
  1289. * Note: It's important that we flush the transmit buffers
  1290. * BEFORE we clear our copy of the Type 2 register.
  1291. * Otherwise, we'll have no idea how many buffers
  1292. * we need to free.
  1293. */
  1294. dfx_xmt_flush(bp);
  1295. /*
  1296. * Clear Type 1 and Type 2 registers after adapter reset
  1297. *
  1298. * Note: Even though we're closing the adapter, it's
  1299. * possible that an interrupt will occur after
  1300. * dfx_close is called. Without some assurance to
  1301. * the contrary we want to make sure that we don't
  1302. * process receive and transmit LLC frames and update
  1303. * the Type 2 register with bad information.
  1304. */
  1305. bp->cmd_req_reg.lword = 0;
  1306. bp->cmd_rsp_reg.lword = 0;
  1307. bp->rcv_xmt_reg.lword = 0;
  1308. /* Clear consumer block for the same reason given above */
  1309. memset(bp->cons_block_virt, 0, sizeof(PI_CONSUMER_BLOCK));
  1310. /* Release all dynamically allocate skb in the receive ring. */
  1311. dfx_rcv_flush(bp);
  1312. /* Clear device structure flags */
  1313. netif_stop_queue(dev);
  1314. /* Deregister (free) IRQ */
  1315. free_irq(dev->irq, dev);
  1316. return 0;
  1317. }
  1318. /*
  1319. * ======================
  1320. * = dfx_int_pr_halt_id =
  1321. * ======================
  1322. *
  1323. * Overview:
  1324. * Displays halt id's in string form.
  1325. *
  1326. * Returns:
  1327. * None
  1328. *
  1329. * Arguments:
  1330. * bp - pointer to board information
  1331. *
  1332. * Functional Description:
  1333. * Determine current halt id and display appropriate string.
  1334. *
  1335. * Return Codes:
  1336. * None
  1337. *
  1338. * Assumptions:
  1339. * None
  1340. *
  1341. * Side Effects:
  1342. * None
  1343. */
  1344. static void dfx_int_pr_halt_id(DFX_board_t *bp)
  1345. {
  1346. PI_UINT32 port_status; /* PDQ port status register value */
  1347. PI_UINT32 halt_id; /* PDQ port status halt ID */
  1348. /* Read the latest port status */
  1349. dfx_port_read_long(bp, PI_PDQ_K_REG_PORT_STATUS, &port_status);
  1350. /* Display halt state transition information */
  1351. halt_id = (port_status & PI_PSTATUS_M_HALT_ID) >> PI_PSTATUS_V_HALT_ID;
  1352. switch (halt_id)
  1353. {
  1354. case PI_HALT_ID_K_SELFTEST_TIMEOUT:
  1355. printk("%s: Halt ID: Selftest Timeout\n", bp->dev->name);
  1356. break;
  1357. case PI_HALT_ID_K_PARITY_ERROR:
  1358. printk("%s: Halt ID: Host Bus Parity Error\n", bp->dev->name);
  1359. break;
  1360. case PI_HALT_ID_K_HOST_DIR_HALT:
  1361. printk("%s: Halt ID: Host-Directed Halt\n", bp->dev->name);
  1362. break;
  1363. case PI_HALT_ID_K_SW_FAULT:
  1364. printk("%s: Halt ID: Adapter Software Fault\n", bp->dev->name);
  1365. break;
  1366. case PI_HALT_ID_K_HW_FAULT:
  1367. printk("%s: Halt ID: Adapter Hardware Fault\n", bp->dev->name);
  1368. break;
  1369. case PI_HALT_ID_K_PC_TRACE:
  1370. printk("%s: Halt ID: FDDI Network PC Trace Path Test\n", bp->dev->name);
  1371. break;
  1372. case PI_HALT_ID_K_DMA_ERROR:
  1373. printk("%s: Halt ID: Adapter DMA Error\n", bp->dev->name);
  1374. break;
  1375. case PI_HALT_ID_K_IMAGE_CRC_ERROR:
  1376. printk("%s: Halt ID: Firmware Image CRC Error\n", bp->dev->name);
  1377. break;
  1378. case PI_HALT_ID_K_BUS_EXCEPTION:
  1379. printk("%s: Halt ID: 68000 Bus Exception\n", bp->dev->name);
  1380. break;
  1381. default:
  1382. printk("%s: Halt ID: Unknown (code = %X)\n", bp->dev->name, halt_id);
  1383. break;
  1384. }
  1385. }
  1386. /*
  1387. * ==========================
  1388. * = dfx_int_type_0_process =
  1389. * ==========================
  1390. *
  1391. * Overview:
  1392. * Processes Type 0 interrupts.
  1393. *
  1394. * Returns:
  1395. * None
  1396. *
  1397. * Arguments:
  1398. * bp - pointer to board information
  1399. *
  1400. * Functional Description:
  1401. * Processes all enabled Type 0 interrupts. If the reason for the interrupt
  1402. * is a serious fault on the adapter, then an error message is displayed
  1403. * and the adapter is reset.
  1404. *
  1405. * One tricky potential timing window is the rapid succession of "link avail"
  1406. * "link unavail" state change interrupts. The acknowledgement of the Type 0
  1407. * interrupt must be done before reading the state from the Port Status
  1408. * register. This is true because a state change could occur after reading
  1409. * the data, but before acknowledging the interrupt. If this state change
  1410. * does happen, it would be lost because the driver is using the old state,
  1411. * and it will never know about the new state because it subsequently
  1412. * acknowledges the state change interrupt.
  1413. *
  1414. * INCORRECT CORRECT
  1415. * read type 0 int reasons read type 0 int reasons
  1416. * read adapter state ack type 0 interrupts
  1417. * ack type 0 interrupts read adapter state
  1418. * ... process interrupt ... ... process interrupt ...
  1419. *
  1420. * Return Codes:
  1421. * None
  1422. *
  1423. * Assumptions:
  1424. * None
  1425. *
  1426. * Side Effects:
  1427. * An adapter reset may occur if the adapter has any Type 0 error interrupts
  1428. * or if the port status indicates that the adapter is halted. The driver
  1429. * is responsible for reinitializing the adapter with the current CAM
  1430. * contents and adapter filter settings.
  1431. */
  1432. static void dfx_int_type_0_process(DFX_board_t *bp)
  1433. {
  1434. PI_UINT32 type_0_status; /* Host Interrupt Type 0 register */
  1435. PI_UINT32 state; /* current adap state (from port status) */
  1436. /*
  1437. * Read host interrupt Type 0 register to determine which Type 0
  1438. * interrupts are pending. Immediately write it back out to clear
  1439. * those interrupts.
  1440. */
  1441. dfx_port_read_long(bp, PI_PDQ_K_REG_TYPE_0_STATUS, &type_0_status);
  1442. dfx_port_write_long(bp, PI_PDQ_K_REG_TYPE_0_STATUS, type_0_status);
  1443. /* Check for Type 0 error interrupts */
  1444. if (type_0_status & (PI_TYPE_0_STAT_M_NXM |
  1445. PI_TYPE_0_STAT_M_PM_PAR_ERR |
  1446. PI_TYPE_0_STAT_M_BUS_PAR_ERR))
  1447. {
  1448. /* Check for Non-Existent Memory error */
  1449. if (type_0_status & PI_TYPE_0_STAT_M_NXM)
  1450. printk("%s: Non-Existent Memory Access Error\n", bp->dev->name);
  1451. /* Check for Packet Memory Parity error */
  1452. if (type_0_status & PI_TYPE_0_STAT_M_PM_PAR_ERR)
  1453. printk("%s: Packet Memory Parity Error\n", bp->dev->name);
  1454. /* Check for Host Bus Parity error */
  1455. if (type_0_status & PI_TYPE_0_STAT_M_BUS_PAR_ERR)
  1456. printk("%s: Host Bus Parity Error\n", bp->dev->name);
  1457. /* Reset adapter and bring it back on-line */
  1458. bp->link_available = PI_K_FALSE; /* link is no longer available */
  1459. bp->reset_type = 0; /* rerun on-board diagnostics */
  1460. printk("%s: Resetting adapter...\n", bp->dev->name);
  1461. if (dfx_adap_init(bp, 0) != DFX_K_SUCCESS)
  1462. {
  1463. printk("%s: Adapter reset failed! Disabling adapter interrupts.\n", bp->dev->name);
  1464. dfx_port_write_long(bp, PI_PDQ_K_REG_HOST_INT_ENB, PI_HOST_INT_K_DISABLE_ALL_INTS);
  1465. return;
  1466. }
  1467. printk("%s: Adapter reset successful!\n", bp->dev->name);
  1468. return;
  1469. }
  1470. /* Check for transmit flush interrupt */
  1471. if (type_0_status & PI_TYPE_0_STAT_M_XMT_FLUSH)
  1472. {
  1473. /* Flush any pending xmt's and acknowledge the flush interrupt */
  1474. bp->link_available = PI_K_FALSE; /* link is no longer available */
  1475. dfx_xmt_flush(bp); /* flush any outstanding packets */
  1476. (void) dfx_hw_port_ctrl_req(bp,
  1477. PI_PCTRL_M_XMT_DATA_FLUSH_DONE,
  1478. 0,
  1479. 0,
  1480. NULL);
  1481. }
  1482. /* Check for adapter state change */
  1483. if (type_0_status & PI_TYPE_0_STAT_M_STATE_CHANGE)
  1484. {
  1485. /* Get latest adapter state */
  1486. state = dfx_hw_adap_state_rd(bp); /* get adapter state */
  1487. if (state == PI_STATE_K_HALTED)
  1488. {
  1489. /*
  1490. * Adapter has transitioned to HALTED state, try to reset
  1491. * adapter to bring it back on-line. If reset fails,
  1492. * leave the adapter in the broken state.
  1493. */
  1494. printk("%s: Controller has transitioned to HALTED state!\n", bp->dev->name);
  1495. dfx_int_pr_halt_id(bp); /* display halt id as string */
  1496. /* Reset adapter and bring it back on-line */
  1497. bp->link_available = PI_K_FALSE; /* link is no longer available */
  1498. bp->reset_type = 0; /* rerun on-board diagnostics */
  1499. printk("%s: Resetting adapter...\n", bp->dev->name);
  1500. if (dfx_adap_init(bp, 0) != DFX_K_SUCCESS)
  1501. {
  1502. printk("%s: Adapter reset failed! Disabling adapter interrupts.\n", bp->dev->name);
  1503. dfx_port_write_long(bp, PI_PDQ_K_REG_HOST_INT_ENB, PI_HOST_INT_K_DISABLE_ALL_INTS);
  1504. return;
  1505. }
  1506. printk("%s: Adapter reset successful!\n", bp->dev->name);
  1507. }
  1508. else if (state == PI_STATE_K_LINK_AVAIL)
  1509. {
  1510. bp->link_available = PI_K_TRUE; /* set link available flag */
  1511. }
  1512. }
  1513. }
  1514. /*
  1515. * ==================
  1516. * = dfx_int_common =
  1517. * ==================
  1518. *
  1519. * Overview:
  1520. * Interrupt service routine (ISR)
  1521. *
  1522. * Returns:
  1523. * None
  1524. *
  1525. * Arguments:
  1526. * bp - pointer to board information
  1527. *
  1528. * Functional Description:
  1529. * This is the ISR which processes incoming adapter interrupts.
  1530. *
  1531. * Return Codes:
  1532. * None
  1533. *
  1534. * Assumptions:
  1535. * This routine assumes PDQ interrupts have not been disabled.
  1536. * When interrupts are disabled at the PDQ, the Port Status register
  1537. * is automatically cleared. This routine uses the Port Status
  1538. * register value to determine whether a Type 0 interrupt occurred,
  1539. * so it's important that adapter interrupts are not normally
  1540. * enabled/disabled at the PDQ.
  1541. *
  1542. * It's vital that this routine is NOT reentered for the
  1543. * same board and that the OS is not in another section of
  1544. * code (eg. dfx_xmt_queue_pkt) for the same board on a
  1545. * different thread.
  1546. *
  1547. * Side Effects:
  1548. * Pending interrupts are serviced. Depending on the type of
  1549. * interrupt, acknowledging and clearing the interrupt at the
  1550. * PDQ involves writing a register to clear the interrupt bit
  1551. * or updating completion indices.
  1552. */
  1553. static void dfx_int_common(struct net_device *dev)
  1554. {
  1555. DFX_board_t *bp = netdev_priv(dev);
  1556. PI_UINT32 port_status; /* Port Status register */
  1557. /* Process xmt interrupts - frequent case, so always call this routine */
  1558. if(dfx_xmt_done(bp)) /* free consumed xmt packets */
  1559. netif_wake_queue(dev);
  1560. /* Process rcv interrupts - frequent case, so always call this routine */
  1561. dfx_rcv_queue_process(bp); /* service received LLC frames */
  1562. /*
  1563. * Transmit and receive producer and completion indices are updated on the
  1564. * adapter by writing to the Type 2 Producer register. Since the frequent
  1565. * case is that we'll be processing either LLC transmit or receive buffers,
  1566. * we'll optimize I/O writes by doing a single register write here.
  1567. */
  1568. dfx_port_write_long(bp, PI_PDQ_K_REG_TYPE_2_PROD, bp->rcv_xmt_reg.lword);
  1569. /* Read PDQ Port Status register to find out which interrupts need processing */
  1570. dfx_port_read_long(bp, PI_PDQ_K_REG_PORT_STATUS, &port_status);
  1571. /* Process Type 0 interrupts (if any) - infrequent, so only call when needed */
  1572. if (port_status & PI_PSTATUS_M_TYPE_0_PENDING)
  1573. dfx_int_type_0_process(bp); /* process Type 0 interrupts */
  1574. }
  1575. /*
  1576. * =================
  1577. * = dfx_interrupt =
  1578. * =================
  1579. *
  1580. * Overview:
  1581. * Interrupt processing routine
  1582. *
  1583. * Returns:
  1584. * Whether a valid interrupt was seen.
  1585. *
  1586. * Arguments:
  1587. * irq - interrupt vector
  1588. * dev_id - pointer to device information
  1589. *
  1590. * Functional Description:
  1591. * This routine calls the interrupt processing routine for this adapter. It
  1592. * disables and reenables adapter interrupts, as appropriate. We can support
  1593. * shared interrupts since the incoming dev_id pointer provides our device
  1594. * structure context.
  1595. *
  1596. * Return Codes:
  1597. * IRQ_HANDLED - an IRQ was handled.
  1598. * IRQ_NONE - no IRQ was handled.
  1599. *
  1600. * Assumptions:
  1601. * The interrupt acknowledgement at the hardware level (eg. ACKing the PIC
  1602. * on Intel-based systems) is done by the operating system outside this
  1603. * routine.
  1604. *
  1605. * System interrupts are enabled through this call.
  1606. *
  1607. * Side Effects:
  1608. * Interrupts are disabled, then reenabled at the adapter.
  1609. */
  1610. static irqreturn_t dfx_interrupt(int irq, void *dev_id)
  1611. {
  1612. struct net_device *dev = dev_id;
  1613. DFX_board_t *bp = netdev_priv(dev);
  1614. struct device *bdev = bp->bus_dev;
  1615. int dfx_bus_pci = dev_is_pci(bdev);
  1616. int dfx_bus_eisa = DFX_BUS_EISA(bdev);
  1617. int dfx_bus_tc = DFX_BUS_TC(bdev);
  1618. /* Service adapter interrupts */
  1619. if (dfx_bus_pci) {
  1620. u32 status;
  1621. dfx_port_read_long(bp, PFI_K_REG_STATUS, &status);
  1622. if (!(status & PFI_STATUS_M_PDQ_INT))
  1623. return IRQ_NONE;
  1624. spin_lock(&bp->lock);
  1625. /* Disable PDQ-PFI interrupts at PFI */
  1626. dfx_port_write_long(bp, PFI_K_REG_MODE_CTRL,
  1627. PFI_MODE_M_DMA_ENB);
  1628. /* Call interrupt service routine for this adapter */
  1629. dfx_int_common(dev);
  1630. /* Clear PDQ interrupt status bit and reenable interrupts */
  1631. dfx_port_write_long(bp, PFI_K_REG_STATUS,
  1632. PFI_STATUS_M_PDQ_INT);
  1633. dfx_port_write_long(bp, PFI_K_REG_MODE_CTRL,
  1634. (PFI_MODE_M_PDQ_INT_ENB |
  1635. PFI_MODE_M_DMA_ENB));
  1636. spin_unlock(&bp->lock);
  1637. }
  1638. if (dfx_bus_eisa) {
  1639. unsigned long base_addr = to_eisa_device(bdev)->base_addr;
  1640. u8 status;
  1641. status = inb(base_addr + PI_ESIC_K_IO_CONFIG_STAT_0);
  1642. if (!(status & PI_CONFIG_STAT_0_M_PEND))
  1643. return IRQ_NONE;
  1644. spin_lock(&bp->lock);
  1645. /* Disable interrupts at the ESIC */
  1646. status &= ~PI_CONFIG_STAT_0_M_INT_ENB;
  1647. outb(base_addr + PI_ESIC_K_IO_CONFIG_STAT_0, status);
  1648. /* Call interrupt service routine for this adapter */
  1649. dfx_int_common(dev);
  1650. /* Reenable interrupts at the ESIC */
  1651. status = inb(base_addr + PI_ESIC_K_IO_CONFIG_STAT_0);
  1652. status |= PI_CONFIG_STAT_0_M_INT_ENB;
  1653. outb(base_addr + PI_ESIC_K_IO_CONFIG_STAT_0, status);
  1654. spin_unlock(&bp->lock);
  1655. }
  1656. if (dfx_bus_tc) {
  1657. u32 status;
  1658. dfx_port_read_long(bp, PI_PDQ_K_REG_PORT_STATUS, &status);
  1659. if (!(status & (PI_PSTATUS_M_RCV_DATA_PENDING |
  1660. PI_PSTATUS_M_XMT_DATA_PENDING |
  1661. PI_PSTATUS_M_SMT_HOST_PENDING |
  1662. PI_PSTATUS_M_UNSOL_PENDING |
  1663. PI_PSTATUS_M_CMD_RSP_PENDING |
  1664. PI_PSTATUS_M_CMD_REQ_PENDING |
  1665. PI_PSTATUS_M_TYPE_0_PENDING)))
  1666. return IRQ_NONE;
  1667. spin_lock(&bp->lock);
  1668. /* Call interrupt service routine for this adapter */
  1669. dfx_int_common(dev);
  1670. spin_unlock(&bp->lock);
  1671. }
  1672. return IRQ_HANDLED;
  1673. }
  1674. /*
  1675. * =====================
  1676. * = dfx_ctl_get_stats =
  1677. * =====================
  1678. *
  1679. * Overview:
  1680. * Get statistics for FDDI adapter
  1681. *
  1682. * Returns:
  1683. * Pointer to FDDI statistics structure
  1684. *
  1685. * Arguments:
  1686. * dev - pointer to device information
  1687. *
  1688. * Functional Description:
  1689. * Gets current MIB objects from adapter, then
  1690. * returns FDDI statistics structure as defined
  1691. * in if_fddi.h.
  1692. *
  1693. * Note: Since the FDDI statistics structure is
  1694. * still new and the device structure doesn't
  1695. * have an FDDI-specific get statistics handler,
  1696. * we'll return the FDDI statistics structure as
  1697. * a pointer to an Ethernet statistics structure.
  1698. * That way, at least the first part of the statistics
  1699. * structure can be decoded properly, and it allows
  1700. * "smart" applications to perform a second cast to
  1701. * decode the FDDI-specific statistics.
  1702. *
  1703. * We'll have to pay attention to this routine as the
  1704. * device structure becomes more mature and LAN media
  1705. * independent.
  1706. *
  1707. * Return Codes:
  1708. * None
  1709. *
  1710. * Assumptions:
  1711. * None
  1712. *
  1713. * Side Effects:
  1714. * None
  1715. */
  1716. static struct net_device_stats *dfx_ctl_get_stats(struct net_device *dev)
  1717. {
  1718. DFX_board_t *bp = netdev_priv(dev);
  1719. /* Fill the bp->stats structure with driver-maintained counters */
  1720. bp->stats.gen.rx_packets = bp->rcv_total_frames;
  1721. bp->stats.gen.tx_packets = bp->xmt_total_frames;
  1722. bp->stats.gen.rx_bytes = bp->rcv_total_bytes;
  1723. bp->stats.gen.tx_bytes = bp->xmt_total_bytes;
  1724. bp->stats.gen.rx_errors = bp->rcv_crc_errors +
  1725. bp->rcv_frame_status_errors +
  1726. bp->rcv_length_errors;
  1727. bp->stats.gen.tx_errors = bp->xmt_length_errors;
  1728. bp->stats.gen.rx_dropped = bp->rcv_discards;
  1729. bp->stats.gen.tx_dropped = bp->xmt_discards;
  1730. bp->stats.gen.multicast = bp->rcv_multicast_frames;
  1731. bp->stats.gen.collisions = 0; /* always zero (0) for FDDI */
  1732. /* Get FDDI SMT MIB objects */
  1733. bp->cmd_req_virt->cmd_type = PI_CMD_K_SMT_MIB_GET;
  1734. if (dfx_hw_dma_cmd_req(bp) != DFX_K_SUCCESS)
  1735. return (struct net_device_stats *)&bp->stats;
  1736. /* Fill the bp->stats structure with the SMT MIB object values */
  1737. memcpy(bp->stats.smt_station_id, &bp->cmd_rsp_virt->smt_mib_get.smt_station_id, sizeof(bp->cmd_rsp_virt->smt_mib_get.smt_station_id));
  1738. bp->stats.smt_op_version_id = bp->cmd_rsp_virt->smt_mib_get.smt_op_version_id;
  1739. bp->stats.smt_hi_version_id = bp->cmd_rsp_virt->smt_mib_get.smt_hi_version_id;
  1740. bp->stats.smt_lo_version_id = bp->cmd_rsp_virt->smt_mib_get.smt_lo_version_id;
  1741. memcpy(bp->stats.smt_user_data, &bp->cmd_rsp_virt->smt_mib_get.smt_user_data, sizeof(bp->cmd_rsp_virt->smt_mib_get.smt_user_data));
  1742. bp->stats.smt_mib_version_id = bp->cmd_rsp_virt->smt_mib_get.smt_mib_version_id;
  1743. bp->stats.smt_mac_cts = bp->cmd_rsp_virt->smt_mib_get.smt_mac_ct;
  1744. bp->stats.smt_non_master_cts = bp->cmd_rsp_virt->smt_mib_get.smt_non_master_ct;
  1745. bp->stats.smt_master_cts = bp->cmd_rsp_virt->smt_mib_get.smt_master_ct;
  1746. bp->stats.smt_available_paths = bp->cmd_rsp_virt->smt_mib_get.smt_available_paths;
  1747. bp->stats.smt_config_capabilities = bp->cmd_rsp_virt->smt_mib_get.smt_config_capabilities;
  1748. bp->stats.smt_config_policy = bp->cmd_rsp_virt->smt_mib_get.smt_config_policy;
  1749. bp->stats.smt_connection_policy = bp->cmd_rsp_virt->smt_mib_get.smt_connection_policy;
  1750. bp->stats.smt_t_notify = bp->cmd_rsp_virt->smt_mib_get.smt_t_notify;
  1751. bp->stats.smt_stat_rpt_policy = bp->cmd_rsp_virt->smt_mib_get.smt_stat_rpt_policy;
  1752. bp->stats.smt_trace_max_expiration = bp->cmd_rsp_virt->smt_mib_get.smt_trace_max_expiration;
  1753. bp->stats.smt_bypass_present = bp->cmd_rsp_virt->smt_mib_get.smt_bypass_present;
  1754. bp->stats.smt_ecm_state = bp->cmd_rsp_virt->smt_mib_get.smt_ecm_state;
  1755. bp->stats.smt_cf_state = bp->cmd_rsp_virt->smt_mib_get.smt_cf_state;
  1756. bp->stats.smt_remote_disconnect_flag = bp->cmd_rsp_virt->smt_mib_get.smt_remote_disconnect_flag;
  1757. bp->stats.smt_station_status = bp->cmd_rsp_virt->smt_mib_get.smt_station_status;
  1758. bp->stats.smt_peer_wrap_flag = bp->cmd_rsp_virt->smt_mib_get.smt_peer_wrap_flag;
  1759. bp->stats.smt_time_stamp = bp->cmd_rsp_virt->smt_mib_get.smt_msg_time_stamp.ls;
  1760. bp->stats.smt_transition_time_stamp = bp->cmd_rsp_virt->smt_mib_get.smt_transition_time_stamp.ls;
  1761. bp->stats.mac_frame_status_functions = bp->cmd_rsp_virt->smt_mib_get.mac_frame_status_functions;
  1762. bp->stats.mac_t_max_capability = bp->cmd_rsp_virt->smt_mib_get.mac_t_max_capability;
  1763. bp->stats.mac_tvx_capability = bp->cmd_rsp_virt->smt_mib_get.mac_tvx_capability;
  1764. bp->stats.mac_available_paths = bp->cmd_rsp_virt->smt_mib_get.mac_available_paths;
  1765. bp->stats.mac_current_path = bp->cmd_rsp_virt->smt_mib_get.mac_current_path;
  1766. memcpy(bp->stats.mac_upstream_nbr, &bp->cmd_rsp_virt->smt_mib_get.mac_upstream_nbr, FDDI_K_ALEN);
  1767. memcpy(bp->stats.mac_downstream_nbr, &bp->cmd_rsp_virt->smt_mib_get.mac_downstream_nbr, FDDI_K_ALEN);
  1768. memcpy(bp->stats.mac_old_upstream_nbr, &bp->cmd_rsp_virt->smt_mib_get.mac_old_upstream_nbr, FDDI_K_ALEN);
  1769. memcpy(bp->stats.mac_old_downstream_nbr, &bp->cmd_rsp_virt->smt_mib_get.mac_old_downstream_nbr, FDDI_K_ALEN);
  1770. bp->stats.mac_dup_address_test = bp->cmd_rsp_virt->smt_mib_get.mac_dup_address_test;
  1771. bp->stats.mac_requested_paths = bp->cmd_rsp_virt->smt_mib_get.mac_requested_paths;
  1772. bp->stats.mac_downstream_port_type = bp->cmd_rsp_virt->smt_mib_get.mac_downstream_port_type;
  1773. memcpy(bp->stats.mac_smt_address, &bp->cmd_rsp_virt->smt_mib_get.mac_smt_address, FDDI_K_ALEN);
  1774. bp->stats.mac_t_req = bp->cmd_rsp_virt->smt_mib_get.mac_t_req;
  1775. bp->stats.mac_t_neg = bp->cmd_rsp_virt->smt_mib_get.mac_t_neg;
  1776. bp->stats.mac_t_max = bp->cmd_rsp_virt->smt_mib_get.mac_t_max;
  1777. bp->stats.mac_tvx_value = bp->cmd_rsp_virt->smt_mib_get.mac_tvx_value;
  1778. bp->stats.mac_frame_error_threshold = bp->cmd_rsp_virt->smt_mib_get.mac_frame_error_threshold;
  1779. bp->stats.mac_frame_error_ratio = bp->cmd_rsp_virt->smt_mib_get.mac_frame_error_ratio;
  1780. bp->stats.mac_rmt_state = bp->cmd_rsp_virt->smt_mib_get.mac_rmt_state;
  1781. bp->stats.mac_da_flag = bp->cmd_rsp_virt->smt_mib_get.mac_da_flag;
  1782. bp->stats.mac_una_da_flag = bp->cmd_rsp_virt->smt_mib_get.mac_unda_flag;
  1783. bp->stats.mac_frame_error_flag = bp->cmd_rsp_virt->smt_mib_get.mac_frame_error_flag;
  1784. bp->stats.mac_ma_unitdata_available = bp->cmd_rsp_virt->smt_mib_get.mac_ma_unitdata_available;
  1785. bp->stats.mac_hardware_present = bp->cmd_rsp_virt->smt_mib_get.mac_hardware_present;
  1786. bp->stats.mac_ma_unitdata_enable = bp->cmd_rsp_virt->smt_mib_get.mac_ma_unitdata_enable;
  1787. bp->stats.path_tvx_lower_bound = bp->cmd_rsp_virt->smt_mib_get.path_tvx_lower_bound;
  1788. bp->stats.path_t_max_lower_bound = bp->cmd_rsp_virt->smt_mib_get.path_t_max_lower_bound;
  1789. bp->stats.path_max_t_req = bp->cmd_rsp_virt->smt_mib_get.path_max_t_req;
  1790. memcpy(bp->stats.path_configuration, &bp->cmd_rsp_virt->smt_mib_get.path_configuration, sizeof(bp->cmd_rsp_virt->smt_mib_get.path_configuration));
  1791. bp->stats.port_my_type[0] = bp->cmd_rsp_virt->smt_mib_get.port_my_type[0];
  1792. bp->stats.port_my_type[1] = bp->cmd_rsp_virt->smt_mib_get.port_my_type[1];
  1793. bp->stats.port_neighbor_type[0] = bp->cmd_rsp_virt->smt_mib_get.port_neighbor_type[0];
  1794. bp->stats.port_neighbor_type[1] = bp->cmd_rsp_virt->smt_mib_get.port_neighbor_type[1];
  1795. bp->stats.port_connection_policies[0] = bp->cmd_rsp_virt->smt_mib_get.port_connection_policies[0];
  1796. bp->stats.port_connection_policies[1] = bp->cmd_rsp_virt->smt_mib_get.port_connection_policies[1];
  1797. bp->stats.port_mac_indicated[0] = bp->cmd_rsp_virt->smt_mib_get.port_mac_indicated[0];
  1798. bp->stats.port_mac_indicated[1] = bp->cmd_rsp_virt->smt_mib_get.port_mac_indicated[1];
  1799. bp->stats.port_current_path[0] = bp->cmd_rsp_virt->smt_mib_get.port_current_path[0];
  1800. bp->stats.port_current_path[1] = bp->cmd_rsp_virt->smt_mib_get.port_current_path[1];
  1801. memcpy(&bp->stats.port_requested_paths[0*3], &bp->cmd_rsp_virt->smt_mib_get.port_requested_paths[0], 3);
  1802. memcpy(&bp->stats.port_requested_paths[1*3], &bp->cmd_rsp_virt->smt_mib_get.port_requested_paths[1], 3);
  1803. bp->stats.port_mac_placement[0] = bp->cmd_rsp_virt->smt_mib_get.port_mac_placement[0];
  1804. bp->stats.port_mac_placement[1] = bp->cmd_rsp_virt->smt_mib_get.port_mac_placement[1];
  1805. bp->stats.port_available_paths[0] = bp->cmd_rsp_virt->smt_mib_get.port_available_paths[0];
  1806. bp->stats.port_available_paths[1] = bp->cmd_rsp_virt->smt_mib_get.port_available_paths[1];
  1807. bp->stats.port_pmd_class[0] = bp->cmd_rsp_virt->smt_mib_get.port_pmd_class[0];
  1808. bp->stats.port_pmd_class[1] = bp->cmd_rsp_virt->smt_mib_get.port_pmd_class[1];
  1809. bp->stats.port_connection_capabilities[0] = bp->cmd_rsp_virt->smt_mib_get.port_connection_capabilities[0];
  1810. bp->stats.port_connection_capabilities[1] = bp->cmd_rsp_virt->smt_mib_get.port_connection_capabilities[1];
  1811. bp->stats.port_bs_flag[0] = bp->cmd_rsp_virt->smt_mib_get.port_bs_flag[0];
  1812. bp->stats.port_bs_flag[1] = bp->cmd_rsp_virt->smt_mib_get.port_bs_flag[1];
  1813. bp->stats.port_ler_estimate[0] = bp->cmd_rsp_virt->smt_mib_get.port_ler_estimate[0];
  1814. bp->stats.port_ler_estimate[1] = bp->cmd_rsp_virt->smt_mib_get.port_ler_estimate[1];
  1815. bp->stats.port_ler_cutoff[0] = bp->cmd_rsp_virt->smt_mib_get.port_ler_cutoff[0];
  1816. bp->stats.port_ler_cutoff[1] = bp->cmd_rsp_virt->smt_mib_get.port_ler_cutoff[1];
  1817. bp->stats.port_ler_alarm[0] = bp->cmd_rsp_virt->smt_mib_get.port_ler_alarm[0];
  1818. bp->stats.port_ler_alarm[1] = bp->cmd_rsp_virt->smt_mib_get.port_ler_alarm[1];
  1819. bp->stats.port_connect_state[0] = bp->cmd_rsp_virt->smt_mib_get.port_connect_state[0];
  1820. bp->stats.port_connect_state[1] = bp->cmd_rsp_virt->smt_mib_get.port_connect_state[1];
  1821. bp->stats.port_pcm_state[0] = bp->cmd_rsp_virt->smt_mib_get.port_pcm_state[0];
  1822. bp->stats.port_pcm_state[1] = bp->cmd_rsp_virt->smt_mib_get.port_pcm_state[1];
  1823. bp->stats.port_pc_withhold[0] = bp->cmd_rsp_virt->smt_mib_get.port_pc_withhold[0];
  1824. bp->stats.port_pc_withhold[1] = bp->cmd_rsp_virt->smt_mib_get.port_pc_withhold[1];
  1825. bp->stats.port_ler_flag[0] = bp->cmd_rsp_virt->smt_mib_get.port_ler_flag[0];
  1826. bp->stats.port_ler_flag[1] = bp->cmd_rsp_virt->smt_mib_get.port_ler_flag[1];
  1827. bp->stats.port_hardware_present[0] = bp->cmd_rsp_virt->smt_mib_get.port_hardware_present[0];
  1828. bp->stats.port_hardware_present[1] = bp->cmd_rsp_virt->smt_mib_get.port_hardware_present[1];
  1829. /* Get FDDI counters */
  1830. bp->cmd_req_virt->cmd_type = PI_CMD_K_CNTRS_GET;
  1831. if (dfx_hw_dma_cmd_req(bp) != DFX_K_SUCCESS)
  1832. return (struct net_device_stats *)&bp->stats;
  1833. /* Fill the bp->stats structure with the FDDI counter values */
  1834. bp->stats.mac_frame_cts = bp->cmd_rsp_virt->cntrs_get.cntrs.frame_cnt.ls;
  1835. bp->stats.mac_copied_cts = bp->cmd_rsp_virt->cntrs_get.cntrs.copied_cnt.ls;
  1836. bp->stats.mac_transmit_cts = bp->cmd_rsp_virt->cntrs_get.cntrs.transmit_cnt.ls;
  1837. bp->stats.mac_error_cts = bp->cmd_rsp_virt->cntrs_get.cntrs.error_cnt.ls;
  1838. bp->stats.mac_lost_cts = bp->cmd_rsp_virt->cntrs_get.cntrs.lost_cnt.ls;
  1839. bp->stats.port_lct_fail_cts[0] = bp->cmd_rsp_virt->cntrs_get.cntrs.lct_rejects[0].ls;
  1840. bp->stats.port_lct_fail_cts[1] = bp->cmd_rsp_virt->cntrs_get.cntrs.lct_rejects[1].ls;
  1841. bp->stats.port_lem_reject_cts[0] = bp->cmd_rsp_virt->cntrs_get.cntrs.lem_rejects[0].ls;
  1842. bp->stats.port_lem_reject_cts[1] = bp->cmd_rsp_virt->cntrs_get.cntrs.lem_rejects[1].ls;
  1843. bp->stats.port_lem_cts[0] = bp->cmd_rsp_virt->cntrs_get.cntrs.link_errors[0].ls;
  1844. bp->stats.port_lem_cts[1] = bp->cmd_rsp_virt->cntrs_get.cntrs.link_errors[1].ls;
  1845. return (struct net_device_stats *)&bp->stats;
  1846. }
  1847. /*
  1848. * ==============================
  1849. * = dfx_ctl_set_multicast_list =
  1850. * ==============================
  1851. *
  1852. * Overview:
  1853. * Enable/Disable LLC frame promiscuous mode reception
  1854. * on the adapter and/or update multicast address table.
  1855. *
  1856. * Returns:
  1857. * None
  1858. *
  1859. * Arguments:
  1860. * dev - pointer to device information
  1861. *
  1862. * Functional Description:
  1863. * This routine follows a fairly simple algorithm for setting the
  1864. * adapter filters and CAM:
  1865. *
  1866. * if IFF_PROMISC flag is set
  1867. * enable LLC individual/group promiscuous mode
  1868. * else
  1869. * disable LLC individual/group promiscuous mode
  1870. * if number of incoming multicast addresses >
  1871. * (CAM max size - number of unicast addresses in CAM)
  1872. * enable LLC group promiscuous mode
  1873. * set driver-maintained multicast address count to zero
  1874. * else
  1875. * disable LLC group promiscuous mode
  1876. * set driver-maintained multicast address count to incoming count
  1877. * update adapter CAM
  1878. * update adapter filters
  1879. *
  1880. * Return Codes:
  1881. * None
  1882. *
  1883. * Assumptions:
  1884. * Multicast addresses are presented in canonical (LSB) format.
  1885. *
  1886. * Side Effects:
  1887. * On-board adapter CAM and filters are updated.
  1888. */
  1889. static void dfx_ctl_set_multicast_list(struct net_device *dev)
  1890. {
  1891. DFX_board_t *bp = netdev_priv(dev);
  1892. int i; /* used as index in for loop */
  1893. struct netdev_hw_addr *ha;
  1894. /* Enable LLC frame promiscuous mode, if necessary */
  1895. if (dev->flags & IFF_PROMISC)
  1896. bp->ind_group_prom = PI_FSTATE_K_PASS; /* Enable LLC ind/group prom mode */
  1897. /* Else, update multicast address table */
  1898. else
  1899. {
  1900. bp->ind_group_prom = PI_FSTATE_K_BLOCK; /* Disable LLC ind/group prom mode */
  1901. /*
  1902. * Check whether incoming multicast address count exceeds table size
  1903. *
  1904. * Note: The adapters utilize an on-board 64 entry CAM for
  1905. * supporting perfect filtering of multicast packets
  1906. * and bridge functions when adding unicast addresses.
  1907. * There is no hash function available. To support
  1908. * additional multicast addresses, the all multicast
  1909. * filter (LLC group promiscuous mode) must be enabled.
  1910. *
  1911. * The firmware reserves two CAM entries for SMT-related
  1912. * multicast addresses, which leaves 62 entries available.
  1913. * The following code ensures that we're not being asked
  1914. * to add more than 62 addresses to the CAM. If we are,
  1915. * the driver will enable the all multicast filter.
  1916. * Should the number of multicast addresses drop below
  1917. * the high water mark, the filter will be disabled and
  1918. * perfect filtering will be used.
  1919. */
  1920. if (netdev_mc_count(dev) > (PI_CMD_ADDR_FILTER_K_SIZE - bp->uc_count))
  1921. {
  1922. bp->group_prom = PI_FSTATE_K_PASS; /* Enable LLC group prom mode */
  1923. bp->mc_count = 0; /* Don't add mc addrs to CAM */
  1924. }
  1925. else
  1926. {
  1927. bp->group_prom = PI_FSTATE_K_BLOCK; /* Disable LLC group prom mode */
  1928. bp->mc_count = netdev_mc_count(dev); /* Add mc addrs to CAM */
  1929. }
  1930. /* Copy addresses to multicast address table, then update adapter CAM */
  1931. i = 0;
  1932. netdev_for_each_mc_addr(ha, dev)
  1933. memcpy(&bp->mc_table[i++ * FDDI_K_ALEN],
  1934. ha->addr, FDDI_K_ALEN);
  1935. if (dfx_ctl_update_cam(bp) != DFX_K_SUCCESS)
  1936. {
  1937. DBG_printk("%s: Could not update multicast address table!\n", dev->name);
  1938. }
  1939. else
  1940. {
  1941. DBG_printk("%s: Multicast address table updated! Added %d addresses.\n", dev->name, bp->mc_count);
  1942. }
  1943. }
  1944. /* Update adapter filters */
  1945. if (dfx_ctl_update_filters(bp) != DFX_K_SUCCESS)
  1946. {
  1947. DBG_printk("%s: Could not update adapter filters!\n", dev->name);
  1948. }
  1949. else
  1950. {
  1951. DBG_printk("%s: Adapter filters updated!\n", dev->name);
  1952. }
  1953. }
  1954. /*
  1955. * ===========================
  1956. * = dfx_ctl_set_mac_address =
  1957. * ===========================
  1958. *
  1959. * Overview:
  1960. * Add node address override (unicast address) to adapter
  1961. * CAM and update dev_addr field in device table.
  1962. *
  1963. * Returns:
  1964. * None
  1965. *
  1966. * Arguments:
  1967. * dev - pointer to device information
  1968. * addr - pointer to sockaddr structure containing unicast address to add
  1969. *
  1970. * Functional Description:
  1971. * The adapter supports node address overrides by adding one or more
  1972. * unicast addresses to the adapter CAM. This is similar to adding
  1973. * multicast addresses. In this routine we'll update the driver and
  1974. * device structures with the new address, then update the adapter CAM
  1975. * to ensure that the adapter will copy and strip frames destined and
  1976. * sourced by that address.
  1977. *
  1978. * Return Codes:
  1979. * Always returns zero.
  1980. *
  1981. * Assumptions:
  1982. * The address pointed to by addr->sa_data is a valid unicast
  1983. * address and is presented in canonical (LSB) format.
  1984. *
  1985. * Side Effects:
  1986. * On-board adapter CAM is updated. On-board adapter filters
  1987. * may be updated.
  1988. */
  1989. static int dfx_ctl_set_mac_address(struct net_device *dev, void *addr)
  1990. {
  1991. struct sockaddr *p_sockaddr = (struct sockaddr *)addr;
  1992. DFX_board_t *bp = netdev_priv(dev);
  1993. /* Copy unicast address to driver-maintained structs and update count */
  1994. memcpy(dev->dev_addr, p_sockaddr->sa_data, FDDI_K_ALEN); /* update device struct */
  1995. memcpy(&bp->uc_table[0], p_sockaddr->sa_data, FDDI_K_ALEN); /* update driver struct */
  1996. bp->uc_count = 1;
  1997. /*
  1998. * Verify we're not exceeding the CAM size by adding unicast address
  1999. *
  2000. * Note: It's possible that before entering this routine we've
  2001. * already filled the CAM with 62 multicast addresses.
  2002. * Since we need to place the node address override into
  2003. * the CAM, we have to check to see that we're not
  2004. * exceeding the CAM size. If we are, we have to enable
  2005. * the LLC group (multicast) promiscuous mode filter as
  2006. * in dfx_ctl_set_multicast_list.
  2007. */
  2008. if ((bp->uc_count + bp->mc_count) > PI_CMD_ADDR_FILTER_K_SIZE)
  2009. {
  2010. bp->group_prom = PI_FSTATE_K_PASS; /* Enable LLC group prom mode */
  2011. bp->mc_count = 0; /* Don't add mc addrs to CAM */
  2012. /* Update adapter filters */
  2013. if (dfx_ctl_update_filters(bp) != DFX_K_SUCCESS)
  2014. {
  2015. DBG_printk("%s: Could not update adapter filters!\n", dev->name);
  2016. }
  2017. else
  2018. {
  2019. DBG_printk("%s: Adapter filters updated!\n", dev->name);
  2020. }
  2021. }
  2022. /* Update adapter CAM with new unicast address */
  2023. if (dfx_ctl_update_cam(bp) != DFX_K_SUCCESS)
  2024. {
  2025. DBG_printk("%s: Could not set new MAC address!\n", dev->name);
  2026. }
  2027. else
  2028. {
  2029. DBG_printk("%s: Adapter CAM updated with new MAC address\n", dev->name);
  2030. }
  2031. return 0; /* always return zero */
  2032. }
  2033. /*
  2034. * ======================
  2035. * = dfx_ctl_update_cam =
  2036. * ======================
  2037. *
  2038. * Overview:
  2039. * Procedure to update adapter CAM (Content Addressable Memory)
  2040. * with desired unicast and multicast address entries.
  2041. *
  2042. * Returns:
  2043. * Condition code
  2044. *
  2045. * Arguments:
  2046. * bp - pointer to board information
  2047. *
  2048. * Functional Description:
  2049. * Updates adapter CAM with current contents of board structure
  2050. * unicast and multicast address tables. Since there are only 62
  2051. * free entries in CAM, this routine ensures that the command
  2052. * request buffer is not overrun.
  2053. *
  2054. * Return Codes:
  2055. * DFX_K_SUCCESS - Request succeeded
  2056. * DFX_K_FAILURE - Request failed
  2057. *
  2058. * Assumptions:
  2059. * All addresses being added (unicast and multicast) are in canonical
  2060. * order.
  2061. *
  2062. * Side Effects:
  2063. * On-board adapter CAM is updated.
  2064. */
  2065. static int dfx_ctl_update_cam(DFX_board_t *bp)
  2066. {
  2067. int i; /* used as index */
  2068. PI_LAN_ADDR *p_addr; /* pointer to CAM entry */
  2069. /*
  2070. * Fill in command request information
  2071. *
  2072. * Note: Even though both the unicast and multicast address
  2073. * table entries are stored as contiguous 6 byte entries,
  2074. * the firmware address filter set command expects each
  2075. * entry to be two longwords (8 bytes total). We must be
  2076. * careful to only copy the six bytes of each unicast and
  2077. * multicast table entry into each command entry. This
  2078. * is also why we must first clear the entire command
  2079. * request buffer.
  2080. */
  2081. memset(bp->cmd_req_virt, 0, PI_CMD_REQ_K_SIZE_MAX); /* first clear buffer */
  2082. bp->cmd_req_virt->cmd_type = PI_CMD_K_ADDR_FILTER_SET;
  2083. p_addr = &bp->cmd_req_virt->addr_filter_set.entry[0];
  2084. /* Now add unicast addresses to command request buffer, if any */
  2085. for (i=0; i < (int)bp->uc_count; i++)
  2086. {
  2087. if (i < PI_CMD_ADDR_FILTER_K_SIZE)
  2088. {
  2089. memcpy(p_addr, &bp->uc_table[i*FDDI_K_ALEN], FDDI_K_ALEN);
  2090. p_addr++; /* point to next command entry */
  2091. }
  2092. }
  2093. /* Now add multicast addresses to command request buffer, if any */
  2094. for (i=0; i < (int)bp->mc_count; i++)
  2095. {
  2096. if ((i + bp->uc_count) < PI_CMD_ADDR_FILTER_K_SIZE)
  2097. {
  2098. memcpy(p_addr, &bp->mc_table[i*FDDI_K_ALEN], FDDI_K_ALEN);
  2099. p_addr++; /* point to next command entry */
  2100. }
  2101. }
  2102. /* Issue command to update adapter CAM, then return */
  2103. if (dfx_hw_dma_cmd_req(bp) != DFX_K_SUCCESS)
  2104. return DFX_K_FAILURE;
  2105. return DFX_K_SUCCESS;
  2106. }
  2107. /*
  2108. * ==========================
  2109. * = dfx_ctl_update_filters =
  2110. * ==========================
  2111. *
  2112. * Overview:
  2113. * Procedure to update adapter filters with desired
  2114. * filter settings.
  2115. *
  2116. * Returns:
  2117. * Condition code
  2118. *
  2119. * Arguments:
  2120. * bp - pointer to board information
  2121. *
  2122. * Functional Description:
  2123. * Enables or disables filter using current filter settings.
  2124. *
  2125. * Return Codes:
  2126. * DFX_K_SUCCESS - Request succeeded.
  2127. * DFX_K_FAILURE - Request failed.
  2128. *
  2129. * Assumptions:
  2130. * We must always pass up packets destined to the broadcast
  2131. * address (FF-FF-FF-FF-FF-FF), so we'll always keep the
  2132. * broadcast filter enabled.
  2133. *
  2134. * Side Effects:
  2135. * On-board adapter filters are updated.
  2136. */
  2137. static int dfx_ctl_update_filters(DFX_board_t *bp)
  2138. {
  2139. int i = 0; /* used as index */
  2140. /* Fill in command request information */
  2141. bp->cmd_req_virt->cmd_type = PI_CMD_K_FILTERS_SET;
  2142. /* Initialize Broadcast filter - * ALWAYS ENABLED * */
  2143. bp->cmd_req_virt->filter_set.item[i].item_code = PI_ITEM_K_BROADCAST;
  2144. bp->cmd_req_virt->filter_set.item[i++].value = PI_FSTATE_K_PASS;
  2145. /* Initialize LLC Individual/Group Promiscuous filter */
  2146. bp->cmd_req_virt->filter_set.item[i].item_code = PI_ITEM_K_IND_GROUP_PROM;
  2147. bp->cmd_req_virt->filter_set.item[i++].value = bp->ind_group_prom;
  2148. /* Initialize LLC Group Promiscuous filter */
  2149. bp->cmd_req_virt->filter_set.item[i].item_code = PI_ITEM_K_GROUP_PROM;
  2150. bp->cmd_req_virt->filter_set.item[i++].value = bp->group_prom;
  2151. /* Terminate the item code list */
  2152. bp->cmd_req_virt->filter_set.item[i].item_code = PI_ITEM_K_EOL;
  2153. /* Issue command to update adapter filters, then return */
  2154. if (dfx_hw_dma_cmd_req(bp) != DFX_K_SUCCESS)
  2155. return DFX_K_FAILURE;
  2156. return DFX_K_SUCCESS;
  2157. }
  2158. /*
  2159. * ======================
  2160. * = dfx_hw_dma_cmd_req =
  2161. * ======================
  2162. *
  2163. * Overview:
  2164. * Sends PDQ DMA command to adapter firmware
  2165. *
  2166. * Returns:
  2167. * Condition code
  2168. *
  2169. * Arguments:
  2170. * bp - pointer to board information
  2171. *
  2172. * Functional Description:
  2173. * The command request and response buffers are posted to the adapter in the manner
  2174. * described in the PDQ Port Specification:
  2175. *
  2176. * 1. Command Response Buffer is posted to adapter.
  2177. * 2. Command Request Buffer is posted to adapter.
  2178. * 3. Command Request consumer index is polled until it indicates that request
  2179. * buffer has been DMA'd to adapter.
  2180. * 4. Command Response consumer index is polled until it indicates that response
  2181. * buffer has been DMA'd from adapter.
  2182. *
  2183. * This ordering ensures that a response buffer is already available for the firmware
  2184. * to use once it's done processing the request buffer.
  2185. *
  2186. * Return Codes:
  2187. * DFX_K_SUCCESS - DMA command succeeded
  2188. * DFX_K_OUTSTATE - Adapter is NOT in proper state
  2189. * DFX_K_HW_TIMEOUT - DMA command timed out
  2190. *
  2191. * Assumptions:
  2192. * Command request buffer has already been filled with desired DMA command.
  2193. *
  2194. * Side Effects:
  2195. * None
  2196. */
  2197. static int dfx_hw_dma_cmd_req(DFX_board_t *bp)
  2198. {
  2199. int status; /* adapter status */
  2200. int timeout_cnt; /* used in for loops */
  2201. /* Make sure the adapter is in a state that we can issue the DMA command in */
  2202. status = dfx_hw_adap_state_rd(bp);
  2203. if ((status == PI_STATE_K_RESET) ||
  2204. (status == PI_STATE_K_HALTED) ||
  2205. (status == PI_STATE_K_DMA_UNAVAIL) ||
  2206. (status == PI_STATE_K_UPGRADE))
  2207. return DFX_K_OUTSTATE;
  2208. /* Put response buffer on the command response queue */
  2209. bp->descr_block_virt->cmd_rsp[bp->cmd_rsp_reg.index.prod].long_0 = (u32) (PI_RCV_DESCR_M_SOP |
  2210. ((PI_CMD_RSP_K_SIZE_MAX / PI_ALIGN_K_CMD_RSP_BUFF) << PI_RCV_DESCR_V_SEG_LEN));
  2211. bp->descr_block_virt->cmd_rsp[bp->cmd_rsp_reg.index.prod].long_1 = bp->cmd_rsp_phys;
  2212. /* Bump (and wrap) the producer index and write out to register */
  2213. bp->cmd_rsp_reg.index.prod += 1;
  2214. bp->cmd_rsp_reg.index.prod &= PI_CMD_RSP_K_NUM_ENTRIES-1;
  2215. dfx_port_write_long(bp, PI_PDQ_K_REG_CMD_RSP_PROD, bp->cmd_rsp_reg.lword);
  2216. /* Put request buffer on the command request queue */
  2217. bp->descr_block_virt->cmd_req[bp->cmd_req_reg.index.prod].long_0 = (u32) (PI_XMT_DESCR_M_SOP |
  2218. PI_XMT_DESCR_M_EOP | (PI_CMD_REQ_K_SIZE_MAX << PI_XMT_DESCR_V_SEG_LEN));
  2219. bp->descr_block_virt->cmd_req[bp->cmd_req_reg.index.prod].long_1 = bp->cmd_req_phys;
  2220. /* Bump (and wrap) the producer index and write out to register */
  2221. bp->cmd_req_reg.index.prod += 1;
  2222. bp->cmd_req_reg.index.prod &= PI_CMD_REQ_K_NUM_ENTRIES-1;
  2223. dfx_port_write_long(bp, PI_PDQ_K_REG_CMD_REQ_PROD, bp->cmd_req_reg.lword);
  2224. /*
  2225. * Here we wait for the command request consumer index to be equal
  2226. * to the producer, indicating that the adapter has DMAed the request.
  2227. */
  2228. for (timeout_cnt = 20000; timeout_cnt > 0; timeout_cnt--)
  2229. {
  2230. if (bp->cmd_req_reg.index.prod == (u8)(bp->cons_block_virt->cmd_req))
  2231. break;
  2232. udelay(100); /* wait for 100 microseconds */
  2233. }
  2234. if (timeout_cnt == 0)
  2235. return DFX_K_HW_TIMEOUT;
  2236. /* Bump (and wrap) the completion index and write out to register */
  2237. bp->cmd_req_reg.index.comp += 1;
  2238. bp->cmd_req_reg.index.comp &= PI_CMD_REQ_K_NUM_ENTRIES-1;
  2239. dfx_port_write_long(bp, PI_PDQ_K_REG_CMD_REQ_PROD, bp->cmd_req_reg.lword);
  2240. /*
  2241. * Here we wait for the command response consumer index to be equal
  2242. * to the producer, indicating that the adapter has DMAed the response.
  2243. */
  2244. for (timeout_cnt = 20000; timeout_cnt > 0; timeout_cnt--)
  2245. {
  2246. if (bp->cmd_rsp_reg.index.prod == (u8)(bp->cons_block_virt->cmd_rsp))
  2247. break;
  2248. udelay(100); /* wait for 100 microseconds */
  2249. }
  2250. if (timeout_cnt == 0)
  2251. return DFX_K_HW_TIMEOUT;
  2252. /* Bump (and wrap) the completion index and write out to register */
  2253. bp->cmd_rsp_reg.index.comp += 1;
  2254. bp->cmd_rsp_reg.index.comp &= PI_CMD_RSP_K_NUM_ENTRIES-1;
  2255. dfx_port_write_long(bp, PI_PDQ_K_REG_CMD_RSP_PROD, bp->cmd_rsp_reg.lword);
  2256. return DFX_K_SUCCESS;
  2257. }
  2258. /*
  2259. * ========================
  2260. * = dfx_hw_port_ctrl_req =
  2261. * ========================
  2262. *
  2263. * Overview:
  2264. * Sends PDQ port control command to adapter firmware
  2265. *
  2266. * Returns:
  2267. * Host data register value in host_data if ptr is not NULL
  2268. *
  2269. * Arguments:
  2270. * bp - pointer to board information
  2271. * command - port control command
  2272. * data_a - port data A register value
  2273. * data_b - port data B register value
  2274. * host_data - ptr to host data register value
  2275. *
  2276. * Functional Description:
  2277. * Send generic port control command to adapter by writing
  2278. * to various PDQ port registers, then polling for completion.
  2279. *
  2280. * Return Codes:
  2281. * DFX_K_SUCCESS - port control command succeeded
  2282. * DFX_K_HW_TIMEOUT - port control command timed out
  2283. *
  2284. * Assumptions:
  2285. * None
  2286. *
  2287. * Side Effects:
  2288. * None
  2289. */
  2290. static int dfx_hw_port_ctrl_req(
  2291. DFX_board_t *bp,
  2292. PI_UINT32 command,
  2293. PI_UINT32 data_a,
  2294. PI_UINT32 data_b,
  2295. PI_UINT32 *host_data
  2296. )
  2297. {
  2298. PI_UINT32 port_cmd; /* Port Control command register value */
  2299. int timeout_cnt; /* used in for loops */
  2300. /* Set Command Error bit in command longword */
  2301. port_cmd = (PI_UINT32) (command | PI_PCTRL_M_CMD_ERROR);
  2302. /* Issue port command to the adapter */
  2303. dfx_port_write_long(bp, PI_PDQ_K_REG_PORT_DATA_A, data_a);
  2304. dfx_port_write_long(bp, PI_PDQ_K_REG_PORT_DATA_B, data_b);
  2305. dfx_port_write_long(bp, PI_PDQ_K_REG_PORT_CTRL, port_cmd);
  2306. /* Now wait for command to complete */
  2307. if (command == PI_PCTRL_M_BLAST_FLASH)
  2308. timeout_cnt = 600000; /* set command timeout count to 60 seconds */
  2309. else
  2310. timeout_cnt = 20000; /* set command timeout count to 2 seconds */
  2311. for (; timeout_cnt > 0; timeout_cnt--)
  2312. {
  2313. dfx_port_read_long(bp, PI_PDQ_K_REG_PORT_CTRL, &port_cmd);
  2314. if (!(port_cmd & PI_PCTRL_M_CMD_ERROR))
  2315. break;
  2316. udelay(100); /* wait for 100 microseconds */
  2317. }
  2318. if (timeout_cnt == 0)
  2319. return DFX_K_HW_TIMEOUT;
  2320. /*
  2321. * If the address of host_data is non-zero, assume caller has supplied a
  2322. * non NULL pointer, and return the contents of the HOST_DATA register in
  2323. * it.
  2324. */
  2325. if (host_data != NULL)
  2326. dfx_port_read_long(bp, PI_PDQ_K_REG_HOST_DATA, host_data);
  2327. return DFX_K_SUCCESS;
  2328. }
  2329. /*
  2330. * =====================
  2331. * = dfx_hw_adap_reset =
  2332. * =====================
  2333. *
  2334. * Overview:
  2335. * Resets adapter
  2336. *
  2337. * Returns:
  2338. * None
  2339. *
  2340. * Arguments:
  2341. * bp - pointer to board information
  2342. * type - type of reset to perform
  2343. *
  2344. * Functional Description:
  2345. * Issue soft reset to adapter by writing to PDQ Port Reset
  2346. * register. Use incoming reset type to tell adapter what
  2347. * kind of reset operation to perform.
  2348. *
  2349. * Return Codes:
  2350. * None
  2351. *
  2352. * Assumptions:
  2353. * This routine merely issues a soft reset to the adapter.
  2354. * It is expected that after this routine returns, the caller
  2355. * will appropriately poll the Port Status register for the
  2356. * adapter to enter the proper state.
  2357. *
  2358. * Side Effects:
  2359. * Internal adapter registers are cleared.
  2360. */
  2361. static void dfx_hw_adap_reset(
  2362. DFX_board_t *bp,
  2363. PI_UINT32 type
  2364. )
  2365. {
  2366. /* Set Reset type and assert reset */
  2367. dfx_port_write_long(bp, PI_PDQ_K_REG_PORT_DATA_A, type); /* tell adapter type of reset */
  2368. dfx_port_write_long(bp, PI_PDQ_K_REG_PORT_RESET, PI_RESET_M_ASSERT_RESET);
  2369. /* Wait for at least 1 Microsecond according to the spec. We wait 20 just to be safe */
  2370. udelay(20);
  2371. /* Deassert reset */
  2372. dfx_port_write_long(bp, PI_PDQ_K_REG_PORT_RESET, 0);
  2373. }
  2374. /*
  2375. * ========================
  2376. * = dfx_hw_adap_state_rd =
  2377. * ========================
  2378. *
  2379. * Overview:
  2380. * Returns current adapter state
  2381. *
  2382. * Returns:
  2383. * Adapter state per PDQ Port Specification
  2384. *
  2385. * Arguments:
  2386. * bp - pointer to board information
  2387. *
  2388. * Functional Description:
  2389. * Reads PDQ Port Status register and returns adapter state.
  2390. *
  2391. * Return Codes:
  2392. * None
  2393. *
  2394. * Assumptions:
  2395. * None
  2396. *
  2397. * Side Effects:
  2398. * None
  2399. */
  2400. static int dfx_hw_adap_state_rd(DFX_board_t *bp)
  2401. {
  2402. PI_UINT32 port_status; /* Port Status register value */
  2403. dfx_port_read_long(bp, PI_PDQ_K_REG_PORT_STATUS, &port_status);
  2404. return (port_status & PI_PSTATUS_M_STATE) >> PI_PSTATUS_V_STATE;
  2405. }
  2406. /*
  2407. * =====================
  2408. * = dfx_hw_dma_uninit =
  2409. * =====================
  2410. *
  2411. * Overview:
  2412. * Brings adapter to DMA_UNAVAILABLE state
  2413. *
  2414. * Returns:
  2415. * Condition code
  2416. *
  2417. * Arguments:
  2418. * bp - pointer to board information
  2419. * type - type of reset to perform
  2420. *
  2421. * Functional Description:
  2422. * Bring adapter to DMA_UNAVAILABLE state by performing the following:
  2423. * 1. Set reset type bit in Port Data A Register then reset adapter.
  2424. * 2. Check that adapter is in DMA_UNAVAILABLE state.
  2425. *
  2426. * Return Codes:
  2427. * DFX_K_SUCCESS - adapter is in DMA_UNAVAILABLE state
  2428. * DFX_K_HW_TIMEOUT - adapter did not reset properly
  2429. *
  2430. * Assumptions:
  2431. * None
  2432. *
  2433. * Side Effects:
  2434. * Internal adapter registers are cleared.
  2435. */
  2436. static int dfx_hw_dma_uninit(DFX_board_t *bp, PI_UINT32 type)
  2437. {
  2438. int timeout_cnt; /* used in for loops */
  2439. /* Set reset type bit and reset adapter */
  2440. dfx_hw_adap_reset(bp, type);
  2441. /* Now wait for adapter to enter DMA_UNAVAILABLE state */
  2442. for (timeout_cnt = 100000; timeout_cnt > 0; timeout_cnt--)
  2443. {
  2444. if (dfx_hw_adap_state_rd(bp) == PI_STATE_K_DMA_UNAVAIL)
  2445. break;
  2446. udelay(100); /* wait for 100 microseconds */
  2447. }
  2448. if (timeout_cnt == 0)
  2449. return DFX_K_HW_TIMEOUT;
  2450. return DFX_K_SUCCESS;
  2451. }
  2452. /*
  2453. * Align an sk_buff to a boundary power of 2
  2454. *
  2455. */
  2456. #ifdef DYNAMIC_BUFFERS
  2457. static void my_skb_align(struct sk_buff *skb, int n)
  2458. {
  2459. unsigned long x = (unsigned long)skb->data;
  2460. unsigned long v;
  2461. v = ALIGN(x, n); /* Where we want to be */
  2462. skb_reserve(skb, v - x);
  2463. }
  2464. #endif
  2465. /*
  2466. * ================
  2467. * = dfx_rcv_init =
  2468. * ================
  2469. *
  2470. * Overview:
  2471. * Produces buffers to adapter LLC Host receive descriptor block
  2472. *
  2473. * Returns:
  2474. * None
  2475. *
  2476. * Arguments:
  2477. * bp - pointer to board information
  2478. * get_buffers - non-zero if buffers to be allocated
  2479. *
  2480. * Functional Description:
  2481. * This routine can be called during dfx_adap_init() or during an adapter
  2482. * reset. It initializes the descriptor block and produces all allocated
  2483. * LLC Host queue receive buffers.
  2484. *
  2485. * Return Codes:
  2486. * Return 0 on success or -ENOMEM if buffer allocation failed (when using
  2487. * dynamic buffer allocation). If the buffer allocation failed, the
  2488. * already allocated buffers will not be released and the caller should do
  2489. * this.
  2490. *
  2491. * Assumptions:
  2492. * The PDQ has been reset and the adapter and driver maintained Type 2
  2493. * register indices are cleared.
  2494. *
  2495. * Side Effects:
  2496. * Receive buffers are posted to the adapter LLC queue and the adapter
  2497. * is notified.
  2498. */
  2499. static int dfx_rcv_init(DFX_board_t *bp, int get_buffers)
  2500. {
  2501. int i, j; /* used in for loop */
  2502. /*
  2503. * Since each receive buffer is a single fragment of same length, initialize
  2504. * first longword in each receive descriptor for entire LLC Host descriptor
  2505. * block. Also initialize second longword in each receive descriptor with
  2506. * physical address of receive buffer. We'll always allocate receive
  2507. * buffers in powers of 2 so that we can easily fill the 256 entry descriptor
  2508. * block and produce new receive buffers by simply updating the receive
  2509. * producer index.
  2510. *
  2511. * Assumptions:
  2512. * To support all shipping versions of PDQ, the receive buffer size
  2513. * must be mod 128 in length and the physical address must be 128 byte
  2514. * aligned. In other words, bits 0-6 of the length and address must
  2515. * be zero for the following descriptor field entries to be correct on
  2516. * all PDQ-based boards. We guaranteed both requirements during
  2517. * driver initialization when we allocated memory for the receive buffers.
  2518. */
  2519. if (get_buffers) {
  2520. #ifdef DYNAMIC_BUFFERS
  2521. for (i = 0; i < (int)(bp->rcv_bufs_to_post); i++)
  2522. for (j = 0; (i + j) < (int)PI_RCV_DATA_K_NUM_ENTRIES; j += bp->rcv_bufs_to_post)
  2523. {
  2524. struct sk_buff *newskb;
  2525. dma_addr_t dma_addr;
  2526. newskb = __netdev_alloc_skb(bp->dev, NEW_SKB_SIZE,
  2527. GFP_NOIO);
  2528. if (!newskb)
  2529. return -ENOMEM;
  2530. /*
  2531. * align to 128 bytes for compatibility with
  2532. * the old EISA boards.
  2533. */
  2534. my_skb_align(newskb, 128);
  2535. dma_addr = dma_map_single(bp->bus_dev,
  2536. newskb->data,
  2537. PI_RCV_DATA_K_SIZE_MAX,
  2538. DMA_FROM_DEVICE);
  2539. if (dma_mapping_error(bp->bus_dev, dma_addr)) {
  2540. dev_kfree_skb(newskb);
  2541. return -ENOMEM;
  2542. }
  2543. bp->descr_block_virt->rcv_data[i + j].long_0 =
  2544. (u32)(PI_RCV_DESCR_M_SOP |
  2545. ((PI_RCV_DATA_K_SIZE_MAX /
  2546. PI_ALIGN_K_RCV_DATA_BUFF) <<
  2547. PI_RCV_DESCR_V_SEG_LEN));
  2548. bp->descr_block_virt->rcv_data[i + j].long_1 =
  2549. (u32)dma_addr;
  2550. /*
  2551. * p_rcv_buff_va is only used inside the
  2552. * kernel so we put the skb pointer here.
  2553. */
  2554. bp->p_rcv_buff_va[i+j] = (char *) newskb;
  2555. }
  2556. #else
  2557. for (i=0; i < (int)(bp->rcv_bufs_to_post); i++)
  2558. for (j=0; (i + j) < (int)PI_RCV_DATA_K_NUM_ENTRIES; j += bp->rcv_bufs_to_post)
  2559. {
  2560. bp->descr_block_virt->rcv_data[i+j].long_0 = (u32) (PI_RCV_DESCR_M_SOP |
  2561. ((PI_RCV_DATA_K_SIZE_MAX / PI_ALIGN_K_RCV_DATA_BUFF) << PI_RCV_DESCR_V_SEG_LEN));
  2562. bp->descr_block_virt->rcv_data[i+j].long_1 = (u32) (bp->rcv_block_phys + (i * PI_RCV_DATA_K_SIZE_MAX));
  2563. bp->p_rcv_buff_va[i+j] = (bp->rcv_block_virt + (i * PI_RCV_DATA_K_SIZE_MAX));
  2564. }
  2565. #endif
  2566. }
  2567. /* Update receive producer and Type 2 register */
  2568. bp->rcv_xmt_reg.index.rcv_prod = bp->rcv_bufs_to_post;
  2569. dfx_port_write_long(bp, PI_PDQ_K_REG_TYPE_2_PROD, bp->rcv_xmt_reg.lword);
  2570. return 0;
  2571. }
  2572. /*
  2573. * =========================
  2574. * = dfx_rcv_queue_process =
  2575. * =========================
  2576. *
  2577. * Overview:
  2578. * Process received LLC frames.
  2579. *
  2580. * Returns:
  2581. * None
  2582. *
  2583. * Arguments:
  2584. * bp - pointer to board information
  2585. *
  2586. * Functional Description:
  2587. * Received LLC frames are processed until there are no more consumed frames.
  2588. * Once all frames are processed, the receive buffers are returned to the
  2589. * adapter. Note that this algorithm fixes the length of time that can be spent
  2590. * in this routine, because there are a fixed number of receive buffers to
  2591. * process and buffers are not produced until this routine exits and returns
  2592. * to the ISR.
  2593. *
  2594. * Return Codes:
  2595. * None
  2596. *
  2597. * Assumptions:
  2598. * None
  2599. *
  2600. * Side Effects:
  2601. * None
  2602. */
  2603. static void dfx_rcv_queue_process(
  2604. DFX_board_t *bp
  2605. )
  2606. {
  2607. PI_TYPE_2_CONSUMER *p_type_2_cons; /* ptr to rcv/xmt consumer block register */
  2608. char *p_buff; /* ptr to start of packet receive buffer (FMC descriptor) */
  2609. u32 descr, pkt_len; /* FMC descriptor field and packet length */
  2610. struct sk_buff *skb = NULL; /* pointer to a sk_buff to hold incoming packet data */
  2611. /* Service all consumed LLC receive frames */
  2612. p_type_2_cons = (PI_TYPE_2_CONSUMER *)(&bp->cons_block_virt->xmt_rcv_data);
  2613. while (bp->rcv_xmt_reg.index.rcv_comp != p_type_2_cons->index.rcv_cons)
  2614. {
  2615. /* Process any errors */
  2616. dma_addr_t dma_addr;
  2617. int entry;
  2618. entry = bp->rcv_xmt_reg.index.rcv_comp;
  2619. #ifdef DYNAMIC_BUFFERS
  2620. p_buff = (char *) (((struct sk_buff *)bp->p_rcv_buff_va[entry])->data);
  2621. #else
  2622. p_buff = bp->p_rcv_buff_va[entry];
  2623. #endif
  2624. dma_addr = bp->descr_block_virt->rcv_data[entry].long_1;
  2625. dma_sync_single_for_cpu(bp->bus_dev,
  2626. dma_addr + RCV_BUFF_K_DESCR,
  2627. sizeof(u32),
  2628. DMA_FROM_DEVICE);
  2629. memcpy(&descr, p_buff + RCV_BUFF_K_DESCR, sizeof(u32));
  2630. if (descr & PI_FMC_DESCR_M_RCC_FLUSH)
  2631. {
  2632. if (descr & PI_FMC_DESCR_M_RCC_CRC)
  2633. bp->rcv_crc_errors++;
  2634. else
  2635. bp->rcv_frame_status_errors++;
  2636. }
  2637. else
  2638. {
  2639. int rx_in_place = 0;
  2640. /* The frame was received without errors - verify packet length */
  2641. pkt_len = (u32)((descr & PI_FMC_DESCR_M_LEN) >> PI_FMC_DESCR_V_LEN);
  2642. pkt_len -= 4; /* subtract 4 byte CRC */
  2643. if (!IN_RANGE(pkt_len, FDDI_K_LLC_ZLEN, FDDI_K_LLC_LEN))
  2644. bp->rcv_length_errors++;
  2645. else{
  2646. #ifdef DYNAMIC_BUFFERS
  2647. struct sk_buff *newskb = NULL;
  2648. if (pkt_len > SKBUFF_RX_COPYBREAK) {
  2649. dma_addr_t new_dma_addr;
  2650. newskb = netdev_alloc_skb(bp->dev,
  2651. NEW_SKB_SIZE);
  2652. if (newskb){
  2653. my_skb_align(newskb, 128);
  2654. new_dma_addr = dma_map_single(
  2655. bp->bus_dev,
  2656. newskb->data,
  2657. PI_RCV_DATA_K_SIZE_MAX,
  2658. DMA_FROM_DEVICE);
  2659. if (dma_mapping_error(
  2660. bp->bus_dev,
  2661. new_dma_addr)) {
  2662. dev_kfree_skb(newskb);
  2663. newskb = NULL;
  2664. }
  2665. }
  2666. if (newskb) {
  2667. rx_in_place = 1;
  2668. skb = (struct sk_buff *)bp->p_rcv_buff_va[entry];
  2669. dma_unmap_single(bp->bus_dev,
  2670. dma_addr,
  2671. PI_RCV_DATA_K_SIZE_MAX,
  2672. DMA_FROM_DEVICE);
  2673. skb_reserve(skb, RCV_BUFF_K_PADDING);
  2674. bp->p_rcv_buff_va[entry] = (char *)newskb;
  2675. bp->descr_block_virt->rcv_data[entry].long_1 = (u32)new_dma_addr;
  2676. }
  2677. }
  2678. if (!newskb)
  2679. #endif
  2680. /* Alloc new buffer to pass up,
  2681. * add room for PRH. */
  2682. skb = netdev_alloc_skb(bp->dev,
  2683. pkt_len + 3);
  2684. if (skb == NULL)
  2685. {
  2686. printk("%s: Could not allocate receive buffer. Dropping packet.\n", bp->dev->name);
  2687. bp->rcv_discards++;
  2688. break;
  2689. }
  2690. else {
  2691. if (!rx_in_place) {
  2692. /* Receive buffer allocated, pass receive packet up */
  2693. dma_sync_single_for_cpu(
  2694. bp->bus_dev,
  2695. dma_addr +
  2696. RCV_BUFF_K_PADDING,
  2697. pkt_len + 3,
  2698. DMA_FROM_DEVICE);
  2699. skb_copy_to_linear_data(skb,
  2700. p_buff + RCV_BUFF_K_PADDING,
  2701. pkt_len + 3);
  2702. }
  2703. skb_reserve(skb,3); /* adjust data field so that it points to FC byte */
  2704. skb_put(skb, pkt_len); /* pass up packet length, NOT including CRC */
  2705. skb->protocol = fddi_type_trans(skb, bp->dev);
  2706. bp->rcv_total_bytes += skb->len;
  2707. netif_rx(skb);
  2708. /* Update the rcv counters */
  2709. bp->rcv_total_frames++;
  2710. if (*(p_buff + RCV_BUFF_K_DA) & 0x01)
  2711. bp->rcv_multicast_frames++;
  2712. }
  2713. }
  2714. }
  2715. /*
  2716. * Advance the producer (for recycling) and advance the completion
  2717. * (for servicing received frames). Note that it is okay to
  2718. * advance the producer without checking that it passes the
  2719. * completion index because they are both advanced at the same
  2720. * rate.
  2721. */
  2722. bp->rcv_xmt_reg.index.rcv_prod += 1;
  2723. bp->rcv_xmt_reg.index.rcv_comp += 1;
  2724. }
  2725. }
  2726. /*
  2727. * =====================
  2728. * = dfx_xmt_queue_pkt =
  2729. * =====================
  2730. *
  2731. * Overview:
  2732. * Queues packets for transmission
  2733. *
  2734. * Returns:
  2735. * Condition code
  2736. *
  2737. * Arguments:
  2738. * skb - pointer to sk_buff to queue for transmission
  2739. * dev - pointer to device information
  2740. *
  2741. * Functional Description:
  2742. * Here we assume that an incoming skb transmit request
  2743. * is contained in a single physically contiguous buffer
  2744. * in which the virtual address of the start of packet
  2745. * (skb->data) can be converted to a physical address
  2746. * by using pci_map_single().
  2747. *
  2748. * Since the adapter architecture requires a three byte
  2749. * packet request header to prepend the start of packet,
  2750. * we'll write the three byte field immediately prior to
  2751. * the FC byte. This assumption is valid because we've
  2752. * ensured that dev->hard_header_len includes three pad
  2753. * bytes. By posting a single fragment to the adapter,
  2754. * we'll reduce the number of descriptor fetches and
  2755. * bus traffic needed to send the request.
  2756. *
  2757. * Also, we can't free the skb until after it's been DMA'd
  2758. * out by the adapter, so we'll queue it in the driver and
  2759. * return it in dfx_xmt_done.
  2760. *
  2761. * Return Codes:
  2762. * 0 - driver queued packet, link is unavailable, or skbuff was bad
  2763. * 1 - caller should requeue the sk_buff for later transmission
  2764. *
  2765. * Assumptions:
  2766. * First and foremost, we assume the incoming skb pointer
  2767. * is NOT NULL and is pointing to a valid sk_buff structure.
  2768. *
  2769. * The outgoing packet is complete, starting with the
  2770. * frame control byte including the last byte of data,
  2771. * but NOT including the 4 byte CRC. We'll let the
  2772. * adapter hardware generate and append the CRC.
  2773. *
  2774. * The entire packet is stored in one physically
  2775. * contiguous buffer which is not cached and whose
  2776. * 32-bit physical address can be determined.
  2777. *
  2778. * It's vital that this routine is NOT reentered for the
  2779. * same board and that the OS is not in another section of
  2780. * code (eg. dfx_int_common) for the same board on a
  2781. * different thread.
  2782. *
  2783. * Side Effects:
  2784. * None
  2785. */
  2786. static netdev_tx_t dfx_xmt_queue_pkt(struct sk_buff *skb,
  2787. struct net_device *dev)
  2788. {
  2789. DFX_board_t *bp = netdev_priv(dev);
  2790. u8 prod; /* local transmit producer index */
  2791. PI_XMT_DESCR *p_xmt_descr; /* ptr to transmit descriptor block entry */
  2792. XMT_DRIVER_DESCR *p_xmt_drv_descr; /* ptr to transmit driver descriptor */
  2793. dma_addr_t dma_addr;
  2794. unsigned long flags;
  2795. netif_stop_queue(dev);
  2796. /*
  2797. * Verify that incoming transmit request is OK
  2798. *
  2799. * Note: The packet size check is consistent with other
  2800. * Linux device drivers, although the correct packet
  2801. * size should be verified before calling the
  2802. * transmit routine.
  2803. */
  2804. if (!IN_RANGE(skb->len, FDDI_K_LLC_ZLEN, FDDI_K_LLC_LEN))
  2805. {
  2806. printk("%s: Invalid packet length - %u bytes\n",
  2807. dev->name, skb->len);
  2808. bp->xmt_length_errors++; /* bump error counter */
  2809. netif_wake_queue(dev);
  2810. dev_kfree_skb(skb);
  2811. return NETDEV_TX_OK; /* return "success" */
  2812. }
  2813. /*
  2814. * See if adapter link is available, if not, free buffer
  2815. *
  2816. * Note: If the link isn't available, free buffer and return 0
  2817. * rather than tell the upper layer to requeue the packet.
  2818. * The methodology here is that by the time the link
  2819. * becomes available, the packet to be sent will be
  2820. * fairly stale. By simply dropping the packet, the
  2821. * higher layer protocols will eventually time out
  2822. * waiting for response packets which it won't receive.
  2823. */
  2824. if (bp->link_available == PI_K_FALSE)
  2825. {
  2826. if (dfx_hw_adap_state_rd(bp) == PI_STATE_K_LINK_AVAIL) /* is link really available? */
  2827. bp->link_available = PI_K_TRUE; /* if so, set flag and continue */
  2828. else
  2829. {
  2830. bp->xmt_discards++; /* bump error counter */
  2831. dev_kfree_skb(skb); /* free sk_buff now */
  2832. netif_wake_queue(dev);
  2833. return NETDEV_TX_OK; /* return "success" */
  2834. }
  2835. }
  2836. /* Write the three PRH bytes immediately before the FC byte */
  2837. skb_push(skb, 3);
  2838. skb->data[0] = DFX_PRH0_BYTE; /* these byte values are defined */
  2839. skb->data[1] = DFX_PRH1_BYTE; /* in the Motorola FDDI MAC chip */
  2840. skb->data[2] = DFX_PRH2_BYTE; /* specification */
  2841. dma_addr = dma_map_single(bp->bus_dev, skb->data, skb->len,
  2842. DMA_TO_DEVICE);
  2843. if (dma_mapping_error(bp->bus_dev, dma_addr)) {
  2844. skb_pull(skb, 3);
  2845. return NETDEV_TX_BUSY;
  2846. }
  2847. spin_lock_irqsave(&bp->lock, flags);
  2848. /* Get the current producer and the next free xmt data descriptor */
  2849. prod = bp->rcv_xmt_reg.index.xmt_prod;
  2850. p_xmt_descr = &(bp->descr_block_virt->xmt_data[prod]);
  2851. /*
  2852. * Get pointer to auxiliary queue entry to contain information
  2853. * for this packet.
  2854. *
  2855. * Note: The current xmt producer index will become the
  2856. * current xmt completion index when we complete this
  2857. * packet later on. So, we'll get the pointer to the
  2858. * next auxiliary queue entry now before we bump the
  2859. * producer index.
  2860. */
  2861. p_xmt_drv_descr = &(bp->xmt_drv_descr_blk[prod++]); /* also bump producer index */
  2862. /*
  2863. * Write the descriptor with buffer info and bump producer
  2864. *
  2865. * Note: Since we need to start DMA from the packet request
  2866. * header, we'll add 3 bytes to the DMA buffer length,
  2867. * and we'll determine the physical address of the
  2868. * buffer from the PRH, not skb->data.
  2869. *
  2870. * Assumptions:
  2871. * 1. Packet starts with the frame control (FC) byte
  2872. * at skb->data.
  2873. * 2. The 4-byte CRC is not appended to the buffer or
  2874. * included in the length.
  2875. * 3. Packet length (skb->len) is from FC to end of
  2876. * data, inclusive.
  2877. * 4. The packet length does not exceed the maximum
  2878. * FDDI LLC frame length of 4491 bytes.
  2879. * 5. The entire packet is contained in a physically
  2880. * contiguous, non-cached, locked memory space
  2881. * comprised of a single buffer pointed to by
  2882. * skb->data.
  2883. * 6. The physical address of the start of packet
  2884. * can be determined from the virtual address
  2885. * by using pci_map_single() and is only 32-bits
  2886. * wide.
  2887. */
  2888. p_xmt_descr->long_0 = (u32) (PI_XMT_DESCR_M_SOP | PI_XMT_DESCR_M_EOP | ((skb->len) << PI_XMT_DESCR_V_SEG_LEN));
  2889. p_xmt_descr->long_1 = (u32)dma_addr;
  2890. /*
  2891. * Verify that descriptor is actually available
  2892. *
  2893. * Note: If descriptor isn't available, return 1 which tells
  2894. * the upper layer to requeue the packet for later
  2895. * transmission.
  2896. *
  2897. * We need to ensure that the producer never reaches the
  2898. * completion, except to indicate that the queue is empty.
  2899. */
  2900. if (prod == bp->rcv_xmt_reg.index.xmt_comp)
  2901. {
  2902. skb_pull(skb,3);
  2903. spin_unlock_irqrestore(&bp->lock, flags);
  2904. return NETDEV_TX_BUSY; /* requeue packet for later */
  2905. }
  2906. /*
  2907. * Save info for this packet for xmt done indication routine
  2908. *
  2909. * Normally, we'd save the producer index in the p_xmt_drv_descr
  2910. * structure so that we'd have it handy when we complete this
  2911. * packet later (in dfx_xmt_done). However, since the current
  2912. * transmit architecture guarantees a single fragment for the
  2913. * entire packet, we can simply bump the completion index by
  2914. * one (1) for each completed packet.
  2915. *
  2916. * Note: If this assumption changes and we're presented with
  2917. * an inconsistent number of transmit fragments for packet
  2918. * data, we'll need to modify this code to save the current
  2919. * transmit producer index.
  2920. */
  2921. p_xmt_drv_descr->p_skb = skb;
  2922. /* Update Type 2 register */
  2923. bp->rcv_xmt_reg.index.xmt_prod = prod;
  2924. dfx_port_write_long(bp, PI_PDQ_K_REG_TYPE_2_PROD, bp->rcv_xmt_reg.lword);
  2925. spin_unlock_irqrestore(&bp->lock, flags);
  2926. netif_wake_queue(dev);
  2927. return NETDEV_TX_OK; /* packet queued to adapter */
  2928. }
  2929. /*
  2930. * ================
  2931. * = dfx_xmt_done =
  2932. * ================
  2933. *
  2934. * Overview:
  2935. * Processes all frames that have been transmitted.
  2936. *
  2937. * Returns:
  2938. * None
  2939. *
  2940. * Arguments:
  2941. * bp - pointer to board information
  2942. *
  2943. * Functional Description:
  2944. * For all consumed transmit descriptors that have not
  2945. * yet been completed, we'll free the skb we were holding
  2946. * onto using dev_kfree_skb and bump the appropriate
  2947. * counters.
  2948. *
  2949. * Return Codes:
  2950. * None
  2951. *
  2952. * Assumptions:
  2953. * The Type 2 register is not updated in this routine. It is
  2954. * assumed that it will be updated in the ISR when dfx_xmt_done
  2955. * returns.
  2956. *
  2957. * Side Effects:
  2958. * None
  2959. */
  2960. static int dfx_xmt_done(DFX_board_t *bp)
  2961. {
  2962. XMT_DRIVER_DESCR *p_xmt_drv_descr; /* ptr to transmit driver descriptor */
  2963. PI_TYPE_2_CONSUMER *p_type_2_cons; /* ptr to rcv/xmt consumer block register */
  2964. u8 comp; /* local transmit completion index */
  2965. int freed = 0; /* buffers freed */
  2966. /* Service all consumed transmit frames */
  2967. p_type_2_cons = (PI_TYPE_2_CONSUMER *)(&bp->cons_block_virt->xmt_rcv_data);
  2968. while (bp->rcv_xmt_reg.index.xmt_comp != p_type_2_cons->index.xmt_cons)
  2969. {
  2970. /* Get pointer to the transmit driver descriptor block information */
  2971. p_xmt_drv_descr = &(bp->xmt_drv_descr_blk[bp->rcv_xmt_reg.index.xmt_comp]);
  2972. /* Increment transmit counters */
  2973. bp->xmt_total_frames++;
  2974. bp->xmt_total_bytes += p_xmt_drv_descr->p_skb->len;
  2975. /* Return skb to operating system */
  2976. comp = bp->rcv_xmt_reg.index.xmt_comp;
  2977. dma_unmap_single(bp->bus_dev,
  2978. bp->descr_block_virt->xmt_data[comp].long_1,
  2979. p_xmt_drv_descr->p_skb->len,
  2980. DMA_TO_DEVICE);
  2981. dev_kfree_skb_irq(p_xmt_drv_descr->p_skb);
  2982. /*
  2983. * Move to start of next packet by updating completion index
  2984. *
  2985. * Here we assume that a transmit packet request is always
  2986. * serviced by posting one fragment. We can therefore
  2987. * simplify the completion code by incrementing the
  2988. * completion index by one. This code will need to be
  2989. * modified if this assumption changes. See comments
  2990. * in dfx_xmt_queue_pkt for more details.
  2991. */
  2992. bp->rcv_xmt_reg.index.xmt_comp += 1;
  2993. freed++;
  2994. }
  2995. return freed;
  2996. }
  2997. /*
  2998. * =================
  2999. * = dfx_rcv_flush =
  3000. * =================
  3001. *
  3002. * Overview:
  3003. * Remove all skb's in the receive ring.
  3004. *
  3005. * Returns:
  3006. * None
  3007. *
  3008. * Arguments:
  3009. * bp - pointer to board information
  3010. *
  3011. * Functional Description:
  3012. * Free's all the dynamically allocated skb's that are
  3013. * currently attached to the device receive ring. This
  3014. * function is typically only used when the device is
  3015. * initialized or reinitialized.
  3016. *
  3017. * Return Codes:
  3018. * None
  3019. *
  3020. * Side Effects:
  3021. * None
  3022. */
  3023. #ifdef DYNAMIC_BUFFERS
  3024. static void dfx_rcv_flush( DFX_board_t *bp )
  3025. {
  3026. int i, j;
  3027. for (i = 0; i < (int)(bp->rcv_bufs_to_post); i++)
  3028. for (j = 0; (i + j) < (int)PI_RCV_DATA_K_NUM_ENTRIES; j += bp->rcv_bufs_to_post)
  3029. {
  3030. struct sk_buff *skb;
  3031. skb = (struct sk_buff *)bp->p_rcv_buff_va[i+j];
  3032. if (skb) {
  3033. dma_unmap_single(bp->bus_dev,
  3034. bp->descr_block_virt->rcv_data[i+j].long_1,
  3035. PI_RCV_DATA_K_SIZE_MAX,
  3036. DMA_FROM_DEVICE);
  3037. dev_kfree_skb(skb);
  3038. }
  3039. bp->p_rcv_buff_va[i+j] = NULL;
  3040. }
  3041. }
  3042. #endif /* DYNAMIC_BUFFERS */
  3043. /*
  3044. * =================
  3045. * = dfx_xmt_flush =
  3046. * =================
  3047. *
  3048. * Overview:
  3049. * Processes all frames whether they've been transmitted
  3050. * or not.
  3051. *
  3052. * Returns:
  3053. * None
  3054. *
  3055. * Arguments:
  3056. * bp - pointer to board information
  3057. *
  3058. * Functional Description:
  3059. * For all produced transmit descriptors that have not
  3060. * yet been completed, we'll free the skb we were holding
  3061. * onto using dev_kfree_skb and bump the appropriate
  3062. * counters. Of course, it's possible that some of
  3063. * these transmit requests actually did go out, but we
  3064. * won't make that distinction here. Finally, we'll
  3065. * update the consumer index to match the producer.
  3066. *
  3067. * Return Codes:
  3068. * None
  3069. *
  3070. * Assumptions:
  3071. * This routine does NOT update the Type 2 register. It
  3072. * is assumed that this routine is being called during a
  3073. * transmit flush interrupt, or a shutdown or close routine.
  3074. *
  3075. * Side Effects:
  3076. * None
  3077. */
  3078. static void dfx_xmt_flush( DFX_board_t *bp )
  3079. {
  3080. u32 prod_cons; /* rcv/xmt consumer block longword */
  3081. XMT_DRIVER_DESCR *p_xmt_drv_descr; /* ptr to transmit driver descriptor */
  3082. u8 comp; /* local transmit completion index */
  3083. /* Flush all outstanding transmit frames */
  3084. while (bp->rcv_xmt_reg.index.xmt_comp != bp->rcv_xmt_reg.index.xmt_prod)
  3085. {
  3086. /* Get pointer to the transmit driver descriptor block information */
  3087. p_xmt_drv_descr = &(bp->xmt_drv_descr_blk[bp->rcv_xmt_reg.index.xmt_comp]);
  3088. /* Return skb to operating system */
  3089. comp = bp->rcv_xmt_reg.index.xmt_comp;
  3090. dma_unmap_single(bp->bus_dev,
  3091. bp->descr_block_virt->xmt_data[comp].long_1,
  3092. p_xmt_drv_descr->p_skb->len,
  3093. DMA_TO_DEVICE);
  3094. dev_kfree_skb(p_xmt_drv_descr->p_skb);
  3095. /* Increment transmit error counter */
  3096. bp->xmt_discards++;
  3097. /*
  3098. * Move to start of next packet by updating completion index
  3099. *
  3100. * Here we assume that a transmit packet request is always
  3101. * serviced by posting one fragment. We can therefore
  3102. * simplify the completion code by incrementing the
  3103. * completion index by one. This code will need to be
  3104. * modified if this assumption changes. See comments
  3105. * in dfx_xmt_queue_pkt for more details.
  3106. */
  3107. bp->rcv_xmt_reg.index.xmt_comp += 1;
  3108. }
  3109. /* Update the transmit consumer index in the consumer block */
  3110. prod_cons = (u32)(bp->cons_block_virt->xmt_rcv_data & ~PI_CONS_M_XMT_INDEX);
  3111. prod_cons |= (u32)(bp->rcv_xmt_reg.index.xmt_prod << PI_CONS_V_XMT_INDEX);
  3112. bp->cons_block_virt->xmt_rcv_data = prod_cons;
  3113. }
  3114. /*
  3115. * ==================
  3116. * = dfx_unregister =
  3117. * ==================
  3118. *
  3119. * Overview:
  3120. * Shuts down an FDDI controller
  3121. *
  3122. * Returns:
  3123. * Condition code
  3124. *
  3125. * Arguments:
  3126. * bdev - pointer to device information
  3127. *
  3128. * Functional Description:
  3129. *
  3130. * Return Codes:
  3131. * None
  3132. *
  3133. * Assumptions:
  3134. * It compiles so it should work :-( (PCI cards do :-)
  3135. *
  3136. * Side Effects:
  3137. * Device structures for FDDI adapters (fddi0, fddi1, etc) are
  3138. * freed.
  3139. */
  3140. static void dfx_unregister(struct device *bdev)
  3141. {
  3142. struct net_device *dev = dev_get_drvdata(bdev);
  3143. DFX_board_t *bp = netdev_priv(dev);
  3144. int dfx_bus_pci = dev_is_pci(bdev);
  3145. int dfx_bus_tc = DFX_BUS_TC(bdev);
  3146. int dfx_use_mmio = DFX_MMIO || dfx_bus_tc;
  3147. resource_size_t bar_start = 0; /* pointer to port */
  3148. resource_size_t bar_len = 0; /* resource length */
  3149. int alloc_size; /* total buffer size used */
  3150. unregister_netdev(dev);
  3151. alloc_size = sizeof(PI_DESCR_BLOCK) +
  3152. PI_CMD_REQ_K_SIZE_MAX + PI_CMD_RSP_K_SIZE_MAX +
  3153. #ifndef DYNAMIC_BUFFERS
  3154. (bp->rcv_bufs_to_post * PI_RCV_DATA_K_SIZE_MAX) +
  3155. #endif
  3156. sizeof(PI_CONSUMER_BLOCK) +
  3157. (PI_ALIGN_K_DESC_BLK - 1);
  3158. if (bp->kmalloced)
  3159. dma_free_coherent(bdev, alloc_size,
  3160. bp->kmalloced, bp->kmalloced_dma);
  3161. dfx_bus_uninit(dev);
  3162. dfx_get_bars(bdev, &bar_start, &bar_len);
  3163. if (dfx_use_mmio) {
  3164. iounmap(bp->base.mem);
  3165. release_mem_region(bar_start, bar_len);
  3166. } else
  3167. release_region(bar_start, bar_len);
  3168. if (dfx_bus_pci)
  3169. pci_disable_device(to_pci_dev(bdev));
  3170. free_netdev(dev);
  3171. }
  3172. static int __maybe_unused dfx_dev_register(struct device *);
  3173. static int __maybe_unused dfx_dev_unregister(struct device *);
  3174. #ifdef CONFIG_PCI
  3175. static int dfx_pci_register(struct pci_dev *, const struct pci_device_id *);
  3176. static void dfx_pci_unregister(struct pci_dev *);
  3177. static const struct pci_device_id dfx_pci_table[] = {
  3178. { PCI_DEVICE(PCI_VENDOR_ID_DEC, PCI_DEVICE_ID_DEC_FDDI) },
  3179. { }
  3180. };
  3181. MODULE_DEVICE_TABLE(pci, dfx_pci_table);
  3182. static struct pci_driver dfx_pci_driver = {
  3183. .name = "defxx",
  3184. .id_table = dfx_pci_table,
  3185. .probe = dfx_pci_register,
  3186. .remove = dfx_pci_unregister,
  3187. };
  3188. static int dfx_pci_register(struct pci_dev *pdev,
  3189. const struct pci_device_id *ent)
  3190. {
  3191. return dfx_register(&pdev->dev);
  3192. }
  3193. static void dfx_pci_unregister(struct pci_dev *pdev)
  3194. {
  3195. dfx_unregister(&pdev->dev);
  3196. }
  3197. #endif /* CONFIG_PCI */
  3198. #ifdef CONFIG_EISA
  3199. static struct eisa_device_id dfx_eisa_table[] = {
  3200. { "DEC3001", DEFEA_PROD_ID_1 },
  3201. { "DEC3002", DEFEA_PROD_ID_2 },
  3202. { "DEC3003", DEFEA_PROD_ID_3 },
  3203. { "DEC3004", DEFEA_PROD_ID_4 },
  3204. { }
  3205. };
  3206. MODULE_DEVICE_TABLE(eisa, dfx_eisa_table);
  3207. static struct eisa_driver dfx_eisa_driver = {
  3208. .id_table = dfx_eisa_table,
  3209. .driver = {
  3210. .name = "defxx",
  3211. .bus = &eisa_bus_type,
  3212. .probe = dfx_dev_register,
  3213. .remove = dfx_dev_unregister,
  3214. },
  3215. };
  3216. #endif /* CONFIG_EISA */
  3217. #ifdef CONFIG_TC
  3218. static struct tc_device_id const dfx_tc_table[] = {
  3219. { "DEC ", "PMAF-FA " },
  3220. { "DEC ", "PMAF-FD " },
  3221. { "DEC ", "PMAF-FS " },
  3222. { "DEC ", "PMAF-FU " },
  3223. { }
  3224. };
  3225. MODULE_DEVICE_TABLE(tc, dfx_tc_table);
  3226. static struct tc_driver dfx_tc_driver = {
  3227. .id_table = dfx_tc_table,
  3228. .driver = {
  3229. .name = "defxx",
  3230. .bus = &tc_bus_type,
  3231. .probe = dfx_dev_register,
  3232. .remove = dfx_dev_unregister,
  3233. },
  3234. };
  3235. #endif /* CONFIG_TC */
  3236. static int __maybe_unused dfx_dev_register(struct device *dev)
  3237. {
  3238. int status;
  3239. status = dfx_register(dev);
  3240. if (!status)
  3241. get_device(dev);
  3242. return status;
  3243. }
  3244. static int __maybe_unused dfx_dev_unregister(struct device *dev)
  3245. {
  3246. put_device(dev);
  3247. dfx_unregister(dev);
  3248. return 0;
  3249. }
  3250. static int dfx_init(void)
  3251. {
  3252. int status;
  3253. status = pci_register_driver(&dfx_pci_driver);
  3254. if (!status)
  3255. status = eisa_driver_register(&dfx_eisa_driver);
  3256. if (!status)
  3257. status = tc_register_driver(&dfx_tc_driver);
  3258. return status;
  3259. }
  3260. static void dfx_cleanup(void)
  3261. {
  3262. tc_unregister_driver(&dfx_tc_driver);
  3263. eisa_driver_unregister(&dfx_eisa_driver);
  3264. pci_unregister_driver(&dfx_pci_driver);
  3265. }
  3266. module_init(dfx_init);
  3267. module_exit(dfx_cleanup);
  3268. MODULE_AUTHOR("Lawrence V. Stefani");
  3269. MODULE_DESCRIPTION("DEC FDDIcontroller TC/EISA/PCI (DEFTA/DEFEA/DEFPA) driver "
  3270. DRV_VERSION " " DRV_RELDATE);
  3271. MODULE_LICENSE("GPL");