i40e_txrx.c 66 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380
  1. /*******************************************************************************
  2. *
  3. * Intel Ethernet Controller XL710 Family Linux Driver
  4. * Copyright(c) 2013 - 2014 Intel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms and conditions of the GNU General Public License,
  8. * version 2, as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program. If not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * The full GNU General Public License is included in this distribution in
  19. * the file called "COPYING".
  20. *
  21. * Contact Information:
  22. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. ******************************************************************************/
  26. #include <linux/prefetch.h>
  27. #include "i40e.h"
  28. #include "i40e_prototype.h"
  29. static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
  30. u32 td_tag)
  31. {
  32. return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
  33. ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) |
  34. ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
  35. ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
  36. ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT));
  37. }
  38. #define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
  39. #define I40E_FD_CLEAN_DELAY 10
  40. /**
  41. * i40e_program_fdir_filter - Program a Flow Director filter
  42. * @fdir_data: Packet data that will be filter parameters
  43. * @raw_packet: the pre-allocated packet buffer for FDir
  44. * @pf: The pf pointer
  45. * @add: True for add/update, False for remove
  46. **/
  47. int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data, u8 *raw_packet,
  48. struct i40e_pf *pf, bool add)
  49. {
  50. struct i40e_filter_program_desc *fdir_desc;
  51. struct i40e_tx_buffer *tx_buf, *first;
  52. struct i40e_tx_desc *tx_desc;
  53. struct i40e_ring *tx_ring;
  54. unsigned int fpt, dcc;
  55. struct i40e_vsi *vsi;
  56. struct device *dev;
  57. dma_addr_t dma;
  58. u32 td_cmd = 0;
  59. u16 delay = 0;
  60. u16 i;
  61. /* find existing FDIR VSI */
  62. vsi = NULL;
  63. for (i = 0; i < pf->num_alloc_vsi; i++)
  64. if (pf->vsi[i] && pf->vsi[i]->type == I40E_VSI_FDIR)
  65. vsi = pf->vsi[i];
  66. if (!vsi)
  67. return -ENOENT;
  68. tx_ring = vsi->tx_rings[0];
  69. dev = tx_ring->dev;
  70. /* we need two descriptors to add/del a filter and we can wait */
  71. do {
  72. if (I40E_DESC_UNUSED(tx_ring) > 1)
  73. break;
  74. msleep_interruptible(1);
  75. delay++;
  76. } while (delay < I40E_FD_CLEAN_DELAY);
  77. if (!(I40E_DESC_UNUSED(tx_ring) > 1))
  78. return -EAGAIN;
  79. dma = dma_map_single(dev, raw_packet,
  80. I40E_FDIR_MAX_RAW_PACKET_SIZE, DMA_TO_DEVICE);
  81. if (dma_mapping_error(dev, dma))
  82. goto dma_fail;
  83. /* grab the next descriptor */
  84. i = tx_ring->next_to_use;
  85. fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
  86. first = &tx_ring->tx_bi[i];
  87. memset(first, 0, sizeof(struct i40e_tx_buffer));
  88. tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
  89. fpt = (fdir_data->q_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
  90. I40E_TXD_FLTR_QW0_QINDEX_MASK;
  91. fpt |= (fdir_data->flex_off << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT) &
  92. I40E_TXD_FLTR_QW0_FLEXOFF_MASK;
  93. fpt |= (fdir_data->pctype << I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) &
  94. I40E_TXD_FLTR_QW0_PCTYPE_MASK;
  95. /* Use LAN VSI Id if not programmed by user */
  96. if (fdir_data->dest_vsi == 0)
  97. fpt |= (pf->vsi[pf->lan_vsi]->id) <<
  98. I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
  99. else
  100. fpt |= ((u32)fdir_data->dest_vsi <<
  101. I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT) &
  102. I40E_TXD_FLTR_QW0_DEST_VSI_MASK;
  103. dcc = I40E_TX_DESC_DTYPE_FILTER_PROG;
  104. if (add)
  105. dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
  106. I40E_TXD_FLTR_QW1_PCMD_SHIFT;
  107. else
  108. dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
  109. I40E_TXD_FLTR_QW1_PCMD_SHIFT;
  110. dcc |= (fdir_data->dest_ctl << I40E_TXD_FLTR_QW1_DEST_SHIFT) &
  111. I40E_TXD_FLTR_QW1_DEST_MASK;
  112. dcc |= (fdir_data->fd_status << I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT) &
  113. I40E_TXD_FLTR_QW1_FD_STATUS_MASK;
  114. if (fdir_data->cnt_index != 0) {
  115. dcc |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
  116. dcc |= ((u32)fdir_data->cnt_index <<
  117. I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
  118. I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
  119. }
  120. fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(fpt);
  121. fdir_desc->rsvd = cpu_to_le32(0);
  122. fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dcc);
  123. fdir_desc->fd_id = cpu_to_le32(fdir_data->fd_id);
  124. /* Now program a dummy descriptor */
  125. i = tx_ring->next_to_use;
  126. tx_desc = I40E_TX_DESC(tx_ring, i);
  127. tx_buf = &tx_ring->tx_bi[i];
  128. tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
  129. memset(tx_buf, 0, sizeof(struct i40e_tx_buffer));
  130. /* record length, and DMA address */
  131. dma_unmap_len_set(tx_buf, len, I40E_FDIR_MAX_RAW_PACKET_SIZE);
  132. dma_unmap_addr_set(tx_buf, dma, dma);
  133. tx_desc->buffer_addr = cpu_to_le64(dma);
  134. td_cmd = I40E_TXD_CMD | I40E_TX_DESC_CMD_DUMMY;
  135. tx_buf->tx_flags = I40E_TX_FLAGS_FD_SB;
  136. tx_buf->raw_buf = (void *)raw_packet;
  137. tx_desc->cmd_type_offset_bsz =
  138. build_ctob(td_cmd, 0, I40E_FDIR_MAX_RAW_PACKET_SIZE, 0);
  139. /* set the timestamp */
  140. tx_buf->time_stamp = jiffies;
  141. /* Force memory writes to complete before letting h/w
  142. * know there are new descriptors to fetch.
  143. */
  144. wmb();
  145. /* Mark the data descriptor to be watched */
  146. first->next_to_watch = tx_desc;
  147. writel(tx_ring->next_to_use, tx_ring->tail);
  148. return 0;
  149. dma_fail:
  150. return -1;
  151. }
  152. #define IP_HEADER_OFFSET 14
  153. #define I40E_UDPIP_DUMMY_PACKET_LEN 42
  154. /**
  155. * i40e_add_del_fdir_udpv4 - Add/Remove UDPv4 filters
  156. * @vsi: pointer to the targeted VSI
  157. * @fd_data: the flow director data required for the FDir descriptor
  158. * @add: true adds a filter, false removes it
  159. *
  160. * Returns 0 if the filters were successfully added or removed
  161. **/
  162. static int i40e_add_del_fdir_udpv4(struct i40e_vsi *vsi,
  163. struct i40e_fdir_filter *fd_data,
  164. bool add)
  165. {
  166. struct i40e_pf *pf = vsi->back;
  167. struct udphdr *udp;
  168. struct iphdr *ip;
  169. bool err = false;
  170. u8 *raw_packet;
  171. int ret;
  172. static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
  173. 0x45, 0, 0, 0x1c, 0, 0, 0x40, 0, 0x40, 0x11, 0, 0, 0, 0, 0, 0,
  174. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  175. raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
  176. if (!raw_packet)
  177. return -ENOMEM;
  178. memcpy(raw_packet, packet, I40E_UDPIP_DUMMY_PACKET_LEN);
  179. ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
  180. udp = (struct udphdr *)(raw_packet + IP_HEADER_OFFSET
  181. + sizeof(struct iphdr));
  182. ip->daddr = fd_data->dst_ip[0];
  183. udp->dest = fd_data->dst_port;
  184. ip->saddr = fd_data->src_ip[0];
  185. udp->source = fd_data->src_port;
  186. fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_UDP;
  187. ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
  188. if (ret) {
  189. dev_info(&pf->pdev->dev,
  190. "Filter command send failed for PCTYPE %d (ret = %d)\n",
  191. fd_data->pctype, ret);
  192. err = true;
  193. } else {
  194. dev_info(&pf->pdev->dev,
  195. "Filter OK for PCTYPE %d (ret = %d)\n",
  196. fd_data->pctype, ret);
  197. }
  198. return err ? -EOPNOTSUPP : 0;
  199. }
  200. #define I40E_TCPIP_DUMMY_PACKET_LEN 54
  201. /**
  202. * i40e_add_del_fdir_tcpv4 - Add/Remove TCPv4 filters
  203. * @vsi: pointer to the targeted VSI
  204. * @fd_data: the flow director data required for the FDir descriptor
  205. * @add: true adds a filter, false removes it
  206. *
  207. * Returns 0 if the filters were successfully added or removed
  208. **/
  209. static int i40e_add_del_fdir_tcpv4(struct i40e_vsi *vsi,
  210. struct i40e_fdir_filter *fd_data,
  211. bool add)
  212. {
  213. struct i40e_pf *pf = vsi->back;
  214. struct tcphdr *tcp;
  215. struct iphdr *ip;
  216. bool err = false;
  217. u8 *raw_packet;
  218. int ret;
  219. /* Dummy packet */
  220. static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
  221. 0x45, 0, 0, 0x28, 0, 0, 0x40, 0, 0x40, 0x6, 0, 0, 0, 0, 0, 0,
  222. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x80, 0x11,
  223. 0x0, 0x72, 0, 0, 0, 0};
  224. raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
  225. if (!raw_packet)
  226. return -ENOMEM;
  227. memcpy(raw_packet, packet, I40E_TCPIP_DUMMY_PACKET_LEN);
  228. ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
  229. tcp = (struct tcphdr *)(raw_packet + IP_HEADER_OFFSET
  230. + sizeof(struct iphdr));
  231. ip->daddr = fd_data->dst_ip[0];
  232. tcp->dest = fd_data->dst_port;
  233. ip->saddr = fd_data->src_ip[0];
  234. tcp->source = fd_data->src_port;
  235. if (add) {
  236. if (pf->flags & I40E_FLAG_FD_ATR_ENABLED) {
  237. dev_info(&pf->pdev->dev, "Forcing ATR off, sideband rules for TCP/IPv4 flow being applied\n");
  238. pf->flags &= ~I40E_FLAG_FD_ATR_ENABLED;
  239. }
  240. }
  241. fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_TCP;
  242. ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
  243. if (ret) {
  244. dev_info(&pf->pdev->dev,
  245. "Filter command send failed for PCTYPE %d (ret = %d)\n",
  246. fd_data->pctype, ret);
  247. err = true;
  248. } else {
  249. dev_info(&pf->pdev->dev, "Filter OK for PCTYPE %d (ret = %d)\n",
  250. fd_data->pctype, ret);
  251. }
  252. return err ? -EOPNOTSUPP : 0;
  253. }
  254. /**
  255. * i40e_add_del_fdir_sctpv4 - Add/Remove SCTPv4 Flow Director filters for
  256. * a specific flow spec
  257. * @vsi: pointer to the targeted VSI
  258. * @fd_data: the flow director data required for the FDir descriptor
  259. * @add: true adds a filter, false removes it
  260. *
  261. * Always returns -EOPNOTSUPP
  262. **/
  263. static int i40e_add_del_fdir_sctpv4(struct i40e_vsi *vsi,
  264. struct i40e_fdir_filter *fd_data,
  265. bool add)
  266. {
  267. return -EOPNOTSUPP;
  268. }
  269. #define I40E_IP_DUMMY_PACKET_LEN 34
  270. /**
  271. * i40e_add_del_fdir_ipv4 - Add/Remove IPv4 Flow Director filters for
  272. * a specific flow spec
  273. * @vsi: pointer to the targeted VSI
  274. * @fd_data: the flow director data required for the FDir descriptor
  275. * @add: true adds a filter, false removes it
  276. *
  277. * Returns 0 if the filters were successfully added or removed
  278. **/
  279. static int i40e_add_del_fdir_ipv4(struct i40e_vsi *vsi,
  280. struct i40e_fdir_filter *fd_data,
  281. bool add)
  282. {
  283. struct i40e_pf *pf = vsi->back;
  284. struct iphdr *ip;
  285. bool err = false;
  286. u8 *raw_packet;
  287. int ret;
  288. int i;
  289. static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
  290. 0x45, 0, 0, 0x14, 0, 0, 0x40, 0, 0x40, 0x10, 0, 0, 0, 0, 0, 0,
  291. 0, 0, 0, 0};
  292. for (i = I40E_FILTER_PCTYPE_NONF_IPV4_OTHER;
  293. i <= I40E_FILTER_PCTYPE_FRAG_IPV4; i++) {
  294. raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
  295. if (!raw_packet)
  296. return -ENOMEM;
  297. memcpy(raw_packet, packet, I40E_IP_DUMMY_PACKET_LEN);
  298. ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
  299. ip->saddr = fd_data->src_ip[0];
  300. ip->daddr = fd_data->dst_ip[0];
  301. ip->protocol = 0;
  302. fd_data->pctype = i;
  303. ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
  304. if (ret) {
  305. dev_info(&pf->pdev->dev,
  306. "Filter command send failed for PCTYPE %d (ret = %d)\n",
  307. fd_data->pctype, ret);
  308. err = true;
  309. } else {
  310. dev_info(&pf->pdev->dev,
  311. "Filter OK for PCTYPE %d (ret = %d)\n",
  312. fd_data->pctype, ret);
  313. }
  314. }
  315. return err ? -EOPNOTSUPP : 0;
  316. }
  317. /**
  318. * i40e_add_del_fdir - Build raw packets to add/del fdir filter
  319. * @vsi: pointer to the targeted VSI
  320. * @cmd: command to get or set RX flow classification rules
  321. * @add: true adds a filter, false removes it
  322. *
  323. **/
  324. int i40e_add_del_fdir(struct i40e_vsi *vsi,
  325. struct i40e_fdir_filter *input, bool add)
  326. {
  327. struct i40e_pf *pf = vsi->back;
  328. int ret;
  329. switch (input->flow_type & ~FLOW_EXT) {
  330. case TCP_V4_FLOW:
  331. ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
  332. break;
  333. case UDP_V4_FLOW:
  334. ret = i40e_add_del_fdir_udpv4(vsi, input, add);
  335. break;
  336. case SCTP_V4_FLOW:
  337. ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
  338. break;
  339. case IPV4_FLOW:
  340. ret = i40e_add_del_fdir_ipv4(vsi, input, add);
  341. break;
  342. case IP_USER_FLOW:
  343. switch (input->ip4_proto) {
  344. case IPPROTO_TCP:
  345. ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
  346. break;
  347. case IPPROTO_UDP:
  348. ret = i40e_add_del_fdir_udpv4(vsi, input, add);
  349. break;
  350. case IPPROTO_SCTP:
  351. ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
  352. break;
  353. default:
  354. ret = i40e_add_del_fdir_ipv4(vsi, input, add);
  355. break;
  356. }
  357. break;
  358. default:
  359. dev_info(&pf->pdev->dev, "Could not specify spec type %d\n",
  360. input->flow_type);
  361. ret = -EINVAL;
  362. }
  363. /* The buffer allocated here is freed by the i40e_clean_tx_ring() */
  364. return ret;
  365. }
  366. /**
  367. * i40e_fd_handle_status - check the Programming Status for FD
  368. * @rx_ring: the Rx ring for this descriptor
  369. * @rx_desc: the Rx descriptor for programming Status, not a packet descriptor.
  370. * @prog_id: the id originally used for programming
  371. *
  372. * This is used to verify if the FD programming or invalidation
  373. * requested by SW to the HW is successful or not and take actions accordingly.
  374. **/
  375. static void i40e_fd_handle_status(struct i40e_ring *rx_ring,
  376. union i40e_rx_desc *rx_desc, u8 prog_id)
  377. {
  378. struct i40e_pf *pf = rx_ring->vsi->back;
  379. struct pci_dev *pdev = pf->pdev;
  380. u32 fcnt_prog, fcnt_avail;
  381. u32 error;
  382. u64 qw;
  383. qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
  384. error = (qw & I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK) >>
  385. I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT;
  386. if (error == (0x1 << I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT)) {
  387. dev_warn(&pdev->dev, "ntuple filter loc = %d, could not be added\n",
  388. rx_desc->wb.qword0.hi_dword.fd_id);
  389. /* filter programming failed most likely due to table full */
  390. fcnt_prog = i40e_get_cur_guaranteed_fd_count(pf);
  391. fcnt_avail = pf->fdir_pf_filter_count;
  392. /* If ATR is running fcnt_prog can quickly change,
  393. * if we are very close to full, it makes sense to disable
  394. * FD ATR/SB and then re-enable it when there is room.
  395. */
  396. if (fcnt_prog >= (fcnt_avail - I40E_FDIR_BUFFER_FULL_MARGIN)) {
  397. /* Turn off ATR first */
  398. if ((pf->flags & I40E_FLAG_FD_ATR_ENABLED) &&
  399. !(pf->auto_disable_flags &
  400. I40E_FLAG_FD_ATR_ENABLED)) {
  401. dev_warn(&pdev->dev, "FD filter space full, ATR for further flows will be turned off\n");
  402. pf->auto_disable_flags |=
  403. I40E_FLAG_FD_ATR_ENABLED;
  404. pf->flags |= I40E_FLAG_FDIR_REQUIRES_REINIT;
  405. } else if ((pf->flags & I40E_FLAG_FD_SB_ENABLED) &&
  406. !(pf->auto_disable_flags &
  407. I40E_FLAG_FD_SB_ENABLED)) {
  408. dev_warn(&pdev->dev, "FD filter space full, new ntuple rules will not be added\n");
  409. pf->auto_disable_flags |=
  410. I40E_FLAG_FD_SB_ENABLED;
  411. pf->flags |= I40E_FLAG_FDIR_REQUIRES_REINIT;
  412. }
  413. } else {
  414. dev_info(&pdev->dev, "FD filter programming error\n");
  415. }
  416. } else if (error ==
  417. (0x1 << I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT)) {
  418. if (I40E_DEBUG_FD & pf->hw.debug_mask)
  419. dev_info(&pdev->dev, "ntuple filter loc = %d, could not be removed\n",
  420. rx_desc->wb.qword0.hi_dword.fd_id);
  421. }
  422. }
  423. /**
  424. * i40e_unmap_and_free_tx_resource - Release a Tx buffer
  425. * @ring: the ring that owns the buffer
  426. * @tx_buffer: the buffer to free
  427. **/
  428. static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
  429. struct i40e_tx_buffer *tx_buffer)
  430. {
  431. if (tx_buffer->skb) {
  432. if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
  433. kfree(tx_buffer->raw_buf);
  434. else
  435. dev_kfree_skb_any(tx_buffer->skb);
  436. if (dma_unmap_len(tx_buffer, len))
  437. dma_unmap_single(ring->dev,
  438. dma_unmap_addr(tx_buffer, dma),
  439. dma_unmap_len(tx_buffer, len),
  440. DMA_TO_DEVICE);
  441. } else if (dma_unmap_len(tx_buffer, len)) {
  442. dma_unmap_page(ring->dev,
  443. dma_unmap_addr(tx_buffer, dma),
  444. dma_unmap_len(tx_buffer, len),
  445. DMA_TO_DEVICE);
  446. }
  447. tx_buffer->next_to_watch = NULL;
  448. tx_buffer->skb = NULL;
  449. dma_unmap_len_set(tx_buffer, len, 0);
  450. /* tx_buffer must be completely set up in the transmit path */
  451. }
  452. /**
  453. * i40e_clean_tx_ring - Free any empty Tx buffers
  454. * @tx_ring: ring to be cleaned
  455. **/
  456. void i40e_clean_tx_ring(struct i40e_ring *tx_ring)
  457. {
  458. unsigned long bi_size;
  459. u16 i;
  460. /* ring already cleared, nothing to do */
  461. if (!tx_ring->tx_bi)
  462. return;
  463. /* Free all the Tx ring sk_buffs */
  464. for (i = 0; i < tx_ring->count; i++)
  465. i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
  466. bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
  467. memset(tx_ring->tx_bi, 0, bi_size);
  468. /* Zero out the descriptor ring */
  469. memset(tx_ring->desc, 0, tx_ring->size);
  470. tx_ring->next_to_use = 0;
  471. tx_ring->next_to_clean = 0;
  472. if (!tx_ring->netdev)
  473. return;
  474. /* cleanup Tx queue statistics */
  475. netdev_tx_reset_queue(netdev_get_tx_queue(tx_ring->netdev,
  476. tx_ring->queue_index));
  477. }
  478. /**
  479. * i40e_free_tx_resources - Free Tx resources per queue
  480. * @tx_ring: Tx descriptor ring for a specific queue
  481. *
  482. * Free all transmit software resources
  483. **/
  484. void i40e_free_tx_resources(struct i40e_ring *tx_ring)
  485. {
  486. i40e_clean_tx_ring(tx_ring);
  487. kfree(tx_ring->tx_bi);
  488. tx_ring->tx_bi = NULL;
  489. if (tx_ring->desc) {
  490. dma_free_coherent(tx_ring->dev, tx_ring->size,
  491. tx_ring->desc, tx_ring->dma);
  492. tx_ring->desc = NULL;
  493. }
  494. }
  495. /**
  496. * i40e_get_tx_pending - how many tx descriptors not processed
  497. * @tx_ring: the ring of descriptors
  498. *
  499. * Since there is no access to the ring head register
  500. * in XL710, we need to use our local copies
  501. **/
  502. static u32 i40e_get_tx_pending(struct i40e_ring *ring)
  503. {
  504. u32 ntu = ((ring->next_to_clean <= ring->next_to_use)
  505. ? ring->next_to_use
  506. : ring->next_to_use + ring->count);
  507. return ntu - ring->next_to_clean;
  508. }
  509. /**
  510. * i40e_check_tx_hang - Is there a hang in the Tx queue
  511. * @tx_ring: the ring of descriptors
  512. **/
  513. static bool i40e_check_tx_hang(struct i40e_ring *tx_ring)
  514. {
  515. u32 tx_pending = i40e_get_tx_pending(tx_ring);
  516. bool ret = false;
  517. clear_check_for_tx_hang(tx_ring);
  518. /* Check for a hung queue, but be thorough. This verifies
  519. * that a transmit has been completed since the previous
  520. * check AND there is at least one packet pending. The
  521. * ARMED bit is set to indicate a potential hang. The
  522. * bit is cleared if a pause frame is received to remove
  523. * false hang detection due to PFC or 802.3x frames. By
  524. * requiring this to fail twice we avoid races with
  525. * PFC clearing the ARMED bit and conditions where we
  526. * run the check_tx_hang logic with a transmit completion
  527. * pending but without time to complete it yet.
  528. */
  529. if ((tx_ring->tx_stats.tx_done_old == tx_ring->stats.packets) &&
  530. tx_pending) {
  531. /* make sure it is true for two checks in a row */
  532. ret = test_and_set_bit(__I40E_HANG_CHECK_ARMED,
  533. &tx_ring->state);
  534. } else {
  535. /* update completed stats and disarm the hang check */
  536. tx_ring->tx_stats.tx_done_old = tx_ring->stats.packets;
  537. clear_bit(__I40E_HANG_CHECK_ARMED, &tx_ring->state);
  538. }
  539. return ret;
  540. }
  541. /**
  542. * i40e_get_head - Retrieve head from head writeback
  543. * @tx_ring: tx ring to fetch head of
  544. *
  545. * Returns value of Tx ring head based on value stored
  546. * in head write-back location
  547. **/
  548. static inline u32 i40e_get_head(struct i40e_ring *tx_ring)
  549. {
  550. void *head = (struct i40e_tx_desc *)tx_ring->desc + tx_ring->count;
  551. return le32_to_cpu(*(volatile __le32 *)head);
  552. }
  553. /**
  554. * i40e_clean_tx_irq - Reclaim resources after transmit completes
  555. * @tx_ring: tx ring to clean
  556. * @budget: how many cleans we're allowed
  557. *
  558. * Returns true if there's any budget left (e.g. the clean is finished)
  559. **/
  560. static bool i40e_clean_tx_irq(struct i40e_ring *tx_ring, int budget)
  561. {
  562. u16 i = tx_ring->next_to_clean;
  563. struct i40e_tx_buffer *tx_buf;
  564. struct i40e_tx_desc *tx_head;
  565. struct i40e_tx_desc *tx_desc;
  566. unsigned int total_packets = 0;
  567. unsigned int total_bytes = 0;
  568. tx_buf = &tx_ring->tx_bi[i];
  569. tx_desc = I40E_TX_DESC(tx_ring, i);
  570. i -= tx_ring->count;
  571. tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring));
  572. do {
  573. struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
  574. /* if next_to_watch is not set then there is no work pending */
  575. if (!eop_desc)
  576. break;
  577. /* prevent any other reads prior to eop_desc */
  578. read_barrier_depends();
  579. /* we have caught up to head, no work left to do */
  580. if (tx_head == tx_desc)
  581. break;
  582. /* clear next_to_watch to prevent false hangs */
  583. tx_buf->next_to_watch = NULL;
  584. /* update the statistics for this packet */
  585. total_bytes += tx_buf->bytecount;
  586. total_packets += tx_buf->gso_segs;
  587. /* free the skb */
  588. dev_kfree_skb_any(tx_buf->skb);
  589. /* unmap skb header data */
  590. dma_unmap_single(tx_ring->dev,
  591. dma_unmap_addr(tx_buf, dma),
  592. dma_unmap_len(tx_buf, len),
  593. DMA_TO_DEVICE);
  594. /* clear tx_buffer data */
  595. tx_buf->skb = NULL;
  596. dma_unmap_len_set(tx_buf, len, 0);
  597. /* unmap remaining buffers */
  598. while (tx_desc != eop_desc) {
  599. tx_buf++;
  600. tx_desc++;
  601. i++;
  602. if (unlikely(!i)) {
  603. i -= tx_ring->count;
  604. tx_buf = tx_ring->tx_bi;
  605. tx_desc = I40E_TX_DESC(tx_ring, 0);
  606. }
  607. /* unmap any remaining paged data */
  608. if (dma_unmap_len(tx_buf, len)) {
  609. dma_unmap_page(tx_ring->dev,
  610. dma_unmap_addr(tx_buf, dma),
  611. dma_unmap_len(tx_buf, len),
  612. DMA_TO_DEVICE);
  613. dma_unmap_len_set(tx_buf, len, 0);
  614. }
  615. }
  616. /* move us one more past the eop_desc for start of next pkt */
  617. tx_buf++;
  618. tx_desc++;
  619. i++;
  620. if (unlikely(!i)) {
  621. i -= tx_ring->count;
  622. tx_buf = tx_ring->tx_bi;
  623. tx_desc = I40E_TX_DESC(tx_ring, 0);
  624. }
  625. /* update budget accounting */
  626. budget--;
  627. } while (likely(budget));
  628. i += tx_ring->count;
  629. tx_ring->next_to_clean = i;
  630. u64_stats_update_begin(&tx_ring->syncp);
  631. tx_ring->stats.bytes += total_bytes;
  632. tx_ring->stats.packets += total_packets;
  633. u64_stats_update_end(&tx_ring->syncp);
  634. tx_ring->q_vector->tx.total_bytes += total_bytes;
  635. tx_ring->q_vector->tx.total_packets += total_packets;
  636. if (check_for_tx_hang(tx_ring) && i40e_check_tx_hang(tx_ring)) {
  637. /* schedule immediate reset if we believe we hung */
  638. dev_info(tx_ring->dev, "Detected Tx Unit Hang\n"
  639. " VSI <%d>\n"
  640. " Tx Queue <%d>\n"
  641. " next_to_use <%x>\n"
  642. " next_to_clean <%x>\n",
  643. tx_ring->vsi->seid,
  644. tx_ring->queue_index,
  645. tx_ring->next_to_use, i);
  646. dev_info(tx_ring->dev, "tx_bi[next_to_clean]\n"
  647. " time_stamp <%lx>\n"
  648. " jiffies <%lx>\n",
  649. tx_ring->tx_bi[i].time_stamp, jiffies);
  650. netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
  651. dev_info(tx_ring->dev,
  652. "tx hang detected on queue %d, resetting adapter\n",
  653. tx_ring->queue_index);
  654. tx_ring->netdev->netdev_ops->ndo_tx_timeout(tx_ring->netdev);
  655. /* the adapter is about to reset, no point in enabling stuff */
  656. return true;
  657. }
  658. netdev_tx_completed_queue(netdev_get_tx_queue(tx_ring->netdev,
  659. tx_ring->queue_index),
  660. total_packets, total_bytes);
  661. #define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
  662. if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
  663. (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
  664. /* Make sure that anybody stopping the queue after this
  665. * sees the new next_to_clean.
  666. */
  667. smp_mb();
  668. if (__netif_subqueue_stopped(tx_ring->netdev,
  669. tx_ring->queue_index) &&
  670. !test_bit(__I40E_DOWN, &tx_ring->vsi->state)) {
  671. netif_wake_subqueue(tx_ring->netdev,
  672. tx_ring->queue_index);
  673. ++tx_ring->tx_stats.restart_queue;
  674. }
  675. }
  676. return budget > 0;
  677. }
  678. /**
  679. * i40e_set_new_dynamic_itr - Find new ITR level
  680. * @rc: structure containing ring performance data
  681. *
  682. * Stores a new ITR value based on packets and byte counts during
  683. * the last interrupt. The advantage of per interrupt computation
  684. * is faster updates and more accurate ITR for the current traffic
  685. * pattern. Constants in this function were computed based on
  686. * theoretical maximum wire speed and thresholds were set based on
  687. * testing data as well as attempting to minimize response time
  688. * while increasing bulk throughput.
  689. **/
  690. static void i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
  691. {
  692. enum i40e_latency_range new_latency_range = rc->latency_range;
  693. u32 new_itr = rc->itr;
  694. int bytes_per_int;
  695. if (rc->total_packets == 0 || !rc->itr)
  696. return;
  697. /* simple throttlerate management
  698. * 0-10MB/s lowest (100000 ints/s)
  699. * 10-20MB/s low (20000 ints/s)
  700. * 20-1249MB/s bulk (8000 ints/s)
  701. */
  702. bytes_per_int = rc->total_bytes / rc->itr;
  703. switch (rc->itr) {
  704. case I40E_LOWEST_LATENCY:
  705. if (bytes_per_int > 10)
  706. new_latency_range = I40E_LOW_LATENCY;
  707. break;
  708. case I40E_LOW_LATENCY:
  709. if (bytes_per_int > 20)
  710. new_latency_range = I40E_BULK_LATENCY;
  711. else if (bytes_per_int <= 10)
  712. new_latency_range = I40E_LOWEST_LATENCY;
  713. break;
  714. case I40E_BULK_LATENCY:
  715. if (bytes_per_int <= 20)
  716. rc->latency_range = I40E_LOW_LATENCY;
  717. break;
  718. }
  719. switch (new_latency_range) {
  720. case I40E_LOWEST_LATENCY:
  721. new_itr = I40E_ITR_100K;
  722. break;
  723. case I40E_LOW_LATENCY:
  724. new_itr = I40E_ITR_20K;
  725. break;
  726. case I40E_BULK_LATENCY:
  727. new_itr = I40E_ITR_8K;
  728. break;
  729. default:
  730. break;
  731. }
  732. if (new_itr != rc->itr) {
  733. /* do an exponential smoothing */
  734. new_itr = (10 * new_itr * rc->itr) /
  735. ((9 * new_itr) + rc->itr);
  736. rc->itr = new_itr & I40E_MAX_ITR;
  737. }
  738. rc->total_bytes = 0;
  739. rc->total_packets = 0;
  740. }
  741. /**
  742. * i40e_update_dynamic_itr - Adjust ITR based on bytes per int
  743. * @q_vector: the vector to adjust
  744. **/
  745. static void i40e_update_dynamic_itr(struct i40e_q_vector *q_vector)
  746. {
  747. u16 vector = q_vector->vsi->base_vector + q_vector->v_idx;
  748. struct i40e_hw *hw = &q_vector->vsi->back->hw;
  749. u32 reg_addr;
  750. u16 old_itr;
  751. reg_addr = I40E_PFINT_ITRN(I40E_RX_ITR, vector - 1);
  752. old_itr = q_vector->rx.itr;
  753. i40e_set_new_dynamic_itr(&q_vector->rx);
  754. if (old_itr != q_vector->rx.itr)
  755. wr32(hw, reg_addr, q_vector->rx.itr);
  756. reg_addr = I40E_PFINT_ITRN(I40E_TX_ITR, vector - 1);
  757. old_itr = q_vector->tx.itr;
  758. i40e_set_new_dynamic_itr(&q_vector->tx);
  759. if (old_itr != q_vector->tx.itr)
  760. wr32(hw, reg_addr, q_vector->tx.itr);
  761. }
  762. /**
  763. * i40e_clean_programming_status - clean the programming status descriptor
  764. * @rx_ring: the rx ring that has this descriptor
  765. * @rx_desc: the rx descriptor written back by HW
  766. *
  767. * Flow director should handle FD_FILTER_STATUS to check its filter programming
  768. * status being successful or not and take actions accordingly. FCoE should
  769. * handle its context/filter programming/invalidation status and take actions.
  770. *
  771. **/
  772. static void i40e_clean_programming_status(struct i40e_ring *rx_ring,
  773. union i40e_rx_desc *rx_desc)
  774. {
  775. u64 qw;
  776. u8 id;
  777. qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
  778. id = (qw & I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK) >>
  779. I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT;
  780. if (id == I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS)
  781. i40e_fd_handle_status(rx_ring, rx_desc, id);
  782. #ifdef I40E_FCOE
  783. else if ((id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_PROG_STATUS) ||
  784. (id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_INVL_STATUS))
  785. i40e_fcoe_handle_status(rx_ring, rx_desc, id);
  786. #endif
  787. }
  788. /**
  789. * i40e_setup_tx_descriptors - Allocate the Tx descriptors
  790. * @tx_ring: the tx ring to set up
  791. *
  792. * Return 0 on success, negative on error
  793. **/
  794. int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring)
  795. {
  796. struct device *dev = tx_ring->dev;
  797. int bi_size;
  798. if (!dev)
  799. return -ENOMEM;
  800. bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
  801. tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
  802. if (!tx_ring->tx_bi)
  803. goto err;
  804. /* round up to nearest 4K */
  805. tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
  806. /* add u32 for head writeback, align after this takes care of
  807. * guaranteeing this is at least one cache line in size
  808. */
  809. tx_ring->size += sizeof(u32);
  810. tx_ring->size = ALIGN(tx_ring->size, 4096);
  811. tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
  812. &tx_ring->dma, GFP_KERNEL);
  813. if (!tx_ring->desc) {
  814. dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
  815. tx_ring->size);
  816. goto err;
  817. }
  818. tx_ring->next_to_use = 0;
  819. tx_ring->next_to_clean = 0;
  820. return 0;
  821. err:
  822. kfree(tx_ring->tx_bi);
  823. tx_ring->tx_bi = NULL;
  824. return -ENOMEM;
  825. }
  826. /**
  827. * i40e_clean_rx_ring - Free Rx buffers
  828. * @rx_ring: ring to be cleaned
  829. **/
  830. void i40e_clean_rx_ring(struct i40e_ring *rx_ring)
  831. {
  832. struct device *dev = rx_ring->dev;
  833. struct i40e_rx_buffer *rx_bi;
  834. unsigned long bi_size;
  835. u16 i;
  836. /* ring already cleared, nothing to do */
  837. if (!rx_ring->rx_bi)
  838. return;
  839. /* Free all the Rx ring sk_buffs */
  840. for (i = 0; i < rx_ring->count; i++) {
  841. rx_bi = &rx_ring->rx_bi[i];
  842. if (rx_bi->dma) {
  843. dma_unmap_single(dev,
  844. rx_bi->dma,
  845. rx_ring->rx_buf_len,
  846. DMA_FROM_DEVICE);
  847. rx_bi->dma = 0;
  848. }
  849. if (rx_bi->skb) {
  850. dev_kfree_skb(rx_bi->skb);
  851. rx_bi->skb = NULL;
  852. }
  853. if (rx_bi->page) {
  854. if (rx_bi->page_dma) {
  855. dma_unmap_page(dev,
  856. rx_bi->page_dma,
  857. PAGE_SIZE / 2,
  858. DMA_FROM_DEVICE);
  859. rx_bi->page_dma = 0;
  860. }
  861. __free_page(rx_bi->page);
  862. rx_bi->page = NULL;
  863. rx_bi->page_offset = 0;
  864. }
  865. }
  866. bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
  867. memset(rx_ring->rx_bi, 0, bi_size);
  868. /* Zero out the descriptor ring */
  869. memset(rx_ring->desc, 0, rx_ring->size);
  870. rx_ring->next_to_clean = 0;
  871. rx_ring->next_to_use = 0;
  872. }
  873. /**
  874. * i40e_free_rx_resources - Free Rx resources
  875. * @rx_ring: ring to clean the resources from
  876. *
  877. * Free all receive software resources
  878. **/
  879. void i40e_free_rx_resources(struct i40e_ring *rx_ring)
  880. {
  881. i40e_clean_rx_ring(rx_ring);
  882. kfree(rx_ring->rx_bi);
  883. rx_ring->rx_bi = NULL;
  884. if (rx_ring->desc) {
  885. dma_free_coherent(rx_ring->dev, rx_ring->size,
  886. rx_ring->desc, rx_ring->dma);
  887. rx_ring->desc = NULL;
  888. }
  889. }
  890. /**
  891. * i40e_setup_rx_descriptors - Allocate Rx descriptors
  892. * @rx_ring: Rx descriptor ring (for a specific queue) to setup
  893. *
  894. * Returns 0 on success, negative on failure
  895. **/
  896. int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring)
  897. {
  898. struct device *dev = rx_ring->dev;
  899. int bi_size;
  900. bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
  901. rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
  902. if (!rx_ring->rx_bi)
  903. goto err;
  904. /* Round up to nearest 4K */
  905. rx_ring->size = ring_is_16byte_desc_enabled(rx_ring)
  906. ? rx_ring->count * sizeof(union i40e_16byte_rx_desc)
  907. : rx_ring->count * sizeof(union i40e_32byte_rx_desc);
  908. rx_ring->size = ALIGN(rx_ring->size, 4096);
  909. rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
  910. &rx_ring->dma, GFP_KERNEL);
  911. if (!rx_ring->desc) {
  912. dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
  913. rx_ring->size);
  914. goto err;
  915. }
  916. rx_ring->next_to_clean = 0;
  917. rx_ring->next_to_use = 0;
  918. return 0;
  919. err:
  920. kfree(rx_ring->rx_bi);
  921. rx_ring->rx_bi = NULL;
  922. return -ENOMEM;
  923. }
  924. /**
  925. * i40e_release_rx_desc - Store the new tail and head values
  926. * @rx_ring: ring to bump
  927. * @val: new head index
  928. **/
  929. static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
  930. {
  931. rx_ring->next_to_use = val;
  932. /* Force memory writes to complete before letting h/w
  933. * know there are new descriptors to fetch. (Only
  934. * applicable for weak-ordered memory model archs,
  935. * such as IA-64).
  936. */
  937. wmb();
  938. writel(val, rx_ring->tail);
  939. }
  940. /**
  941. * i40e_alloc_rx_buffers - Replace used receive buffers; packet split
  942. * @rx_ring: ring to place buffers on
  943. * @cleaned_count: number of buffers to replace
  944. **/
  945. void i40e_alloc_rx_buffers(struct i40e_ring *rx_ring, u16 cleaned_count)
  946. {
  947. u16 i = rx_ring->next_to_use;
  948. union i40e_rx_desc *rx_desc;
  949. struct i40e_rx_buffer *bi;
  950. struct sk_buff *skb;
  951. /* do nothing if no valid netdev defined */
  952. if (!rx_ring->netdev || !cleaned_count)
  953. return;
  954. while (cleaned_count--) {
  955. rx_desc = I40E_RX_DESC(rx_ring, i);
  956. bi = &rx_ring->rx_bi[i];
  957. skb = bi->skb;
  958. if (!skb) {
  959. skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
  960. rx_ring->rx_buf_len);
  961. if (!skb) {
  962. rx_ring->rx_stats.alloc_buff_failed++;
  963. goto no_buffers;
  964. }
  965. /* initialize queue mapping */
  966. skb_record_rx_queue(skb, rx_ring->queue_index);
  967. bi->skb = skb;
  968. }
  969. if (!bi->dma) {
  970. bi->dma = dma_map_single(rx_ring->dev,
  971. skb->data,
  972. rx_ring->rx_buf_len,
  973. DMA_FROM_DEVICE);
  974. if (dma_mapping_error(rx_ring->dev, bi->dma)) {
  975. rx_ring->rx_stats.alloc_buff_failed++;
  976. bi->dma = 0;
  977. goto no_buffers;
  978. }
  979. }
  980. if (ring_is_ps_enabled(rx_ring)) {
  981. if (!bi->page) {
  982. bi->page = alloc_page(GFP_ATOMIC);
  983. if (!bi->page) {
  984. rx_ring->rx_stats.alloc_page_failed++;
  985. goto no_buffers;
  986. }
  987. }
  988. if (!bi->page_dma) {
  989. /* use a half page if we're re-using */
  990. bi->page_offset ^= PAGE_SIZE / 2;
  991. bi->page_dma = dma_map_page(rx_ring->dev,
  992. bi->page,
  993. bi->page_offset,
  994. PAGE_SIZE / 2,
  995. DMA_FROM_DEVICE);
  996. if (dma_mapping_error(rx_ring->dev,
  997. bi->page_dma)) {
  998. rx_ring->rx_stats.alloc_page_failed++;
  999. bi->page_dma = 0;
  1000. goto no_buffers;
  1001. }
  1002. }
  1003. /* Refresh the desc even if buffer_addrs didn't change
  1004. * because each write-back erases this info.
  1005. */
  1006. rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
  1007. rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
  1008. } else {
  1009. rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
  1010. rx_desc->read.hdr_addr = 0;
  1011. }
  1012. i++;
  1013. if (i == rx_ring->count)
  1014. i = 0;
  1015. }
  1016. no_buffers:
  1017. if (rx_ring->next_to_use != i)
  1018. i40e_release_rx_desc(rx_ring, i);
  1019. }
  1020. /**
  1021. * i40e_receive_skb - Send a completed packet up the stack
  1022. * @rx_ring: rx ring in play
  1023. * @skb: packet to send up
  1024. * @vlan_tag: vlan tag for packet
  1025. **/
  1026. static void i40e_receive_skb(struct i40e_ring *rx_ring,
  1027. struct sk_buff *skb, u16 vlan_tag)
  1028. {
  1029. struct i40e_q_vector *q_vector = rx_ring->q_vector;
  1030. struct i40e_vsi *vsi = rx_ring->vsi;
  1031. u64 flags = vsi->back->flags;
  1032. if (vlan_tag & VLAN_VID_MASK)
  1033. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
  1034. if (flags & I40E_FLAG_IN_NETPOLL)
  1035. netif_rx(skb);
  1036. else
  1037. napi_gro_receive(&q_vector->napi, skb);
  1038. }
  1039. /**
  1040. * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
  1041. * @vsi: the VSI we care about
  1042. * @skb: skb currently being received and modified
  1043. * @rx_status: status value of last descriptor in packet
  1044. * @rx_error: error value of last descriptor in packet
  1045. * @rx_ptype: ptype value of last descriptor in packet
  1046. **/
  1047. static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
  1048. struct sk_buff *skb,
  1049. u32 rx_status,
  1050. u32 rx_error,
  1051. u16 rx_ptype)
  1052. {
  1053. struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(rx_ptype);
  1054. bool ipv4 = false, ipv6 = false;
  1055. bool ipv4_tunnel, ipv6_tunnel;
  1056. __wsum rx_udp_csum;
  1057. struct iphdr *iph;
  1058. __sum16 csum;
  1059. ipv4_tunnel = (rx_ptype > I40E_RX_PTYPE_GRENAT4_MAC_PAY3) &&
  1060. (rx_ptype < I40E_RX_PTYPE_GRENAT4_MACVLAN_IPV6_ICMP_PAY4);
  1061. ipv6_tunnel = (rx_ptype > I40E_RX_PTYPE_GRENAT6_MAC_PAY3) &&
  1062. (rx_ptype < I40E_RX_PTYPE_GRENAT6_MACVLAN_IPV6_ICMP_PAY4);
  1063. skb->encapsulation = ipv4_tunnel || ipv6_tunnel;
  1064. skb->ip_summed = CHECKSUM_NONE;
  1065. /* Rx csum enabled and ip headers found? */
  1066. if (!(vsi->netdev->features & NETIF_F_RXCSUM))
  1067. return;
  1068. /* did the hardware decode the packet and checksum? */
  1069. if (!(rx_status & (1 << I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
  1070. return;
  1071. /* both known and outer_ip must be set for the below code to work */
  1072. if (!(decoded.known && decoded.outer_ip))
  1073. return;
  1074. if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
  1075. decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4)
  1076. ipv4 = true;
  1077. else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
  1078. decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6)
  1079. ipv6 = true;
  1080. if (ipv4 &&
  1081. (rx_error & ((1 << I40E_RX_DESC_ERROR_IPE_SHIFT) |
  1082. (1 << I40E_RX_DESC_ERROR_EIPE_SHIFT))))
  1083. goto checksum_fail;
  1084. /* likely incorrect csum if alternate IP extension headers found */
  1085. if (ipv6 &&
  1086. rx_status & (1 << I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
  1087. /* don't increment checksum err here, non-fatal err */
  1088. return;
  1089. /* there was some L4 error, count error and punt packet to the stack */
  1090. if (rx_error & (1 << I40E_RX_DESC_ERROR_L4E_SHIFT))
  1091. goto checksum_fail;
  1092. /* handle packets that were not able to be checksummed due
  1093. * to arrival speed, in this case the stack can compute
  1094. * the csum.
  1095. */
  1096. if (rx_error & (1 << I40E_RX_DESC_ERROR_PPRS_SHIFT))
  1097. return;
  1098. /* If VXLAN traffic has an outer UDPv4 checksum we need to check
  1099. * it in the driver, hardware does not do it for us.
  1100. * Since L3L4P bit was set we assume a valid IHL value (>=5)
  1101. * so the total length of IPv4 header is IHL*4 bytes
  1102. * The UDP_0 bit *may* bet set if the *inner* header is UDP
  1103. */
  1104. if (ipv4_tunnel &&
  1105. (decoded.inner_prot != I40E_RX_PTYPE_INNER_PROT_UDP) &&
  1106. !(rx_status & (1 << I40E_RX_DESC_STATUS_UDP_0_SHIFT))) {
  1107. skb->transport_header = skb->mac_header +
  1108. sizeof(struct ethhdr) +
  1109. (ip_hdr(skb)->ihl * 4);
  1110. /* Add 4 bytes for VLAN tagged packets */
  1111. skb->transport_header += (skb->protocol == htons(ETH_P_8021Q) ||
  1112. skb->protocol == htons(ETH_P_8021AD))
  1113. ? VLAN_HLEN : 0;
  1114. rx_udp_csum = udp_csum(skb);
  1115. iph = ip_hdr(skb);
  1116. csum = csum_tcpudp_magic(
  1117. iph->saddr, iph->daddr,
  1118. (skb->len - skb_transport_offset(skb)),
  1119. IPPROTO_UDP, rx_udp_csum);
  1120. if (udp_hdr(skb)->check != csum)
  1121. goto checksum_fail;
  1122. }
  1123. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1124. return;
  1125. checksum_fail:
  1126. vsi->back->hw_csum_rx_error++;
  1127. }
  1128. /**
  1129. * i40e_rx_hash - returns the hash value from the Rx descriptor
  1130. * @ring: descriptor ring
  1131. * @rx_desc: specific descriptor
  1132. **/
  1133. static inline u32 i40e_rx_hash(struct i40e_ring *ring,
  1134. union i40e_rx_desc *rx_desc)
  1135. {
  1136. const __le64 rss_mask =
  1137. cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
  1138. I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);
  1139. if ((ring->netdev->features & NETIF_F_RXHASH) &&
  1140. (rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask)
  1141. return le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
  1142. else
  1143. return 0;
  1144. }
  1145. /**
  1146. * i40e_ptype_to_hash - get a hash type
  1147. * @ptype: the ptype value from the descriptor
  1148. *
  1149. * Returns a hash type to be used by skb_set_hash
  1150. **/
  1151. static inline enum pkt_hash_types i40e_ptype_to_hash(u8 ptype)
  1152. {
  1153. struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);
  1154. if (!decoded.known)
  1155. return PKT_HASH_TYPE_NONE;
  1156. if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
  1157. decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
  1158. return PKT_HASH_TYPE_L4;
  1159. else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
  1160. decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
  1161. return PKT_HASH_TYPE_L3;
  1162. else
  1163. return PKT_HASH_TYPE_L2;
  1164. }
  1165. /**
  1166. * i40e_clean_rx_irq - Reclaim resources after receive completes
  1167. * @rx_ring: rx ring to clean
  1168. * @budget: how many cleans we're allowed
  1169. *
  1170. * Returns true if there's any budget left (e.g. the clean is finished)
  1171. **/
  1172. static int i40e_clean_rx_irq(struct i40e_ring *rx_ring, int budget)
  1173. {
  1174. unsigned int total_rx_bytes = 0, total_rx_packets = 0;
  1175. u16 rx_packet_len, rx_header_len, rx_sph, rx_hbo;
  1176. u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
  1177. const int current_node = numa_node_id();
  1178. struct i40e_vsi *vsi = rx_ring->vsi;
  1179. u16 i = rx_ring->next_to_clean;
  1180. union i40e_rx_desc *rx_desc;
  1181. u32 rx_error, rx_status;
  1182. u8 rx_ptype;
  1183. u64 qword;
  1184. if (budget <= 0)
  1185. return 0;
  1186. rx_desc = I40E_RX_DESC(rx_ring, i);
  1187. qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
  1188. rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
  1189. I40E_RXD_QW1_STATUS_SHIFT;
  1190. while (rx_status & (1 << I40E_RX_DESC_STATUS_DD_SHIFT)) {
  1191. union i40e_rx_desc *next_rxd;
  1192. struct i40e_rx_buffer *rx_bi;
  1193. struct sk_buff *skb;
  1194. u16 vlan_tag;
  1195. if (i40e_rx_is_programming_status(qword)) {
  1196. i40e_clean_programming_status(rx_ring, rx_desc);
  1197. I40E_RX_NEXT_DESC_PREFETCH(rx_ring, i, next_rxd);
  1198. goto next_desc;
  1199. }
  1200. rx_bi = &rx_ring->rx_bi[i];
  1201. skb = rx_bi->skb;
  1202. prefetch(skb->data);
  1203. rx_packet_len = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
  1204. I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
  1205. rx_header_len = (qword & I40E_RXD_QW1_LENGTH_HBUF_MASK) >>
  1206. I40E_RXD_QW1_LENGTH_HBUF_SHIFT;
  1207. rx_sph = (qword & I40E_RXD_QW1_LENGTH_SPH_MASK) >>
  1208. I40E_RXD_QW1_LENGTH_SPH_SHIFT;
  1209. rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
  1210. I40E_RXD_QW1_ERROR_SHIFT;
  1211. rx_hbo = rx_error & (1 << I40E_RX_DESC_ERROR_HBO_SHIFT);
  1212. rx_error &= ~(1 << I40E_RX_DESC_ERROR_HBO_SHIFT);
  1213. rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
  1214. I40E_RXD_QW1_PTYPE_SHIFT;
  1215. rx_bi->skb = NULL;
  1216. /* This memory barrier is needed to keep us from reading
  1217. * any other fields out of the rx_desc until we know the
  1218. * STATUS_DD bit is set
  1219. */
  1220. rmb();
  1221. /* Get the header and possibly the whole packet
  1222. * If this is an skb from previous receive dma will be 0
  1223. */
  1224. if (rx_bi->dma) {
  1225. u16 len;
  1226. if (rx_hbo)
  1227. len = I40E_RX_HDR_SIZE;
  1228. else if (rx_sph)
  1229. len = rx_header_len;
  1230. else if (rx_packet_len)
  1231. len = rx_packet_len; /* 1buf/no split found */
  1232. else
  1233. len = rx_header_len; /* split always mode */
  1234. skb_put(skb, len);
  1235. dma_unmap_single(rx_ring->dev,
  1236. rx_bi->dma,
  1237. rx_ring->rx_buf_len,
  1238. DMA_FROM_DEVICE);
  1239. rx_bi->dma = 0;
  1240. }
  1241. /* Get the rest of the data if this was a header split */
  1242. if (ring_is_ps_enabled(rx_ring) && rx_packet_len) {
  1243. skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
  1244. rx_bi->page,
  1245. rx_bi->page_offset,
  1246. rx_packet_len);
  1247. skb->len += rx_packet_len;
  1248. skb->data_len += rx_packet_len;
  1249. skb->truesize += rx_packet_len;
  1250. if ((page_count(rx_bi->page) == 1) &&
  1251. (page_to_nid(rx_bi->page) == current_node))
  1252. get_page(rx_bi->page);
  1253. else
  1254. rx_bi->page = NULL;
  1255. dma_unmap_page(rx_ring->dev,
  1256. rx_bi->page_dma,
  1257. PAGE_SIZE / 2,
  1258. DMA_FROM_DEVICE);
  1259. rx_bi->page_dma = 0;
  1260. }
  1261. I40E_RX_NEXT_DESC_PREFETCH(rx_ring, i, next_rxd);
  1262. if (unlikely(
  1263. !(rx_status & (1 << I40E_RX_DESC_STATUS_EOF_SHIFT)))) {
  1264. struct i40e_rx_buffer *next_buffer;
  1265. next_buffer = &rx_ring->rx_bi[i];
  1266. if (ring_is_ps_enabled(rx_ring)) {
  1267. rx_bi->skb = next_buffer->skb;
  1268. rx_bi->dma = next_buffer->dma;
  1269. next_buffer->skb = skb;
  1270. next_buffer->dma = 0;
  1271. }
  1272. rx_ring->rx_stats.non_eop_descs++;
  1273. goto next_desc;
  1274. }
  1275. /* ERR_MASK will only have valid bits if EOP set */
  1276. if (unlikely(rx_error & (1 << I40E_RX_DESC_ERROR_RXE_SHIFT))) {
  1277. dev_kfree_skb_any(skb);
  1278. /* TODO: shouldn't we increment a counter indicating the
  1279. * drop?
  1280. */
  1281. goto next_desc;
  1282. }
  1283. skb_set_hash(skb, i40e_rx_hash(rx_ring, rx_desc),
  1284. i40e_ptype_to_hash(rx_ptype));
  1285. if (unlikely(rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK)) {
  1286. i40e_ptp_rx_hwtstamp(vsi->back, skb, (rx_status &
  1287. I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
  1288. I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT);
  1289. rx_ring->last_rx_timestamp = jiffies;
  1290. }
  1291. /* probably a little skewed due to removing CRC */
  1292. total_rx_bytes += skb->len;
  1293. total_rx_packets++;
  1294. skb->protocol = eth_type_trans(skb, rx_ring->netdev);
  1295. i40e_rx_checksum(vsi, skb, rx_status, rx_error, rx_ptype);
  1296. vlan_tag = rx_status & (1 << I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)
  1297. ? le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1)
  1298. : 0;
  1299. #ifdef I40E_FCOE
  1300. if (!i40e_fcoe_handle_offload(rx_ring, rx_desc, skb)) {
  1301. dev_kfree_skb_any(skb);
  1302. goto next_desc;
  1303. }
  1304. #endif
  1305. i40e_receive_skb(rx_ring, skb, vlan_tag);
  1306. rx_ring->netdev->last_rx = jiffies;
  1307. budget--;
  1308. next_desc:
  1309. rx_desc->wb.qword1.status_error_len = 0;
  1310. if (!budget)
  1311. break;
  1312. cleaned_count++;
  1313. /* return some buffers to hardware, one at a time is too slow */
  1314. if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
  1315. i40e_alloc_rx_buffers(rx_ring, cleaned_count);
  1316. cleaned_count = 0;
  1317. }
  1318. /* use prefetched values */
  1319. rx_desc = next_rxd;
  1320. qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
  1321. rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
  1322. I40E_RXD_QW1_STATUS_SHIFT;
  1323. }
  1324. rx_ring->next_to_clean = i;
  1325. u64_stats_update_begin(&rx_ring->syncp);
  1326. rx_ring->stats.packets += total_rx_packets;
  1327. rx_ring->stats.bytes += total_rx_bytes;
  1328. u64_stats_update_end(&rx_ring->syncp);
  1329. rx_ring->q_vector->rx.total_packets += total_rx_packets;
  1330. rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
  1331. if (cleaned_count)
  1332. i40e_alloc_rx_buffers(rx_ring, cleaned_count);
  1333. return budget > 0;
  1334. }
  1335. /**
  1336. * i40e_napi_poll - NAPI polling Rx/Tx cleanup routine
  1337. * @napi: napi struct with our devices info in it
  1338. * @budget: amount of work driver is allowed to do this pass, in packets
  1339. *
  1340. * This function will clean all queues associated with a q_vector.
  1341. *
  1342. * Returns the amount of work done
  1343. **/
  1344. int i40e_napi_poll(struct napi_struct *napi, int budget)
  1345. {
  1346. struct i40e_q_vector *q_vector =
  1347. container_of(napi, struct i40e_q_vector, napi);
  1348. struct i40e_vsi *vsi = q_vector->vsi;
  1349. struct i40e_ring *ring;
  1350. bool clean_complete = true;
  1351. int budget_per_ring;
  1352. if (test_bit(__I40E_DOWN, &vsi->state)) {
  1353. napi_complete(napi);
  1354. return 0;
  1355. }
  1356. /* Since the actual Tx work is minimal, we can give the Tx a larger
  1357. * budget and be more aggressive about cleaning up the Tx descriptors.
  1358. */
  1359. i40e_for_each_ring(ring, q_vector->tx)
  1360. clean_complete &= i40e_clean_tx_irq(ring, vsi->work_limit);
  1361. /* We attempt to distribute budget to each Rx queue fairly, but don't
  1362. * allow the budget to go below 1 because that would exit polling early.
  1363. */
  1364. budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
  1365. i40e_for_each_ring(ring, q_vector->rx)
  1366. clean_complete &= i40e_clean_rx_irq(ring, budget_per_ring);
  1367. /* If work not completed, return budget and polling will return */
  1368. if (!clean_complete)
  1369. return budget;
  1370. /* Work is done so exit the polling mode and re-enable the interrupt */
  1371. napi_complete(napi);
  1372. if (ITR_IS_DYNAMIC(vsi->rx_itr_setting) ||
  1373. ITR_IS_DYNAMIC(vsi->tx_itr_setting))
  1374. i40e_update_dynamic_itr(q_vector);
  1375. if (!test_bit(__I40E_DOWN, &vsi->state)) {
  1376. if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
  1377. i40e_irq_dynamic_enable(vsi,
  1378. q_vector->v_idx + vsi->base_vector);
  1379. } else {
  1380. struct i40e_hw *hw = &vsi->back->hw;
  1381. /* We re-enable the queue 0 cause, but
  1382. * don't worry about dynamic_enable
  1383. * because we left it on for the other
  1384. * possible interrupts during napi
  1385. */
  1386. u32 qval = rd32(hw, I40E_QINT_RQCTL(0));
  1387. qval |= I40E_QINT_RQCTL_CAUSE_ENA_MASK;
  1388. wr32(hw, I40E_QINT_RQCTL(0), qval);
  1389. qval = rd32(hw, I40E_QINT_TQCTL(0));
  1390. qval |= I40E_QINT_TQCTL_CAUSE_ENA_MASK;
  1391. wr32(hw, I40E_QINT_TQCTL(0), qval);
  1392. i40e_irq_dynamic_enable_icr0(vsi->back);
  1393. }
  1394. }
  1395. return 0;
  1396. }
  1397. /**
  1398. * i40e_atr - Add a Flow Director ATR filter
  1399. * @tx_ring: ring to add programming descriptor to
  1400. * @skb: send buffer
  1401. * @flags: send flags
  1402. * @protocol: wire protocol
  1403. **/
  1404. static void i40e_atr(struct i40e_ring *tx_ring, struct sk_buff *skb,
  1405. u32 flags, __be16 protocol)
  1406. {
  1407. struct i40e_filter_program_desc *fdir_desc;
  1408. struct i40e_pf *pf = tx_ring->vsi->back;
  1409. union {
  1410. unsigned char *network;
  1411. struct iphdr *ipv4;
  1412. struct ipv6hdr *ipv6;
  1413. } hdr;
  1414. struct tcphdr *th;
  1415. unsigned int hlen;
  1416. u32 flex_ptype, dtype_cmd;
  1417. u16 i;
  1418. /* make sure ATR is enabled */
  1419. if (!(pf->flags & I40E_FLAG_FD_ATR_ENABLED))
  1420. return;
  1421. /* if sampling is disabled do nothing */
  1422. if (!tx_ring->atr_sample_rate)
  1423. return;
  1424. /* snag network header to get L4 type and address */
  1425. hdr.network = skb_network_header(skb);
  1426. /* Currently only IPv4/IPv6 with TCP is supported */
  1427. if (protocol == htons(ETH_P_IP)) {
  1428. if (hdr.ipv4->protocol != IPPROTO_TCP)
  1429. return;
  1430. /* access ihl as a u8 to avoid unaligned access on ia64 */
  1431. hlen = (hdr.network[0] & 0x0F) << 2;
  1432. } else if (protocol == htons(ETH_P_IPV6)) {
  1433. if (hdr.ipv6->nexthdr != IPPROTO_TCP)
  1434. return;
  1435. hlen = sizeof(struct ipv6hdr);
  1436. } else {
  1437. return;
  1438. }
  1439. th = (struct tcphdr *)(hdr.network + hlen);
  1440. /* Due to lack of space, no more new filters can be programmed */
  1441. if (th->syn && (pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
  1442. return;
  1443. tx_ring->atr_count++;
  1444. /* sample on all syn/fin/rst packets or once every atr sample rate */
  1445. if (!th->fin &&
  1446. !th->syn &&
  1447. !th->rst &&
  1448. (tx_ring->atr_count < tx_ring->atr_sample_rate))
  1449. return;
  1450. tx_ring->atr_count = 0;
  1451. /* grab the next descriptor */
  1452. i = tx_ring->next_to_use;
  1453. fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
  1454. i++;
  1455. tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
  1456. flex_ptype = (tx_ring->queue_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
  1457. I40E_TXD_FLTR_QW0_QINDEX_MASK;
  1458. flex_ptype |= (protocol == htons(ETH_P_IP)) ?
  1459. (I40E_FILTER_PCTYPE_NONF_IPV4_TCP <<
  1460. I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) :
  1461. (I40E_FILTER_PCTYPE_NONF_IPV6_TCP <<
  1462. I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
  1463. flex_ptype |= tx_ring->vsi->id << I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
  1464. dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
  1465. dtype_cmd |= (th->fin || th->rst) ?
  1466. (I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
  1467. I40E_TXD_FLTR_QW1_PCMD_SHIFT) :
  1468. (I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
  1469. I40E_TXD_FLTR_QW1_PCMD_SHIFT);
  1470. dtype_cmd |= I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX <<
  1471. I40E_TXD_FLTR_QW1_DEST_SHIFT;
  1472. dtype_cmd |= I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID <<
  1473. I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT;
  1474. dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
  1475. dtype_cmd |=
  1476. ((u32)pf->fd_atr_cnt_idx << I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
  1477. I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
  1478. fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
  1479. fdir_desc->rsvd = cpu_to_le32(0);
  1480. fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
  1481. fdir_desc->fd_id = cpu_to_le32(0);
  1482. }
  1483. /**
  1484. * i40e_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
  1485. * @skb: send buffer
  1486. * @tx_ring: ring to send buffer on
  1487. * @flags: the tx flags to be set
  1488. *
  1489. * Checks the skb and set up correspondingly several generic transmit flags
  1490. * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
  1491. *
  1492. * Returns error code indicate the frame should be dropped upon error and the
  1493. * otherwise returns 0 to indicate the flags has been set properly.
  1494. **/
  1495. #ifdef I40E_FCOE
  1496. int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
  1497. struct i40e_ring *tx_ring,
  1498. u32 *flags)
  1499. #else
  1500. static int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
  1501. struct i40e_ring *tx_ring,
  1502. u32 *flags)
  1503. #endif
  1504. {
  1505. __be16 protocol = skb->protocol;
  1506. u32 tx_flags = 0;
  1507. /* if we have a HW VLAN tag being added, default to the HW one */
  1508. if (vlan_tx_tag_present(skb)) {
  1509. tx_flags |= vlan_tx_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
  1510. tx_flags |= I40E_TX_FLAGS_HW_VLAN;
  1511. /* else if it is a SW VLAN, check the next protocol and store the tag */
  1512. } else if (protocol == htons(ETH_P_8021Q)) {
  1513. struct vlan_hdr *vhdr, _vhdr;
  1514. vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
  1515. if (!vhdr)
  1516. return -EINVAL;
  1517. protocol = vhdr->h_vlan_encapsulated_proto;
  1518. tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
  1519. tx_flags |= I40E_TX_FLAGS_SW_VLAN;
  1520. }
  1521. /* Insert 802.1p priority into VLAN header */
  1522. if ((tx_flags & (I40E_TX_FLAGS_HW_VLAN | I40E_TX_FLAGS_SW_VLAN)) ||
  1523. (skb->priority != TC_PRIO_CONTROL)) {
  1524. tx_flags &= ~I40E_TX_FLAGS_VLAN_PRIO_MASK;
  1525. tx_flags |= (skb->priority & 0x7) <<
  1526. I40E_TX_FLAGS_VLAN_PRIO_SHIFT;
  1527. if (tx_flags & I40E_TX_FLAGS_SW_VLAN) {
  1528. struct vlan_ethhdr *vhdr;
  1529. int rc;
  1530. rc = skb_cow_head(skb, 0);
  1531. if (rc < 0)
  1532. return rc;
  1533. vhdr = (struct vlan_ethhdr *)skb->data;
  1534. vhdr->h_vlan_TCI = htons(tx_flags >>
  1535. I40E_TX_FLAGS_VLAN_SHIFT);
  1536. } else {
  1537. tx_flags |= I40E_TX_FLAGS_HW_VLAN;
  1538. }
  1539. }
  1540. *flags = tx_flags;
  1541. return 0;
  1542. }
  1543. /**
  1544. * i40e_tso - set up the tso context descriptor
  1545. * @tx_ring: ptr to the ring to send
  1546. * @skb: ptr to the skb we're sending
  1547. * @tx_flags: the collected send information
  1548. * @protocol: the send protocol
  1549. * @hdr_len: ptr to the size of the packet header
  1550. * @cd_tunneling: ptr to context descriptor bits
  1551. *
  1552. * Returns 0 if no TSO can happen, 1 if tso is going, or error
  1553. **/
  1554. static int i40e_tso(struct i40e_ring *tx_ring, struct sk_buff *skb,
  1555. u32 tx_flags, __be16 protocol, u8 *hdr_len,
  1556. u64 *cd_type_cmd_tso_mss, u32 *cd_tunneling)
  1557. {
  1558. u32 cd_cmd, cd_tso_len, cd_mss;
  1559. struct ipv6hdr *ipv6h;
  1560. struct tcphdr *tcph;
  1561. struct iphdr *iph;
  1562. u32 l4len;
  1563. int err;
  1564. if (!skb_is_gso(skb))
  1565. return 0;
  1566. err = skb_cow_head(skb, 0);
  1567. if (err < 0)
  1568. return err;
  1569. if (protocol == htons(ETH_P_IP)) {
  1570. iph = skb->encapsulation ? inner_ip_hdr(skb) : ip_hdr(skb);
  1571. tcph = skb->encapsulation ? inner_tcp_hdr(skb) : tcp_hdr(skb);
  1572. iph->tot_len = 0;
  1573. iph->check = 0;
  1574. tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr,
  1575. 0, IPPROTO_TCP, 0);
  1576. } else if (skb_is_gso_v6(skb)) {
  1577. ipv6h = skb->encapsulation ? inner_ipv6_hdr(skb)
  1578. : ipv6_hdr(skb);
  1579. tcph = skb->encapsulation ? inner_tcp_hdr(skb) : tcp_hdr(skb);
  1580. ipv6h->payload_len = 0;
  1581. tcph->check = ~csum_ipv6_magic(&ipv6h->saddr, &ipv6h->daddr,
  1582. 0, IPPROTO_TCP, 0);
  1583. }
  1584. l4len = skb->encapsulation ? inner_tcp_hdrlen(skb) : tcp_hdrlen(skb);
  1585. *hdr_len = (skb->encapsulation
  1586. ? (skb_inner_transport_header(skb) - skb->data)
  1587. : skb_transport_offset(skb)) + l4len;
  1588. /* find the field values */
  1589. cd_cmd = I40E_TX_CTX_DESC_TSO;
  1590. cd_tso_len = skb->len - *hdr_len;
  1591. cd_mss = skb_shinfo(skb)->gso_size;
  1592. *cd_type_cmd_tso_mss |= ((u64)cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
  1593. ((u64)cd_tso_len <<
  1594. I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
  1595. ((u64)cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
  1596. return 1;
  1597. }
  1598. /**
  1599. * i40e_tsyn - set up the tsyn context descriptor
  1600. * @tx_ring: ptr to the ring to send
  1601. * @skb: ptr to the skb we're sending
  1602. * @tx_flags: the collected send information
  1603. *
  1604. * Returns 0 if no Tx timestamp can happen and 1 if the timestamp will happen
  1605. **/
  1606. static int i40e_tsyn(struct i40e_ring *tx_ring, struct sk_buff *skb,
  1607. u32 tx_flags, u64 *cd_type_cmd_tso_mss)
  1608. {
  1609. struct i40e_pf *pf;
  1610. if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)))
  1611. return 0;
  1612. /* Tx timestamps cannot be sampled when doing TSO */
  1613. if (tx_flags & I40E_TX_FLAGS_TSO)
  1614. return 0;
  1615. /* only timestamp the outbound packet if the user has requested it and
  1616. * we are not already transmitting a packet to be timestamped
  1617. */
  1618. pf = i40e_netdev_to_pf(tx_ring->netdev);
  1619. if (pf->ptp_tx &&
  1620. !test_and_set_bit_lock(__I40E_PTP_TX_IN_PROGRESS, &pf->state)) {
  1621. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  1622. pf->ptp_tx_skb = skb_get(skb);
  1623. } else {
  1624. return 0;
  1625. }
  1626. *cd_type_cmd_tso_mss |= (u64)I40E_TX_CTX_DESC_TSYN <<
  1627. I40E_TXD_CTX_QW1_CMD_SHIFT;
  1628. return 1;
  1629. }
  1630. /**
  1631. * i40e_tx_enable_csum - Enable Tx checksum offloads
  1632. * @skb: send buffer
  1633. * @tx_flags: Tx flags currently set
  1634. * @td_cmd: Tx descriptor command bits to set
  1635. * @td_offset: Tx descriptor header offsets to set
  1636. * @cd_tunneling: ptr to context desc bits
  1637. **/
  1638. static void i40e_tx_enable_csum(struct sk_buff *skb, u32 tx_flags,
  1639. u32 *td_cmd, u32 *td_offset,
  1640. struct i40e_ring *tx_ring,
  1641. u32 *cd_tunneling)
  1642. {
  1643. struct ipv6hdr *this_ipv6_hdr;
  1644. unsigned int this_tcp_hdrlen;
  1645. struct iphdr *this_ip_hdr;
  1646. u32 network_hdr_len;
  1647. u8 l4_hdr = 0;
  1648. if (skb->encapsulation) {
  1649. network_hdr_len = skb_inner_network_header_len(skb);
  1650. this_ip_hdr = inner_ip_hdr(skb);
  1651. this_ipv6_hdr = inner_ipv6_hdr(skb);
  1652. this_tcp_hdrlen = inner_tcp_hdrlen(skb);
  1653. if (tx_flags & I40E_TX_FLAGS_IPV4) {
  1654. if (tx_flags & I40E_TX_FLAGS_TSO) {
  1655. *cd_tunneling |= I40E_TX_CTX_EXT_IP_IPV4;
  1656. ip_hdr(skb)->check = 0;
  1657. } else {
  1658. *cd_tunneling |=
  1659. I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
  1660. }
  1661. } else if (tx_flags & I40E_TX_FLAGS_IPV6) {
  1662. if (tx_flags & I40E_TX_FLAGS_TSO) {
  1663. *cd_tunneling |= I40E_TX_CTX_EXT_IP_IPV6;
  1664. ip_hdr(skb)->check = 0;
  1665. } else {
  1666. *cd_tunneling |=
  1667. I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
  1668. }
  1669. }
  1670. /* Now set the ctx descriptor fields */
  1671. *cd_tunneling |= (skb_network_header_len(skb) >> 2) <<
  1672. I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT |
  1673. I40E_TXD_CTX_UDP_TUNNELING |
  1674. ((skb_inner_network_offset(skb) -
  1675. skb_transport_offset(skb)) >> 1) <<
  1676. I40E_TXD_CTX_QW0_NATLEN_SHIFT;
  1677. } else {
  1678. network_hdr_len = skb_network_header_len(skb);
  1679. this_ip_hdr = ip_hdr(skb);
  1680. this_ipv6_hdr = ipv6_hdr(skb);
  1681. this_tcp_hdrlen = tcp_hdrlen(skb);
  1682. }
  1683. /* Enable IP checksum offloads */
  1684. if (tx_flags & I40E_TX_FLAGS_IPV4) {
  1685. l4_hdr = this_ip_hdr->protocol;
  1686. /* the stack computes the IP header already, the only time we
  1687. * need the hardware to recompute it is in the case of TSO.
  1688. */
  1689. if (tx_flags & I40E_TX_FLAGS_TSO) {
  1690. *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV4_CSUM;
  1691. this_ip_hdr->check = 0;
  1692. } else {
  1693. *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV4;
  1694. }
  1695. /* Now set the td_offset for IP header length */
  1696. *td_offset = (network_hdr_len >> 2) <<
  1697. I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
  1698. } else if (tx_flags & I40E_TX_FLAGS_IPV6) {
  1699. l4_hdr = this_ipv6_hdr->nexthdr;
  1700. *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
  1701. /* Now set the td_offset for IP header length */
  1702. *td_offset = (network_hdr_len >> 2) <<
  1703. I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
  1704. }
  1705. /* words in MACLEN + dwords in IPLEN + dwords in L4Len */
  1706. *td_offset |= (skb_network_offset(skb) >> 1) <<
  1707. I40E_TX_DESC_LENGTH_MACLEN_SHIFT;
  1708. /* Enable L4 checksum offloads */
  1709. switch (l4_hdr) {
  1710. case IPPROTO_TCP:
  1711. /* enable checksum offloads */
  1712. *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
  1713. *td_offset |= (this_tcp_hdrlen >> 2) <<
  1714. I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
  1715. break;
  1716. case IPPROTO_SCTP:
  1717. /* enable SCTP checksum offload */
  1718. *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
  1719. *td_offset |= (sizeof(struct sctphdr) >> 2) <<
  1720. I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
  1721. break;
  1722. case IPPROTO_UDP:
  1723. /* enable UDP checksum offload */
  1724. *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
  1725. *td_offset |= (sizeof(struct udphdr) >> 2) <<
  1726. I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
  1727. break;
  1728. default:
  1729. break;
  1730. }
  1731. }
  1732. /**
  1733. * i40e_create_tx_ctx Build the Tx context descriptor
  1734. * @tx_ring: ring to create the descriptor on
  1735. * @cd_type_cmd_tso_mss: Quad Word 1
  1736. * @cd_tunneling: Quad Word 0 - bits 0-31
  1737. * @cd_l2tag2: Quad Word 0 - bits 32-63
  1738. **/
  1739. static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
  1740. const u64 cd_type_cmd_tso_mss,
  1741. const u32 cd_tunneling, const u32 cd_l2tag2)
  1742. {
  1743. struct i40e_tx_context_desc *context_desc;
  1744. int i = tx_ring->next_to_use;
  1745. if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
  1746. !cd_tunneling && !cd_l2tag2)
  1747. return;
  1748. /* grab the next descriptor */
  1749. context_desc = I40E_TX_CTXTDESC(tx_ring, i);
  1750. i++;
  1751. tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
  1752. /* cpu_to_le32 and assign to struct fields */
  1753. context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
  1754. context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
  1755. context_desc->rsvd = cpu_to_le16(0);
  1756. context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
  1757. }
  1758. /**
  1759. * i40e_tx_map - Build the Tx descriptor
  1760. * @tx_ring: ring to send buffer on
  1761. * @skb: send buffer
  1762. * @first: first buffer info buffer to use
  1763. * @tx_flags: collected send information
  1764. * @hdr_len: size of the packet header
  1765. * @td_cmd: the command field in the descriptor
  1766. * @td_offset: offset for checksum or crc
  1767. **/
  1768. #ifdef I40E_FCOE
  1769. void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
  1770. struct i40e_tx_buffer *first, u32 tx_flags,
  1771. const u8 hdr_len, u32 td_cmd, u32 td_offset)
  1772. #else
  1773. static void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
  1774. struct i40e_tx_buffer *first, u32 tx_flags,
  1775. const u8 hdr_len, u32 td_cmd, u32 td_offset)
  1776. #endif
  1777. {
  1778. unsigned int data_len = skb->data_len;
  1779. unsigned int size = skb_headlen(skb);
  1780. struct skb_frag_struct *frag;
  1781. struct i40e_tx_buffer *tx_bi;
  1782. struct i40e_tx_desc *tx_desc;
  1783. u16 i = tx_ring->next_to_use;
  1784. u32 td_tag = 0;
  1785. dma_addr_t dma;
  1786. u16 gso_segs;
  1787. if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
  1788. td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
  1789. td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
  1790. I40E_TX_FLAGS_VLAN_SHIFT;
  1791. }
  1792. if (tx_flags & (I40E_TX_FLAGS_TSO | I40E_TX_FLAGS_FSO))
  1793. gso_segs = skb_shinfo(skb)->gso_segs;
  1794. else
  1795. gso_segs = 1;
  1796. /* multiply data chunks by size of headers */
  1797. first->bytecount = skb->len - hdr_len + (gso_segs * hdr_len);
  1798. first->gso_segs = gso_segs;
  1799. first->skb = skb;
  1800. first->tx_flags = tx_flags;
  1801. dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
  1802. tx_desc = I40E_TX_DESC(tx_ring, i);
  1803. tx_bi = first;
  1804. for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
  1805. if (dma_mapping_error(tx_ring->dev, dma))
  1806. goto dma_error;
  1807. /* record length, and DMA address */
  1808. dma_unmap_len_set(tx_bi, len, size);
  1809. dma_unmap_addr_set(tx_bi, dma, dma);
  1810. tx_desc->buffer_addr = cpu_to_le64(dma);
  1811. while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
  1812. tx_desc->cmd_type_offset_bsz =
  1813. build_ctob(td_cmd, td_offset,
  1814. I40E_MAX_DATA_PER_TXD, td_tag);
  1815. tx_desc++;
  1816. i++;
  1817. if (i == tx_ring->count) {
  1818. tx_desc = I40E_TX_DESC(tx_ring, 0);
  1819. i = 0;
  1820. }
  1821. dma += I40E_MAX_DATA_PER_TXD;
  1822. size -= I40E_MAX_DATA_PER_TXD;
  1823. tx_desc->buffer_addr = cpu_to_le64(dma);
  1824. }
  1825. if (likely(!data_len))
  1826. break;
  1827. tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
  1828. size, td_tag);
  1829. tx_desc++;
  1830. i++;
  1831. if (i == tx_ring->count) {
  1832. tx_desc = I40E_TX_DESC(tx_ring, 0);
  1833. i = 0;
  1834. }
  1835. size = skb_frag_size(frag);
  1836. data_len -= size;
  1837. dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
  1838. DMA_TO_DEVICE);
  1839. tx_bi = &tx_ring->tx_bi[i];
  1840. }
  1841. /* Place RS bit on last descriptor of any packet that spans across the
  1842. * 4th descriptor (WB_STRIDE aka 0x3) in a 64B cacheline.
  1843. */
  1844. #define WB_STRIDE 0x3
  1845. if (((i & WB_STRIDE) != WB_STRIDE) &&
  1846. (first <= &tx_ring->tx_bi[i]) &&
  1847. (first >= &tx_ring->tx_bi[i & ~WB_STRIDE])) {
  1848. tx_desc->cmd_type_offset_bsz =
  1849. build_ctob(td_cmd, td_offset, size, td_tag) |
  1850. cpu_to_le64((u64)I40E_TX_DESC_CMD_EOP <<
  1851. I40E_TXD_QW1_CMD_SHIFT);
  1852. } else {
  1853. tx_desc->cmd_type_offset_bsz =
  1854. build_ctob(td_cmd, td_offset, size, td_tag) |
  1855. cpu_to_le64((u64)I40E_TXD_CMD <<
  1856. I40E_TXD_QW1_CMD_SHIFT);
  1857. }
  1858. netdev_tx_sent_queue(netdev_get_tx_queue(tx_ring->netdev,
  1859. tx_ring->queue_index),
  1860. first->bytecount);
  1861. /* set the timestamp */
  1862. first->time_stamp = jiffies;
  1863. /* Force memory writes to complete before letting h/w
  1864. * know there are new descriptors to fetch. (Only
  1865. * applicable for weak-ordered memory model archs,
  1866. * such as IA-64).
  1867. */
  1868. wmb();
  1869. /* set next_to_watch value indicating a packet is present */
  1870. first->next_to_watch = tx_desc;
  1871. i++;
  1872. if (i == tx_ring->count)
  1873. i = 0;
  1874. tx_ring->next_to_use = i;
  1875. /* notify HW of packet */
  1876. writel(i, tx_ring->tail);
  1877. return;
  1878. dma_error:
  1879. dev_info(tx_ring->dev, "TX DMA map failed\n");
  1880. /* clear dma mappings for failed tx_bi map */
  1881. for (;;) {
  1882. tx_bi = &tx_ring->tx_bi[i];
  1883. i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
  1884. if (tx_bi == first)
  1885. break;
  1886. if (i == 0)
  1887. i = tx_ring->count;
  1888. i--;
  1889. }
  1890. tx_ring->next_to_use = i;
  1891. }
  1892. /**
  1893. * __i40e_maybe_stop_tx - 2nd level check for tx stop conditions
  1894. * @tx_ring: the ring to be checked
  1895. * @size: the size buffer we want to assure is available
  1896. *
  1897. * Returns -EBUSY if a stop is needed, else 0
  1898. **/
  1899. static inline int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
  1900. {
  1901. netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
  1902. /* Memory barrier before checking head and tail */
  1903. smp_mb();
  1904. /* Check again in a case another CPU has just made room available. */
  1905. if (likely(I40E_DESC_UNUSED(tx_ring) < size))
  1906. return -EBUSY;
  1907. /* A reprieve! - use start_queue because it doesn't call schedule */
  1908. netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
  1909. ++tx_ring->tx_stats.restart_queue;
  1910. return 0;
  1911. }
  1912. /**
  1913. * i40e_maybe_stop_tx - 1st level check for tx stop conditions
  1914. * @tx_ring: the ring to be checked
  1915. * @size: the size buffer we want to assure is available
  1916. *
  1917. * Returns 0 if stop is not needed
  1918. **/
  1919. #ifdef I40E_FCOE
  1920. int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
  1921. #else
  1922. static int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
  1923. #endif
  1924. {
  1925. if (likely(I40E_DESC_UNUSED(tx_ring) >= size))
  1926. return 0;
  1927. return __i40e_maybe_stop_tx(tx_ring, size);
  1928. }
  1929. /**
  1930. * i40e_xmit_descriptor_count - calculate number of tx descriptors needed
  1931. * @skb: send buffer
  1932. * @tx_ring: ring to send buffer on
  1933. *
  1934. * Returns number of data descriptors needed for this skb. Returns 0 to indicate
  1935. * there is not enough descriptors available in this ring since we need at least
  1936. * one descriptor.
  1937. **/
  1938. #ifdef I40E_FCOE
  1939. int i40e_xmit_descriptor_count(struct sk_buff *skb,
  1940. struct i40e_ring *tx_ring)
  1941. #else
  1942. static int i40e_xmit_descriptor_count(struct sk_buff *skb,
  1943. struct i40e_ring *tx_ring)
  1944. #endif
  1945. {
  1946. unsigned int f;
  1947. int count = 0;
  1948. /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
  1949. * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
  1950. * + 4 desc gap to avoid the cache line where head is,
  1951. * + 1 desc for context descriptor,
  1952. * otherwise try next time
  1953. */
  1954. for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
  1955. count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
  1956. count += TXD_USE_COUNT(skb_headlen(skb));
  1957. if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
  1958. tx_ring->tx_stats.tx_busy++;
  1959. return 0;
  1960. }
  1961. return count;
  1962. }
  1963. /**
  1964. * i40e_xmit_frame_ring - Sends buffer on Tx ring
  1965. * @skb: send buffer
  1966. * @tx_ring: ring to send buffer on
  1967. *
  1968. * Returns NETDEV_TX_OK if sent, else an error code
  1969. **/
  1970. static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
  1971. struct i40e_ring *tx_ring)
  1972. {
  1973. u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
  1974. u32 cd_tunneling = 0, cd_l2tag2 = 0;
  1975. struct i40e_tx_buffer *first;
  1976. u32 td_offset = 0;
  1977. u32 tx_flags = 0;
  1978. __be16 protocol;
  1979. u32 td_cmd = 0;
  1980. u8 hdr_len = 0;
  1981. int tsyn;
  1982. int tso;
  1983. if (0 == i40e_xmit_descriptor_count(skb, tx_ring))
  1984. return NETDEV_TX_BUSY;
  1985. /* prepare the xmit flags */
  1986. if (i40e_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
  1987. goto out_drop;
  1988. /* obtain protocol of skb */
  1989. protocol = vlan_get_protocol(skb);
  1990. /* record the location of the first descriptor for this packet */
  1991. first = &tx_ring->tx_bi[tx_ring->next_to_use];
  1992. /* setup IPv4/IPv6 offloads */
  1993. if (protocol == htons(ETH_P_IP))
  1994. tx_flags |= I40E_TX_FLAGS_IPV4;
  1995. else if (protocol == htons(ETH_P_IPV6))
  1996. tx_flags |= I40E_TX_FLAGS_IPV6;
  1997. tso = i40e_tso(tx_ring, skb, tx_flags, protocol, &hdr_len,
  1998. &cd_type_cmd_tso_mss, &cd_tunneling);
  1999. if (tso < 0)
  2000. goto out_drop;
  2001. else if (tso)
  2002. tx_flags |= I40E_TX_FLAGS_TSO;
  2003. tsyn = i40e_tsyn(tx_ring, skb, tx_flags, &cd_type_cmd_tso_mss);
  2004. if (tsyn)
  2005. tx_flags |= I40E_TX_FLAGS_TSYN;
  2006. skb_tx_timestamp(skb);
  2007. /* always enable CRC insertion offload */
  2008. td_cmd |= I40E_TX_DESC_CMD_ICRC;
  2009. /* Always offload the checksum, since it's in the data descriptor */
  2010. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  2011. tx_flags |= I40E_TX_FLAGS_CSUM;
  2012. i40e_tx_enable_csum(skb, tx_flags, &td_cmd, &td_offset,
  2013. tx_ring, &cd_tunneling);
  2014. }
  2015. i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
  2016. cd_tunneling, cd_l2tag2);
  2017. /* Add Flow Director ATR if it's enabled.
  2018. *
  2019. * NOTE: this must always be directly before the data descriptor.
  2020. */
  2021. i40e_atr(tx_ring, skb, tx_flags, protocol);
  2022. i40e_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
  2023. td_cmd, td_offset);
  2024. i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
  2025. return NETDEV_TX_OK;
  2026. out_drop:
  2027. dev_kfree_skb_any(skb);
  2028. return NETDEV_TX_OK;
  2029. }
  2030. /**
  2031. * i40e_lan_xmit_frame - Selects the correct VSI and Tx queue to send buffer
  2032. * @skb: send buffer
  2033. * @netdev: network interface device structure
  2034. *
  2035. * Returns NETDEV_TX_OK if sent, else an error code
  2036. **/
  2037. netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  2038. {
  2039. struct i40e_netdev_priv *np = netdev_priv(netdev);
  2040. struct i40e_vsi *vsi = np->vsi;
  2041. struct i40e_ring *tx_ring = vsi->tx_rings[skb->queue_mapping];
  2042. /* hardware can't handle really short frames, hardware padding works
  2043. * beyond this point
  2044. */
  2045. if (unlikely(skb->len < I40E_MIN_TX_LEN)) {
  2046. if (skb_pad(skb, I40E_MIN_TX_LEN - skb->len))
  2047. return NETDEV_TX_OK;
  2048. skb->len = I40E_MIN_TX_LEN;
  2049. skb_set_tail_pointer(skb, I40E_MIN_TX_LEN);
  2050. }
  2051. return i40e_xmit_frame_ring(skb, tx_ring);
  2052. }