bcmgenet.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628
  1. /*
  2. * Copyright (c) 2014 Broadcom Corporation
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. */
  8. #ifndef __BCMGENET_H__
  9. #define __BCMGENET_H__
  10. #include <linux/skbuff.h>
  11. #include <linux/netdevice.h>
  12. #include <linux/spinlock.h>
  13. #include <linux/clk.h>
  14. #include <linux/mii.h>
  15. #include <linux/if_vlan.h>
  16. #include <linux/phy.h>
  17. /* total number of Buffer Descriptors, same for Rx/Tx */
  18. #define TOTAL_DESC 256
  19. /* which ring is descriptor based */
  20. #define DESC_INDEX 16
  21. /* Body(1500) + EH_SIZE(14) + VLANTAG(4) + BRCMTAG(6) + FCS(4) = 1528.
  22. * 1536 is multiple of 256 bytes
  23. */
  24. #define ENET_BRCM_TAG_LEN 6
  25. #define ENET_PAD 8
  26. #define ENET_MAX_MTU_SIZE (ETH_DATA_LEN + ETH_HLEN + VLAN_HLEN + \
  27. ENET_BRCM_TAG_LEN + ETH_FCS_LEN + ENET_PAD)
  28. #define DMA_MAX_BURST_LENGTH 0x10
  29. /* misc. configuration */
  30. #define CLEAR_ALL_HFB 0xFF
  31. #define DMA_FC_THRESH_HI (TOTAL_DESC >> 4)
  32. #define DMA_FC_THRESH_LO 5
  33. /* 64B receive/transmit status block */
  34. struct status_64 {
  35. u32 length_status; /* length and peripheral status */
  36. u32 ext_status; /* Extended status*/
  37. u32 rx_csum; /* partial rx checksum */
  38. u32 unused1[9]; /* unused */
  39. u32 tx_csum_info; /* Tx checksum info. */
  40. u32 unused2[3]; /* unused */
  41. };
  42. /* Rx status bits */
  43. #define STATUS_RX_EXT_MASK 0x1FFFFF
  44. #define STATUS_RX_CSUM_MASK 0xFFFF
  45. #define STATUS_RX_CSUM_OK 0x10000
  46. #define STATUS_RX_CSUM_FR 0x20000
  47. #define STATUS_RX_PROTO_TCP 0
  48. #define STATUS_RX_PROTO_UDP 1
  49. #define STATUS_RX_PROTO_ICMP 2
  50. #define STATUS_RX_PROTO_OTHER 3
  51. #define STATUS_RX_PROTO_MASK 3
  52. #define STATUS_RX_PROTO_SHIFT 18
  53. #define STATUS_FILTER_INDEX_MASK 0xFFFF
  54. /* Tx status bits */
  55. #define STATUS_TX_CSUM_START_MASK 0X7FFF
  56. #define STATUS_TX_CSUM_START_SHIFT 16
  57. #define STATUS_TX_CSUM_PROTO_UDP 0x8000
  58. #define STATUS_TX_CSUM_OFFSET_MASK 0x7FFF
  59. #define STATUS_TX_CSUM_LV 0x80000000
  60. /* DMA Descriptor */
  61. #define DMA_DESC_LENGTH_STATUS 0x00 /* in bytes of data in buffer */
  62. #define DMA_DESC_ADDRESS_LO 0x04 /* lower bits of PA */
  63. #define DMA_DESC_ADDRESS_HI 0x08 /* upper 32 bits of PA, GENETv4+ */
  64. /* Rx/Tx common counter group */
  65. struct bcmgenet_pkt_counters {
  66. u32 cnt_64; /* RO Received/Transmited 64 bytes packet */
  67. u32 cnt_127; /* RO Rx/Tx 127 bytes packet */
  68. u32 cnt_255; /* RO Rx/Tx 65-255 bytes packet */
  69. u32 cnt_511; /* RO Rx/Tx 256-511 bytes packet */
  70. u32 cnt_1023; /* RO Rx/Tx 512-1023 bytes packet */
  71. u32 cnt_1518; /* RO Rx/Tx 1024-1518 bytes packet */
  72. u32 cnt_mgv; /* RO Rx/Tx 1519-1522 good VLAN packet */
  73. u32 cnt_2047; /* RO Rx/Tx 1522-2047 bytes packet*/
  74. u32 cnt_4095; /* RO Rx/Tx 2048-4095 bytes packet*/
  75. u32 cnt_9216; /* RO Rx/Tx 4096-9216 bytes packet*/
  76. };
  77. /* RSV, Receive Status Vector */
  78. struct bcmgenet_rx_counters {
  79. struct bcmgenet_pkt_counters pkt_cnt;
  80. u32 pkt; /* RO (0x428) Received pkt count*/
  81. u32 bytes; /* RO Received byte count */
  82. u32 mca; /* RO # of Received multicast pkt */
  83. u32 bca; /* RO # of Receive broadcast pkt */
  84. u32 fcs; /* RO # of Received FCS error */
  85. u32 cf; /* RO # of Received control frame pkt*/
  86. u32 pf; /* RO # of Received pause frame pkt */
  87. u32 uo; /* RO # of unknown op code pkt */
  88. u32 aln; /* RO # of alignment error count */
  89. u32 flr; /* RO # of frame length out of range count */
  90. u32 cde; /* RO # of code error pkt */
  91. u32 fcr; /* RO # of carrier sense error pkt */
  92. u32 ovr; /* RO # of oversize pkt*/
  93. u32 jbr; /* RO # of jabber count */
  94. u32 mtue; /* RO # of MTU error pkt*/
  95. u32 pok; /* RO # of Received good pkt */
  96. u32 uc; /* RO # of unicast pkt */
  97. u32 ppp; /* RO # of PPP pkt */
  98. u32 rcrc; /* RO (0x470),# of CRC match pkt */
  99. };
  100. /* TSV, Transmit Status Vector */
  101. struct bcmgenet_tx_counters {
  102. struct bcmgenet_pkt_counters pkt_cnt;
  103. u32 pkts; /* RO (0x4a8) Transmited pkt */
  104. u32 mca; /* RO # of xmited multicast pkt */
  105. u32 bca; /* RO # of xmited broadcast pkt */
  106. u32 pf; /* RO # of xmited pause frame count */
  107. u32 cf; /* RO # of xmited control frame count */
  108. u32 fcs; /* RO # of xmited FCS error count */
  109. u32 ovr; /* RO # of xmited oversize pkt */
  110. u32 drf; /* RO # of xmited deferral pkt */
  111. u32 edf; /* RO # of xmited Excessive deferral pkt*/
  112. u32 scl; /* RO # of xmited single collision pkt */
  113. u32 mcl; /* RO # of xmited multiple collision pkt*/
  114. u32 lcl; /* RO # of xmited late collision pkt */
  115. u32 ecl; /* RO # of xmited excessive collision pkt*/
  116. u32 frg; /* RO # of xmited fragments pkt*/
  117. u32 ncl; /* RO # of xmited total collision count */
  118. u32 jbr; /* RO # of xmited jabber count*/
  119. u32 bytes; /* RO # of xmited byte count */
  120. u32 pok; /* RO # of xmited good pkt */
  121. u32 uc; /* RO (0x0x4f0)# of xmited unitcast pkt */
  122. };
  123. struct bcmgenet_mib_counters {
  124. struct bcmgenet_rx_counters rx;
  125. struct bcmgenet_tx_counters tx;
  126. u32 rx_runt_cnt;
  127. u32 rx_runt_fcs;
  128. u32 rx_runt_fcs_align;
  129. u32 rx_runt_bytes;
  130. u32 rbuf_ovflow_cnt;
  131. u32 rbuf_err_cnt;
  132. u32 mdf_err_cnt;
  133. };
  134. #define UMAC_HD_BKP_CTRL 0x004
  135. #define HD_FC_EN (1 << 0)
  136. #define HD_FC_BKOFF_OK (1 << 1)
  137. #define IPG_CONFIG_RX_SHIFT 2
  138. #define IPG_CONFIG_RX_MASK 0x1F
  139. #define UMAC_CMD 0x008
  140. #define CMD_TX_EN (1 << 0)
  141. #define CMD_RX_EN (1 << 1)
  142. #define UMAC_SPEED_10 0
  143. #define UMAC_SPEED_100 1
  144. #define UMAC_SPEED_1000 2
  145. #define UMAC_SPEED_2500 3
  146. #define CMD_SPEED_SHIFT 2
  147. #define CMD_SPEED_MASK 3
  148. #define CMD_PROMISC (1 << 4)
  149. #define CMD_PAD_EN (1 << 5)
  150. #define CMD_CRC_FWD (1 << 6)
  151. #define CMD_PAUSE_FWD (1 << 7)
  152. #define CMD_RX_PAUSE_IGNORE (1 << 8)
  153. #define CMD_TX_ADDR_INS (1 << 9)
  154. #define CMD_HD_EN (1 << 10)
  155. #define CMD_SW_RESET (1 << 13)
  156. #define CMD_LCL_LOOP_EN (1 << 15)
  157. #define CMD_AUTO_CONFIG (1 << 22)
  158. #define CMD_CNTL_FRM_EN (1 << 23)
  159. #define CMD_NO_LEN_CHK (1 << 24)
  160. #define CMD_RMT_LOOP_EN (1 << 25)
  161. #define CMD_PRBL_EN (1 << 27)
  162. #define CMD_TX_PAUSE_IGNORE (1 << 28)
  163. #define CMD_TX_RX_EN (1 << 29)
  164. #define CMD_RUNT_FILTER_DIS (1 << 30)
  165. #define UMAC_MAC0 0x00C
  166. #define UMAC_MAC1 0x010
  167. #define UMAC_MAX_FRAME_LEN 0x014
  168. #define UMAC_TX_FLUSH 0x334
  169. #define UMAC_MIB_START 0x400
  170. #define UMAC_MDIO_CMD 0x614
  171. #define MDIO_START_BUSY (1 << 29)
  172. #define MDIO_READ_FAIL (1 << 28)
  173. #define MDIO_RD (2 << 26)
  174. #define MDIO_WR (1 << 26)
  175. #define MDIO_PMD_SHIFT 21
  176. #define MDIO_PMD_MASK 0x1F
  177. #define MDIO_REG_SHIFT 16
  178. #define MDIO_REG_MASK 0x1F
  179. #define UMAC_RBUF_OVFL_CNT 0x61C
  180. #define UMAC_MPD_CTRL 0x620
  181. #define MPD_EN (1 << 0)
  182. #define MPD_PW_EN (1 << 27)
  183. #define MPD_MSEQ_LEN_SHIFT 16
  184. #define MPD_MSEQ_LEN_MASK 0xFF
  185. #define UMAC_MPD_PW_MS 0x624
  186. #define UMAC_MPD_PW_LS 0x628
  187. #define UMAC_RBUF_ERR_CNT 0x634
  188. #define UMAC_MDF_ERR_CNT 0x638
  189. #define UMAC_MDF_CTRL 0x650
  190. #define UMAC_MDF_ADDR 0x654
  191. #define UMAC_MIB_CTRL 0x580
  192. #define MIB_RESET_RX (1 << 0)
  193. #define MIB_RESET_RUNT (1 << 1)
  194. #define MIB_RESET_TX (1 << 2)
  195. #define RBUF_CTRL 0x00
  196. #define RBUF_64B_EN (1 << 0)
  197. #define RBUF_ALIGN_2B (1 << 1)
  198. #define RBUF_BAD_DIS (1 << 2)
  199. #define RBUF_STATUS 0x0C
  200. #define RBUF_STATUS_WOL (1 << 0)
  201. #define RBUF_STATUS_MPD_INTR_ACTIVE (1 << 1)
  202. #define RBUF_STATUS_ACPI_INTR_ACTIVE (1 << 2)
  203. #define RBUF_CHK_CTRL 0x14
  204. #define RBUF_RXCHK_EN (1 << 0)
  205. #define RBUF_SKIP_FCS (1 << 4)
  206. #define RBUF_TBUF_SIZE_CTRL 0xb4
  207. #define RBUF_HFB_CTRL_V1 0x38
  208. #define RBUF_HFB_FILTER_EN_SHIFT 16
  209. #define RBUF_HFB_FILTER_EN_MASK 0xffff0000
  210. #define RBUF_HFB_EN (1 << 0)
  211. #define RBUF_HFB_256B (1 << 1)
  212. #define RBUF_ACPI_EN (1 << 2)
  213. #define RBUF_HFB_LEN_V1 0x3C
  214. #define RBUF_FLTR_LEN_MASK 0xFF
  215. #define RBUF_FLTR_LEN_SHIFT 8
  216. #define TBUF_CTRL 0x00
  217. #define TBUF_BP_MC 0x0C
  218. #define TBUF_CTRL_V1 0x80
  219. #define TBUF_BP_MC_V1 0xA0
  220. #define HFB_CTRL 0x00
  221. #define HFB_FLT_ENABLE_V3PLUS 0x04
  222. #define HFB_FLT_LEN_V2 0x04
  223. #define HFB_FLT_LEN_V3PLUS 0x1C
  224. /* uniMac intrl2 registers */
  225. #define INTRL2_CPU_STAT 0x00
  226. #define INTRL2_CPU_SET 0x04
  227. #define INTRL2_CPU_CLEAR 0x08
  228. #define INTRL2_CPU_MASK_STATUS 0x0C
  229. #define INTRL2_CPU_MASK_SET 0x10
  230. #define INTRL2_CPU_MASK_CLEAR 0x14
  231. /* INTRL2 instance 0 definitions */
  232. #define UMAC_IRQ_SCB (1 << 0)
  233. #define UMAC_IRQ_EPHY (1 << 1)
  234. #define UMAC_IRQ_PHY_DET_R (1 << 2)
  235. #define UMAC_IRQ_PHY_DET_F (1 << 3)
  236. #define UMAC_IRQ_LINK_UP (1 << 4)
  237. #define UMAC_IRQ_LINK_DOWN (1 << 5)
  238. #define UMAC_IRQ_UMAC (1 << 6)
  239. #define UMAC_IRQ_UMAC_TSV (1 << 7)
  240. #define UMAC_IRQ_TBUF_UNDERRUN (1 << 8)
  241. #define UMAC_IRQ_RBUF_OVERFLOW (1 << 9)
  242. #define UMAC_IRQ_HFB_SM (1 << 10)
  243. #define UMAC_IRQ_HFB_MM (1 << 11)
  244. #define UMAC_IRQ_MPD_R (1 << 12)
  245. #define UMAC_IRQ_RXDMA_MBDONE (1 << 13)
  246. #define UMAC_IRQ_RXDMA_PDONE (1 << 14)
  247. #define UMAC_IRQ_RXDMA_BDONE (1 << 15)
  248. #define UMAC_IRQ_TXDMA_MBDONE (1 << 16)
  249. #define UMAC_IRQ_TXDMA_PDONE (1 << 17)
  250. #define UMAC_IRQ_TXDMA_BDONE (1 << 18)
  251. /* Only valid for GENETv3+ */
  252. #define UMAC_IRQ_MDIO_DONE (1 << 23)
  253. #define UMAC_IRQ_MDIO_ERROR (1 << 24)
  254. /* Register block offsets */
  255. #define GENET_SYS_OFF 0x0000
  256. #define GENET_GR_BRIDGE_OFF 0x0040
  257. #define GENET_EXT_OFF 0x0080
  258. #define GENET_INTRL2_0_OFF 0x0200
  259. #define GENET_INTRL2_1_OFF 0x0240
  260. #define GENET_RBUF_OFF 0x0300
  261. #define GENET_UMAC_OFF 0x0800
  262. /* SYS block offsets and register definitions */
  263. #define SYS_REV_CTRL 0x00
  264. #define SYS_PORT_CTRL 0x04
  265. #define PORT_MODE_INT_EPHY 0
  266. #define PORT_MODE_INT_GPHY 1
  267. #define PORT_MODE_EXT_EPHY 2
  268. #define PORT_MODE_EXT_GPHY 3
  269. #define PORT_MODE_EXT_RVMII_25 (4 | BIT(4))
  270. #define PORT_MODE_EXT_RVMII_50 4
  271. #define LED_ACT_SOURCE_MAC (1 << 9)
  272. #define SYS_RBUF_FLUSH_CTRL 0x08
  273. #define SYS_TBUF_FLUSH_CTRL 0x0C
  274. #define RBUF_FLUSH_CTRL_V1 0x04
  275. /* Ext block register offsets and definitions */
  276. #define EXT_EXT_PWR_MGMT 0x00
  277. #define EXT_PWR_DOWN_BIAS (1 << 0)
  278. #define EXT_PWR_DOWN_DLL (1 << 1)
  279. #define EXT_PWR_DOWN_PHY (1 << 2)
  280. #define EXT_PWR_DN_EN_LD (1 << 3)
  281. #define EXT_ENERGY_DET (1 << 4)
  282. #define EXT_IDDQ_FROM_PHY (1 << 5)
  283. #define EXT_PHY_RESET (1 << 8)
  284. #define EXT_ENERGY_DET_MASK (1 << 12)
  285. #define EXT_RGMII_OOB_CTRL 0x0C
  286. #define RGMII_LINK (1 << 4)
  287. #define OOB_DISABLE (1 << 5)
  288. #define RGMII_MODE_EN (1 << 6)
  289. #define ID_MODE_DIS (1 << 16)
  290. #define EXT_GPHY_CTRL 0x1C
  291. #define EXT_CFG_IDDQ_BIAS (1 << 0)
  292. #define EXT_CFG_PWR_DOWN (1 << 1)
  293. #define EXT_GPHY_RESET (1 << 5)
  294. /* DMA rings size */
  295. #define DMA_RING_SIZE (0x40)
  296. #define DMA_RINGS_SIZE (DMA_RING_SIZE * (DESC_INDEX + 1))
  297. /* DMA registers common definitions */
  298. #define DMA_RW_POINTER_MASK 0x1FF
  299. #define DMA_P_INDEX_DISCARD_CNT_MASK 0xFFFF
  300. #define DMA_P_INDEX_DISCARD_CNT_SHIFT 16
  301. #define DMA_BUFFER_DONE_CNT_MASK 0xFFFF
  302. #define DMA_BUFFER_DONE_CNT_SHIFT 16
  303. #define DMA_P_INDEX_MASK 0xFFFF
  304. #define DMA_C_INDEX_MASK 0xFFFF
  305. /* DMA ring size register */
  306. #define DMA_RING_SIZE_MASK 0xFFFF
  307. #define DMA_RING_SIZE_SHIFT 16
  308. #define DMA_RING_BUFFER_SIZE_MASK 0xFFFF
  309. /* DMA interrupt threshold register */
  310. #define DMA_INTR_THRESHOLD_MASK 0x00FF
  311. /* DMA XON/XOFF register */
  312. #define DMA_XON_THREHOLD_MASK 0xFFFF
  313. #define DMA_XOFF_THRESHOLD_MASK 0xFFFF
  314. #define DMA_XOFF_THRESHOLD_SHIFT 16
  315. /* DMA flow period register */
  316. #define DMA_FLOW_PERIOD_MASK 0xFFFF
  317. #define DMA_MAX_PKT_SIZE_MASK 0xFFFF
  318. #define DMA_MAX_PKT_SIZE_SHIFT 16
  319. /* DMA control register */
  320. #define DMA_EN (1 << 0)
  321. #define DMA_RING_BUF_EN_SHIFT 0x01
  322. #define DMA_RING_BUF_EN_MASK 0xFFFF
  323. #define DMA_TSB_SWAP_EN (1 << 20)
  324. /* DMA status register */
  325. #define DMA_DISABLED (1 << 0)
  326. #define DMA_DESC_RAM_INIT_BUSY (1 << 1)
  327. /* DMA SCB burst size register */
  328. #define DMA_SCB_BURST_SIZE_MASK 0x1F
  329. /* DMA activity vector register */
  330. #define DMA_ACTIVITY_VECTOR_MASK 0x1FFFF
  331. /* DMA backpressure mask register */
  332. #define DMA_BACKPRESSURE_MASK 0x1FFFF
  333. #define DMA_PFC_ENABLE (1 << 31)
  334. /* DMA backpressure status register */
  335. #define DMA_BACKPRESSURE_STATUS_MASK 0x1FFFF
  336. /* DMA override register */
  337. #define DMA_LITTLE_ENDIAN_MODE (1 << 0)
  338. #define DMA_REGISTER_MODE (1 << 1)
  339. /* DMA timeout register */
  340. #define DMA_TIMEOUT_MASK 0xFFFF
  341. #define DMA_TIMEOUT_VAL 5000 /* micro seconds */
  342. /* TDMA rate limiting control register */
  343. #define DMA_RATE_LIMIT_EN_MASK 0xFFFF
  344. /* TDMA arbitration control register */
  345. #define DMA_ARBITER_MODE_MASK 0x03
  346. #define DMA_RING_BUF_PRIORITY_MASK 0x1F
  347. #define DMA_RING_BUF_PRIORITY_SHIFT 5
  348. #define DMA_RATE_ADJ_MASK 0xFF
  349. /* Tx/Rx Dma Descriptor common bits*/
  350. #define DMA_BUFLENGTH_MASK 0x0fff
  351. #define DMA_BUFLENGTH_SHIFT 16
  352. #define DMA_OWN 0x8000
  353. #define DMA_EOP 0x4000
  354. #define DMA_SOP 0x2000
  355. #define DMA_WRAP 0x1000
  356. /* Tx specific Dma descriptor bits */
  357. #define DMA_TX_UNDERRUN 0x0200
  358. #define DMA_TX_APPEND_CRC 0x0040
  359. #define DMA_TX_OW_CRC 0x0020
  360. #define DMA_TX_DO_CSUM 0x0010
  361. #define DMA_TX_QTAG_SHIFT 7
  362. /* Rx Specific Dma descriptor bits */
  363. #define DMA_RX_CHK_V3PLUS 0x8000
  364. #define DMA_RX_CHK_V12 0x1000
  365. #define DMA_RX_BRDCAST 0x0040
  366. #define DMA_RX_MULT 0x0020
  367. #define DMA_RX_LG 0x0010
  368. #define DMA_RX_NO 0x0008
  369. #define DMA_RX_RXER 0x0004
  370. #define DMA_RX_CRC_ERROR 0x0002
  371. #define DMA_RX_OV 0x0001
  372. #define DMA_RX_FI_MASK 0x001F
  373. #define DMA_RX_FI_SHIFT 0x0007
  374. #define DMA_DESC_ALLOC_MASK 0x00FF
  375. #define DMA_ARBITER_RR 0x00
  376. #define DMA_ARBITER_WRR 0x01
  377. #define DMA_ARBITER_SP 0x02
  378. struct enet_cb {
  379. struct sk_buff *skb;
  380. void __iomem *bd_addr;
  381. DEFINE_DMA_UNMAP_ADDR(dma_addr);
  382. DEFINE_DMA_UNMAP_LEN(dma_len);
  383. };
  384. /* power management mode */
  385. enum bcmgenet_power_mode {
  386. GENET_POWER_CABLE_SENSE = 0,
  387. GENET_POWER_PASSIVE,
  388. GENET_POWER_WOL_MAGIC,
  389. };
  390. struct bcmgenet_priv;
  391. /* We support both runtime GENET detection and compile-time
  392. * to optimize code-paths for a given hardware
  393. */
  394. enum bcmgenet_version {
  395. GENET_V1 = 1,
  396. GENET_V2,
  397. GENET_V3,
  398. GENET_V4
  399. };
  400. #define GENET_IS_V1(p) ((p)->version == GENET_V1)
  401. #define GENET_IS_V2(p) ((p)->version == GENET_V2)
  402. #define GENET_IS_V3(p) ((p)->version == GENET_V3)
  403. #define GENET_IS_V4(p) ((p)->version == GENET_V4)
  404. /* Hardware flags */
  405. #define GENET_HAS_40BITS (1 << 0)
  406. #define GENET_HAS_EXT (1 << 1)
  407. #define GENET_HAS_MDIO_INTR (1 << 2)
  408. /* BCMGENET hardware parameters, keep this structure nicely aligned
  409. * since it is going to be used in hot paths
  410. */
  411. struct bcmgenet_hw_params {
  412. u8 tx_queues;
  413. u8 rx_queues;
  414. u8 bds_cnt;
  415. u8 bp_in_en_shift;
  416. u32 bp_in_mask;
  417. u8 hfb_filter_cnt;
  418. u8 qtag_mask;
  419. u16 tbuf_offset;
  420. u32 hfb_offset;
  421. u32 hfb_reg_offset;
  422. u32 rdma_offset;
  423. u32 tdma_offset;
  424. u32 words_per_bd;
  425. u32 flags;
  426. };
  427. struct bcmgenet_tx_ring {
  428. spinlock_t lock; /* ring lock */
  429. unsigned int index; /* ring index */
  430. unsigned int queue; /* queue index */
  431. struct enet_cb *cbs; /* tx ring buffer control block*/
  432. unsigned int size; /* size of each tx ring */
  433. unsigned int c_index; /* last consumer index of each ring*/
  434. unsigned int free_bds; /* # of free bds for each ring */
  435. unsigned int write_ptr; /* Tx ring write pointer SW copy */
  436. unsigned int prod_index; /* Tx ring producer index SW copy */
  437. unsigned int cb_ptr; /* Tx ring initial CB ptr */
  438. unsigned int end_ptr; /* Tx ring end CB ptr */
  439. void (*int_enable)(struct bcmgenet_priv *priv,
  440. struct bcmgenet_tx_ring *);
  441. void (*int_disable)(struct bcmgenet_priv *priv,
  442. struct bcmgenet_tx_ring *);
  443. };
  444. /* device context */
  445. struct bcmgenet_priv {
  446. void __iomem *base;
  447. enum bcmgenet_version version;
  448. struct net_device *dev;
  449. u32 int0_mask;
  450. u32 int1_mask;
  451. /* NAPI for descriptor based rx */
  452. struct napi_struct napi ____cacheline_aligned;
  453. /* transmit variables */
  454. void __iomem *tx_bds;
  455. struct enet_cb *tx_cbs;
  456. unsigned int num_tx_bds;
  457. struct bcmgenet_tx_ring tx_rings[DESC_INDEX + 1];
  458. /* receive variables */
  459. void __iomem *rx_bds;
  460. void __iomem *rx_bd_assign_ptr;
  461. int rx_bd_assign_index;
  462. struct enet_cb *rx_cbs;
  463. unsigned int num_rx_bds;
  464. unsigned int rx_buf_len;
  465. unsigned int rx_read_ptr;
  466. unsigned int rx_c_index;
  467. /* other misc variables */
  468. struct bcmgenet_hw_params *hw_params;
  469. /* MDIO bus variables */
  470. wait_queue_head_t wq;
  471. struct phy_device *phydev;
  472. struct device_node *phy_dn;
  473. struct mii_bus *mii_bus;
  474. /* PHY device variables */
  475. int old_duplex;
  476. int old_link;
  477. int old_pause;
  478. phy_interface_t phy_interface;
  479. int phy_addr;
  480. int ext_phy;
  481. /* Interrupt variables */
  482. struct work_struct bcmgenet_irq_work;
  483. int irq0;
  484. int irq1;
  485. unsigned int irq0_stat;
  486. unsigned int irq1_stat;
  487. int wol_irq;
  488. bool wol_irq_disabled;
  489. /* HW descriptors/checksum variables */
  490. bool desc_64b_en;
  491. bool desc_rxchk_en;
  492. bool crc_fwd_en;
  493. unsigned int dma_rx_chk_bit;
  494. u32 msg_enable;
  495. struct clk *clk;
  496. struct platform_device *pdev;
  497. /* WOL */
  498. struct clk *clk_wol;
  499. u32 wolopts;
  500. struct bcmgenet_mib_counters mib;
  501. };
  502. #define GENET_IO_MACRO(name, offset) \
  503. static inline u32 bcmgenet_##name##_readl(struct bcmgenet_priv *priv, \
  504. u32 off) \
  505. { \
  506. return __raw_readl(priv->base + offset + off); \
  507. } \
  508. static inline void bcmgenet_##name##_writel(struct bcmgenet_priv *priv, \
  509. u32 val, u32 off) \
  510. { \
  511. __raw_writel(val, priv->base + offset + off); \
  512. }
  513. GENET_IO_MACRO(ext, GENET_EXT_OFF);
  514. GENET_IO_MACRO(umac, GENET_UMAC_OFF);
  515. GENET_IO_MACRO(sys, GENET_SYS_OFF);
  516. /* interrupt l2 registers accessors */
  517. GENET_IO_MACRO(intrl2_0, GENET_INTRL2_0_OFF);
  518. GENET_IO_MACRO(intrl2_1, GENET_INTRL2_1_OFF);
  519. /* HFB register accessors */
  520. GENET_IO_MACRO(hfb, priv->hw_params->hfb_offset);
  521. /* GENET v2+ HFB control and filter len helpers */
  522. GENET_IO_MACRO(hfb_reg, priv->hw_params->hfb_reg_offset);
  523. /* RBUF register accessors */
  524. GENET_IO_MACRO(rbuf, GENET_RBUF_OFF);
  525. /* MDIO routines */
  526. int bcmgenet_mii_init(struct net_device *dev);
  527. int bcmgenet_mii_config(struct net_device *dev);
  528. void bcmgenet_mii_exit(struct net_device *dev);
  529. void bcmgenet_mii_reset(struct net_device *dev);
  530. /* Wake-on-LAN routines */
  531. void bcmgenet_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol);
  532. int bcmgenet_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol);
  533. int bcmgenet_wol_power_down_cfg(struct bcmgenet_priv *priv,
  534. enum bcmgenet_power_mode mode);
  535. void bcmgenet_wol_power_up_cfg(struct bcmgenet_priv *priv,
  536. enum bcmgenet_power_mode mode);
  537. #endif /* __BCMGENET_H__ */