bcmgenet.c 71 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734
  1. /*
  2. * Broadcom GENET (Gigabit Ethernet) controller driver
  3. *
  4. * Copyright (c) 2014 Broadcom Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #define pr_fmt(fmt) "bcmgenet: " fmt
  11. #include <linux/kernel.h>
  12. #include <linux/module.h>
  13. #include <linux/sched.h>
  14. #include <linux/types.h>
  15. #include <linux/fcntl.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/string.h>
  18. #include <linux/if_ether.h>
  19. #include <linux/init.h>
  20. #include <linux/errno.h>
  21. #include <linux/delay.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/pm.h>
  25. #include <linux/clk.h>
  26. #include <linux/of.h>
  27. #include <linux/of_address.h>
  28. #include <linux/of_irq.h>
  29. #include <linux/of_net.h>
  30. #include <linux/of_platform.h>
  31. #include <net/arp.h>
  32. #include <linux/mii.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/netdevice.h>
  35. #include <linux/inetdevice.h>
  36. #include <linux/etherdevice.h>
  37. #include <linux/skbuff.h>
  38. #include <linux/in.h>
  39. #include <linux/ip.h>
  40. #include <linux/ipv6.h>
  41. #include <linux/phy.h>
  42. #include <asm/unaligned.h>
  43. #include "bcmgenet.h"
  44. /* Maximum number of hardware queues, downsized if needed */
  45. #define GENET_MAX_MQ_CNT 4
  46. /* Default highest priority queue for multi queue support */
  47. #define GENET_Q0_PRIORITY 0
  48. #define GENET_DEFAULT_BD_CNT \
  49. (TOTAL_DESC - priv->hw_params->tx_queues * priv->hw_params->bds_cnt)
  50. #define RX_BUF_LENGTH 2048
  51. #define SKB_ALIGNMENT 32
  52. /* Tx/Rx DMA register offset, skip 256 descriptors */
  53. #define WORDS_PER_BD(p) (p->hw_params->words_per_bd)
  54. #define DMA_DESC_SIZE (WORDS_PER_BD(priv) * sizeof(u32))
  55. #define GENET_TDMA_REG_OFF (priv->hw_params->tdma_offset + \
  56. TOTAL_DESC * DMA_DESC_SIZE)
  57. #define GENET_RDMA_REG_OFF (priv->hw_params->rdma_offset + \
  58. TOTAL_DESC * DMA_DESC_SIZE)
  59. static inline void dmadesc_set_length_status(struct bcmgenet_priv *priv,
  60. void __iomem *d, u32 value)
  61. {
  62. __raw_writel(value, d + DMA_DESC_LENGTH_STATUS);
  63. }
  64. static inline u32 dmadesc_get_length_status(struct bcmgenet_priv *priv,
  65. void __iomem *d)
  66. {
  67. return __raw_readl(d + DMA_DESC_LENGTH_STATUS);
  68. }
  69. static inline void dmadesc_set_addr(struct bcmgenet_priv *priv,
  70. void __iomem *d,
  71. dma_addr_t addr)
  72. {
  73. __raw_writel(lower_32_bits(addr), d + DMA_DESC_ADDRESS_LO);
  74. /* Register writes to GISB bus can take couple hundred nanoseconds
  75. * and are done for each packet, save these expensive writes unless
  76. * the platform is explicitly configured for 64-bits/LPAE.
  77. */
  78. #ifdef CONFIG_PHYS_ADDR_T_64BIT
  79. if (priv->hw_params->flags & GENET_HAS_40BITS)
  80. __raw_writel(upper_32_bits(addr), d + DMA_DESC_ADDRESS_HI);
  81. #endif
  82. }
  83. /* Combined address + length/status setter */
  84. static inline void dmadesc_set(struct bcmgenet_priv *priv,
  85. void __iomem *d, dma_addr_t addr, u32 val)
  86. {
  87. dmadesc_set_length_status(priv, d, val);
  88. dmadesc_set_addr(priv, d, addr);
  89. }
  90. static inline dma_addr_t dmadesc_get_addr(struct bcmgenet_priv *priv,
  91. void __iomem *d)
  92. {
  93. dma_addr_t addr;
  94. addr = __raw_readl(d + DMA_DESC_ADDRESS_LO);
  95. /* Register writes to GISB bus can take couple hundred nanoseconds
  96. * and are done for each packet, save these expensive writes unless
  97. * the platform is explicitly configured for 64-bits/LPAE.
  98. */
  99. #ifdef CONFIG_PHYS_ADDR_T_64BIT
  100. if (priv->hw_params->flags & GENET_HAS_40BITS)
  101. addr |= (u64)__raw_readl(d + DMA_DESC_ADDRESS_HI) << 32;
  102. #endif
  103. return addr;
  104. }
  105. #define GENET_VER_FMT "%1d.%1d EPHY: 0x%04x"
  106. #define GENET_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | \
  107. NETIF_MSG_LINK)
  108. static inline u32 bcmgenet_rbuf_ctrl_get(struct bcmgenet_priv *priv)
  109. {
  110. if (GENET_IS_V1(priv))
  111. return bcmgenet_rbuf_readl(priv, RBUF_FLUSH_CTRL_V1);
  112. else
  113. return bcmgenet_sys_readl(priv, SYS_RBUF_FLUSH_CTRL);
  114. }
  115. static inline void bcmgenet_rbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
  116. {
  117. if (GENET_IS_V1(priv))
  118. bcmgenet_rbuf_writel(priv, val, RBUF_FLUSH_CTRL_V1);
  119. else
  120. bcmgenet_sys_writel(priv, val, SYS_RBUF_FLUSH_CTRL);
  121. }
  122. /* These macros are defined to deal with register map change
  123. * between GENET1.1 and GENET2. Only those currently being used
  124. * by driver are defined.
  125. */
  126. static inline u32 bcmgenet_tbuf_ctrl_get(struct bcmgenet_priv *priv)
  127. {
  128. if (GENET_IS_V1(priv))
  129. return bcmgenet_rbuf_readl(priv, TBUF_CTRL_V1);
  130. else
  131. return __raw_readl(priv->base +
  132. priv->hw_params->tbuf_offset + TBUF_CTRL);
  133. }
  134. static inline void bcmgenet_tbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
  135. {
  136. if (GENET_IS_V1(priv))
  137. bcmgenet_rbuf_writel(priv, val, TBUF_CTRL_V1);
  138. else
  139. __raw_writel(val, priv->base +
  140. priv->hw_params->tbuf_offset + TBUF_CTRL);
  141. }
  142. static inline u32 bcmgenet_bp_mc_get(struct bcmgenet_priv *priv)
  143. {
  144. if (GENET_IS_V1(priv))
  145. return bcmgenet_rbuf_readl(priv, TBUF_BP_MC_V1);
  146. else
  147. return __raw_readl(priv->base +
  148. priv->hw_params->tbuf_offset + TBUF_BP_MC);
  149. }
  150. static inline void bcmgenet_bp_mc_set(struct bcmgenet_priv *priv, u32 val)
  151. {
  152. if (GENET_IS_V1(priv))
  153. bcmgenet_rbuf_writel(priv, val, TBUF_BP_MC_V1);
  154. else
  155. __raw_writel(val, priv->base +
  156. priv->hw_params->tbuf_offset + TBUF_BP_MC);
  157. }
  158. /* RX/TX DMA register accessors */
  159. enum dma_reg {
  160. DMA_RING_CFG = 0,
  161. DMA_CTRL,
  162. DMA_STATUS,
  163. DMA_SCB_BURST_SIZE,
  164. DMA_ARB_CTRL,
  165. DMA_PRIORITY,
  166. DMA_RING_PRIORITY,
  167. };
  168. static const u8 bcmgenet_dma_regs_v3plus[] = {
  169. [DMA_RING_CFG] = 0x00,
  170. [DMA_CTRL] = 0x04,
  171. [DMA_STATUS] = 0x08,
  172. [DMA_SCB_BURST_SIZE] = 0x0C,
  173. [DMA_ARB_CTRL] = 0x2C,
  174. [DMA_PRIORITY] = 0x30,
  175. [DMA_RING_PRIORITY] = 0x38,
  176. };
  177. static const u8 bcmgenet_dma_regs_v2[] = {
  178. [DMA_RING_CFG] = 0x00,
  179. [DMA_CTRL] = 0x04,
  180. [DMA_STATUS] = 0x08,
  181. [DMA_SCB_BURST_SIZE] = 0x0C,
  182. [DMA_ARB_CTRL] = 0x30,
  183. [DMA_PRIORITY] = 0x34,
  184. [DMA_RING_PRIORITY] = 0x3C,
  185. };
  186. static const u8 bcmgenet_dma_regs_v1[] = {
  187. [DMA_CTRL] = 0x00,
  188. [DMA_STATUS] = 0x04,
  189. [DMA_SCB_BURST_SIZE] = 0x0C,
  190. [DMA_ARB_CTRL] = 0x30,
  191. [DMA_PRIORITY] = 0x34,
  192. [DMA_RING_PRIORITY] = 0x3C,
  193. };
  194. /* Set at runtime once bcmgenet version is known */
  195. static const u8 *bcmgenet_dma_regs;
  196. static inline struct bcmgenet_priv *dev_to_priv(struct device *dev)
  197. {
  198. return netdev_priv(dev_get_drvdata(dev));
  199. }
  200. static inline u32 bcmgenet_tdma_readl(struct bcmgenet_priv *priv,
  201. enum dma_reg r)
  202. {
  203. return __raw_readl(priv->base + GENET_TDMA_REG_OFF +
  204. DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
  205. }
  206. static inline void bcmgenet_tdma_writel(struct bcmgenet_priv *priv,
  207. u32 val, enum dma_reg r)
  208. {
  209. __raw_writel(val, priv->base + GENET_TDMA_REG_OFF +
  210. DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
  211. }
  212. static inline u32 bcmgenet_rdma_readl(struct bcmgenet_priv *priv,
  213. enum dma_reg r)
  214. {
  215. return __raw_readl(priv->base + GENET_RDMA_REG_OFF +
  216. DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
  217. }
  218. static inline void bcmgenet_rdma_writel(struct bcmgenet_priv *priv,
  219. u32 val, enum dma_reg r)
  220. {
  221. __raw_writel(val, priv->base + GENET_RDMA_REG_OFF +
  222. DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
  223. }
  224. /* RDMA/TDMA ring registers and accessors
  225. * we merge the common fields and just prefix with T/D the registers
  226. * having different meaning depending on the direction
  227. */
  228. enum dma_ring_reg {
  229. TDMA_READ_PTR = 0,
  230. RDMA_WRITE_PTR = TDMA_READ_PTR,
  231. TDMA_READ_PTR_HI,
  232. RDMA_WRITE_PTR_HI = TDMA_READ_PTR_HI,
  233. TDMA_CONS_INDEX,
  234. RDMA_PROD_INDEX = TDMA_CONS_INDEX,
  235. TDMA_PROD_INDEX,
  236. RDMA_CONS_INDEX = TDMA_PROD_INDEX,
  237. DMA_RING_BUF_SIZE,
  238. DMA_START_ADDR,
  239. DMA_START_ADDR_HI,
  240. DMA_END_ADDR,
  241. DMA_END_ADDR_HI,
  242. DMA_MBUF_DONE_THRESH,
  243. TDMA_FLOW_PERIOD,
  244. RDMA_XON_XOFF_THRESH = TDMA_FLOW_PERIOD,
  245. TDMA_WRITE_PTR,
  246. RDMA_READ_PTR = TDMA_WRITE_PTR,
  247. TDMA_WRITE_PTR_HI,
  248. RDMA_READ_PTR_HI = TDMA_WRITE_PTR_HI
  249. };
  250. /* GENET v4 supports 40-bits pointer addressing
  251. * for obvious reasons the LO and HI word parts
  252. * are contiguous, but this offsets the other
  253. * registers.
  254. */
  255. static const u8 genet_dma_ring_regs_v4[] = {
  256. [TDMA_READ_PTR] = 0x00,
  257. [TDMA_READ_PTR_HI] = 0x04,
  258. [TDMA_CONS_INDEX] = 0x08,
  259. [TDMA_PROD_INDEX] = 0x0C,
  260. [DMA_RING_BUF_SIZE] = 0x10,
  261. [DMA_START_ADDR] = 0x14,
  262. [DMA_START_ADDR_HI] = 0x18,
  263. [DMA_END_ADDR] = 0x1C,
  264. [DMA_END_ADDR_HI] = 0x20,
  265. [DMA_MBUF_DONE_THRESH] = 0x24,
  266. [TDMA_FLOW_PERIOD] = 0x28,
  267. [TDMA_WRITE_PTR] = 0x2C,
  268. [TDMA_WRITE_PTR_HI] = 0x30,
  269. };
  270. static const u8 genet_dma_ring_regs_v123[] = {
  271. [TDMA_READ_PTR] = 0x00,
  272. [TDMA_CONS_INDEX] = 0x04,
  273. [TDMA_PROD_INDEX] = 0x08,
  274. [DMA_RING_BUF_SIZE] = 0x0C,
  275. [DMA_START_ADDR] = 0x10,
  276. [DMA_END_ADDR] = 0x14,
  277. [DMA_MBUF_DONE_THRESH] = 0x18,
  278. [TDMA_FLOW_PERIOD] = 0x1C,
  279. [TDMA_WRITE_PTR] = 0x20,
  280. };
  281. /* Set at runtime once GENET version is known */
  282. static const u8 *genet_dma_ring_regs;
  283. static inline u32 bcmgenet_tdma_ring_readl(struct bcmgenet_priv *priv,
  284. unsigned int ring,
  285. enum dma_ring_reg r)
  286. {
  287. return __raw_readl(priv->base + GENET_TDMA_REG_OFF +
  288. (DMA_RING_SIZE * ring) +
  289. genet_dma_ring_regs[r]);
  290. }
  291. static inline void bcmgenet_tdma_ring_writel(struct bcmgenet_priv *priv,
  292. unsigned int ring, u32 val,
  293. enum dma_ring_reg r)
  294. {
  295. __raw_writel(val, priv->base + GENET_TDMA_REG_OFF +
  296. (DMA_RING_SIZE * ring) +
  297. genet_dma_ring_regs[r]);
  298. }
  299. static inline u32 bcmgenet_rdma_ring_readl(struct bcmgenet_priv *priv,
  300. unsigned int ring,
  301. enum dma_ring_reg r)
  302. {
  303. return __raw_readl(priv->base + GENET_RDMA_REG_OFF +
  304. (DMA_RING_SIZE * ring) +
  305. genet_dma_ring_regs[r]);
  306. }
  307. static inline void bcmgenet_rdma_ring_writel(struct bcmgenet_priv *priv,
  308. unsigned int ring, u32 val,
  309. enum dma_ring_reg r)
  310. {
  311. __raw_writel(val, priv->base + GENET_RDMA_REG_OFF +
  312. (DMA_RING_SIZE * ring) +
  313. genet_dma_ring_regs[r]);
  314. }
  315. static int bcmgenet_get_settings(struct net_device *dev,
  316. struct ethtool_cmd *cmd)
  317. {
  318. struct bcmgenet_priv *priv = netdev_priv(dev);
  319. if (!netif_running(dev))
  320. return -EINVAL;
  321. if (!priv->phydev)
  322. return -ENODEV;
  323. return phy_ethtool_gset(priv->phydev, cmd);
  324. }
  325. static int bcmgenet_set_settings(struct net_device *dev,
  326. struct ethtool_cmd *cmd)
  327. {
  328. struct bcmgenet_priv *priv = netdev_priv(dev);
  329. if (!netif_running(dev))
  330. return -EINVAL;
  331. if (!priv->phydev)
  332. return -ENODEV;
  333. return phy_ethtool_sset(priv->phydev, cmd);
  334. }
  335. static int bcmgenet_set_rx_csum(struct net_device *dev,
  336. netdev_features_t wanted)
  337. {
  338. struct bcmgenet_priv *priv = netdev_priv(dev);
  339. u32 rbuf_chk_ctrl;
  340. bool rx_csum_en;
  341. rx_csum_en = !!(wanted & NETIF_F_RXCSUM);
  342. rbuf_chk_ctrl = bcmgenet_rbuf_readl(priv, RBUF_CHK_CTRL);
  343. /* enable rx checksumming */
  344. if (rx_csum_en)
  345. rbuf_chk_ctrl |= RBUF_RXCHK_EN;
  346. else
  347. rbuf_chk_ctrl &= ~RBUF_RXCHK_EN;
  348. priv->desc_rxchk_en = rx_csum_en;
  349. /* If UniMAC forwards CRC, we need to skip over it to get
  350. * a valid CHK bit to be set in the per-packet status word
  351. */
  352. if (rx_csum_en && priv->crc_fwd_en)
  353. rbuf_chk_ctrl |= RBUF_SKIP_FCS;
  354. else
  355. rbuf_chk_ctrl &= ~RBUF_SKIP_FCS;
  356. bcmgenet_rbuf_writel(priv, rbuf_chk_ctrl, RBUF_CHK_CTRL);
  357. return 0;
  358. }
  359. static int bcmgenet_set_tx_csum(struct net_device *dev,
  360. netdev_features_t wanted)
  361. {
  362. struct bcmgenet_priv *priv = netdev_priv(dev);
  363. bool desc_64b_en;
  364. u32 tbuf_ctrl, rbuf_ctrl;
  365. tbuf_ctrl = bcmgenet_tbuf_ctrl_get(priv);
  366. rbuf_ctrl = bcmgenet_rbuf_readl(priv, RBUF_CTRL);
  367. desc_64b_en = !!(wanted & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM));
  368. /* enable 64 bytes descriptor in both directions (RBUF and TBUF) */
  369. if (desc_64b_en) {
  370. tbuf_ctrl |= RBUF_64B_EN;
  371. rbuf_ctrl |= RBUF_64B_EN;
  372. } else {
  373. tbuf_ctrl &= ~RBUF_64B_EN;
  374. rbuf_ctrl &= ~RBUF_64B_EN;
  375. }
  376. priv->desc_64b_en = desc_64b_en;
  377. bcmgenet_tbuf_ctrl_set(priv, tbuf_ctrl);
  378. bcmgenet_rbuf_writel(priv, rbuf_ctrl, RBUF_CTRL);
  379. return 0;
  380. }
  381. static int bcmgenet_set_features(struct net_device *dev,
  382. netdev_features_t features)
  383. {
  384. netdev_features_t changed = features ^ dev->features;
  385. netdev_features_t wanted = dev->wanted_features;
  386. int ret = 0;
  387. if (changed & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM))
  388. ret = bcmgenet_set_tx_csum(dev, wanted);
  389. if (changed & (NETIF_F_RXCSUM))
  390. ret = bcmgenet_set_rx_csum(dev, wanted);
  391. return ret;
  392. }
  393. static u32 bcmgenet_get_msglevel(struct net_device *dev)
  394. {
  395. struct bcmgenet_priv *priv = netdev_priv(dev);
  396. return priv->msg_enable;
  397. }
  398. static void bcmgenet_set_msglevel(struct net_device *dev, u32 level)
  399. {
  400. struct bcmgenet_priv *priv = netdev_priv(dev);
  401. priv->msg_enable = level;
  402. }
  403. /* standard ethtool support functions. */
  404. enum bcmgenet_stat_type {
  405. BCMGENET_STAT_NETDEV = -1,
  406. BCMGENET_STAT_MIB_RX,
  407. BCMGENET_STAT_MIB_TX,
  408. BCMGENET_STAT_RUNT,
  409. BCMGENET_STAT_MISC,
  410. };
  411. struct bcmgenet_stats {
  412. char stat_string[ETH_GSTRING_LEN];
  413. int stat_sizeof;
  414. int stat_offset;
  415. enum bcmgenet_stat_type type;
  416. /* reg offset from UMAC base for misc counters */
  417. u16 reg_offset;
  418. };
  419. #define STAT_NETDEV(m) { \
  420. .stat_string = __stringify(m), \
  421. .stat_sizeof = sizeof(((struct net_device_stats *)0)->m), \
  422. .stat_offset = offsetof(struct net_device_stats, m), \
  423. .type = BCMGENET_STAT_NETDEV, \
  424. }
  425. #define STAT_GENET_MIB(str, m, _type) { \
  426. .stat_string = str, \
  427. .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
  428. .stat_offset = offsetof(struct bcmgenet_priv, m), \
  429. .type = _type, \
  430. }
  431. #define STAT_GENET_MIB_RX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_RX)
  432. #define STAT_GENET_MIB_TX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_TX)
  433. #define STAT_GENET_RUNT(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_RUNT)
  434. #define STAT_GENET_MISC(str, m, offset) { \
  435. .stat_string = str, \
  436. .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
  437. .stat_offset = offsetof(struct bcmgenet_priv, m), \
  438. .type = BCMGENET_STAT_MISC, \
  439. .reg_offset = offset, \
  440. }
  441. /* There is a 0xC gap between the end of RX and beginning of TX stats and then
  442. * between the end of TX stats and the beginning of the RX RUNT
  443. */
  444. #define BCMGENET_STAT_OFFSET 0xc
  445. /* Hardware counters must be kept in sync because the order/offset
  446. * is important here (order in structure declaration = order in hardware)
  447. */
  448. static const struct bcmgenet_stats bcmgenet_gstrings_stats[] = {
  449. /* general stats */
  450. STAT_NETDEV(rx_packets),
  451. STAT_NETDEV(tx_packets),
  452. STAT_NETDEV(rx_bytes),
  453. STAT_NETDEV(tx_bytes),
  454. STAT_NETDEV(rx_errors),
  455. STAT_NETDEV(tx_errors),
  456. STAT_NETDEV(rx_dropped),
  457. STAT_NETDEV(tx_dropped),
  458. STAT_NETDEV(multicast),
  459. /* UniMAC RSV counters */
  460. STAT_GENET_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64),
  461. STAT_GENET_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127),
  462. STAT_GENET_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255),
  463. STAT_GENET_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511),
  464. STAT_GENET_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023),
  465. STAT_GENET_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518),
  466. STAT_GENET_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv),
  467. STAT_GENET_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047),
  468. STAT_GENET_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095),
  469. STAT_GENET_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216),
  470. STAT_GENET_MIB_RX("rx_pkts", mib.rx.pkt),
  471. STAT_GENET_MIB_RX("rx_bytes", mib.rx.bytes),
  472. STAT_GENET_MIB_RX("rx_multicast", mib.rx.mca),
  473. STAT_GENET_MIB_RX("rx_broadcast", mib.rx.bca),
  474. STAT_GENET_MIB_RX("rx_fcs", mib.rx.fcs),
  475. STAT_GENET_MIB_RX("rx_control", mib.rx.cf),
  476. STAT_GENET_MIB_RX("rx_pause", mib.rx.pf),
  477. STAT_GENET_MIB_RX("rx_unknown", mib.rx.uo),
  478. STAT_GENET_MIB_RX("rx_align", mib.rx.aln),
  479. STAT_GENET_MIB_RX("rx_outrange", mib.rx.flr),
  480. STAT_GENET_MIB_RX("rx_code", mib.rx.cde),
  481. STAT_GENET_MIB_RX("rx_carrier", mib.rx.fcr),
  482. STAT_GENET_MIB_RX("rx_oversize", mib.rx.ovr),
  483. STAT_GENET_MIB_RX("rx_jabber", mib.rx.jbr),
  484. STAT_GENET_MIB_RX("rx_mtu_err", mib.rx.mtue),
  485. STAT_GENET_MIB_RX("rx_good_pkts", mib.rx.pok),
  486. STAT_GENET_MIB_RX("rx_unicast", mib.rx.uc),
  487. STAT_GENET_MIB_RX("rx_ppp", mib.rx.ppp),
  488. STAT_GENET_MIB_RX("rx_crc", mib.rx.rcrc),
  489. /* UniMAC TSV counters */
  490. STAT_GENET_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64),
  491. STAT_GENET_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127),
  492. STAT_GENET_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255),
  493. STAT_GENET_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511),
  494. STAT_GENET_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023),
  495. STAT_GENET_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518),
  496. STAT_GENET_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv),
  497. STAT_GENET_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047),
  498. STAT_GENET_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095),
  499. STAT_GENET_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216),
  500. STAT_GENET_MIB_TX("tx_pkts", mib.tx.pkts),
  501. STAT_GENET_MIB_TX("tx_multicast", mib.tx.mca),
  502. STAT_GENET_MIB_TX("tx_broadcast", mib.tx.bca),
  503. STAT_GENET_MIB_TX("tx_pause", mib.tx.pf),
  504. STAT_GENET_MIB_TX("tx_control", mib.tx.cf),
  505. STAT_GENET_MIB_TX("tx_fcs_err", mib.tx.fcs),
  506. STAT_GENET_MIB_TX("tx_oversize", mib.tx.ovr),
  507. STAT_GENET_MIB_TX("tx_defer", mib.tx.drf),
  508. STAT_GENET_MIB_TX("tx_excess_defer", mib.tx.edf),
  509. STAT_GENET_MIB_TX("tx_single_col", mib.tx.scl),
  510. STAT_GENET_MIB_TX("tx_multi_col", mib.tx.mcl),
  511. STAT_GENET_MIB_TX("tx_late_col", mib.tx.lcl),
  512. STAT_GENET_MIB_TX("tx_excess_col", mib.tx.ecl),
  513. STAT_GENET_MIB_TX("tx_frags", mib.tx.frg),
  514. STAT_GENET_MIB_TX("tx_total_col", mib.tx.ncl),
  515. STAT_GENET_MIB_TX("tx_jabber", mib.tx.jbr),
  516. STAT_GENET_MIB_TX("tx_bytes", mib.tx.bytes),
  517. STAT_GENET_MIB_TX("tx_good_pkts", mib.tx.pok),
  518. STAT_GENET_MIB_TX("tx_unicast", mib.tx.uc),
  519. /* UniMAC RUNT counters */
  520. STAT_GENET_RUNT("rx_runt_pkts", mib.rx_runt_cnt),
  521. STAT_GENET_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs),
  522. STAT_GENET_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align),
  523. STAT_GENET_RUNT("rx_runt_bytes", mib.rx_runt_bytes),
  524. /* Misc UniMAC counters */
  525. STAT_GENET_MISC("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt,
  526. UMAC_RBUF_OVFL_CNT),
  527. STAT_GENET_MISC("rbuf_err_cnt", mib.rbuf_err_cnt, UMAC_RBUF_ERR_CNT),
  528. STAT_GENET_MISC("mdf_err_cnt", mib.mdf_err_cnt, UMAC_MDF_ERR_CNT),
  529. };
  530. #define BCMGENET_STATS_LEN ARRAY_SIZE(bcmgenet_gstrings_stats)
  531. static void bcmgenet_get_drvinfo(struct net_device *dev,
  532. struct ethtool_drvinfo *info)
  533. {
  534. strlcpy(info->driver, "bcmgenet", sizeof(info->driver));
  535. strlcpy(info->version, "v2.0", sizeof(info->version));
  536. info->n_stats = BCMGENET_STATS_LEN;
  537. }
  538. static int bcmgenet_get_sset_count(struct net_device *dev, int string_set)
  539. {
  540. switch (string_set) {
  541. case ETH_SS_STATS:
  542. return BCMGENET_STATS_LEN;
  543. default:
  544. return -EOPNOTSUPP;
  545. }
  546. }
  547. static void bcmgenet_get_strings(struct net_device *dev, u32 stringset,
  548. u8 *data)
  549. {
  550. int i;
  551. switch (stringset) {
  552. case ETH_SS_STATS:
  553. for (i = 0; i < BCMGENET_STATS_LEN; i++) {
  554. memcpy(data + i * ETH_GSTRING_LEN,
  555. bcmgenet_gstrings_stats[i].stat_string,
  556. ETH_GSTRING_LEN);
  557. }
  558. break;
  559. }
  560. }
  561. static void bcmgenet_update_mib_counters(struct bcmgenet_priv *priv)
  562. {
  563. int i, j = 0;
  564. for (i = 0; i < BCMGENET_STATS_LEN; i++) {
  565. const struct bcmgenet_stats *s;
  566. u8 offset = 0;
  567. u32 val = 0;
  568. char *p;
  569. s = &bcmgenet_gstrings_stats[i];
  570. switch (s->type) {
  571. case BCMGENET_STAT_NETDEV:
  572. continue;
  573. case BCMGENET_STAT_MIB_RX:
  574. case BCMGENET_STAT_MIB_TX:
  575. case BCMGENET_STAT_RUNT:
  576. if (s->type != BCMGENET_STAT_MIB_RX)
  577. offset = BCMGENET_STAT_OFFSET;
  578. val = bcmgenet_umac_readl(priv,
  579. UMAC_MIB_START + j + offset);
  580. break;
  581. case BCMGENET_STAT_MISC:
  582. val = bcmgenet_umac_readl(priv, s->reg_offset);
  583. /* clear if overflowed */
  584. if (val == ~0)
  585. bcmgenet_umac_writel(priv, 0, s->reg_offset);
  586. break;
  587. }
  588. j += s->stat_sizeof;
  589. p = (char *)priv + s->stat_offset;
  590. *(u32 *)p = val;
  591. }
  592. }
  593. static void bcmgenet_get_ethtool_stats(struct net_device *dev,
  594. struct ethtool_stats *stats,
  595. u64 *data)
  596. {
  597. struct bcmgenet_priv *priv = netdev_priv(dev);
  598. int i;
  599. if (netif_running(dev))
  600. bcmgenet_update_mib_counters(priv);
  601. for (i = 0; i < BCMGENET_STATS_LEN; i++) {
  602. const struct bcmgenet_stats *s;
  603. char *p;
  604. s = &bcmgenet_gstrings_stats[i];
  605. if (s->type == BCMGENET_STAT_NETDEV)
  606. p = (char *)&dev->stats;
  607. else
  608. p = (char *)priv;
  609. p += s->stat_offset;
  610. data[i] = *(u32 *)p;
  611. }
  612. }
  613. /* standard ethtool support functions. */
  614. static struct ethtool_ops bcmgenet_ethtool_ops = {
  615. .get_strings = bcmgenet_get_strings,
  616. .get_sset_count = bcmgenet_get_sset_count,
  617. .get_ethtool_stats = bcmgenet_get_ethtool_stats,
  618. .get_settings = bcmgenet_get_settings,
  619. .set_settings = bcmgenet_set_settings,
  620. .get_drvinfo = bcmgenet_get_drvinfo,
  621. .get_link = ethtool_op_get_link,
  622. .get_msglevel = bcmgenet_get_msglevel,
  623. .set_msglevel = bcmgenet_set_msglevel,
  624. .get_wol = bcmgenet_get_wol,
  625. .set_wol = bcmgenet_set_wol,
  626. };
  627. /* Power down the unimac, based on mode. */
  628. static void bcmgenet_power_down(struct bcmgenet_priv *priv,
  629. enum bcmgenet_power_mode mode)
  630. {
  631. u32 reg;
  632. switch (mode) {
  633. case GENET_POWER_CABLE_SENSE:
  634. phy_detach(priv->phydev);
  635. break;
  636. case GENET_POWER_WOL_MAGIC:
  637. bcmgenet_wol_power_down_cfg(priv, mode);
  638. break;
  639. case GENET_POWER_PASSIVE:
  640. /* Power down LED */
  641. if (priv->hw_params->flags & GENET_HAS_EXT) {
  642. reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
  643. reg |= (EXT_PWR_DOWN_PHY |
  644. EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_BIAS);
  645. bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
  646. }
  647. break;
  648. default:
  649. break;
  650. }
  651. }
  652. static void bcmgenet_power_up(struct bcmgenet_priv *priv,
  653. enum bcmgenet_power_mode mode)
  654. {
  655. u32 reg;
  656. if (!(priv->hw_params->flags & GENET_HAS_EXT))
  657. return;
  658. reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
  659. switch (mode) {
  660. case GENET_POWER_PASSIVE:
  661. reg &= ~(EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_PHY |
  662. EXT_PWR_DOWN_BIAS);
  663. /* fallthrough */
  664. case GENET_POWER_CABLE_SENSE:
  665. /* enable APD */
  666. reg |= EXT_PWR_DN_EN_LD;
  667. break;
  668. case GENET_POWER_WOL_MAGIC:
  669. bcmgenet_wol_power_up_cfg(priv, mode);
  670. return;
  671. default:
  672. break;
  673. }
  674. bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
  675. if (mode == GENET_POWER_PASSIVE)
  676. bcmgenet_mii_reset(priv->dev);
  677. }
  678. /* ioctl handle special commands that are not present in ethtool. */
  679. static int bcmgenet_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  680. {
  681. struct bcmgenet_priv *priv = netdev_priv(dev);
  682. int val = 0;
  683. if (!netif_running(dev))
  684. return -EINVAL;
  685. switch (cmd) {
  686. case SIOCGMIIPHY:
  687. case SIOCGMIIREG:
  688. case SIOCSMIIREG:
  689. if (!priv->phydev)
  690. val = -ENODEV;
  691. else
  692. val = phy_mii_ioctl(priv->phydev, rq, cmd);
  693. break;
  694. default:
  695. val = -EINVAL;
  696. break;
  697. }
  698. return val;
  699. }
  700. static struct enet_cb *bcmgenet_get_txcb(struct bcmgenet_priv *priv,
  701. struct bcmgenet_tx_ring *ring)
  702. {
  703. struct enet_cb *tx_cb_ptr;
  704. tx_cb_ptr = ring->cbs;
  705. tx_cb_ptr += ring->write_ptr - ring->cb_ptr;
  706. tx_cb_ptr->bd_addr = priv->tx_bds + ring->write_ptr * DMA_DESC_SIZE;
  707. /* Advancing local write pointer */
  708. if (ring->write_ptr == ring->end_ptr)
  709. ring->write_ptr = ring->cb_ptr;
  710. else
  711. ring->write_ptr++;
  712. return tx_cb_ptr;
  713. }
  714. /* Simple helper to free a control block's resources */
  715. static void bcmgenet_free_cb(struct enet_cb *cb)
  716. {
  717. dev_kfree_skb_any(cb->skb);
  718. cb->skb = NULL;
  719. dma_unmap_addr_set(cb, dma_addr, 0);
  720. }
  721. static inline void bcmgenet_tx_ring16_int_disable(struct bcmgenet_priv *priv,
  722. struct bcmgenet_tx_ring *ring)
  723. {
  724. bcmgenet_intrl2_0_writel(priv,
  725. UMAC_IRQ_TXDMA_BDONE | UMAC_IRQ_TXDMA_PDONE,
  726. INTRL2_CPU_MASK_SET);
  727. }
  728. static inline void bcmgenet_tx_ring16_int_enable(struct bcmgenet_priv *priv,
  729. struct bcmgenet_tx_ring *ring)
  730. {
  731. bcmgenet_intrl2_0_writel(priv,
  732. UMAC_IRQ_TXDMA_BDONE | UMAC_IRQ_TXDMA_PDONE,
  733. INTRL2_CPU_MASK_CLEAR);
  734. }
  735. static inline void bcmgenet_tx_ring_int_enable(struct bcmgenet_priv *priv,
  736. struct bcmgenet_tx_ring *ring)
  737. {
  738. bcmgenet_intrl2_1_writel(priv, (1 << ring->index),
  739. INTRL2_CPU_MASK_CLEAR);
  740. priv->int1_mask &= ~(1 << ring->index);
  741. }
  742. static inline void bcmgenet_tx_ring_int_disable(struct bcmgenet_priv *priv,
  743. struct bcmgenet_tx_ring *ring)
  744. {
  745. bcmgenet_intrl2_1_writel(priv, (1 << ring->index),
  746. INTRL2_CPU_MASK_SET);
  747. priv->int1_mask |= (1 << ring->index);
  748. }
  749. /* Unlocked version of the reclaim routine */
  750. static void __bcmgenet_tx_reclaim(struct net_device *dev,
  751. struct bcmgenet_tx_ring *ring)
  752. {
  753. struct bcmgenet_priv *priv = netdev_priv(dev);
  754. int last_tx_cn, last_c_index, num_tx_bds;
  755. struct enet_cb *tx_cb_ptr;
  756. struct netdev_queue *txq;
  757. unsigned int c_index;
  758. /* Compute how many buffers are transmitted since last xmit call */
  759. c_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_CONS_INDEX);
  760. txq = netdev_get_tx_queue(dev, ring->queue);
  761. last_c_index = ring->c_index;
  762. num_tx_bds = ring->size;
  763. c_index &= (num_tx_bds - 1);
  764. if (c_index >= last_c_index)
  765. last_tx_cn = c_index - last_c_index;
  766. else
  767. last_tx_cn = num_tx_bds - last_c_index + c_index;
  768. netif_dbg(priv, tx_done, dev,
  769. "%s ring=%d index=%d last_tx_cn=%d last_index=%d\n",
  770. __func__, ring->index,
  771. c_index, last_tx_cn, last_c_index);
  772. /* Reclaim transmitted buffers */
  773. while (last_tx_cn-- > 0) {
  774. tx_cb_ptr = ring->cbs + last_c_index;
  775. if (tx_cb_ptr->skb) {
  776. dev->stats.tx_bytes += tx_cb_ptr->skb->len;
  777. dma_unmap_single(&dev->dev,
  778. dma_unmap_addr(tx_cb_ptr, dma_addr),
  779. tx_cb_ptr->skb->len,
  780. DMA_TO_DEVICE);
  781. bcmgenet_free_cb(tx_cb_ptr);
  782. } else if (dma_unmap_addr(tx_cb_ptr, dma_addr)) {
  783. dev->stats.tx_bytes +=
  784. dma_unmap_len(tx_cb_ptr, dma_len);
  785. dma_unmap_page(&dev->dev,
  786. dma_unmap_addr(tx_cb_ptr, dma_addr),
  787. dma_unmap_len(tx_cb_ptr, dma_len),
  788. DMA_TO_DEVICE);
  789. dma_unmap_addr_set(tx_cb_ptr, dma_addr, 0);
  790. }
  791. dev->stats.tx_packets++;
  792. ring->free_bds += 1;
  793. last_c_index++;
  794. last_c_index &= (num_tx_bds - 1);
  795. }
  796. if (ring->free_bds > (MAX_SKB_FRAGS + 1))
  797. ring->int_disable(priv, ring);
  798. if (netif_tx_queue_stopped(txq))
  799. netif_tx_wake_queue(txq);
  800. ring->c_index = c_index;
  801. }
  802. static void bcmgenet_tx_reclaim(struct net_device *dev,
  803. struct bcmgenet_tx_ring *ring)
  804. {
  805. unsigned long flags;
  806. spin_lock_irqsave(&ring->lock, flags);
  807. __bcmgenet_tx_reclaim(dev, ring);
  808. spin_unlock_irqrestore(&ring->lock, flags);
  809. }
  810. static void bcmgenet_tx_reclaim_all(struct net_device *dev)
  811. {
  812. struct bcmgenet_priv *priv = netdev_priv(dev);
  813. int i;
  814. if (netif_is_multiqueue(dev)) {
  815. for (i = 0; i < priv->hw_params->tx_queues; i++)
  816. bcmgenet_tx_reclaim(dev, &priv->tx_rings[i]);
  817. }
  818. bcmgenet_tx_reclaim(dev, &priv->tx_rings[DESC_INDEX]);
  819. }
  820. /* Transmits a single SKB (either head of a fragment or a single SKB)
  821. * caller must hold priv->lock
  822. */
  823. static int bcmgenet_xmit_single(struct net_device *dev,
  824. struct sk_buff *skb,
  825. u16 dma_desc_flags,
  826. struct bcmgenet_tx_ring *ring)
  827. {
  828. struct bcmgenet_priv *priv = netdev_priv(dev);
  829. struct device *kdev = &priv->pdev->dev;
  830. struct enet_cb *tx_cb_ptr;
  831. unsigned int skb_len;
  832. dma_addr_t mapping;
  833. u32 length_status;
  834. int ret;
  835. tx_cb_ptr = bcmgenet_get_txcb(priv, ring);
  836. if (unlikely(!tx_cb_ptr))
  837. BUG();
  838. tx_cb_ptr->skb = skb;
  839. skb_len = skb_headlen(skb) < ETH_ZLEN ? ETH_ZLEN : skb_headlen(skb);
  840. mapping = dma_map_single(kdev, skb->data, skb_len, DMA_TO_DEVICE);
  841. ret = dma_mapping_error(kdev, mapping);
  842. if (ret) {
  843. netif_err(priv, tx_err, dev, "Tx DMA map failed\n");
  844. dev_kfree_skb(skb);
  845. return ret;
  846. }
  847. dma_unmap_addr_set(tx_cb_ptr, dma_addr, mapping);
  848. dma_unmap_len_set(tx_cb_ptr, dma_len, skb->len);
  849. length_status = (skb_len << DMA_BUFLENGTH_SHIFT) | dma_desc_flags |
  850. (priv->hw_params->qtag_mask << DMA_TX_QTAG_SHIFT) |
  851. DMA_TX_APPEND_CRC;
  852. if (skb->ip_summed == CHECKSUM_PARTIAL)
  853. length_status |= DMA_TX_DO_CSUM;
  854. dmadesc_set(priv, tx_cb_ptr->bd_addr, mapping, length_status);
  855. /* Decrement total BD count and advance our write pointer */
  856. ring->free_bds -= 1;
  857. ring->prod_index += 1;
  858. ring->prod_index &= DMA_P_INDEX_MASK;
  859. return 0;
  860. }
  861. /* Transmit a SKB fragment */
  862. static int bcmgenet_xmit_frag(struct net_device *dev,
  863. skb_frag_t *frag,
  864. u16 dma_desc_flags,
  865. struct bcmgenet_tx_ring *ring)
  866. {
  867. struct bcmgenet_priv *priv = netdev_priv(dev);
  868. struct device *kdev = &priv->pdev->dev;
  869. struct enet_cb *tx_cb_ptr;
  870. dma_addr_t mapping;
  871. int ret;
  872. tx_cb_ptr = bcmgenet_get_txcb(priv, ring);
  873. if (unlikely(!tx_cb_ptr))
  874. BUG();
  875. tx_cb_ptr->skb = NULL;
  876. mapping = skb_frag_dma_map(kdev, frag, 0,
  877. skb_frag_size(frag), DMA_TO_DEVICE);
  878. ret = dma_mapping_error(kdev, mapping);
  879. if (ret) {
  880. netif_err(priv, tx_err, dev, "%s: Tx DMA map failed\n",
  881. __func__);
  882. return ret;
  883. }
  884. dma_unmap_addr_set(tx_cb_ptr, dma_addr, mapping);
  885. dma_unmap_len_set(tx_cb_ptr, dma_len, frag->size);
  886. dmadesc_set(priv, tx_cb_ptr->bd_addr, mapping,
  887. (frag->size << DMA_BUFLENGTH_SHIFT) | dma_desc_flags |
  888. (priv->hw_params->qtag_mask << DMA_TX_QTAG_SHIFT));
  889. ring->free_bds -= 1;
  890. ring->prod_index += 1;
  891. ring->prod_index &= DMA_P_INDEX_MASK;
  892. return 0;
  893. }
  894. /* Reallocate the SKB to put enough headroom in front of it and insert
  895. * the transmit checksum offsets in the descriptors
  896. */
  897. static int bcmgenet_put_tx_csum(struct net_device *dev, struct sk_buff *skb)
  898. {
  899. struct status_64 *status = NULL;
  900. struct sk_buff *new_skb;
  901. u16 offset;
  902. u8 ip_proto;
  903. u16 ip_ver;
  904. u32 tx_csum_info;
  905. if (unlikely(skb_headroom(skb) < sizeof(*status))) {
  906. /* If 64 byte status block enabled, must make sure skb has
  907. * enough headroom for us to insert 64B status block.
  908. */
  909. new_skb = skb_realloc_headroom(skb, sizeof(*status));
  910. dev_kfree_skb(skb);
  911. if (!new_skb) {
  912. dev->stats.tx_errors++;
  913. dev->stats.tx_dropped++;
  914. return -ENOMEM;
  915. }
  916. skb = new_skb;
  917. }
  918. skb_push(skb, sizeof(*status));
  919. status = (struct status_64 *)skb->data;
  920. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  921. ip_ver = htons(skb->protocol);
  922. switch (ip_ver) {
  923. case ETH_P_IP:
  924. ip_proto = ip_hdr(skb)->protocol;
  925. break;
  926. case ETH_P_IPV6:
  927. ip_proto = ipv6_hdr(skb)->nexthdr;
  928. break;
  929. default:
  930. return 0;
  931. }
  932. offset = skb_checksum_start_offset(skb) - sizeof(*status);
  933. tx_csum_info = (offset << STATUS_TX_CSUM_START_SHIFT) |
  934. (offset + skb->csum_offset);
  935. /* Set the length valid bit for TCP and UDP and just set
  936. * the special UDP flag for IPv4, else just set to 0.
  937. */
  938. if (ip_proto == IPPROTO_TCP || ip_proto == IPPROTO_UDP) {
  939. tx_csum_info |= STATUS_TX_CSUM_LV;
  940. if (ip_proto == IPPROTO_UDP && ip_ver == ETH_P_IP)
  941. tx_csum_info |= STATUS_TX_CSUM_PROTO_UDP;
  942. } else {
  943. tx_csum_info = 0;
  944. }
  945. status->tx_csum_info = tx_csum_info;
  946. }
  947. return 0;
  948. }
  949. static netdev_tx_t bcmgenet_xmit(struct sk_buff *skb, struct net_device *dev)
  950. {
  951. struct bcmgenet_priv *priv = netdev_priv(dev);
  952. struct bcmgenet_tx_ring *ring = NULL;
  953. struct netdev_queue *txq;
  954. unsigned long flags = 0;
  955. int nr_frags, index;
  956. u16 dma_desc_flags;
  957. int ret;
  958. int i;
  959. index = skb_get_queue_mapping(skb);
  960. /* Mapping strategy:
  961. * queue_mapping = 0, unclassified, packet xmited through ring16
  962. * queue_mapping = 1, goes to ring 0. (highest priority queue
  963. * queue_mapping = 2, goes to ring 1.
  964. * queue_mapping = 3, goes to ring 2.
  965. * queue_mapping = 4, goes to ring 3.
  966. */
  967. if (index == 0)
  968. index = DESC_INDEX;
  969. else
  970. index -= 1;
  971. nr_frags = skb_shinfo(skb)->nr_frags;
  972. ring = &priv->tx_rings[index];
  973. txq = netdev_get_tx_queue(dev, ring->queue);
  974. spin_lock_irqsave(&ring->lock, flags);
  975. if (ring->free_bds <= nr_frags + 1) {
  976. netif_tx_stop_queue(txq);
  977. netdev_err(dev, "%s: tx ring %d full when queue %d awake\n",
  978. __func__, index, ring->queue);
  979. ret = NETDEV_TX_BUSY;
  980. goto out;
  981. }
  982. if (skb_padto(skb, ETH_ZLEN)) {
  983. ret = NETDEV_TX_OK;
  984. goto out;
  985. }
  986. /* set the SKB transmit checksum */
  987. if (priv->desc_64b_en) {
  988. ret = bcmgenet_put_tx_csum(dev, skb);
  989. if (ret) {
  990. ret = NETDEV_TX_OK;
  991. goto out;
  992. }
  993. }
  994. dma_desc_flags = DMA_SOP;
  995. if (nr_frags == 0)
  996. dma_desc_flags |= DMA_EOP;
  997. /* Transmit single SKB or head of fragment list */
  998. ret = bcmgenet_xmit_single(dev, skb, dma_desc_flags, ring);
  999. if (ret) {
  1000. ret = NETDEV_TX_OK;
  1001. goto out;
  1002. }
  1003. /* xmit fragment */
  1004. for (i = 0; i < nr_frags; i++) {
  1005. ret = bcmgenet_xmit_frag(dev,
  1006. &skb_shinfo(skb)->frags[i],
  1007. (i == nr_frags - 1) ? DMA_EOP : 0,
  1008. ring);
  1009. if (ret) {
  1010. ret = NETDEV_TX_OK;
  1011. goto out;
  1012. }
  1013. }
  1014. skb_tx_timestamp(skb);
  1015. /* we kept a software copy of how much we should advance the TDMA
  1016. * producer index, now write it down to the hardware
  1017. */
  1018. bcmgenet_tdma_ring_writel(priv, ring->index,
  1019. ring->prod_index, TDMA_PROD_INDEX);
  1020. if (ring->free_bds <= (MAX_SKB_FRAGS + 1)) {
  1021. netif_tx_stop_queue(txq);
  1022. ring->int_enable(priv, ring);
  1023. }
  1024. out:
  1025. spin_unlock_irqrestore(&ring->lock, flags);
  1026. return ret;
  1027. }
  1028. static int bcmgenet_rx_refill(struct bcmgenet_priv *priv, struct enet_cb *cb)
  1029. {
  1030. struct device *kdev = &priv->pdev->dev;
  1031. struct sk_buff *skb;
  1032. dma_addr_t mapping;
  1033. int ret;
  1034. skb = netdev_alloc_skb(priv->dev, priv->rx_buf_len + SKB_ALIGNMENT);
  1035. if (!skb)
  1036. return -ENOMEM;
  1037. /* a caller did not release this control block */
  1038. WARN_ON(cb->skb != NULL);
  1039. cb->skb = skb;
  1040. mapping = dma_map_single(kdev, skb->data,
  1041. priv->rx_buf_len, DMA_FROM_DEVICE);
  1042. ret = dma_mapping_error(kdev, mapping);
  1043. if (ret) {
  1044. bcmgenet_free_cb(cb);
  1045. netif_err(priv, rx_err, priv->dev,
  1046. "%s DMA map failed\n", __func__);
  1047. return ret;
  1048. }
  1049. dma_unmap_addr_set(cb, dma_addr, mapping);
  1050. /* assign packet, prepare descriptor, and advance pointer */
  1051. dmadesc_set_addr(priv, priv->rx_bd_assign_ptr, mapping);
  1052. /* turn on the newly assigned BD for DMA to use */
  1053. priv->rx_bd_assign_index++;
  1054. priv->rx_bd_assign_index &= (priv->num_rx_bds - 1);
  1055. priv->rx_bd_assign_ptr = priv->rx_bds +
  1056. (priv->rx_bd_assign_index * DMA_DESC_SIZE);
  1057. return 0;
  1058. }
  1059. /* bcmgenet_desc_rx - descriptor based rx process.
  1060. * this could be called from bottom half, or from NAPI polling method.
  1061. */
  1062. static unsigned int bcmgenet_desc_rx(struct bcmgenet_priv *priv,
  1063. unsigned int budget)
  1064. {
  1065. struct net_device *dev = priv->dev;
  1066. struct enet_cb *cb;
  1067. struct sk_buff *skb;
  1068. u32 dma_length_status;
  1069. unsigned long dma_flag;
  1070. int len, err;
  1071. unsigned int rxpktprocessed = 0, rxpkttoprocess;
  1072. unsigned int p_index;
  1073. unsigned int chksum_ok = 0;
  1074. p_index = bcmgenet_rdma_ring_readl(priv, DESC_INDEX, RDMA_PROD_INDEX);
  1075. p_index &= DMA_P_INDEX_MASK;
  1076. if (p_index < priv->rx_c_index)
  1077. rxpkttoprocess = (DMA_C_INDEX_MASK + 1) -
  1078. priv->rx_c_index + p_index;
  1079. else
  1080. rxpkttoprocess = p_index - priv->rx_c_index;
  1081. netif_dbg(priv, rx_status, dev,
  1082. "RDMA: rxpkttoprocess=%d\n", rxpkttoprocess);
  1083. while ((rxpktprocessed < rxpkttoprocess) &&
  1084. (rxpktprocessed < budget)) {
  1085. /* Unmap the packet contents such that we can use the
  1086. * RSV from the 64 bytes descriptor when enabled and save
  1087. * a 32-bits register read
  1088. */
  1089. cb = &priv->rx_cbs[priv->rx_read_ptr];
  1090. skb = cb->skb;
  1091. dma_unmap_single(&dev->dev, dma_unmap_addr(cb, dma_addr),
  1092. priv->rx_buf_len, DMA_FROM_DEVICE);
  1093. if (!priv->desc_64b_en) {
  1094. dma_length_status =
  1095. dmadesc_get_length_status(priv,
  1096. priv->rx_bds +
  1097. (priv->rx_read_ptr *
  1098. DMA_DESC_SIZE));
  1099. } else {
  1100. struct status_64 *status;
  1101. status = (struct status_64 *)skb->data;
  1102. dma_length_status = status->length_status;
  1103. }
  1104. /* DMA flags and length are still valid no matter how
  1105. * we got the Receive Status Vector (64B RSB or register)
  1106. */
  1107. dma_flag = dma_length_status & 0xffff;
  1108. len = dma_length_status >> DMA_BUFLENGTH_SHIFT;
  1109. netif_dbg(priv, rx_status, dev,
  1110. "%s:p_ind=%d c_ind=%d read_ptr=%d len_stat=0x%08x\n",
  1111. __func__, p_index, priv->rx_c_index,
  1112. priv->rx_read_ptr, dma_length_status);
  1113. rxpktprocessed++;
  1114. priv->rx_read_ptr++;
  1115. priv->rx_read_ptr &= (priv->num_rx_bds - 1);
  1116. /* out of memory, just drop packets at the hardware level */
  1117. if (unlikely(!skb)) {
  1118. dev->stats.rx_dropped++;
  1119. dev->stats.rx_errors++;
  1120. goto refill;
  1121. }
  1122. if (unlikely(!(dma_flag & DMA_EOP) || !(dma_flag & DMA_SOP))) {
  1123. netif_err(priv, rx_status, dev,
  1124. "dropping fragmented packet!\n");
  1125. dev->stats.rx_dropped++;
  1126. dev->stats.rx_errors++;
  1127. dev_kfree_skb_any(cb->skb);
  1128. cb->skb = NULL;
  1129. goto refill;
  1130. }
  1131. /* report errors */
  1132. if (unlikely(dma_flag & (DMA_RX_CRC_ERROR |
  1133. DMA_RX_OV |
  1134. DMA_RX_NO |
  1135. DMA_RX_LG |
  1136. DMA_RX_RXER))) {
  1137. netif_err(priv, rx_status, dev, "dma_flag=0x%x\n",
  1138. (unsigned int)dma_flag);
  1139. if (dma_flag & DMA_RX_CRC_ERROR)
  1140. dev->stats.rx_crc_errors++;
  1141. if (dma_flag & DMA_RX_OV)
  1142. dev->stats.rx_over_errors++;
  1143. if (dma_flag & DMA_RX_NO)
  1144. dev->stats.rx_frame_errors++;
  1145. if (dma_flag & DMA_RX_LG)
  1146. dev->stats.rx_length_errors++;
  1147. dev->stats.rx_dropped++;
  1148. dev->stats.rx_errors++;
  1149. /* discard the packet and advance consumer index.*/
  1150. dev_kfree_skb_any(cb->skb);
  1151. cb->skb = NULL;
  1152. goto refill;
  1153. } /* error packet */
  1154. chksum_ok = (dma_flag & priv->dma_rx_chk_bit) &&
  1155. priv->desc_rxchk_en;
  1156. skb_put(skb, len);
  1157. if (priv->desc_64b_en) {
  1158. skb_pull(skb, 64);
  1159. len -= 64;
  1160. }
  1161. if (likely(chksum_ok))
  1162. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1163. /* remove hardware 2bytes added for IP alignment */
  1164. skb_pull(skb, 2);
  1165. len -= 2;
  1166. if (priv->crc_fwd_en) {
  1167. skb_trim(skb, len - ETH_FCS_LEN);
  1168. len -= ETH_FCS_LEN;
  1169. }
  1170. /*Finish setting up the received SKB and send it to the kernel*/
  1171. skb->protocol = eth_type_trans(skb, priv->dev);
  1172. dev->stats.rx_packets++;
  1173. dev->stats.rx_bytes += len;
  1174. if (dma_flag & DMA_RX_MULT)
  1175. dev->stats.multicast++;
  1176. /* Notify kernel */
  1177. napi_gro_receive(&priv->napi, skb);
  1178. cb->skb = NULL;
  1179. netif_dbg(priv, rx_status, dev, "pushed up to kernel\n");
  1180. /* refill RX path on the current control block */
  1181. refill:
  1182. err = bcmgenet_rx_refill(priv, cb);
  1183. if (err)
  1184. netif_err(priv, rx_err, dev, "Rx refill failed\n");
  1185. }
  1186. return rxpktprocessed;
  1187. }
  1188. /* Assign skb to RX DMA descriptor. */
  1189. static int bcmgenet_alloc_rx_buffers(struct bcmgenet_priv *priv)
  1190. {
  1191. struct enet_cb *cb;
  1192. int ret = 0;
  1193. int i;
  1194. netif_dbg(priv, hw, priv->dev, "%s:\n", __func__);
  1195. /* loop here for each buffer needing assign */
  1196. for (i = 0; i < priv->num_rx_bds; i++) {
  1197. cb = &priv->rx_cbs[priv->rx_bd_assign_index];
  1198. if (cb->skb)
  1199. continue;
  1200. ret = bcmgenet_rx_refill(priv, cb);
  1201. if (ret)
  1202. break;
  1203. }
  1204. return ret;
  1205. }
  1206. static void bcmgenet_free_rx_buffers(struct bcmgenet_priv *priv)
  1207. {
  1208. struct enet_cb *cb;
  1209. int i;
  1210. for (i = 0; i < priv->num_rx_bds; i++) {
  1211. cb = &priv->rx_cbs[i];
  1212. if (dma_unmap_addr(cb, dma_addr)) {
  1213. dma_unmap_single(&priv->dev->dev,
  1214. dma_unmap_addr(cb, dma_addr),
  1215. priv->rx_buf_len, DMA_FROM_DEVICE);
  1216. dma_unmap_addr_set(cb, dma_addr, 0);
  1217. }
  1218. if (cb->skb)
  1219. bcmgenet_free_cb(cb);
  1220. }
  1221. }
  1222. static void umac_enable_set(struct bcmgenet_priv *priv, u32 mask, bool enable)
  1223. {
  1224. u32 reg;
  1225. reg = bcmgenet_umac_readl(priv, UMAC_CMD);
  1226. if (enable)
  1227. reg |= mask;
  1228. else
  1229. reg &= ~mask;
  1230. bcmgenet_umac_writel(priv, reg, UMAC_CMD);
  1231. /* UniMAC stops on a packet boundary, wait for a full-size packet
  1232. * to be processed
  1233. */
  1234. if (enable == 0)
  1235. usleep_range(1000, 2000);
  1236. }
  1237. static int reset_umac(struct bcmgenet_priv *priv)
  1238. {
  1239. struct device *kdev = &priv->pdev->dev;
  1240. unsigned int timeout = 0;
  1241. u32 reg;
  1242. /* 7358a0/7552a0: bad default in RBUF_FLUSH_CTRL.umac_sw_rst */
  1243. bcmgenet_rbuf_ctrl_set(priv, 0);
  1244. udelay(10);
  1245. /* disable MAC while updating its registers */
  1246. bcmgenet_umac_writel(priv, 0, UMAC_CMD);
  1247. /* issue soft reset, wait for it to complete */
  1248. bcmgenet_umac_writel(priv, CMD_SW_RESET, UMAC_CMD);
  1249. while (timeout++ < 1000) {
  1250. reg = bcmgenet_umac_readl(priv, UMAC_CMD);
  1251. if (!(reg & CMD_SW_RESET))
  1252. return 0;
  1253. udelay(1);
  1254. }
  1255. if (timeout == 1000) {
  1256. dev_err(kdev,
  1257. "timeout waiting for MAC to come out of reset\n");
  1258. return -ETIMEDOUT;
  1259. }
  1260. return 0;
  1261. }
  1262. static void bcmgenet_intr_disable(struct bcmgenet_priv *priv)
  1263. {
  1264. /* Mask all interrupts.*/
  1265. bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_MASK_SET);
  1266. bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_CLEAR);
  1267. bcmgenet_intrl2_0_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
  1268. bcmgenet_intrl2_1_writel(priv, 0xFFFFFFFF, INTRL2_CPU_MASK_SET);
  1269. bcmgenet_intrl2_1_writel(priv, 0xFFFFFFFF, INTRL2_CPU_CLEAR);
  1270. bcmgenet_intrl2_1_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
  1271. }
  1272. static int init_umac(struct bcmgenet_priv *priv)
  1273. {
  1274. struct device *kdev = &priv->pdev->dev;
  1275. int ret;
  1276. u32 reg, cpu_mask_clear;
  1277. dev_dbg(&priv->pdev->dev, "bcmgenet: init_umac\n");
  1278. ret = reset_umac(priv);
  1279. if (ret)
  1280. return ret;
  1281. bcmgenet_umac_writel(priv, 0, UMAC_CMD);
  1282. /* clear tx/rx counter */
  1283. bcmgenet_umac_writel(priv,
  1284. MIB_RESET_RX | MIB_RESET_TX | MIB_RESET_RUNT,
  1285. UMAC_MIB_CTRL);
  1286. bcmgenet_umac_writel(priv, 0, UMAC_MIB_CTRL);
  1287. bcmgenet_umac_writel(priv, ENET_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
  1288. /* init rx registers, enable ip header optimization */
  1289. reg = bcmgenet_rbuf_readl(priv, RBUF_CTRL);
  1290. reg |= RBUF_ALIGN_2B;
  1291. bcmgenet_rbuf_writel(priv, reg, RBUF_CTRL);
  1292. if (!GENET_IS_V1(priv) && !GENET_IS_V2(priv))
  1293. bcmgenet_rbuf_writel(priv, 1, RBUF_TBUF_SIZE_CTRL);
  1294. bcmgenet_intr_disable(priv);
  1295. cpu_mask_clear = UMAC_IRQ_RXDMA_BDONE;
  1296. dev_dbg(kdev, "%s:Enabling RXDMA_BDONE interrupt\n", __func__);
  1297. /* Monitor cable plug/unplugged event for internal PHY */
  1298. if (phy_is_internal(priv->phydev)) {
  1299. cpu_mask_clear |= (UMAC_IRQ_LINK_DOWN | UMAC_IRQ_LINK_UP);
  1300. } else if (priv->ext_phy) {
  1301. cpu_mask_clear |= (UMAC_IRQ_LINK_DOWN | UMAC_IRQ_LINK_UP);
  1302. } else if (priv->phy_interface == PHY_INTERFACE_MODE_MOCA) {
  1303. reg = bcmgenet_bp_mc_get(priv);
  1304. reg |= BIT(priv->hw_params->bp_in_en_shift);
  1305. /* bp_mask: back pressure mask */
  1306. if (netif_is_multiqueue(priv->dev))
  1307. reg |= priv->hw_params->bp_in_mask;
  1308. else
  1309. reg &= ~priv->hw_params->bp_in_mask;
  1310. bcmgenet_bp_mc_set(priv, reg);
  1311. }
  1312. /* Enable MDIO interrupts on GENET v3+ */
  1313. if (priv->hw_params->flags & GENET_HAS_MDIO_INTR)
  1314. cpu_mask_clear |= UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR;
  1315. bcmgenet_intrl2_0_writel(priv, cpu_mask_clear, INTRL2_CPU_MASK_CLEAR);
  1316. /* Enable rx/tx engine.*/
  1317. dev_dbg(kdev, "done init umac\n");
  1318. return 0;
  1319. }
  1320. /* Initialize all house-keeping variables for a TX ring, along
  1321. * with corresponding hardware registers
  1322. */
  1323. static void bcmgenet_init_tx_ring(struct bcmgenet_priv *priv,
  1324. unsigned int index, unsigned int size,
  1325. unsigned int write_ptr, unsigned int end_ptr)
  1326. {
  1327. struct bcmgenet_tx_ring *ring = &priv->tx_rings[index];
  1328. u32 words_per_bd = WORDS_PER_BD(priv);
  1329. u32 flow_period_val = 0;
  1330. unsigned int first_bd;
  1331. spin_lock_init(&ring->lock);
  1332. ring->index = index;
  1333. if (index == DESC_INDEX) {
  1334. ring->queue = 0;
  1335. ring->int_enable = bcmgenet_tx_ring16_int_enable;
  1336. ring->int_disable = bcmgenet_tx_ring16_int_disable;
  1337. } else {
  1338. ring->queue = index + 1;
  1339. ring->int_enable = bcmgenet_tx_ring_int_enable;
  1340. ring->int_disable = bcmgenet_tx_ring_int_disable;
  1341. }
  1342. ring->cbs = priv->tx_cbs + write_ptr;
  1343. ring->size = size;
  1344. ring->c_index = 0;
  1345. ring->free_bds = size;
  1346. ring->write_ptr = write_ptr;
  1347. ring->cb_ptr = write_ptr;
  1348. ring->end_ptr = end_ptr - 1;
  1349. ring->prod_index = 0;
  1350. /* Set flow period for ring != 16 */
  1351. if (index != DESC_INDEX)
  1352. flow_period_val = ENET_MAX_MTU_SIZE << 16;
  1353. bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_PROD_INDEX);
  1354. bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_CONS_INDEX);
  1355. bcmgenet_tdma_ring_writel(priv, index, 1, DMA_MBUF_DONE_THRESH);
  1356. /* Disable rate control for now */
  1357. bcmgenet_tdma_ring_writel(priv, index, flow_period_val,
  1358. TDMA_FLOW_PERIOD);
  1359. /* Unclassified traffic goes to ring 16 */
  1360. bcmgenet_tdma_ring_writel(priv, index,
  1361. ((size << DMA_RING_SIZE_SHIFT) |
  1362. RX_BUF_LENGTH), DMA_RING_BUF_SIZE);
  1363. first_bd = write_ptr;
  1364. /* Set start and end address, read and write pointers */
  1365. bcmgenet_tdma_ring_writel(priv, index, first_bd * words_per_bd,
  1366. DMA_START_ADDR);
  1367. bcmgenet_tdma_ring_writel(priv, index, first_bd * words_per_bd,
  1368. TDMA_READ_PTR);
  1369. bcmgenet_tdma_ring_writel(priv, index, first_bd,
  1370. TDMA_WRITE_PTR);
  1371. bcmgenet_tdma_ring_writel(priv, index, end_ptr * words_per_bd - 1,
  1372. DMA_END_ADDR);
  1373. }
  1374. /* Initialize a RDMA ring */
  1375. static int bcmgenet_init_rx_ring(struct bcmgenet_priv *priv,
  1376. unsigned int index, unsigned int size)
  1377. {
  1378. u32 words_per_bd = WORDS_PER_BD(priv);
  1379. int ret;
  1380. priv->num_rx_bds = TOTAL_DESC;
  1381. priv->rx_bds = priv->base + priv->hw_params->rdma_offset;
  1382. priv->rx_bd_assign_ptr = priv->rx_bds;
  1383. priv->rx_bd_assign_index = 0;
  1384. priv->rx_c_index = 0;
  1385. priv->rx_read_ptr = 0;
  1386. priv->rx_cbs = kcalloc(priv->num_rx_bds, sizeof(struct enet_cb),
  1387. GFP_KERNEL);
  1388. if (!priv->rx_cbs)
  1389. return -ENOMEM;
  1390. ret = bcmgenet_alloc_rx_buffers(priv);
  1391. if (ret) {
  1392. kfree(priv->rx_cbs);
  1393. return ret;
  1394. }
  1395. bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_WRITE_PTR);
  1396. bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_PROD_INDEX);
  1397. bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_CONS_INDEX);
  1398. bcmgenet_rdma_ring_writel(priv, index,
  1399. ((size << DMA_RING_SIZE_SHIFT) |
  1400. RX_BUF_LENGTH), DMA_RING_BUF_SIZE);
  1401. bcmgenet_rdma_ring_writel(priv, index, 0, DMA_START_ADDR);
  1402. bcmgenet_rdma_ring_writel(priv, index,
  1403. words_per_bd * size - 1, DMA_END_ADDR);
  1404. bcmgenet_rdma_ring_writel(priv, index,
  1405. (DMA_FC_THRESH_LO <<
  1406. DMA_XOFF_THRESHOLD_SHIFT) |
  1407. DMA_FC_THRESH_HI, RDMA_XON_XOFF_THRESH);
  1408. bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_READ_PTR);
  1409. return ret;
  1410. }
  1411. /* init multi xmit queues, only available for GENET2+
  1412. * the queue is partitioned as follows:
  1413. *
  1414. * queue 0 - 3 is priority based, each one has 32 descriptors,
  1415. * with queue 0 being the highest priority queue.
  1416. *
  1417. * queue 16 is the default tx queue with GENET_DEFAULT_BD_CNT
  1418. * descriptors: 256 - (number of tx queues * bds per queues) = 128
  1419. * descriptors.
  1420. *
  1421. * The transmit control block pool is then partitioned as following:
  1422. * - tx_cbs[0...127] are for queue 16
  1423. * - tx_ring_cbs[0] points to tx_cbs[128..159]
  1424. * - tx_ring_cbs[1] points to tx_cbs[160..191]
  1425. * - tx_ring_cbs[2] points to tx_cbs[192..223]
  1426. * - tx_ring_cbs[3] points to tx_cbs[224..255]
  1427. */
  1428. static void bcmgenet_init_multiq(struct net_device *dev)
  1429. {
  1430. struct bcmgenet_priv *priv = netdev_priv(dev);
  1431. unsigned int i, dma_enable;
  1432. u32 reg, dma_ctrl, ring_cfg = 0, dma_priority = 0;
  1433. if (!netif_is_multiqueue(dev)) {
  1434. netdev_warn(dev, "called with non multi queue aware HW\n");
  1435. return;
  1436. }
  1437. dma_ctrl = bcmgenet_tdma_readl(priv, DMA_CTRL);
  1438. dma_enable = dma_ctrl & DMA_EN;
  1439. dma_ctrl &= ~DMA_EN;
  1440. bcmgenet_tdma_writel(priv, dma_ctrl, DMA_CTRL);
  1441. /* Enable strict priority arbiter mode */
  1442. bcmgenet_tdma_writel(priv, DMA_ARBITER_SP, DMA_ARB_CTRL);
  1443. for (i = 0; i < priv->hw_params->tx_queues; i++) {
  1444. /* first 64 tx_cbs are reserved for default tx queue
  1445. * (ring 16)
  1446. */
  1447. bcmgenet_init_tx_ring(priv, i, priv->hw_params->bds_cnt,
  1448. i * priv->hw_params->bds_cnt,
  1449. (i + 1) * priv->hw_params->bds_cnt);
  1450. /* Configure ring as descriptor ring and setup priority */
  1451. ring_cfg |= 1 << i;
  1452. dma_priority |= ((GENET_Q0_PRIORITY + i) <<
  1453. (GENET_MAX_MQ_CNT + 1) * i);
  1454. dma_ctrl |= 1 << (i + DMA_RING_BUF_EN_SHIFT);
  1455. }
  1456. /* Enable rings */
  1457. reg = bcmgenet_tdma_readl(priv, DMA_RING_CFG);
  1458. reg |= ring_cfg;
  1459. bcmgenet_tdma_writel(priv, reg, DMA_RING_CFG);
  1460. /* Use configured rings priority and set ring #16 priority */
  1461. reg = bcmgenet_tdma_readl(priv, DMA_RING_PRIORITY);
  1462. reg |= ((GENET_Q0_PRIORITY + priv->hw_params->tx_queues) << 20);
  1463. reg |= dma_priority;
  1464. bcmgenet_tdma_writel(priv, reg, DMA_PRIORITY);
  1465. /* Configure ring as descriptor ring and re-enable DMA if enabled */
  1466. reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
  1467. reg |= dma_ctrl;
  1468. if (dma_enable)
  1469. reg |= DMA_EN;
  1470. bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
  1471. }
  1472. static void bcmgenet_fini_dma(struct bcmgenet_priv *priv)
  1473. {
  1474. int i;
  1475. /* disable DMA */
  1476. bcmgenet_rdma_writel(priv, 0, DMA_CTRL);
  1477. bcmgenet_tdma_writel(priv, 0, DMA_CTRL);
  1478. for (i = 0; i < priv->num_tx_bds; i++) {
  1479. if (priv->tx_cbs[i].skb != NULL) {
  1480. dev_kfree_skb(priv->tx_cbs[i].skb);
  1481. priv->tx_cbs[i].skb = NULL;
  1482. }
  1483. }
  1484. bcmgenet_free_rx_buffers(priv);
  1485. kfree(priv->rx_cbs);
  1486. kfree(priv->tx_cbs);
  1487. }
  1488. /* init_edma: Initialize DMA control register */
  1489. static int bcmgenet_init_dma(struct bcmgenet_priv *priv)
  1490. {
  1491. int ret;
  1492. netif_dbg(priv, hw, priv->dev, "bcmgenet: init_edma\n");
  1493. /* by default, enable ring 16 (descriptor based) */
  1494. ret = bcmgenet_init_rx_ring(priv, DESC_INDEX, TOTAL_DESC);
  1495. if (ret) {
  1496. netdev_err(priv->dev, "failed to initialize RX ring\n");
  1497. return ret;
  1498. }
  1499. /* init rDma */
  1500. bcmgenet_rdma_writel(priv, DMA_MAX_BURST_LENGTH, DMA_SCB_BURST_SIZE);
  1501. /* Init tDma */
  1502. bcmgenet_tdma_writel(priv, DMA_MAX_BURST_LENGTH, DMA_SCB_BURST_SIZE);
  1503. /* Initialize common TX ring structures */
  1504. priv->tx_bds = priv->base + priv->hw_params->tdma_offset;
  1505. priv->num_tx_bds = TOTAL_DESC;
  1506. priv->tx_cbs = kcalloc(priv->num_tx_bds, sizeof(struct enet_cb),
  1507. GFP_KERNEL);
  1508. if (!priv->tx_cbs) {
  1509. bcmgenet_fini_dma(priv);
  1510. return -ENOMEM;
  1511. }
  1512. /* initialize multi xmit queue */
  1513. bcmgenet_init_multiq(priv->dev);
  1514. /* initialize special ring 16 */
  1515. bcmgenet_init_tx_ring(priv, DESC_INDEX, GENET_DEFAULT_BD_CNT,
  1516. priv->hw_params->tx_queues *
  1517. priv->hw_params->bds_cnt,
  1518. TOTAL_DESC);
  1519. return 0;
  1520. }
  1521. /* NAPI polling method*/
  1522. static int bcmgenet_poll(struct napi_struct *napi, int budget)
  1523. {
  1524. struct bcmgenet_priv *priv = container_of(napi,
  1525. struct bcmgenet_priv, napi);
  1526. unsigned int work_done;
  1527. /* tx reclaim */
  1528. bcmgenet_tx_reclaim(priv->dev, &priv->tx_rings[DESC_INDEX]);
  1529. work_done = bcmgenet_desc_rx(priv, budget);
  1530. /* Advancing our consumer index*/
  1531. priv->rx_c_index += work_done;
  1532. priv->rx_c_index &= DMA_C_INDEX_MASK;
  1533. bcmgenet_rdma_ring_writel(priv, DESC_INDEX,
  1534. priv->rx_c_index, RDMA_CONS_INDEX);
  1535. if (work_done < budget) {
  1536. napi_complete(napi);
  1537. bcmgenet_intrl2_0_writel(priv, UMAC_IRQ_RXDMA_BDONE,
  1538. INTRL2_CPU_MASK_CLEAR);
  1539. }
  1540. return work_done;
  1541. }
  1542. /* Interrupt bottom half */
  1543. static void bcmgenet_irq_task(struct work_struct *work)
  1544. {
  1545. struct bcmgenet_priv *priv = container_of(
  1546. work, struct bcmgenet_priv, bcmgenet_irq_work);
  1547. netif_dbg(priv, intr, priv->dev, "%s\n", __func__);
  1548. if (priv->irq0_stat & UMAC_IRQ_MPD_R) {
  1549. priv->irq0_stat &= ~UMAC_IRQ_MPD_R;
  1550. netif_dbg(priv, wol, priv->dev,
  1551. "magic packet detected, waking up\n");
  1552. bcmgenet_power_up(priv, GENET_POWER_WOL_MAGIC);
  1553. }
  1554. /* Link UP/DOWN event */
  1555. if ((priv->hw_params->flags & GENET_HAS_MDIO_INTR) &&
  1556. (priv->irq0_stat & (UMAC_IRQ_LINK_UP|UMAC_IRQ_LINK_DOWN))) {
  1557. phy_mac_interrupt(priv->phydev,
  1558. priv->irq0_stat & UMAC_IRQ_LINK_UP);
  1559. priv->irq0_stat &= ~(UMAC_IRQ_LINK_UP|UMAC_IRQ_LINK_DOWN);
  1560. }
  1561. }
  1562. /* bcmgenet_isr1: interrupt handler for ring buffer. */
  1563. static irqreturn_t bcmgenet_isr1(int irq, void *dev_id)
  1564. {
  1565. struct bcmgenet_priv *priv = dev_id;
  1566. unsigned int index;
  1567. /* Save irq status for bottom-half processing. */
  1568. priv->irq1_stat =
  1569. bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_STAT) &
  1570. ~priv->int1_mask;
  1571. /* clear interrupts */
  1572. bcmgenet_intrl2_1_writel(priv, priv->irq1_stat, INTRL2_CPU_CLEAR);
  1573. netif_dbg(priv, intr, priv->dev,
  1574. "%s: IRQ=0x%x\n", __func__, priv->irq1_stat);
  1575. /* Check the MBDONE interrupts.
  1576. * packet is done, reclaim descriptors
  1577. */
  1578. if (priv->irq1_stat & 0x0000ffff) {
  1579. index = 0;
  1580. for (index = 0; index < 16; index++) {
  1581. if (priv->irq1_stat & (1 << index))
  1582. bcmgenet_tx_reclaim(priv->dev,
  1583. &priv->tx_rings[index]);
  1584. }
  1585. }
  1586. return IRQ_HANDLED;
  1587. }
  1588. /* bcmgenet_isr0: Handle various interrupts. */
  1589. static irqreturn_t bcmgenet_isr0(int irq, void *dev_id)
  1590. {
  1591. struct bcmgenet_priv *priv = dev_id;
  1592. /* Save irq status for bottom-half processing. */
  1593. priv->irq0_stat =
  1594. bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_STAT) &
  1595. ~bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
  1596. /* clear interrupts */
  1597. bcmgenet_intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
  1598. netif_dbg(priv, intr, priv->dev,
  1599. "IRQ=0x%x\n", priv->irq0_stat);
  1600. if (priv->irq0_stat & (UMAC_IRQ_RXDMA_BDONE | UMAC_IRQ_RXDMA_PDONE)) {
  1601. /* We use NAPI(software interrupt throttling, if
  1602. * Rx Descriptor throttling is not used.
  1603. * Disable interrupt, will be enabled in the poll method.
  1604. */
  1605. if (likely(napi_schedule_prep(&priv->napi))) {
  1606. bcmgenet_intrl2_0_writel(priv, UMAC_IRQ_RXDMA_BDONE,
  1607. INTRL2_CPU_MASK_SET);
  1608. __napi_schedule(&priv->napi);
  1609. }
  1610. }
  1611. if (priv->irq0_stat &
  1612. (UMAC_IRQ_TXDMA_BDONE | UMAC_IRQ_TXDMA_PDONE)) {
  1613. /* Tx reclaim */
  1614. bcmgenet_tx_reclaim(priv->dev, &priv->tx_rings[DESC_INDEX]);
  1615. }
  1616. if (priv->irq0_stat & (UMAC_IRQ_PHY_DET_R |
  1617. UMAC_IRQ_PHY_DET_F |
  1618. UMAC_IRQ_LINK_UP |
  1619. UMAC_IRQ_LINK_DOWN |
  1620. UMAC_IRQ_HFB_SM |
  1621. UMAC_IRQ_HFB_MM |
  1622. UMAC_IRQ_MPD_R)) {
  1623. /* all other interested interrupts handled in bottom half */
  1624. schedule_work(&priv->bcmgenet_irq_work);
  1625. }
  1626. if ((priv->hw_params->flags & GENET_HAS_MDIO_INTR) &&
  1627. priv->irq0_stat & (UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR)) {
  1628. priv->irq0_stat &= ~(UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR);
  1629. wake_up(&priv->wq);
  1630. }
  1631. return IRQ_HANDLED;
  1632. }
  1633. static irqreturn_t bcmgenet_wol_isr(int irq, void *dev_id)
  1634. {
  1635. struct bcmgenet_priv *priv = dev_id;
  1636. pm_wakeup_event(&priv->pdev->dev, 0);
  1637. return IRQ_HANDLED;
  1638. }
  1639. static void bcmgenet_umac_reset(struct bcmgenet_priv *priv)
  1640. {
  1641. u32 reg;
  1642. reg = bcmgenet_rbuf_ctrl_get(priv);
  1643. reg |= BIT(1);
  1644. bcmgenet_rbuf_ctrl_set(priv, reg);
  1645. udelay(10);
  1646. reg &= ~BIT(1);
  1647. bcmgenet_rbuf_ctrl_set(priv, reg);
  1648. udelay(10);
  1649. }
  1650. static void bcmgenet_set_hw_addr(struct bcmgenet_priv *priv,
  1651. unsigned char *addr)
  1652. {
  1653. bcmgenet_umac_writel(priv, (addr[0] << 24) | (addr[1] << 16) |
  1654. (addr[2] << 8) | addr[3], UMAC_MAC0);
  1655. bcmgenet_umac_writel(priv, (addr[4] << 8) | addr[5], UMAC_MAC1);
  1656. }
  1657. static int bcmgenet_wol_resume(struct bcmgenet_priv *priv)
  1658. {
  1659. /* From WOL-enabled suspend, switch to regular clock */
  1660. if (priv->wolopts)
  1661. clk_disable_unprepare(priv->clk_wol);
  1662. phy_init_hw(priv->phydev);
  1663. /* Speed settings must be restored */
  1664. bcmgenet_mii_config(priv->dev);
  1665. return 0;
  1666. }
  1667. /* Returns a reusable dma control register value */
  1668. static u32 bcmgenet_dma_disable(struct bcmgenet_priv *priv)
  1669. {
  1670. u32 reg;
  1671. u32 dma_ctrl;
  1672. /* disable DMA */
  1673. dma_ctrl = 1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT) | DMA_EN;
  1674. reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
  1675. reg &= ~dma_ctrl;
  1676. bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
  1677. reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
  1678. reg &= ~dma_ctrl;
  1679. bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
  1680. bcmgenet_umac_writel(priv, 1, UMAC_TX_FLUSH);
  1681. udelay(10);
  1682. bcmgenet_umac_writel(priv, 0, UMAC_TX_FLUSH);
  1683. return dma_ctrl;
  1684. }
  1685. static void bcmgenet_enable_dma(struct bcmgenet_priv *priv, u32 dma_ctrl)
  1686. {
  1687. u32 reg;
  1688. reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
  1689. reg |= dma_ctrl;
  1690. bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
  1691. reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
  1692. reg |= dma_ctrl;
  1693. bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
  1694. }
  1695. static void bcmgenet_netif_start(struct net_device *dev)
  1696. {
  1697. struct bcmgenet_priv *priv = netdev_priv(dev);
  1698. /* Start the network engine */
  1699. napi_enable(&priv->napi);
  1700. umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, true);
  1701. if (phy_is_internal(priv->phydev))
  1702. bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
  1703. netif_tx_start_all_queues(dev);
  1704. phy_start(priv->phydev);
  1705. }
  1706. static int bcmgenet_open(struct net_device *dev)
  1707. {
  1708. struct bcmgenet_priv *priv = netdev_priv(dev);
  1709. unsigned long dma_ctrl;
  1710. u32 reg;
  1711. int ret;
  1712. netif_dbg(priv, ifup, dev, "bcmgenet_open\n");
  1713. /* Turn on the clock */
  1714. if (!IS_ERR(priv->clk))
  1715. clk_prepare_enable(priv->clk);
  1716. /* take MAC out of reset */
  1717. bcmgenet_umac_reset(priv);
  1718. ret = init_umac(priv);
  1719. if (ret)
  1720. goto err_clk_disable;
  1721. /* disable ethernet MAC while updating its registers */
  1722. umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, false);
  1723. /* Make sure we reflect the value of CRC_CMD_FWD */
  1724. reg = bcmgenet_umac_readl(priv, UMAC_CMD);
  1725. priv->crc_fwd_en = !!(reg & CMD_CRC_FWD);
  1726. bcmgenet_set_hw_addr(priv, dev->dev_addr);
  1727. if (phy_is_internal(priv->phydev)) {
  1728. reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
  1729. reg |= EXT_ENERGY_DET_MASK;
  1730. bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
  1731. }
  1732. /* Disable RX/TX DMA and flush TX queues */
  1733. dma_ctrl = bcmgenet_dma_disable(priv);
  1734. /* Reinitialize TDMA and RDMA and SW housekeeping */
  1735. ret = bcmgenet_init_dma(priv);
  1736. if (ret) {
  1737. netdev_err(dev, "failed to initialize DMA\n");
  1738. goto err_fini_dma;
  1739. }
  1740. /* Always enable ring 16 - descriptor ring */
  1741. bcmgenet_enable_dma(priv, dma_ctrl);
  1742. ret = request_irq(priv->irq0, bcmgenet_isr0, IRQF_SHARED,
  1743. dev->name, priv);
  1744. if (ret < 0) {
  1745. netdev_err(dev, "can't request IRQ %d\n", priv->irq0);
  1746. goto err_fini_dma;
  1747. }
  1748. ret = request_irq(priv->irq1, bcmgenet_isr1, IRQF_SHARED,
  1749. dev->name, priv);
  1750. if (ret < 0) {
  1751. netdev_err(dev, "can't request IRQ %d\n", priv->irq1);
  1752. goto err_irq0;
  1753. }
  1754. bcmgenet_netif_start(dev);
  1755. return 0;
  1756. err_irq0:
  1757. free_irq(priv->irq0, dev);
  1758. err_fini_dma:
  1759. bcmgenet_fini_dma(priv);
  1760. err_clk_disable:
  1761. if (!IS_ERR(priv->clk))
  1762. clk_disable_unprepare(priv->clk);
  1763. return ret;
  1764. }
  1765. static int bcmgenet_dma_teardown(struct bcmgenet_priv *priv)
  1766. {
  1767. int ret = 0;
  1768. int timeout = 0;
  1769. u32 reg;
  1770. /* Disable TDMA to stop add more frames in TX DMA */
  1771. reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
  1772. reg &= ~DMA_EN;
  1773. bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
  1774. /* Check TDMA status register to confirm TDMA is disabled */
  1775. while (timeout++ < DMA_TIMEOUT_VAL) {
  1776. reg = bcmgenet_tdma_readl(priv, DMA_STATUS);
  1777. if (reg & DMA_DISABLED)
  1778. break;
  1779. udelay(1);
  1780. }
  1781. if (timeout == DMA_TIMEOUT_VAL) {
  1782. netdev_warn(priv->dev, "Timed out while disabling TX DMA\n");
  1783. ret = -ETIMEDOUT;
  1784. }
  1785. /* Wait 10ms for packet drain in both tx and rx dma */
  1786. usleep_range(10000, 20000);
  1787. /* Disable RDMA */
  1788. reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
  1789. reg &= ~DMA_EN;
  1790. bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
  1791. timeout = 0;
  1792. /* Check RDMA status register to confirm RDMA is disabled */
  1793. while (timeout++ < DMA_TIMEOUT_VAL) {
  1794. reg = bcmgenet_rdma_readl(priv, DMA_STATUS);
  1795. if (reg & DMA_DISABLED)
  1796. break;
  1797. udelay(1);
  1798. }
  1799. if (timeout == DMA_TIMEOUT_VAL) {
  1800. netdev_warn(priv->dev, "Timed out while disabling RX DMA\n");
  1801. ret = -ETIMEDOUT;
  1802. }
  1803. return ret;
  1804. }
  1805. static void bcmgenet_netif_stop(struct net_device *dev)
  1806. {
  1807. struct bcmgenet_priv *priv = netdev_priv(dev);
  1808. netif_tx_stop_all_queues(dev);
  1809. napi_disable(&priv->napi);
  1810. phy_stop(priv->phydev);
  1811. bcmgenet_intr_disable(priv);
  1812. /* Wait for pending work items to complete. Since interrupts are
  1813. * disabled no new work will be scheduled.
  1814. */
  1815. cancel_work_sync(&priv->bcmgenet_irq_work);
  1816. priv->old_pause = -1;
  1817. priv->old_link = -1;
  1818. priv->old_duplex = -1;
  1819. }
  1820. static int bcmgenet_close(struct net_device *dev)
  1821. {
  1822. struct bcmgenet_priv *priv = netdev_priv(dev);
  1823. int ret;
  1824. netif_dbg(priv, ifdown, dev, "bcmgenet_close\n");
  1825. bcmgenet_netif_stop(dev);
  1826. /* Disable MAC receive */
  1827. umac_enable_set(priv, CMD_RX_EN, false);
  1828. ret = bcmgenet_dma_teardown(priv);
  1829. if (ret)
  1830. return ret;
  1831. /* Disable MAC transmit. TX DMA disabled have to done before this */
  1832. umac_enable_set(priv, CMD_TX_EN, false);
  1833. /* tx reclaim */
  1834. bcmgenet_tx_reclaim_all(dev);
  1835. bcmgenet_fini_dma(priv);
  1836. free_irq(priv->irq0, priv);
  1837. free_irq(priv->irq1, priv);
  1838. if (phy_is_internal(priv->phydev))
  1839. bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
  1840. if (!IS_ERR(priv->clk))
  1841. clk_disable_unprepare(priv->clk);
  1842. return 0;
  1843. }
  1844. static void bcmgenet_timeout(struct net_device *dev)
  1845. {
  1846. struct bcmgenet_priv *priv = netdev_priv(dev);
  1847. netif_dbg(priv, tx_err, dev, "bcmgenet_timeout\n");
  1848. dev->trans_start = jiffies;
  1849. dev->stats.tx_errors++;
  1850. netif_tx_wake_all_queues(dev);
  1851. }
  1852. #define MAX_MC_COUNT 16
  1853. static inline void bcmgenet_set_mdf_addr(struct bcmgenet_priv *priv,
  1854. unsigned char *addr,
  1855. int *i,
  1856. int *mc)
  1857. {
  1858. u32 reg;
  1859. bcmgenet_umac_writel(priv, addr[0] << 8 | addr[1],
  1860. UMAC_MDF_ADDR + (*i * 4));
  1861. bcmgenet_umac_writel(priv, addr[2] << 24 | addr[3] << 16 |
  1862. addr[4] << 8 | addr[5],
  1863. UMAC_MDF_ADDR + ((*i + 1) * 4));
  1864. reg = bcmgenet_umac_readl(priv, UMAC_MDF_CTRL);
  1865. reg |= (1 << (MAX_MC_COUNT - *mc));
  1866. bcmgenet_umac_writel(priv, reg, UMAC_MDF_CTRL);
  1867. *i += 2;
  1868. (*mc)++;
  1869. }
  1870. static void bcmgenet_set_rx_mode(struct net_device *dev)
  1871. {
  1872. struct bcmgenet_priv *priv = netdev_priv(dev);
  1873. struct netdev_hw_addr *ha;
  1874. int i, mc;
  1875. u32 reg;
  1876. netif_dbg(priv, hw, dev, "%s: %08X\n", __func__, dev->flags);
  1877. /* Promiscuous mode */
  1878. reg = bcmgenet_umac_readl(priv, UMAC_CMD);
  1879. if (dev->flags & IFF_PROMISC) {
  1880. reg |= CMD_PROMISC;
  1881. bcmgenet_umac_writel(priv, reg, UMAC_CMD);
  1882. bcmgenet_umac_writel(priv, 0, UMAC_MDF_CTRL);
  1883. return;
  1884. } else {
  1885. reg &= ~CMD_PROMISC;
  1886. bcmgenet_umac_writel(priv, reg, UMAC_CMD);
  1887. }
  1888. /* UniMac doesn't support ALLMULTI */
  1889. if (dev->flags & IFF_ALLMULTI) {
  1890. netdev_warn(dev, "ALLMULTI is not supported\n");
  1891. return;
  1892. }
  1893. /* update MDF filter */
  1894. i = 0;
  1895. mc = 0;
  1896. /* Broadcast */
  1897. bcmgenet_set_mdf_addr(priv, dev->broadcast, &i, &mc);
  1898. /* my own address.*/
  1899. bcmgenet_set_mdf_addr(priv, dev->dev_addr, &i, &mc);
  1900. /* Unicast list*/
  1901. if (netdev_uc_count(dev) > (MAX_MC_COUNT - mc))
  1902. return;
  1903. if (!netdev_uc_empty(dev))
  1904. netdev_for_each_uc_addr(ha, dev)
  1905. bcmgenet_set_mdf_addr(priv, ha->addr, &i, &mc);
  1906. /* Multicast */
  1907. if (netdev_mc_empty(dev) || netdev_mc_count(dev) >= (MAX_MC_COUNT - mc))
  1908. return;
  1909. netdev_for_each_mc_addr(ha, dev)
  1910. bcmgenet_set_mdf_addr(priv, ha->addr, &i, &mc);
  1911. }
  1912. /* Set the hardware MAC address. */
  1913. static int bcmgenet_set_mac_addr(struct net_device *dev, void *p)
  1914. {
  1915. struct sockaddr *addr = p;
  1916. /* Setting the MAC address at the hardware level is not possible
  1917. * without disabling the UniMAC RX/TX enable bits.
  1918. */
  1919. if (netif_running(dev))
  1920. return -EBUSY;
  1921. ether_addr_copy(dev->dev_addr, addr->sa_data);
  1922. return 0;
  1923. }
  1924. static const struct net_device_ops bcmgenet_netdev_ops = {
  1925. .ndo_open = bcmgenet_open,
  1926. .ndo_stop = bcmgenet_close,
  1927. .ndo_start_xmit = bcmgenet_xmit,
  1928. .ndo_tx_timeout = bcmgenet_timeout,
  1929. .ndo_set_rx_mode = bcmgenet_set_rx_mode,
  1930. .ndo_set_mac_address = bcmgenet_set_mac_addr,
  1931. .ndo_do_ioctl = bcmgenet_ioctl,
  1932. .ndo_set_features = bcmgenet_set_features,
  1933. };
  1934. /* Array of GENET hardware parameters/characteristics */
  1935. static struct bcmgenet_hw_params bcmgenet_hw_params[] = {
  1936. [GENET_V1] = {
  1937. .tx_queues = 0,
  1938. .rx_queues = 0,
  1939. .bds_cnt = 0,
  1940. .bp_in_en_shift = 16,
  1941. .bp_in_mask = 0xffff,
  1942. .hfb_filter_cnt = 16,
  1943. .qtag_mask = 0x1F,
  1944. .hfb_offset = 0x1000,
  1945. .rdma_offset = 0x2000,
  1946. .tdma_offset = 0x3000,
  1947. .words_per_bd = 2,
  1948. },
  1949. [GENET_V2] = {
  1950. .tx_queues = 4,
  1951. .rx_queues = 4,
  1952. .bds_cnt = 32,
  1953. .bp_in_en_shift = 16,
  1954. .bp_in_mask = 0xffff,
  1955. .hfb_filter_cnt = 16,
  1956. .qtag_mask = 0x1F,
  1957. .tbuf_offset = 0x0600,
  1958. .hfb_offset = 0x1000,
  1959. .hfb_reg_offset = 0x2000,
  1960. .rdma_offset = 0x3000,
  1961. .tdma_offset = 0x4000,
  1962. .words_per_bd = 2,
  1963. .flags = GENET_HAS_EXT,
  1964. },
  1965. [GENET_V3] = {
  1966. .tx_queues = 4,
  1967. .rx_queues = 4,
  1968. .bds_cnt = 32,
  1969. .bp_in_en_shift = 17,
  1970. .bp_in_mask = 0x1ffff,
  1971. .hfb_filter_cnt = 48,
  1972. .qtag_mask = 0x3F,
  1973. .tbuf_offset = 0x0600,
  1974. .hfb_offset = 0x8000,
  1975. .hfb_reg_offset = 0xfc00,
  1976. .rdma_offset = 0x10000,
  1977. .tdma_offset = 0x11000,
  1978. .words_per_bd = 2,
  1979. .flags = GENET_HAS_EXT | GENET_HAS_MDIO_INTR,
  1980. },
  1981. [GENET_V4] = {
  1982. .tx_queues = 4,
  1983. .rx_queues = 4,
  1984. .bds_cnt = 32,
  1985. .bp_in_en_shift = 17,
  1986. .bp_in_mask = 0x1ffff,
  1987. .hfb_filter_cnt = 48,
  1988. .qtag_mask = 0x3F,
  1989. .tbuf_offset = 0x0600,
  1990. .hfb_offset = 0x8000,
  1991. .hfb_reg_offset = 0xfc00,
  1992. .rdma_offset = 0x2000,
  1993. .tdma_offset = 0x4000,
  1994. .words_per_bd = 3,
  1995. .flags = GENET_HAS_40BITS | GENET_HAS_EXT | GENET_HAS_MDIO_INTR,
  1996. },
  1997. };
  1998. /* Infer hardware parameters from the detected GENET version */
  1999. static void bcmgenet_set_hw_params(struct bcmgenet_priv *priv)
  2000. {
  2001. struct bcmgenet_hw_params *params;
  2002. u32 reg;
  2003. u8 major;
  2004. if (GENET_IS_V4(priv)) {
  2005. bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
  2006. genet_dma_ring_regs = genet_dma_ring_regs_v4;
  2007. priv->dma_rx_chk_bit = DMA_RX_CHK_V3PLUS;
  2008. priv->version = GENET_V4;
  2009. } else if (GENET_IS_V3(priv)) {
  2010. bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
  2011. genet_dma_ring_regs = genet_dma_ring_regs_v123;
  2012. priv->dma_rx_chk_bit = DMA_RX_CHK_V3PLUS;
  2013. priv->version = GENET_V3;
  2014. } else if (GENET_IS_V2(priv)) {
  2015. bcmgenet_dma_regs = bcmgenet_dma_regs_v2;
  2016. genet_dma_ring_regs = genet_dma_ring_regs_v123;
  2017. priv->dma_rx_chk_bit = DMA_RX_CHK_V12;
  2018. priv->version = GENET_V2;
  2019. } else if (GENET_IS_V1(priv)) {
  2020. bcmgenet_dma_regs = bcmgenet_dma_regs_v1;
  2021. genet_dma_ring_regs = genet_dma_ring_regs_v123;
  2022. priv->dma_rx_chk_bit = DMA_RX_CHK_V12;
  2023. priv->version = GENET_V1;
  2024. }
  2025. /* enum genet_version starts at 1 */
  2026. priv->hw_params = &bcmgenet_hw_params[priv->version];
  2027. params = priv->hw_params;
  2028. /* Read GENET HW version */
  2029. reg = bcmgenet_sys_readl(priv, SYS_REV_CTRL);
  2030. major = (reg >> 24 & 0x0f);
  2031. if (major == 5)
  2032. major = 4;
  2033. else if (major == 0)
  2034. major = 1;
  2035. if (major != priv->version) {
  2036. dev_err(&priv->pdev->dev,
  2037. "GENET version mismatch, got: %d, configured for: %d\n",
  2038. major, priv->version);
  2039. }
  2040. /* Print the GENET core version */
  2041. dev_info(&priv->pdev->dev, "GENET " GENET_VER_FMT,
  2042. major, (reg >> 16) & 0x0f, reg & 0xffff);
  2043. #ifdef CONFIG_PHYS_ADDR_T_64BIT
  2044. if (!(params->flags & GENET_HAS_40BITS))
  2045. pr_warn("GENET does not support 40-bits PA\n");
  2046. #endif
  2047. pr_debug("Configuration for version: %d\n"
  2048. "TXq: %1d, RXq: %1d, BDs: %1d\n"
  2049. "BP << en: %2d, BP msk: 0x%05x\n"
  2050. "HFB count: %2d, QTAQ msk: 0x%05x\n"
  2051. "TBUF: 0x%04x, HFB: 0x%04x, HFBreg: 0x%04x\n"
  2052. "RDMA: 0x%05x, TDMA: 0x%05x\n"
  2053. "Words/BD: %d\n",
  2054. priv->version,
  2055. params->tx_queues, params->rx_queues, params->bds_cnt,
  2056. params->bp_in_en_shift, params->bp_in_mask,
  2057. params->hfb_filter_cnt, params->qtag_mask,
  2058. params->tbuf_offset, params->hfb_offset,
  2059. params->hfb_reg_offset,
  2060. params->rdma_offset, params->tdma_offset,
  2061. params->words_per_bd);
  2062. }
  2063. static const struct of_device_id bcmgenet_match[] = {
  2064. { .compatible = "brcm,genet-v1", .data = (void *)GENET_V1 },
  2065. { .compatible = "brcm,genet-v2", .data = (void *)GENET_V2 },
  2066. { .compatible = "brcm,genet-v3", .data = (void *)GENET_V3 },
  2067. { .compatible = "brcm,genet-v4", .data = (void *)GENET_V4 },
  2068. { },
  2069. };
  2070. static int bcmgenet_probe(struct platform_device *pdev)
  2071. {
  2072. struct device_node *dn = pdev->dev.of_node;
  2073. const struct of_device_id *of_id;
  2074. struct bcmgenet_priv *priv;
  2075. struct net_device *dev;
  2076. const void *macaddr;
  2077. struct resource *r;
  2078. int err = -EIO;
  2079. /* Up to GENET_MAX_MQ_CNT + 1 TX queues and a single RX queue */
  2080. dev = alloc_etherdev_mqs(sizeof(*priv), GENET_MAX_MQ_CNT + 1, 1);
  2081. if (!dev) {
  2082. dev_err(&pdev->dev, "can't allocate net device\n");
  2083. return -ENOMEM;
  2084. }
  2085. of_id = of_match_node(bcmgenet_match, dn);
  2086. if (!of_id)
  2087. return -EINVAL;
  2088. priv = netdev_priv(dev);
  2089. priv->irq0 = platform_get_irq(pdev, 0);
  2090. priv->irq1 = platform_get_irq(pdev, 1);
  2091. priv->wol_irq = platform_get_irq(pdev, 2);
  2092. if (!priv->irq0 || !priv->irq1) {
  2093. dev_err(&pdev->dev, "can't find IRQs\n");
  2094. err = -EINVAL;
  2095. goto err;
  2096. }
  2097. macaddr = of_get_mac_address(dn);
  2098. if (!macaddr) {
  2099. dev_err(&pdev->dev, "can't find MAC address\n");
  2100. err = -EINVAL;
  2101. goto err;
  2102. }
  2103. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2104. priv->base = devm_ioremap_resource(&pdev->dev, r);
  2105. if (IS_ERR(priv->base)) {
  2106. err = PTR_ERR(priv->base);
  2107. goto err;
  2108. }
  2109. SET_NETDEV_DEV(dev, &pdev->dev);
  2110. dev_set_drvdata(&pdev->dev, dev);
  2111. ether_addr_copy(dev->dev_addr, macaddr);
  2112. dev->watchdog_timeo = 2 * HZ;
  2113. dev->ethtool_ops = &bcmgenet_ethtool_ops;
  2114. dev->netdev_ops = &bcmgenet_netdev_ops;
  2115. netif_napi_add(dev, &priv->napi, bcmgenet_poll, 64);
  2116. priv->msg_enable = netif_msg_init(-1, GENET_MSG_DEFAULT);
  2117. /* Set hardware features */
  2118. dev->hw_features |= NETIF_F_SG | NETIF_F_IP_CSUM |
  2119. NETIF_F_IPV6_CSUM | NETIF_F_RXCSUM;
  2120. /* Request the WOL interrupt and advertise suspend if available */
  2121. priv->wol_irq_disabled = true;
  2122. err = devm_request_irq(&pdev->dev, priv->wol_irq, bcmgenet_wol_isr, 0,
  2123. dev->name, priv);
  2124. if (!err)
  2125. device_set_wakeup_capable(&pdev->dev, 1);
  2126. /* Set the needed headroom to account for any possible
  2127. * features enabling/disabling at runtime
  2128. */
  2129. dev->needed_headroom += 64;
  2130. netdev_boot_setup_check(dev);
  2131. priv->dev = dev;
  2132. priv->pdev = pdev;
  2133. priv->version = (enum bcmgenet_version)of_id->data;
  2134. priv->clk = devm_clk_get(&priv->pdev->dev, "enet");
  2135. if (IS_ERR(priv->clk))
  2136. dev_warn(&priv->pdev->dev, "failed to get enet clock\n");
  2137. if (!IS_ERR(priv->clk))
  2138. clk_prepare_enable(priv->clk);
  2139. bcmgenet_set_hw_params(priv);
  2140. /* Mii wait queue */
  2141. init_waitqueue_head(&priv->wq);
  2142. /* Always use RX_BUF_LENGTH (2KB) buffer for all chips */
  2143. priv->rx_buf_len = RX_BUF_LENGTH;
  2144. INIT_WORK(&priv->bcmgenet_irq_work, bcmgenet_irq_task);
  2145. priv->clk_wol = devm_clk_get(&priv->pdev->dev, "enet-wol");
  2146. if (IS_ERR(priv->clk_wol))
  2147. dev_warn(&priv->pdev->dev, "failed to get enet-wol clock\n");
  2148. err = reset_umac(priv);
  2149. if (err)
  2150. goto err_clk_disable;
  2151. err = bcmgenet_mii_init(dev);
  2152. if (err)
  2153. goto err_clk_disable;
  2154. /* setup number of real queues + 1 (GENET_V1 has 0 hardware queues
  2155. * just the ring 16 descriptor based TX
  2156. */
  2157. netif_set_real_num_tx_queues(priv->dev, priv->hw_params->tx_queues + 1);
  2158. netif_set_real_num_rx_queues(priv->dev, priv->hw_params->rx_queues + 1);
  2159. /* libphy will determine the link state */
  2160. netif_carrier_off(dev);
  2161. /* Turn off the main clock, WOL clock is handled separately */
  2162. if (!IS_ERR(priv->clk))
  2163. clk_disable_unprepare(priv->clk);
  2164. err = register_netdev(dev);
  2165. if (err)
  2166. goto err;
  2167. return err;
  2168. err_clk_disable:
  2169. if (!IS_ERR(priv->clk))
  2170. clk_disable_unprepare(priv->clk);
  2171. err:
  2172. free_netdev(dev);
  2173. return err;
  2174. }
  2175. static int bcmgenet_remove(struct platform_device *pdev)
  2176. {
  2177. struct bcmgenet_priv *priv = dev_to_priv(&pdev->dev);
  2178. dev_set_drvdata(&pdev->dev, NULL);
  2179. unregister_netdev(priv->dev);
  2180. bcmgenet_mii_exit(priv->dev);
  2181. free_netdev(priv->dev);
  2182. return 0;
  2183. }
  2184. #ifdef CONFIG_PM_SLEEP
  2185. static int bcmgenet_suspend(struct device *d)
  2186. {
  2187. struct net_device *dev = dev_get_drvdata(d);
  2188. struct bcmgenet_priv *priv = netdev_priv(dev);
  2189. int ret;
  2190. if (!netif_running(dev))
  2191. return 0;
  2192. bcmgenet_netif_stop(dev);
  2193. phy_suspend(priv->phydev);
  2194. netif_device_detach(dev);
  2195. /* Disable MAC receive */
  2196. umac_enable_set(priv, CMD_RX_EN, false);
  2197. ret = bcmgenet_dma_teardown(priv);
  2198. if (ret)
  2199. return ret;
  2200. /* Disable MAC transmit. TX DMA disabled have to done before this */
  2201. umac_enable_set(priv, CMD_TX_EN, false);
  2202. /* tx reclaim */
  2203. bcmgenet_tx_reclaim_all(dev);
  2204. bcmgenet_fini_dma(priv);
  2205. /* Prepare the device for Wake-on-LAN and switch to the slow clock */
  2206. if (device_may_wakeup(d) && priv->wolopts) {
  2207. bcmgenet_power_down(priv, GENET_POWER_WOL_MAGIC);
  2208. clk_prepare_enable(priv->clk_wol);
  2209. }
  2210. /* Turn off the clocks */
  2211. clk_disable_unprepare(priv->clk);
  2212. return 0;
  2213. }
  2214. static int bcmgenet_resume(struct device *d)
  2215. {
  2216. struct net_device *dev = dev_get_drvdata(d);
  2217. struct bcmgenet_priv *priv = netdev_priv(dev);
  2218. unsigned long dma_ctrl;
  2219. int ret;
  2220. u32 reg;
  2221. if (!netif_running(dev))
  2222. return 0;
  2223. /* Turn on the clock */
  2224. ret = clk_prepare_enable(priv->clk);
  2225. if (ret)
  2226. return ret;
  2227. bcmgenet_umac_reset(priv);
  2228. ret = init_umac(priv);
  2229. if (ret)
  2230. goto out_clk_disable;
  2231. ret = bcmgenet_wol_resume(priv);
  2232. if (ret)
  2233. goto out_clk_disable;
  2234. /* disable ethernet MAC while updating its registers */
  2235. umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, false);
  2236. bcmgenet_set_hw_addr(priv, dev->dev_addr);
  2237. if (phy_is_internal(priv->phydev)) {
  2238. reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
  2239. reg |= EXT_ENERGY_DET_MASK;
  2240. bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
  2241. }
  2242. if (priv->wolopts)
  2243. bcmgenet_power_up(priv, GENET_POWER_WOL_MAGIC);
  2244. /* Disable RX/TX DMA and flush TX queues */
  2245. dma_ctrl = bcmgenet_dma_disable(priv);
  2246. /* Reinitialize TDMA and RDMA and SW housekeeping */
  2247. ret = bcmgenet_init_dma(priv);
  2248. if (ret) {
  2249. netdev_err(dev, "failed to initialize DMA\n");
  2250. goto out_clk_disable;
  2251. }
  2252. /* Always enable ring 16 - descriptor ring */
  2253. bcmgenet_enable_dma(priv, dma_ctrl);
  2254. netif_device_attach(dev);
  2255. phy_resume(priv->phydev);
  2256. bcmgenet_netif_start(dev);
  2257. return 0;
  2258. out_clk_disable:
  2259. clk_disable_unprepare(priv->clk);
  2260. return ret;
  2261. }
  2262. #endif /* CONFIG_PM_SLEEP */
  2263. static SIMPLE_DEV_PM_OPS(bcmgenet_pm_ops, bcmgenet_suspend, bcmgenet_resume);
  2264. static struct platform_driver bcmgenet_driver = {
  2265. .probe = bcmgenet_probe,
  2266. .remove = bcmgenet_remove,
  2267. .driver = {
  2268. .name = "bcmgenet",
  2269. .owner = THIS_MODULE,
  2270. .of_match_table = bcmgenet_match,
  2271. .pm = &bcmgenet_pm_ops,
  2272. },
  2273. };
  2274. module_platform_driver(bcmgenet_driver);
  2275. MODULE_AUTHOR("Broadcom Corporation");
  2276. MODULE_DESCRIPTION("Broadcom GENET Ethernet controller driver");
  2277. MODULE_ALIAS("platform:bcmgenet");
  2278. MODULE_LICENSE("GPL");