omap-iommu.h 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228
  1. /*
  2. * omap iommu: main structures
  3. *
  4. * Copyright (C) 2008-2009 Nokia Corporation
  5. *
  6. * Written by Hiroshi DOYU <Hiroshi.DOYU@nokia.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #if defined(CONFIG_ARCH_OMAP1)
  13. #error "iommu for this processor not implemented yet"
  14. #endif
  15. struct iotlb_entry {
  16. u32 da;
  17. u32 pa;
  18. u32 pgsz, prsvd, valid;
  19. union {
  20. u16 ap;
  21. struct {
  22. u32 endian, elsz, mixed;
  23. };
  24. };
  25. };
  26. struct omap_iommu {
  27. const char *name;
  28. struct module *owner;
  29. void __iomem *regbase;
  30. struct device *dev;
  31. void *isr_priv;
  32. struct iommu_domain *domain;
  33. unsigned int refcount;
  34. spinlock_t iommu_lock; /* global for this whole object */
  35. /*
  36. * We don't change iopgd for a situation like pgd for a task,
  37. * but share it globally for each iommu.
  38. */
  39. u32 *iopgd;
  40. spinlock_t page_table_lock; /* protect iopgd */
  41. int nr_tlb_entries;
  42. void *ctx; /* iommu context: registres saved area */
  43. int has_bus_err_back;
  44. };
  45. struct cr_regs {
  46. union {
  47. struct {
  48. u16 cam_l;
  49. u16 cam_h;
  50. };
  51. u32 cam;
  52. };
  53. union {
  54. struct {
  55. u16 ram_l;
  56. u16 ram_h;
  57. };
  58. u32 ram;
  59. };
  60. };
  61. /* architecture specific functions */
  62. struct iommu_functions {
  63. unsigned long version;
  64. int (*enable)(struct omap_iommu *obj);
  65. void (*disable)(struct omap_iommu *obj);
  66. void (*set_twl)(struct omap_iommu *obj, bool on);
  67. u32 (*fault_isr)(struct omap_iommu *obj, u32 *ra);
  68. void (*tlb_read_cr)(struct omap_iommu *obj, struct cr_regs *cr);
  69. void (*tlb_load_cr)(struct omap_iommu *obj, struct cr_regs *cr);
  70. struct cr_regs *(*alloc_cr)(struct omap_iommu *obj,
  71. struct iotlb_entry *e);
  72. int (*cr_valid)(struct cr_regs *cr);
  73. u32 (*cr_to_virt)(struct cr_regs *cr);
  74. void (*cr_to_e)(struct cr_regs *cr, struct iotlb_entry *e);
  75. ssize_t (*dump_cr)(struct omap_iommu *obj, struct cr_regs *cr,
  76. char *buf);
  77. u32 (*get_pte_attr)(struct iotlb_entry *e);
  78. void (*save_ctx)(struct omap_iommu *obj);
  79. void (*restore_ctx)(struct omap_iommu *obj);
  80. ssize_t (*dump_ctx)(struct omap_iommu *obj, char *buf, ssize_t len);
  81. };
  82. #ifdef CONFIG_IOMMU_API
  83. /**
  84. * dev_to_omap_iommu() - retrieves an omap iommu object from a user device
  85. * @dev: iommu client device
  86. */
  87. static inline struct omap_iommu *dev_to_omap_iommu(struct device *dev)
  88. {
  89. struct omap_iommu_arch_data *arch_data = dev->archdata.iommu;
  90. return arch_data->iommu_dev;
  91. }
  92. #endif
  93. /*
  94. * MMU Register offsets
  95. */
  96. #define MMU_REVISION 0x00
  97. #define MMU_IRQSTATUS 0x18
  98. #define MMU_IRQENABLE 0x1c
  99. #define MMU_WALKING_ST 0x40
  100. #define MMU_CNTL 0x44
  101. #define MMU_FAULT_AD 0x48
  102. #define MMU_TTB 0x4c
  103. #define MMU_LOCK 0x50
  104. #define MMU_LD_TLB 0x54
  105. #define MMU_CAM 0x58
  106. #define MMU_RAM 0x5c
  107. #define MMU_GFLUSH 0x60
  108. #define MMU_FLUSH_ENTRY 0x64
  109. #define MMU_READ_CAM 0x68
  110. #define MMU_READ_RAM 0x6c
  111. #define MMU_EMU_FAULT_AD 0x70
  112. #define MMU_GP_REG 0x88
  113. #define MMU_REG_SIZE 256
  114. /*
  115. * MMU Register bit definitions
  116. */
  117. #define MMU_CAM_VATAG_SHIFT 12
  118. #define MMU_CAM_VATAG_MASK \
  119. ((~0UL >> MMU_CAM_VATAG_SHIFT) << MMU_CAM_VATAG_SHIFT)
  120. #define MMU_CAM_P (1 << 3)
  121. #define MMU_CAM_V (1 << 2)
  122. #define MMU_CAM_PGSZ_MASK 3
  123. #define MMU_CAM_PGSZ_1M (0 << 0)
  124. #define MMU_CAM_PGSZ_64K (1 << 0)
  125. #define MMU_CAM_PGSZ_4K (2 << 0)
  126. #define MMU_CAM_PGSZ_16M (3 << 0)
  127. #define MMU_RAM_PADDR_SHIFT 12
  128. #define MMU_RAM_PADDR_MASK \
  129. ((~0UL >> MMU_RAM_PADDR_SHIFT) << MMU_RAM_PADDR_SHIFT)
  130. #define MMU_RAM_ENDIAN_SHIFT 9
  131. #define MMU_RAM_ENDIAN_MASK (1 << MMU_RAM_ENDIAN_SHIFT)
  132. #define MMU_RAM_ENDIAN_LITTLE (0 << MMU_RAM_ENDIAN_SHIFT)
  133. #define MMU_RAM_ENDIAN_BIG (1 << MMU_RAM_ENDIAN_SHIFT)
  134. #define MMU_RAM_ELSZ_SHIFT 7
  135. #define MMU_RAM_ELSZ_MASK (3 << MMU_RAM_ELSZ_SHIFT)
  136. #define MMU_RAM_ELSZ_8 (0 << MMU_RAM_ELSZ_SHIFT)
  137. #define MMU_RAM_ELSZ_16 (1 << MMU_RAM_ELSZ_SHIFT)
  138. #define MMU_RAM_ELSZ_32 (2 << MMU_RAM_ELSZ_SHIFT)
  139. #define MMU_RAM_ELSZ_NONE (3 << MMU_RAM_ELSZ_SHIFT)
  140. #define MMU_RAM_MIXED_SHIFT 6
  141. #define MMU_RAM_MIXED_MASK (1 << MMU_RAM_MIXED_SHIFT)
  142. #define MMU_RAM_MIXED MMU_RAM_MIXED_MASK
  143. #define MMU_GP_REG_BUS_ERR_BACK_EN 0x1
  144. /*
  145. * utilities for super page(16MB, 1MB, 64KB and 4KB)
  146. */
  147. #define iopgsz_max(bytes) \
  148. (((bytes) >= SZ_16M) ? SZ_16M : \
  149. ((bytes) >= SZ_1M) ? SZ_1M : \
  150. ((bytes) >= SZ_64K) ? SZ_64K : \
  151. ((bytes) >= SZ_4K) ? SZ_4K : 0)
  152. #define bytes_to_iopgsz(bytes) \
  153. (((bytes) == SZ_16M) ? MMU_CAM_PGSZ_16M : \
  154. ((bytes) == SZ_1M) ? MMU_CAM_PGSZ_1M : \
  155. ((bytes) == SZ_64K) ? MMU_CAM_PGSZ_64K : \
  156. ((bytes) == SZ_4K) ? MMU_CAM_PGSZ_4K : -1)
  157. #define iopgsz_to_bytes(iopgsz) \
  158. (((iopgsz) == MMU_CAM_PGSZ_16M) ? SZ_16M : \
  159. ((iopgsz) == MMU_CAM_PGSZ_1M) ? SZ_1M : \
  160. ((iopgsz) == MMU_CAM_PGSZ_64K) ? SZ_64K : \
  161. ((iopgsz) == MMU_CAM_PGSZ_4K) ? SZ_4K : 0)
  162. #define iopgsz_ok(bytes) (bytes_to_iopgsz(bytes) >= 0)
  163. /*
  164. * global functions
  165. */
  166. extern u32 omap_iommu_arch_version(void);
  167. extern void omap_iotlb_cr_to_e(struct cr_regs *cr, struct iotlb_entry *e);
  168. extern int
  169. omap_iopgtable_store_entry(struct omap_iommu *obj, struct iotlb_entry *e);
  170. extern void omap_iommu_save_ctx(struct device *dev);
  171. extern void omap_iommu_restore_ctx(struct device *dev);
  172. extern int omap_foreach_iommu_device(void *data,
  173. int (*fn)(struct device *, void *));
  174. extern int omap_install_iommu_arch(const struct iommu_functions *ops);
  175. extern void omap_uninstall_iommu_arch(const struct iommu_functions *ops);
  176. extern ssize_t
  177. omap_iommu_dump_ctx(struct omap_iommu *obj, char *buf, ssize_t len);
  178. extern size_t
  179. omap_dump_tlb_entries(struct omap_iommu *obj, char *buf, ssize_t len);
  180. /*
  181. * register accessors
  182. */
  183. static inline u32 iommu_read_reg(struct omap_iommu *obj, size_t offs)
  184. {
  185. return __raw_readl(obj->regbase + offs);
  186. }
  187. static inline void iommu_write_reg(struct omap_iommu *obj, u32 val, size_t offs)
  188. {
  189. __raw_writel(val, obj->regbase + offs);
  190. }